blob: 707b9fe2c59031c98d02a0f29f47eccbf5190872 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
798 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000799 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000800
801 // Do not attempt to promote non-128-bit vectors
802 if (!VT.is128BitVector()) {
803 continue;
804 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000815 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000818
Evan Cheng2c3ae372006-04-12 21:21:57 +0000819 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
821 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
822 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
823 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
829 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000830 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000832
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833 if (Subtarget->hasSSE41()) {
834 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000836
837 // i8 and i16 vectors are custom , because the source register and source
838 // source memory operand types are not the same width. f32 vectors are
839 // custom since the immediate controlling the insert encodes additional
840 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000850
851 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854 }
855 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000856
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000859 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
David Greene9b9838d2009-06-29 16:47:10 +0000861 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
864 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
865 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
868 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
869 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
870 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
871 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
873 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
874 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
876 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
877 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
879 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
880 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
885 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
886 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
887 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
888 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
889 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
890 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
891 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
892 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
894 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
895 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
897 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
900 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
901 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
902 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
905 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
906 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000909
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
911 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
912 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
913 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
917#if 0
918 // Not sure we want to do this since there are no 256-bit integer
919 // operations in AVX
920
921 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
922 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
924 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000925
926 // Do not attempt to custom lower non-power-of-2 vectors
927 if (!isPowerOf2_32(VT.getVectorNumElements()))
928 continue;
929
930 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
931 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
932 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
933 }
934
935 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000938 }
David Greene9b9838d2009-06-29 16:47:10 +0000939#endif
940
941#if 0
942 // Not sure we want to do this since there are no 256-bit integer
943 // operations in AVX
944
945 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
946 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
948 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000949
950 if (!VT.is256BitVector()) {
951 continue;
952 }
953 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 }
964
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000966#endif
967 }
968
Evan Cheng6be2c582006-04-05 23:38:46 +0000969 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000971
Bill Wendling74c37652008-12-09 22:08:41 +0000972 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::SADDO, MVT::i32, Custom);
974 setOperationAction(ISD::SADDO, MVT::i64, Custom);
975 setOperationAction(ISD::UADDO, MVT::i32, Custom);
976 setOperationAction(ISD::UADDO, MVT::i64, Custom);
977 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
978 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
980 setOperationAction(ISD::USUBO, MVT::i64, Custom);
981 setOperationAction(ISD::SMULO, MVT::i32, Custom);
982 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000983
Evan Chengd54f2d52009-03-31 19:38:51 +0000984 if (!Subtarget->is64Bit()) {
985 // These libcalls are not available in 32-bit.
986 setLibcallName(RTLIB::SHL_I128, 0);
987 setLibcallName(RTLIB::SRL_I128, 0);
988 setLibcallName(RTLIB::SRA_I128, 0);
989 }
990
Evan Cheng206ee9d2006-07-07 08:33:52 +0000991 // We have target-specific dag combine patterns for the following nodes:
992 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000993 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000994 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000995 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000996 setTargetDAGCombine(ISD::SHL);
997 setTargetDAGCombine(ISD::SRA);
998 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000999 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001000 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001001 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001002 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001003 if (Subtarget->is64Bit())
1004 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001005
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001006 computeRegisterProperties();
1007
Evan Cheng87ed7162006-02-14 08:25:08 +00001008 // FIXME: These should be based on subtarget info. Plus, the values should
1009 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001010 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1011 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1012 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001013 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001014 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001015}
1016
Scott Michel5b8f82e2008-03-10 15:42:14 +00001017
Owen Anderson825b72b2009-08-11 20:47:22 +00001018MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1019 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001020}
1021
1022
Evan Cheng29286502008-01-23 23:17:41 +00001023/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1024/// the desired ByVal argument alignment.
1025static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1026 if (MaxAlign == 16)
1027 return;
1028 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1029 if (VTy->getBitWidth() == 128)
1030 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001031 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1032 unsigned EltAlign = 0;
1033 getMaxByValAlign(ATy->getElementType(), EltAlign);
1034 if (EltAlign > MaxAlign)
1035 MaxAlign = EltAlign;
1036 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1037 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1038 unsigned EltAlign = 0;
1039 getMaxByValAlign(STy->getElementType(i), EltAlign);
1040 if (EltAlign > MaxAlign)
1041 MaxAlign = EltAlign;
1042 if (MaxAlign == 16)
1043 break;
1044 }
1045 }
1046 return;
1047}
1048
1049/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1050/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001051/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1052/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001053unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001054 if (Subtarget->is64Bit()) {
1055 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001056 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001057 if (TyAlign > 8)
1058 return TyAlign;
1059 return 8;
1060 }
1061
Evan Cheng29286502008-01-23 23:17:41 +00001062 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001063 if (Subtarget->hasSSE1())
1064 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001065 return Align;
1066}
Chris Lattner2b02a442007-02-25 08:29:00 +00001067
Evan Chengf0df0312008-05-15 08:39:06 +00001068/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001069/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001070/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001071/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001072EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001073X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001074 bool isSrcConst, bool isSrcStr,
1075 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001076 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1077 // linux. This is because the stack realignment code can't handle certain
1078 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001079 const Function *F = DAG.getMachineFunction().getFunction();
1080 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1081 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001084 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 }
Evan Chengf0df0312008-05-15 08:39:06 +00001087 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 return MVT::i64;
1089 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001090}
1091
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001092/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1093/// current function. The returned value is a member of the
1094/// MachineJumpTableInfo::JTEntryKind enum.
1095unsigned X86TargetLowering::getJumpTableEncoding() const {
1096 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1097 // symbol.
1098 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1099 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001100 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101
1102 // Otherwise, use the normal jump table encoding heuristics.
1103 return TargetLowering::getJumpTableEncoding();
1104}
1105
Chris Lattner589c6f62010-01-26 06:28:43 +00001106/// getPICBaseSymbol - Return the X86-32 PIC base.
1107MCSymbol *
1108X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1109 MCContext &Ctx) const {
1110 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner98cdab52010-03-10 02:25:11 +00001111 return Ctx.GetOrCreateTemporarySymbol(Twine(MAI.getPrivateGlobalPrefix())+
1112 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001113}
1114
1115
Chris Lattnerc64daab2010-01-26 05:02:42 +00001116const MCExpr *
1117X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1118 const MachineBasicBlock *MBB,
1119 unsigned uid,MCContext &Ctx) const{
1120 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1121 Subtarget->isPICStyleGOT());
1122 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1123 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001124 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1125 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001126}
1127
Evan Chengcc415862007-11-09 01:32:10 +00001128/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1129/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001130SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001131 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001132 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001133 // This doesn't have DebugLoc associated with it, but is not really the
1134 // same as a Register.
1135 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1136 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001137 return Table;
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1141/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1142/// MCExpr.
1143const MCExpr *X86TargetLowering::
1144getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1145 MCContext &Ctx) const {
1146 // X86-64 uses RIP relative addressing based on the jump table label.
1147 if (Subtarget->isPICStyleRIPRel())
1148 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1149
1150 // Otherwise, the reference is relative to the PIC base.
1151 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1152}
1153
Bill Wendlingb4202b82009-07-01 18:50:55 +00001154/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001155unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001156 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001157}
1158
Chris Lattner2b02a442007-02-25 08:29:00 +00001159//===----------------------------------------------------------------------===//
1160// Return Value Calling Convention Implementation
1161//===----------------------------------------------------------------------===//
1162
Chris Lattner59ed56b2007-02-28 04:55:35 +00001163#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001164
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001165bool
1166X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1167 const SmallVectorImpl<EVT> &OutTys,
1168 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1169 SelectionDAG &DAG) {
1170 SmallVector<CCValAssign, 16> RVLocs;
1171 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1172 RVLocs, *DAG.getContext());
1173 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1174}
1175
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176SDValue
1177X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001178 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 const SmallVectorImpl<ISD::OutputArg> &Outs,
1180 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner9774c912007-02-27 05:28:59 +00001182 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1184 RVLocs, *DAG.getContext());
1185 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Evan Chengdcea1632010-02-04 02:40:39 +00001187 // Add the regs to the liveout set for the function.
1188 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1189 for (unsigned i = 0; i != RVLocs.size(); ++i)
1190 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1191 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001194
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001196 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1197 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001198 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001200 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1202 CCValAssign &VA = RVLocs[i];
1203 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Chris Lattner447ff682008-03-11 03:23:40 +00001206 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1207 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001208 if (VA.getLocReg() == X86::ST0 ||
1209 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001210 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1211 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001212 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001214 RetOps.push_back(ValToCopy);
1215 // Don't emit a copytoreg.
1216 continue;
1217 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001218
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1220 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001221 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001222 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001227 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001228 }
1229
Dale Johannesendd64c412009-02-04 00:33:20 +00001230 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001231 Flag = Chain.getValue(1);
1232 }
Dan Gohman61a92132008-04-21 23:59:07 +00001233
1234 // The x86-64 ABI for returning structs by value requires that we copy
1235 // the sret argument into %rax for the return. We saved the argument into
1236 // a virtual register in the entry block, so now we copy the value out
1237 // and into %rax.
1238 if (Subtarget->is64Bit() &&
1239 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1240 MachineFunction &MF = DAG.getMachineFunction();
1241 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1242 unsigned Reg = FuncInfo->getSRetReturnReg();
1243 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001244 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001245 FuncInfo->setSRetReturnReg(Reg);
1246 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001247 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001248
Dale Johannesendd64c412009-02-04 00:33:20 +00001249 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001250 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001251
1252 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001253 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001255
Chris Lattner447ff682008-03-11 03:23:40 +00001256 RetOps[0] = Chain; // Update chain.
1257
1258 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001259 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001260 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001261
1262 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001264}
1265
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266/// LowerCallResult - Lower the result values of a call into the
1267/// appropriate copies out of appropriate physical registers.
1268///
1269SDValue
1270X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001271 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 const SmallVectorImpl<ISD::InputArg> &Ins,
1273 DebugLoc dl, SelectionDAG &DAG,
1274 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001275
Chris Lattnere32bbf62007-02-28 07:09:55 +00001276 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001277 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001278 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001280 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Chris Lattner3085e152007-02-25 08:59:22 +00001283 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001284 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001285 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001286 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Torok Edwin3f142c32009-02-01 18:15:56 +00001288 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001291 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001292 }
1293
Chris Lattner8e6da152008-03-10 21:08:41 +00001294 // If this is a call to a function that returns an fp value on the floating
1295 // point stack, but where we prefer to use the value in xmm registers, copy
1296 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001297 if ((VA.getLocReg() == X86::ST0 ||
1298 VA.getLocReg() == X86::ST1) &&
1299 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Evan Cheng79fb3b42009-02-20 20:43:02 +00001303 SDValue Val;
1304 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001305 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1306 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1307 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1311 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 } else {
1313 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001315 Val = Chain.getValue(0);
1316 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001317 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1318 } else {
1319 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1320 CopyVT, InFlag).getValue(1);
1321 Val = Chain.getValue(0);
1322 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001323 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001324
Dan Gohman37eed792009-02-04 17:28:58 +00001325 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001326 // Round the F80 the right size, which also moves to the appropriate xmm
1327 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001329 // This truncation won't change the value.
1330 DAG.getIntPtrConstant(1));
1331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001334 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001335
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001337}
1338
1339
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001340//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001341// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001342//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001343// StdCall calling convention seems to be standard for many Windows' API
1344// routines and around. It differs from C calling convention just a little:
1345// callee should clean up the stack, not caller. Symbols should be also
1346// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001347// For info on fast calling convention see Fast Calling Convention (tail call)
1348// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001351/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1353 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001354 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001355
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001357}
1358
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001359/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001360/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361static bool
1362ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1363 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001367}
1368
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001369/// IsCalleePop - Determines whether the callee is required to pop its
1370/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001371bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001372 if (IsVarArg)
1373 return false;
1374
Dan Gohman095cc292008-09-13 01:54:27 +00001375 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001376 default:
1377 return false;
1378 case CallingConv::X86_StdCall:
1379 return !Subtarget->is64Bit();
1380 case CallingConv::X86_FastCall:
1381 return !Subtarget->is64Bit();
1382 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001383 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001384 case CallingConv::GHC:
1385 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 }
1387}
1388
Dan Gohman095cc292008-09-13 01:54:27 +00001389/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1390/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001391CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001392 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001393 if (CC == CallingConv::GHC)
1394 return CC_X86_64_GHC;
1395 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001396 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001397 else
1398 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001399 }
1400
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 if (CC == CallingConv::X86_FastCall)
1402 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001403 else if (CC == CallingConv::Fast)
1404 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001405 else if (CC == CallingConv::GHC)
1406 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 else
1408 return CC_X86_32_C;
1409}
1410
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001411/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1412/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001413/// the specific parameter attribute. The copy will be passed as a byval
1414/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001415static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001416CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001417 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1418 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001420 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001421 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001422}
1423
Chris Lattner29689432010-03-11 00:22:57 +00001424/// IsTailCallConvention - Return true if the calling convention is one that
1425/// supports tail call optimization.
1426static bool IsTailCallConvention(CallingConv::ID CC) {
1427 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1428}
1429
Evan Cheng0c439eb2010-01-27 00:07:07 +00001430/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1431/// a tailcall target by changing its ABI.
1432static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001433 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001434}
1435
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436SDValue
1437X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001438 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 const SmallVectorImpl<ISD::InputArg> &Ins,
1440 DebugLoc dl, SelectionDAG &DAG,
1441 const CCValAssign &VA,
1442 MachineFrameInfo *MFI,
1443 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001444 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001445 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001446 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001447 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001448 EVT ValVT;
1449
1450 // If value is passed by pointer we have address passed instead of the value
1451 // itself.
1452 if (VA.getLocInfo() == CCValAssign::Indirect)
1453 ValVT = VA.getLocVT();
1454 else
1455 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001456
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001457 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001458 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001459 // In case of tail call optimization mark all arguments mutable. Since they
1460 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001461 if (Flags.isByVal()) {
1462 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1463 VA.getLocMemOffset(), isImmutable, false);
1464 return DAG.getFrameIndex(FI, getPointerTy());
1465 } else {
1466 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1467 VA.getLocMemOffset(), isImmutable, false);
1468 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1469 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001470 PseudoSourceValue::getFixedStack(FI), 0,
1471 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001472 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001473}
1474
Dan Gohman475871a2008-07-27 21:46:04 +00001475SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001477 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 bool isVarArg,
1479 const SmallVectorImpl<ISD::InputArg> &Ins,
1480 DebugLoc dl,
1481 SelectionDAG &DAG,
1482 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 const Function* Fn = MF.getFunction();
1487 if (Fn->hasExternalLinkage() &&
1488 Subtarget->isTargetCygMing() &&
1489 Fn->getName() == "main")
1490 FuncInfo->setForceFramePointer(true);
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001494 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001495
Chris Lattner29689432010-03-11 00:22:57 +00001496 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1497 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001498
Chris Lattner638402b2007-02-28 07:00:42 +00001499 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001500 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1502 ArgLocs, *DAG.getContext());
1503 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001506 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001507 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1508 CCValAssign &VA = ArgLocs[i];
1509 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1510 // places.
1511 assert(VA.getValNo() != LastVal &&
1512 "Don't support value assigned to multiple locs yet");
1513 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattnerf39f7712007-02-28 05:46:49 +00001515 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001516 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001517 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001526 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001527 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001528 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1529 RC = X86::VR64RegisterClass;
1530 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001531 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001532
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001533 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattnerf39f7712007-02-28 05:46:49 +00001536 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1537 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1538 // right size.
1539 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001540 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001541 DAG.getValueType(VA.getValVT()));
1542 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001543 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001545 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001546 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001548 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001549 // Handle MMX values passed in XMM regs.
1550 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1552 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001553 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1554 } else
1555 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001556 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001557 } else {
1558 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001560 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001561
1562 // If value is passed via pointer - do a load.
1563 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001564 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1565 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001566
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001568 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001569
Dan Gohman61a92132008-04-21 23:59:07 +00001570 // The x86-64 ABI for returning structs by value requires that we copy
1571 // the sret argument into %rax for the return. Save the argument into
1572 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001573 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001574 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1575 unsigned Reg = FuncInfo->getSRetReturnReg();
1576 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001578 FuncInfo->setSRetReturnReg(Reg);
1579 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001582 }
1583
Chris Lattnerf39f7712007-02-28 05:46:49 +00001584 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001585 // Align stack specially for tail calls.
1586 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001587 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001588
Evan Cheng1bc78042006-04-26 01:20:17 +00001589 // If the function takes variable number of arguments, make a frame index for
1590 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001591 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001593 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 }
1595 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001596 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1597
1598 // FIXME: We should really autogenerate these arrays
1599 static const unsigned GPR64ArgRegsWin64[] = {
1600 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001602 static const unsigned XMMArgRegsWin64[] = {
1603 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1604 };
1605 static const unsigned GPR64ArgRegs64Bit[] = {
1606 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1607 };
1608 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1610 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1611 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001612 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1613
1614 if (IsWin64) {
1615 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1616 GPR64ArgRegs = GPR64ArgRegsWin64;
1617 XMMArgRegs = XMMArgRegsWin64;
1618 } else {
1619 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1620 GPR64ArgRegs = GPR64ArgRegs64Bit;
1621 XMMArgRegs = XMMArgRegs64Bit;
1622 }
1623 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1624 TotalNumIntRegs);
1625 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1626 TotalNumXMMRegs);
1627
Devang Patel578efa92009-06-05 21:57:13 +00001628 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001629 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001630 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001631 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001632 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001633 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001634 // Kernel mode asks for SSE to be disabled, so don't push them
1635 // on the stack.
1636 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001637
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 // For X86-64, if there are vararg parameters that are passed via
1639 // registers, then we must store them to their spots on the stack so they
1640 // may be loaded by deferencing the result of va_next.
1641 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001642 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1643 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001644 TotalNumXMMRegs * 16, 16,
1645 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001646
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SmallVector<SDValue, 8> MemOps;
1649 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001650 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001652 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1653 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001654 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1655 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001658 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001659 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001660 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001662 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664
Dan Gohmanface41a2009-08-16 21:24:25 +00001665 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1666 // Now store the XMM (fp + vector) parameter registers.
1667 SmallVector<SDValue, 11> SaveXMMOps;
1668 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001669
Dan Gohmanface41a2009-08-16 21:24:25 +00001670 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1671 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1672 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673
Dan Gohmanface41a2009-08-16 21:24:25 +00001674 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1675 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001676
Dan Gohmanface41a2009-08-16 21:24:25 +00001677 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1678 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1679 X86::VR128RegisterClass);
1680 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1681 SaveXMMOps.push_back(Val);
1682 }
1683 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1684 MVT::Other,
1685 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001686 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001687
1688 if (!MemOps.empty())
1689 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1690 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001693
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001697 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001698 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001699 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001700 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001701 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 if (!Is64Bit) {
1705 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1708 }
Evan Cheng25caf632006-05-23 21:06:34 +00001709
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001710 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001711
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001713}
1714
Dan Gohman475871a2008-07-27 21:46:04 +00001715SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1717 SDValue StackPtr, SDValue Arg,
1718 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001719 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001721 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001722 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001724 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001725 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001726 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001727 }
Dale Johannesenace16102009-02-03 19:33:06 +00001728 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001729 PseudoSourceValue::getStack(), LocMemOffset,
1730 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001731}
1732
Bill Wendling64e87322009-01-16 19:25:27 +00001733/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001734/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001735SDValue
1736X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001737 SDValue &OutRetAddr, SDValue Chain,
1738 bool IsTailCall, bool Is64Bit,
1739 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001740 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001741 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001742 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001743
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001745 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001746 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001747}
1748
1749/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1750/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001751static SDValue
1752EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001753 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001754 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755 // Store the return address to the appropriate stack slot.
1756 if (!FPDiff) return Chain;
1757 // Calculate the new stack slot for the return address.
1758 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001759 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001760 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001764 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1765 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766 return Chain;
1767}
1768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001770X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001771 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001772 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 const SmallVectorImpl<ISD::OutputArg> &Outs,
1774 const SmallVectorImpl<ISD::InputArg> &Ins,
1775 DebugLoc dl, SelectionDAG &DAG,
1776 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 MachineFunction &MF = DAG.getMachineFunction();
1778 bool Is64Bit = Subtarget->is64Bit();
1779 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001780 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781
Evan Cheng5f941932010-02-05 02:21:12 +00001782 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001784 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1785 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001786 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001787
1788 // Sibcalls are automatically detected tailcalls which do not require
1789 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001790 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001791 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001792
1793 if (isTailCall)
1794 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001795 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Chris Lattner29689432010-03-11 00:22:57 +00001797 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1798 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001808 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001809 // This is a sibcall. The memory operands are available in caller's
1810 // own caller's stack.
1811 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001812 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001816 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001818 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1820 FPDiff = NumBytesCallerPushed - NumBytes;
1821
1822 // Set the delta of movement of the returnaddr stackslot.
1823 // But only set if delta is greater than previous delta.
1824 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1825 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1826 }
1827
Evan Chengf22f9b32010-02-06 03:28:46 +00001828 if (!IsSibcall)
1829 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001830
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001832 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001833 if (isTailCall && FPDiff)
1834 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1835 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001836
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1838 SmallVector<SDValue, 8> MemOpChains;
1839 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001840
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001841 // Walk the register/memloc assignments, inserting copies/loads. In the case
1842 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 SDValue Arg = Outs[i].Val;
1847 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001848 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001849
Chris Lattner423c5f42007-02-28 05:31:48 +00001850 // Promote the value if needed.
1851 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001852 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001853 case CCValAssign::Full: break;
1854 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001855 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 break;
1857 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001858 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001859 break;
1860 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1862 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1864 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1865 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 } else
1867 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1868 break;
1869 case CCValAssign::BCvt:
1870 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 case CCValAssign::Indirect: {
1873 // Store the argument.
1874 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001875 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001877 PseudoSourceValue::getFixedStack(FI), 0,
1878 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001879 Arg = SpillSlot;
1880 break;
1881 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Chris Lattner423c5f42007-02-28 05:31:48 +00001884 if (VA.isRegLoc()) {
1885 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001886 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001887 assert(VA.isMemLoc());
1888 if (StackPtr.getNode() == 0)
1889 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1890 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1891 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001892 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001893 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001894
Evan Cheng32fe1032006-05-25 00:59:30 +00001895 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001897 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898
Evan Cheng347d5f72006-04-28 21:29:37 +00001899 // Build a sequence of copy-to-reg nodes chained together with token chain
1900 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001902 // Tail call byval lowering might overwrite argument registers so in case of
1903 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001905 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001906 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001907 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001908 InFlag = Chain.getValue(1);
1909 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001910
Chris Lattner88e1fd52009-07-09 04:24:46 +00001911 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001912 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1913 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001915 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1916 DAG.getNode(X86ISD::GlobalBaseReg,
1917 DebugLoc::getUnknownLoc(),
1918 getPointerTy()),
1919 InFlag);
1920 InFlag = Chain.getValue(1);
1921 } else {
1922 // If we are tail calling and generating PIC/GOT style code load the
1923 // address of the callee into ECX. The value in ecx is used as target of
1924 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1925 // for tail calls on PIC/GOT architectures. Normally we would just put the
1926 // address of GOT into ebx and then call target@PLT. But for tail calls
1927 // ebx would be restored (since ebx is callee saved) before jumping to the
1928 // target@PLT.
1929
1930 // Note: The actual moving to ECX is done further down.
1931 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1932 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1933 !G->getGlobal()->hasProtectedVisibility())
1934 Callee = LowerGlobalAddress(Callee, DAG);
1935 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001936 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001937 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001938 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 if (Is64Bit && isVarArg) {
1941 // From AMD64 ABI document:
1942 // For calls that may call functions that use varargs or stdargs
1943 // (prototype-less calls or calls to functions containing ellipsis (...) in
1944 // the declaration) %al is used as hidden argument to specify the number
1945 // of SSE registers used. The contents of %al do not need to match exactly
1946 // the number of registers, but must be an ubound on the number of SSE
1947 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
1949 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 // Count the number of XMM registers allocated.
1951 static const unsigned XMMArgRegs[] = {
1952 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1953 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1954 };
1955 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001956 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001957 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001958
Dale Johannesendd64c412009-02-04 00:33:20 +00001959 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 InFlag = Chain.getValue(1);
1962 }
1963
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001964
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001965 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 if (isTailCall) {
1967 // Force all the incoming stack arguments to be loaded from the stack
1968 // before any new outgoing arguments are stored to the stack, because the
1969 // outgoing stack slots may alias the incoming argument stack slots, and
1970 // the alias isn't otherwise explicit. This is slightly more conservative
1971 // than necessary, because it means that each store effectively depends
1972 // on every argument instead of just those arguments it would clobber.
1973 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1974
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SmallVector<SDValue, 8> MemOpChains2;
1976 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001978 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001979 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001980 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001981 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1982 CCValAssign &VA = ArgLocs[i];
1983 if (VA.isRegLoc())
1984 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001985 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 SDValue Arg = Outs[i].Val;
1987 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 // Create frame index.
1989 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001990 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001991 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001992 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001993
Duncan Sands276dcbd2008-03-21 09:14:45 +00001994 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001995 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001997 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001998 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001999 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002000 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2003 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002004 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002006 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002007 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002009 PseudoSourceValue::getFixedStack(FI), 0,
2010 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002011 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 }
2013 }
2014
2015 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002017 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002018
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 // Copy arguments to their registers.
2020 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002021 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002022 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 InFlag = Chain.getValue(1);
2024 }
Dan Gohman475871a2008-07-27 21:46:04 +00002025 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002026
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002028 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002029 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
2031
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002032 bool WasGlobalOrExternal = false;
2033 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2034 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2035 // In the 64-bit large code model, we have to make all calls
2036 // through a register, since the call instruction's 32-bit
2037 // pc-relative offset may not be large enough to hold the whole
2038 // address.
2039 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2040 WasGlobalOrExternal = true;
2041 // If the callee is a GlobalAddress node (quite common, every direct call
2042 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2043 // it.
2044
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002045 // We should use extra load for direct calls to dllimported functions in
2046 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002047 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002048 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002049 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002050
Chris Lattner48a7d022009-07-09 05:02:21 +00002051 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2052 // external symbols most go through the PLT in PIC mode. If the symbol
2053 // has hidden or protected visibility, or if it is static or local, then
2054 // we don't need to use the PLT - we can directly call it.
2055 if (Subtarget->isTargetELF() &&
2056 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002057 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002058 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002059 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002060 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2061 Subtarget->getDarwinVers() < 9) {
2062 // PC-relative references to external symbols should go through $stub,
2063 // unless we're building with the leopard linker or later, which
2064 // automatically synthesizes these stubs.
2065 OpFlags = X86II::MO_DARWIN_STUB;
2066 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002067
Chris Lattner74e726e2009-07-09 05:27:35 +00002068 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 G->getOffset(), OpFlags);
2070 }
Bill Wendling056292f2008-09-16 21:48:12 +00002071 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002072 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 unsigned char OpFlags = 0;
2074
2075 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2076 // symbols should go through the PLT.
2077 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002078 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002080 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002081 Subtarget->getDarwinVers() < 9) {
2082 // PC-relative references to external symbols should go through $stub,
2083 // unless we're building with the leopard linker or later, which
2084 // automatically synthesizes these stubs.
2085 OpFlags = X86II::MO_DARWIN_STUB;
2086 }
Eric Christopherfd179292009-08-27 18:07:15 +00002087
Chris Lattner48a7d022009-07-09 05:02:21 +00002088 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2089 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002090 }
2091
Chris Lattnerd96d0722007-02-25 06:40:16 +00002092 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002095
Evan Chengf22f9b32010-02-06 03:28:46 +00002096 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002097 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2098 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002099 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002102 Ops.push_back(Chain);
2103 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002104
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002107
Gordon Henriksen86737662008-01-05 16:56:59 +00002108 // Add argument registers to the end of the list so that they are known live
2109 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002110 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2111 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2112 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002113
Evan Cheng586ccac2008-03-18 23:36:35 +00002114 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002116 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2117
2118 // Add an implicit use of AL for x86 vararg functions.
2119 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002121
Gabor Greifba36cb52008-08-28 21:40:38 +00002122 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002123 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 if (isTailCall) {
2126 // If this is the first return lowered for this function, add the regs
2127 // to the liveout set for the function.
2128 if (MF.getRegInfo().liveout_empty()) {
2129 SmallVector<CCValAssign, 16> RVLocs;
2130 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2131 *DAG.getContext());
2132 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2133 for (unsigned i = 0; i != RVLocs.size(); ++i)
2134 if (RVLocs[i].isRegLoc())
2135 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2136 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 return DAG.getNode(X86ISD::TC_RETURN, dl,
2138 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 }
2140
Dale Johannesenace16102009-02-03 19:33:06 +00002141 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002142 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002143
Chris Lattner2d297092006-05-23 18:50:38 +00002144 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002148 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002149 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002150 // pops the hidden struct pointer, so we have to push it back.
2151 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002152 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002153 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002157 if (!IsSibcall) {
2158 Chain = DAG.getCALLSEQ_END(Chain,
2159 DAG.getIntPtrConstant(NumBytes, true),
2160 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2161 true),
2162 InFlag);
2163 InFlag = Chain.getValue(1);
2164 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002165
Chris Lattner3085e152007-02-25 08:59:22 +00002166 // Handle result values, copying them out of physregs into vregs that we
2167 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2169 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002170}
2171
Evan Cheng25ab6902006-09-08 06:48:29 +00002172
2173//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002174// Fast Calling Convention (tail call) implementation
2175//===----------------------------------------------------------------------===//
2176
2177// Like std call, callee cleans arguments, convention except that ECX is
2178// reserved for storing the tail called function address. Only 2 registers are
2179// free for argument passing (inreg). Tail call optimization is performed
2180// provided:
2181// * tailcallopt is enabled
2182// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002183// On X86_64 architecture with GOT-style position independent code only local
2184// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002185// To keep the stack aligned according to platform abi the function
2186// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2187// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002188// If a tail called function callee has more arguments than the caller the
2189// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002190// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002191// original REtADDR, but before the saved framepointer or the spilled registers
2192// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2193// stack layout:
2194// arg1
2195// arg2
2196// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002197// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002198// move area ]
2199// (possible EBP)
2200// ESI
2201// EDI
2202// local1 ..
2203
2204/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2205/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002206unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002207 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002208 MachineFunction &MF = DAG.getMachineFunction();
2209 const TargetMachine &TM = MF.getTarget();
2210 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2211 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002212 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002213 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002214 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002215 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2216 // Number smaller than 12 so just add the difference.
2217 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2218 } else {
2219 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002220 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002223 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224}
2225
Evan Cheng5f941932010-02-05 02:21:12 +00002226/// MatchingStackOffset - Return true if the given stack call argument is
2227/// already available in the same position (relatively) of the caller's
2228/// incoming argument stack.
2229static
2230bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2231 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2232 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002233 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2234 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002235 if (Arg.getOpcode() == ISD::CopyFromReg) {
2236 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2237 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2238 return false;
2239 MachineInstr *Def = MRI->getVRegDef(VR);
2240 if (!Def)
2241 return false;
2242 if (!Flags.isByVal()) {
2243 if (!TII->isLoadFromStackSlot(Def, FI))
2244 return false;
2245 } else {
2246 unsigned Opcode = Def->getOpcode();
2247 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2248 Def->getOperand(1).isFI()) {
2249 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002250 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002251 } else
2252 return false;
2253 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002254 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2255 if (Flags.isByVal())
2256 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002257 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002258 // define @foo(%struct.X* %A) {
2259 // tail call @bar(%struct.X* byval %A)
2260 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002261 return false;
2262 SDValue Ptr = Ld->getBasePtr();
2263 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2264 if (!FINode)
2265 return false;
2266 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002267 } else
2268 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002269
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002271 if (!MFI->isFixedObjectIndex(FI))
2272 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002273 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002274}
2275
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2277/// for tail call optimization. Targets which want to do tail call
2278/// optimization should implement this function.
2279bool
2280X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002281 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002283 bool isCalleeStructRet,
2284 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002285 const SmallVectorImpl<ISD::OutputArg> &Outs,
2286 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002288 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002289 CalleeCC != CallingConv::C)
2290 return false;
2291
Evan Cheng7096ae42010-01-29 06:45:59 +00002292 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002293 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002294 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002295 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002296 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002297 CallerF->getCallingConv() == CalleeCC)
2298 return true;
2299 return false;
2300 }
2301
Evan Chengb2c92902010-02-02 02:22:50 +00002302 // Look for obvious safe cases to perform tail call optimization that does not
2303 // requite ABI changes. This is what gcc calls sibcall.
2304
Evan Cheng2c12cb42010-03-26 16:26:03 +00002305 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2306 // emit a special epilogue.
2307 if (RegInfo->needsStackRealignment(MF))
2308 return false;
2309
Evan Cheng3c262ee2010-03-26 02:13:13 +00002310 // Do not sibcall optimize vararg calls unless the call site is not passing any
2311 // arguments.
2312 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002313 return false;
2314
Evan Chenga375d472010-03-15 18:54:48 +00002315 // Also avoid sibcall optimization if either caller or callee uses struct
2316 // return semantics.
2317 if (isCalleeStructRet || isCallerStructRet)
2318 return false;
2319
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002320 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2321 // Therefore if it's not used by the call it is not safe to optimize this into
2322 // a sibcall.
2323 bool Unused = false;
2324 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2325 if (!Ins[i].Used) {
2326 Unused = true;
2327 break;
2328 }
2329 }
2330 if (Unused) {
2331 SmallVector<CCValAssign, 16> RVLocs;
2332 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2333 RVLocs, *DAG.getContext());
2334 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2335 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2336 CCValAssign &VA = RVLocs[i];
2337 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2338 return false;
2339 }
2340 }
2341
Evan Chenga6bff982010-01-30 01:22:00 +00002342 // If the callee takes no arguments then go on to check the results of the
2343 // call.
2344 if (!Outs.empty()) {
2345 // Check if stack adjustment is needed. For now, do not do this if any
2346 // argument is passed on the stack.
2347 SmallVector<CCValAssign, 16> ArgLocs;
2348 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2349 ArgLocs, *DAG.getContext());
2350 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002351 if (CCInfo.getNextStackOffset()) {
2352 MachineFunction &MF = DAG.getMachineFunction();
2353 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2354 return false;
2355 if (Subtarget->isTargetWin64())
2356 // Win64 ABI has additional complications.
2357 return false;
2358
2359 // Check if the arguments are already laid out in the right way as
2360 // the caller's fixed stack objects.
2361 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002362 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2363 const X86InstrInfo *TII =
2364 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002365 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2366 CCValAssign &VA = ArgLocs[i];
2367 EVT RegVT = VA.getLocVT();
2368 SDValue Arg = Outs[i].Val;
2369 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002370 if (VA.getLocInfo() == CCValAssign::Indirect)
2371 return false;
2372 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002373 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2374 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002375 return false;
2376 }
2377 }
2378 }
Evan Chenga6bff982010-01-30 01:22:00 +00002379 }
Evan Chengb1712452010-01-27 06:25:16 +00002380
Evan Cheng86809cc2010-02-03 03:28:02 +00002381 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002382}
2383
Dan Gohman3df24e62008-09-03 23:12:08 +00002384FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002385X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2386 DwarfWriter *dw,
2387 DenseMap<const Value *, unsigned> &vm,
2388 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2389 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002390#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002391 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002392#endif
2393 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002394 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002395#ifndef NDEBUG
2396 , cil
2397#endif
2398 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002399}
2400
2401
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002402//===----------------------------------------------------------------------===//
2403// Other Lowering Hooks
2404//===----------------------------------------------------------------------===//
2405
2406
Dan Gohman475871a2008-07-27 21:46:04 +00002407SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002408 MachineFunction &MF = DAG.getMachineFunction();
2409 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2410 int ReturnAddrIndex = FuncInfo->getRAIndex();
2411
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002412 if (ReturnAddrIndex == 0) {
2413 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002414 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002415 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002416 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002417 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002418 }
2419
Evan Cheng25ab6902006-09-08 06:48:29 +00002420 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002421}
2422
2423
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002424bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2425 bool hasSymbolicDisplacement) {
2426 // Offset should fit into 32 bit immediate field.
2427 if (!isInt32(Offset))
2428 return false;
2429
2430 // If we don't have a symbolic displacement - we don't have any extra
2431 // restrictions.
2432 if (!hasSymbolicDisplacement)
2433 return true;
2434
2435 // FIXME: Some tweaks might be needed for medium code model.
2436 if (M != CodeModel::Small && M != CodeModel::Kernel)
2437 return false;
2438
2439 // For small code model we assume that latest object is 16MB before end of 31
2440 // bits boundary. We may also accept pretty large negative constants knowing
2441 // that all objects are in the positive half of address space.
2442 if (M == CodeModel::Small && Offset < 16*1024*1024)
2443 return true;
2444
2445 // For kernel code model we know that all object resist in the negative half
2446 // of 32bits address space. We may not accept negative offsets, since they may
2447 // be just off and we may accept pretty large positive ones.
2448 if (M == CodeModel::Kernel && Offset > 0)
2449 return true;
2450
2451 return false;
2452}
2453
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002454/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2455/// specific condition code, returning the condition code and the LHS/RHS of the
2456/// comparison to make.
2457static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2458 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002459 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002460 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2461 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2462 // X > -1 -> X == 0, jump !sign.
2463 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002464 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002465 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2466 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002467 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002468 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002469 // X < 1 -> X <= 0
2470 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002471 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002472 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002473 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002474
Evan Chengd9558e02006-01-06 00:43:03 +00002475 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002476 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002477 case ISD::SETEQ: return X86::COND_E;
2478 case ISD::SETGT: return X86::COND_G;
2479 case ISD::SETGE: return X86::COND_GE;
2480 case ISD::SETLT: return X86::COND_L;
2481 case ISD::SETLE: return X86::COND_LE;
2482 case ISD::SETNE: return X86::COND_NE;
2483 case ISD::SETULT: return X86::COND_B;
2484 case ISD::SETUGT: return X86::COND_A;
2485 case ISD::SETULE: return X86::COND_BE;
2486 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002487 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002488 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002489
Chris Lattner4c78e022008-12-23 23:42:27 +00002490 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002491
Chris Lattner4c78e022008-12-23 23:42:27 +00002492 // If LHS is a foldable load, but RHS is not, flip the condition.
2493 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2494 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2495 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2496 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002497 }
2498
Chris Lattner4c78e022008-12-23 23:42:27 +00002499 switch (SetCCOpcode) {
2500 default: break;
2501 case ISD::SETOLT:
2502 case ISD::SETOLE:
2503 case ISD::SETUGT:
2504 case ISD::SETUGE:
2505 std::swap(LHS, RHS);
2506 break;
2507 }
2508
2509 // On a floating point condition, the flags are set as follows:
2510 // ZF PF CF op
2511 // 0 | 0 | 0 | X > Y
2512 // 0 | 0 | 1 | X < Y
2513 // 1 | 0 | 0 | X == Y
2514 // 1 | 1 | 1 | unordered
2515 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002516 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002517 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002518 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002519 case ISD::SETOLT: // flipped
2520 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002521 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002522 case ISD::SETOLE: // flipped
2523 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002524 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002525 case ISD::SETUGT: // flipped
2526 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002527 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002528 case ISD::SETUGE: // flipped
2529 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002530 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002531 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002532 case ISD::SETNE: return X86::COND_NE;
2533 case ISD::SETUO: return X86::COND_P;
2534 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002535 case ISD::SETOEQ:
2536 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002537 }
Evan Chengd9558e02006-01-06 00:43:03 +00002538}
2539
Evan Cheng4a460802006-01-11 00:33:36 +00002540/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2541/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002542/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002543static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002544 switch (X86CC) {
2545 default:
2546 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002547 case X86::COND_B:
2548 case X86::COND_BE:
2549 case X86::COND_E:
2550 case X86::COND_P:
2551 case X86::COND_A:
2552 case X86::COND_AE:
2553 case X86::COND_NE:
2554 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002555 return true;
2556 }
2557}
2558
Evan Chengeb2f9692009-10-27 19:56:55 +00002559/// isFPImmLegal - Returns true if the target can instruction select the
2560/// specified FP immediate natively. If false, the legalizer will
2561/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002562bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002563 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2564 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2565 return true;
2566 }
2567 return false;
2568}
2569
Nate Begeman9008ca62009-04-27 18:41:29 +00002570/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2571/// the specified range (L, H].
2572static bool isUndefOrInRange(int Val, int Low, int Hi) {
2573 return (Val < 0) || (Val >= Low && Val < Hi);
2574}
2575
2576/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2577/// specified value.
2578static bool isUndefOrEqual(int Val, int CmpVal) {
2579 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002580 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002581 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002582}
2583
Nate Begeman9008ca62009-04-27 18:41:29 +00002584/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2585/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2586/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002587static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002588 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002589 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002591 return (Mask[0] < 2 && Mask[1] < 2);
2592 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002593}
2594
Nate Begeman9008ca62009-04-27 18:41:29 +00002595bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002596 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 N->getMask(M);
2598 return ::isPSHUFDMask(M, N->getValueType(0));
2599}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002600
Nate Begeman9008ca62009-04-27 18:41:29 +00002601/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2602/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002603static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002605 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002606
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 // Lower quadword copied in order or undef.
2608 for (int i = 0; i != 4; ++i)
2609 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002610 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002611
Evan Cheng506d3df2006-03-29 23:07:14 +00002612 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 for (int i = 4; i != 8; ++i)
2614 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002615 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002616
Evan Cheng506d3df2006-03-29 23:07:14 +00002617 return true;
2618}
2619
Nate Begeman9008ca62009-04-27 18:41:29 +00002620bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002621 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 N->getMask(M);
2623 return ::isPSHUFHWMask(M, N->getValueType(0));
2624}
Evan Cheng506d3df2006-03-29 23:07:14 +00002625
Nate Begeman9008ca62009-04-27 18:41:29 +00002626/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2627/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002628static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002630 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002631
Rafael Espindola15684b22009-04-24 12:40:33 +00002632 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 for (int i = 4; i != 8; ++i)
2634 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002635 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002636
Rafael Espindola15684b22009-04-24 12:40:33 +00002637 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 for (int i = 0; i != 4; ++i)
2639 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002640 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002641
Rafael Espindola15684b22009-04-24 12:40:33 +00002642 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002643}
2644
Nate Begeman9008ca62009-04-27 18:41:29 +00002645bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002646 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 N->getMask(M);
2648 return ::isPSHUFLWMask(M, N->getValueType(0));
2649}
2650
Nate Begemana09008b2009-10-19 02:17:23 +00002651/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2652/// is suitable for input to PALIGNR.
2653static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2654 bool hasSSSE3) {
2655 int i, e = VT.getVectorNumElements();
2656
2657 // Do not handle v2i64 / v2f64 shuffles with palignr.
2658 if (e < 4 || !hasSSSE3)
2659 return false;
2660
2661 for (i = 0; i != e; ++i)
2662 if (Mask[i] >= 0)
2663 break;
2664
2665 // All undef, not a palignr.
2666 if (i == e)
2667 return false;
2668
2669 // Determine if it's ok to perform a palignr with only the LHS, since we
2670 // don't have access to the actual shuffle elements to see if RHS is undef.
2671 bool Unary = Mask[i] < (int)e;
2672 bool NeedsUnary = false;
2673
2674 int s = Mask[i] - i;
2675
2676 // Check the rest of the elements to see if they are consecutive.
2677 for (++i; i != e; ++i) {
2678 int m = Mask[i];
2679 if (m < 0)
2680 continue;
2681
2682 Unary = Unary && (m < (int)e);
2683 NeedsUnary = NeedsUnary || (m < s);
2684
2685 if (NeedsUnary && !Unary)
2686 return false;
2687 if (Unary && m != ((s+i) & (e-1)))
2688 return false;
2689 if (!Unary && m != (s+i))
2690 return false;
2691 }
2692 return true;
2693}
2694
2695bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2696 SmallVector<int, 8> M;
2697 N->getMask(M);
2698 return ::isPALIGNRMask(M, N->getValueType(0), true);
2699}
2700
Evan Cheng14aed5e2006-03-24 01:18:28 +00002701/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2702/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002703static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 int NumElems = VT.getVectorNumElements();
2705 if (NumElems != 2 && NumElems != 4)
2706 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002707
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 int Half = NumElems / 2;
2709 for (int i = 0; i < Half; ++i)
2710 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002711 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 for (int i = Half; i < NumElems; ++i)
2713 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002715
Evan Cheng14aed5e2006-03-24 01:18:28 +00002716 return true;
2717}
2718
Nate Begeman9008ca62009-04-27 18:41:29 +00002719bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2720 SmallVector<int, 8> M;
2721 N->getMask(M);
2722 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002723}
2724
Evan Cheng213d2cf2007-05-17 18:45:50 +00002725/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002726/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2727/// half elements to come from vector 1 (which would equal the dest.) and
2728/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002729static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002731
2732 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002734
Nate Begeman9008ca62009-04-27 18:41:29 +00002735 int Half = NumElems / 2;
2736 for (int i = 0; i < Half; ++i)
2737 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002738 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 for (int i = Half; i < NumElems; ++i)
2740 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002741 return false;
2742 return true;
2743}
2744
Nate Begeman9008ca62009-04-27 18:41:29 +00002745static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2746 SmallVector<int, 8> M;
2747 N->getMask(M);
2748 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002749}
2750
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002751/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2752/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002753bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2754 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002755 return false;
2756
Evan Cheng2064a2b2006-03-28 06:50:32 +00002757 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2759 isUndefOrEqual(N->getMaskElt(1), 7) &&
2760 isUndefOrEqual(N->getMaskElt(2), 2) &&
2761 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002762}
2763
Nate Begeman0b10b912009-11-07 23:17:15 +00002764/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2765/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2766/// <2, 3, 2, 3>
2767bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2768 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2769
2770 if (NumElems != 4)
2771 return false;
2772
2773 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2774 isUndefOrEqual(N->getMaskElt(1), 3) &&
2775 isUndefOrEqual(N->getMaskElt(2), 2) &&
2776 isUndefOrEqual(N->getMaskElt(3), 3);
2777}
2778
Evan Cheng5ced1d82006-04-06 23:23:56 +00002779/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2780/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002781bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2782 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783
Evan Cheng5ced1d82006-04-06 23:23:56 +00002784 if (NumElems != 2 && NumElems != 4)
2785 return false;
2786
Evan Chengc5cdff22006-04-07 21:53:05 +00002787 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002789 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002790
Evan Chengc5cdff22006-04-07 21:53:05 +00002791 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002793 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002794
2795 return true;
2796}
2797
Nate Begeman0b10b912009-11-07 23:17:15 +00002798/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2799/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2800bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002802
Evan Cheng5ced1d82006-04-06 23:23:56 +00002803 if (NumElems != 2 && NumElems != 4)
2804 return false;
2805
Evan Chengc5cdff22006-04-07 21:53:05 +00002806 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002808 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002809
Nate Begeman9008ca62009-04-27 18:41:29 +00002810 for (unsigned i = 0; i < NumElems/2; ++i)
2811 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002812 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002813
2814 return true;
2815}
2816
Evan Cheng0038e592006-03-28 00:39:58 +00002817/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2818/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002819static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002820 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002822 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002823 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002824
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2826 int BitI = Mask[i];
2827 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002828 if (!isUndefOrEqual(BitI, j))
2829 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002830 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002831 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002832 return false;
2833 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002834 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002835 return false;
2836 }
Evan Cheng0038e592006-03-28 00:39:58 +00002837 }
Evan Cheng0038e592006-03-28 00:39:58 +00002838 return true;
2839}
2840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2842 SmallVector<int, 8> M;
2843 N->getMask(M);
2844 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002845}
2846
Evan Cheng4fcb9222006-03-28 02:43:26 +00002847/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2848/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002849static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002850 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002852 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002853 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002854
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2856 int BitI = Mask[i];
2857 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002858 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002859 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002860 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002861 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002862 return false;
2863 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002864 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002865 return false;
2866 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002867 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002868 return true;
2869}
2870
Nate Begeman9008ca62009-04-27 18:41:29 +00002871bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2872 SmallVector<int, 8> M;
2873 N->getMask(M);
2874 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002875}
2876
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002877/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2878/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2879/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002880static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002882 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002883 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002884
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2886 int BitI = Mask[i];
2887 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002888 if (!isUndefOrEqual(BitI, j))
2889 return false;
2890 if (!isUndefOrEqual(BitI1, j))
2891 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002892 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002893 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002894}
2895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2897 SmallVector<int, 8> M;
2898 N->getMask(M);
2899 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2900}
2901
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002902/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2903/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2904/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002905static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002907 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2908 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002909
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2911 int BitI = Mask[i];
2912 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002913 if (!isUndefOrEqual(BitI, j))
2914 return false;
2915 if (!isUndefOrEqual(BitI1, j))
2916 return false;
2917 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002918 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002919}
2920
Nate Begeman9008ca62009-04-27 18:41:29 +00002921bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2922 SmallVector<int, 8> M;
2923 N->getMask(M);
2924 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2925}
2926
Evan Cheng017dcc62006-04-21 01:05:10 +00002927/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2928/// specifies a shuffle of elements that is suitable for input to MOVSS,
2929/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002930static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002931 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002932 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002933
2934 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002935
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002937 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002938
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 for (int i = 1; i < NumElts; ++i)
2940 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002941 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002942
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002943 return true;
2944}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002945
Nate Begeman9008ca62009-04-27 18:41:29 +00002946bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2947 SmallVector<int, 8> M;
2948 N->getMask(M);
2949 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002950}
2951
Evan Cheng017dcc62006-04-21 01:05:10 +00002952/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2953/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002954/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002955static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 bool V2IsSplat = false, bool V2IsUndef = false) {
2957 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002958 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002959 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002962 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002963
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 for (int i = 1; i < NumOps; ++i)
2965 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2966 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2967 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002968 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002969
Evan Cheng39623da2006-04-20 08:58:49 +00002970 return true;
2971}
2972
Nate Begeman9008ca62009-04-27 18:41:29 +00002973static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002974 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 SmallVector<int, 8> M;
2976 N->getMask(M);
2977 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002978}
2979
Evan Chengd9539472006-04-14 21:59:03 +00002980/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2981/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002982bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2983 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002984 return false;
2985
2986 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002987 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 int Elt = N->getMaskElt(i);
2989 if (Elt >= 0 && Elt != 1)
2990 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002991 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002992
2993 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002994 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 int Elt = N->getMaskElt(i);
2996 if (Elt >= 0 && Elt != 3)
2997 return false;
2998 if (Elt == 3)
2999 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003000 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003001 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003003 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003004}
3005
3006/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3007/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003008bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3009 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003010 return false;
3011
3012 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 for (unsigned i = 0; i < 2; ++i)
3014 if (N->getMaskElt(i) > 0)
3015 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003016
3017 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003018 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 int Elt = N->getMaskElt(i);
3020 if (Elt >= 0 && Elt != 2)
3021 return false;
3022 if (Elt == 2)
3023 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003024 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003026 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003027}
3028
Evan Cheng0b457f02008-09-25 20:50:48 +00003029/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3030/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003031bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3032 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003033
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 for (int i = 0; i < e; ++i)
3035 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003036 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 for (int i = 0; i < e; ++i)
3038 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003039 return false;
3040 return true;
3041}
3042
Evan Cheng63d33002006-03-22 08:01:21 +00003043/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003044/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003045unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3047 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3048
Evan Chengb9df0ca2006-03-22 02:53:00 +00003049 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3050 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 for (int i = 0; i < NumOperands; ++i) {
3052 int Val = SVOp->getMaskElt(NumOperands-i-1);
3053 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003054 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003055 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003056 if (i != NumOperands - 1)
3057 Mask <<= Shift;
3058 }
Evan Cheng63d33002006-03-22 08:01:21 +00003059 return Mask;
3060}
3061
Evan Cheng506d3df2006-03-29 23:07:14 +00003062/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003063/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003064unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003066 unsigned Mask = 0;
3067 // 8 nodes, but we only care about the last 4.
3068 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 int Val = SVOp->getMaskElt(i);
3070 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003071 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003072 if (i != 4)
3073 Mask <<= 2;
3074 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003075 return Mask;
3076}
3077
3078/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003079/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003080unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003082 unsigned Mask = 0;
3083 // 8 nodes, but we only care about the first 4.
3084 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 int Val = SVOp->getMaskElt(i);
3086 if (Val >= 0)
3087 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003088 if (i != 0)
3089 Mask <<= 2;
3090 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003091 return Mask;
3092}
3093
Nate Begemana09008b2009-10-19 02:17:23 +00003094/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3095/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3096unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3097 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3098 EVT VVT = N->getValueType(0);
3099 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3100 int Val = 0;
3101
3102 unsigned i, e;
3103 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3104 Val = SVOp->getMaskElt(i);
3105 if (Val >= 0)
3106 break;
3107 }
3108 return (Val - i) * EltSize;
3109}
3110
Evan Cheng37b73872009-07-30 08:33:02 +00003111/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3112/// constant +0.0.
3113bool X86::isZeroNode(SDValue Elt) {
3114 return ((isa<ConstantSDNode>(Elt) &&
3115 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3116 (isa<ConstantFPSDNode>(Elt) &&
3117 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3118}
3119
Nate Begeman9008ca62009-04-27 18:41:29 +00003120/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3121/// their permute mask.
3122static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3123 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003124 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003125 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003127
Nate Begeman5a5ca152009-04-29 05:20:52 +00003128 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 int idx = SVOp->getMaskElt(i);
3130 if (idx < 0)
3131 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003132 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003134 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003136 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3138 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003139}
3140
Evan Cheng779ccea2007-12-07 21:30:01 +00003141/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3142/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003143static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003144 unsigned NumElems = VT.getVectorNumElements();
3145 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 int idx = Mask[i];
3147 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003148 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003149 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003151 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003153 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003154}
3155
Evan Cheng533a0aa2006-04-19 20:35:22 +00003156/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3157/// match movhlps. The lower half elements should come from upper half of
3158/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003159/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003160static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3161 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003162 return false;
3163 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003165 return false;
3166 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003168 return false;
3169 return true;
3170}
3171
Evan Cheng5ced1d82006-04-06 23:23:56 +00003172/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003173/// is promoted to a vector. It also returns the LoadSDNode by reference if
3174/// required.
3175static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003176 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3177 return false;
3178 N = N->getOperand(0).getNode();
3179 if (!ISD::isNON_EXTLoad(N))
3180 return false;
3181 if (LD)
3182 *LD = cast<LoadSDNode>(N);
3183 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184}
3185
Evan Cheng533a0aa2006-04-19 20:35:22 +00003186/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3187/// match movlp{s|d}. The lower half elements should come from lower half of
3188/// V1 (and in order), and the upper half elements should come from the upper
3189/// half of V2 (and in order). And since V1 will become the source of the
3190/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003191static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3192 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003193 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003194 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003195 // Is V2 is a vector load, don't do this transformation. We will try to use
3196 // load folding shufps op.
3197 if (ISD::isNON_EXTLoad(V2))
3198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199
Nate Begeman5a5ca152009-04-29 05:20:52 +00003200 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Evan Cheng533a0aa2006-04-19 20:35:22 +00003202 if (NumElems != 2 && NumElems != 4)
3203 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003204 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003206 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003207 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003209 return false;
3210 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003211}
3212
Evan Cheng39623da2006-04-20 08:58:49 +00003213/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3214/// all the same.
3215static bool isSplatVector(SDNode *N) {
3216 if (N->getOpcode() != ISD::BUILD_VECTOR)
3217 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003218
Dan Gohman475871a2008-07-27 21:46:04 +00003219 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003220 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3221 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003222 return false;
3223 return true;
3224}
3225
Evan Cheng213d2cf2007-05-17 18:45:50 +00003226/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003227/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003228/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003229static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003230 SDValue V1 = N->getOperand(0);
3231 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003232 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3233 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003235 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003237 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3238 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003239 if (Opc != ISD::BUILD_VECTOR ||
3240 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 return false;
3242 } else if (Idx >= 0) {
3243 unsigned Opc = V1.getOpcode();
3244 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3245 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003246 if (Opc != ISD::BUILD_VECTOR ||
3247 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003248 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003249 }
3250 }
3251 return true;
3252}
3253
3254/// getZeroVector - Returns a vector of specified type with all zero elements.
3255///
Owen Andersone50ed302009-08-10 22:56:29 +00003256static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003257 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003258 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003259
Chris Lattner8a594482007-11-25 00:24:49 +00003260 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3261 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003262 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003263 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3265 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003266 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3268 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003269 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3271 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003272 }
Dale Johannesenace16102009-02-03 19:33:06 +00003273 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003274}
3275
Chris Lattner8a594482007-11-25 00:24:49 +00003276/// getOnesVector - Returns a vector of specified type with all bits set.
3277///
Owen Andersone50ed302009-08-10 22:56:29 +00003278static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003279 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003280
Chris Lattner8a594482007-11-25 00:24:49 +00003281 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3282 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003284 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003285 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003287 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003289 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003290}
3291
3292
Evan Cheng39623da2006-04-20 08:58:49 +00003293/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3294/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003295static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003296 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003297 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003298
Evan Cheng39623da2006-04-20 08:58:49 +00003299 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 SmallVector<int, 8> MaskVec;
3301 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003302
Nate Begeman5a5ca152009-04-29 05:20:52 +00003303 for (unsigned i = 0; i != NumElems; ++i) {
3304 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 MaskVec[i] = NumElems;
3306 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003307 }
Evan Cheng39623da2006-04-20 08:58:49 +00003308 }
Evan Cheng39623da2006-04-20 08:58:49 +00003309 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3311 SVOp->getOperand(1), &MaskVec[0]);
3312 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003313}
3314
Evan Cheng017dcc62006-04-21 01:05:10 +00003315/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3316/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003317static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003318 SDValue V2) {
3319 unsigned NumElems = VT.getVectorNumElements();
3320 SmallVector<int, 8> Mask;
3321 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003322 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 Mask.push_back(i);
3324 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003325}
3326
Nate Begeman9008ca62009-04-27 18:41:29 +00003327/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003328static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 SDValue V2) {
3330 unsigned NumElems = VT.getVectorNumElements();
3331 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003332 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 Mask.push_back(i);
3334 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003335 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003337}
3338
Nate Begeman9008ca62009-04-27 18:41:29 +00003339/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003340static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 SDValue V2) {
3342 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003343 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003345 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 Mask.push_back(i + Half);
3347 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003348 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003349 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003350}
3351
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003352/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003353static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 bool HasSSE2) {
3355 if (SV->getValueType(0).getVectorNumElements() <= 4)
3356 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003357
Owen Anderson825b72b2009-08-11 20:47:22 +00003358 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003359 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 DebugLoc dl = SV->getDebugLoc();
3361 SDValue V1 = SV->getOperand(0);
3362 int NumElems = VT.getVectorNumElements();
3363 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003364
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 // unpack elements to the correct location
3366 while (NumElems > 4) {
3367 if (EltNo < NumElems/2) {
3368 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3369 } else {
3370 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3371 EltNo -= NumElems/2;
3372 }
3373 NumElems >>= 1;
3374 }
Eric Christopherfd179292009-08-27 18:07:15 +00003375
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 // Perform the splat.
3377 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003378 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3380 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003381}
3382
Evan Chengba05f722006-04-21 23:03:30 +00003383/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003384/// vector of zero or undef vector. This produces a shuffle where the low
3385/// element of V2 is swizzled into the zero/undef vector, landing at element
3386/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003387static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003388 bool isZero, bool HasSSE2,
3389 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003390 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003391 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3393 unsigned NumElems = VT.getVectorNumElements();
3394 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003395 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 // If this is the insertion idx, put the low elt of V2 here.
3397 MaskVec.push_back(i == Idx ? NumElems : i);
3398 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003399}
3400
Evan Chengf26ffe92008-05-29 08:22:04 +00003401/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3402/// a shuffle that is zero.
3403static
Nate Begeman9008ca62009-04-27 18:41:29 +00003404unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3405 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003406 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003408 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 int Idx = SVOp->getMaskElt(Index);
3410 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003411 ++NumZeros;
3412 continue;
3413 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003415 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003416 ++NumZeros;
3417 else
3418 break;
3419 }
3420 return NumZeros;
3421}
3422
3423/// isVectorShift - Returns true if the shuffle can be implemented as a
3424/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003425/// FIXME: split into pslldqi, psrldqi, palignr variants.
3426static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003427 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003429
3430 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003432 if (!NumZeros) {
3433 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003435 if (!NumZeros)
3436 return false;
3437 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003438 bool SeenV1 = false;
3439 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 for (int i = NumZeros; i < NumElems; ++i) {
3441 int Val = isLeft ? (i - NumZeros) : i;
3442 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3443 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003444 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003446 SeenV1 = true;
3447 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003449 SeenV2 = true;
3450 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003452 return false;
3453 }
3454 if (SeenV1 && SeenV2)
3455 return false;
3456
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003458 ShAmt = NumZeros;
3459 return true;
3460}
3461
3462
Evan Chengc78d3b42006-04-24 18:01:45 +00003463/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3464///
Dan Gohman475871a2008-07-27 21:46:04 +00003465static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003466 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003467 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003468 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003469 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003470
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003471 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003472 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003473 bool First = true;
3474 for (unsigned i = 0; i < 16; ++i) {
3475 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3476 if (ThisIsNonZero && First) {
3477 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003479 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003481 First = false;
3482 }
3483
3484 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003485 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003486 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3487 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003488 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 }
3491 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3493 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3494 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003495 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003497 } else
3498 ThisElt = LastElt;
3499
Gabor Greifba36cb52008-08-28 21:40:38 +00003500 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003502 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003503 }
3504 }
3505
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003507}
3508
Bill Wendlinga348c562007-03-22 18:42:45 +00003509/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003510///
Dan Gohman475871a2008-07-27 21:46:04 +00003511static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003512 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003513 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003514 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003515 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003516
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003517 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003518 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003519 bool First = true;
3520 for (unsigned i = 0; i < 8; ++i) {
3521 bool isNonZero = (NonZeros & (1 << i)) != 0;
3522 if (isNonZero) {
3523 if (First) {
3524 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003526 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003528 First = false;
3529 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003530 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003532 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003533 }
3534 }
3535
3536 return V;
3537}
3538
Evan Chengf26ffe92008-05-29 08:22:04 +00003539/// getVShift - Return a vector logical shift node.
3540///
Owen Andersone50ed302009-08-10 22:56:29 +00003541static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003542 unsigned NumBits, SelectionDAG &DAG,
3543 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003544 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003546 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003547 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3548 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3549 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003550 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003551}
3552
Dan Gohman475871a2008-07-27 21:46:04 +00003553SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003554X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3555 SelectionDAG &DAG) {
3556
3557 // Check if the scalar load can be widened into a vector load. And if
3558 // the address is "base + cst" see if the cst can be "absorbed" into
3559 // the shuffle mask.
3560 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3561 SDValue Ptr = LD->getBasePtr();
3562 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3563 return SDValue();
3564 EVT PVT = LD->getValueType(0);
3565 if (PVT != MVT::i32 && PVT != MVT::f32)
3566 return SDValue();
3567
3568 int FI = -1;
3569 int64_t Offset = 0;
3570 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3571 FI = FINode->getIndex();
3572 Offset = 0;
3573 } else if (Ptr.getOpcode() == ISD::ADD &&
3574 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3575 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3576 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3577 Offset = Ptr.getConstantOperandVal(1);
3578 Ptr = Ptr.getOperand(0);
3579 } else {
3580 return SDValue();
3581 }
3582
3583 SDValue Chain = LD->getChain();
3584 // Make sure the stack object alignment is at least 16.
3585 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3586 if (DAG.InferPtrAlignment(Ptr) < 16) {
3587 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003588 // Can't change the alignment. FIXME: It's possible to compute
3589 // the exact stack offset and reference FI + adjust offset instead.
3590 // If someone *really* cares about this. That's the way to implement it.
3591 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003592 } else {
3593 MFI->setObjectAlignment(FI, 16);
3594 }
3595 }
3596
3597 // (Offset % 16) must be multiple of 4. Then address is then
3598 // Ptr + (Offset & ~15).
3599 if (Offset < 0)
3600 return SDValue();
3601 if ((Offset % 16) & 3)
3602 return SDValue();
3603 int64_t StartOffset = Offset & ~15;
3604 if (StartOffset)
3605 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3606 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3607
3608 int EltNo = (Offset - StartOffset) >> 2;
3609 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3610 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003611 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3612 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003613 // Canonicalize it to a v4i32 shuffle.
3614 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3615 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3616 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3617 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3618 }
3619
3620 return SDValue();
3621}
3622
Nate Begeman1449f292010-03-24 22:19:06 +00003623/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3624/// vector of type 'VT', see if the elements can be replaced by a single large
3625/// load which has the same value as a build_vector whose operands are 'elts'.
3626///
3627/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3628///
3629/// FIXME: we'd also like to handle the case where the last elements are zero
3630/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3631/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003632static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3633 DebugLoc &dl, SelectionDAG &DAG) {
3634 EVT EltVT = VT.getVectorElementType();
3635 unsigned NumElems = Elts.size();
3636
Nate Begemanfdea31a2010-03-24 20:49:50 +00003637 LoadSDNode *LDBase = NULL;
3638 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003639
3640 // For each element in the initializer, see if we've found a load or an undef.
3641 // If we don't find an initial load element, or later load elements are
3642 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003643 for (unsigned i = 0; i < NumElems; ++i) {
3644 SDValue Elt = Elts[i];
3645
3646 if (!Elt.getNode() ||
3647 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3648 return SDValue();
3649 if (!LDBase) {
3650 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3651 return SDValue();
3652 LDBase = cast<LoadSDNode>(Elt.getNode());
3653 LastLoadedElt = i;
3654 continue;
3655 }
3656 if (Elt.getOpcode() == ISD::UNDEF)
3657 continue;
3658
3659 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3660 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3661 return SDValue();
3662 LastLoadedElt = i;
3663 }
Nate Begeman1449f292010-03-24 22:19:06 +00003664
3665 // If we have found an entire vector of loads and undefs, then return a large
3666 // load of the entire vector width starting at the base pointer. If we found
3667 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003668 if (LastLoadedElt == NumElems - 1) {
3669 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3670 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3671 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3672 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3673 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3674 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3675 LDBase->isVolatile(), LDBase->isNonTemporal(),
3676 LDBase->getAlignment());
3677 } else if (NumElems == 4 && LastLoadedElt == 1) {
3678 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3679 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3680 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3681 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3682 }
3683 return SDValue();
3684}
3685
Evan Chengc3630942009-12-09 21:00:30 +00003686SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003687X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003688 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003689 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003690 if (ISD::isBuildVectorAllZeros(Op.getNode())
3691 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003692 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3693 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3694 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003696 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003697
Gabor Greifba36cb52008-08-28 21:40:38 +00003698 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003699 return getOnesVector(Op.getValueType(), DAG, dl);
3700 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003701 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003702
Owen Andersone50ed302009-08-10 22:56:29 +00003703 EVT VT = Op.getValueType();
3704 EVT ExtVT = VT.getVectorElementType();
3705 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003706
3707 unsigned NumElems = Op.getNumOperands();
3708 unsigned NumZero = 0;
3709 unsigned NumNonZero = 0;
3710 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003711 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003712 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003713 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003714 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003715 if (Elt.getOpcode() == ISD::UNDEF)
3716 continue;
3717 Values.insert(Elt);
3718 if (Elt.getOpcode() != ISD::Constant &&
3719 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003720 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003721 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003722 NumZero++;
3723 else {
3724 NonZeros |= (1 << i);
3725 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003726 }
3727 }
3728
Dan Gohman7f321562007-06-25 16:23:39 +00003729 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003730 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003731 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003732 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003733
Chris Lattner67f453a2008-03-09 05:42:06 +00003734 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003735 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003736 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003737 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003738
Chris Lattner62098042008-03-09 01:05:04 +00003739 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3740 // the value are obviously zero, truncate the value to i32 and do the
3741 // insertion that way. Only do this if the value is non-constant or if the
3742 // value is a constant being inserted into element 0. It is cheaper to do
3743 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003745 (!IsAllConstants || Idx == 0)) {
3746 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3747 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3749 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003750
Chris Lattner62098042008-03-09 01:05:04 +00003751 // Truncate the value (which may itself be a constant) to i32, and
3752 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003754 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003755 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3756 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003757
Chris Lattner62098042008-03-09 01:05:04 +00003758 // Now we have our 32-bit value zero extended in the low element of
3759 // a vector. If Idx != 0, swizzle it into place.
3760 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003761 SmallVector<int, 4> Mask;
3762 Mask.push_back(Idx);
3763 for (unsigned i = 1; i != VecElts; ++i)
3764 Mask.push_back(i);
3765 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003766 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003767 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003768 }
Dale Johannesenace16102009-02-03 19:33:06 +00003769 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003770 }
3771 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003772
Chris Lattner19f79692008-03-08 22:59:52 +00003773 // If we have a constant or non-constant insertion into the low element of
3774 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3775 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003776 // depending on what the source datatype is.
3777 if (Idx == 0) {
3778 if (NumZero == 0) {
3779 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3781 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003782 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3783 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3784 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3785 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3787 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3788 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003789 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3790 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3791 Subtarget->hasSSE2(), DAG);
3792 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3793 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003794 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003795
3796 // Is it a vector logical left shift?
3797 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003798 X86::isZeroNode(Op.getOperand(0)) &&
3799 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003800 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003801 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003802 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003803 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003804 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003805 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003806
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003807 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003808 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003809
Chris Lattner19f79692008-03-08 22:59:52 +00003810 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3811 // is a non-constant being inserted into an element other than the low one,
3812 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3813 // movd/movss) to move this into the low element, then shuffle it into
3814 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003815 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003816 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003817
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003819 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3820 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003821 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003822 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 MaskVec.push_back(i == Idx ? 0 : 1);
3824 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003825 }
3826 }
3827
Chris Lattner67f453a2008-03-09 05:42:06 +00003828 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003829 if (Values.size() == 1) {
3830 if (EVTBits == 32) {
3831 // Instead of a shuffle like this:
3832 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3833 // Check if it's possible to issue this instead.
3834 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3835 unsigned Idx = CountTrailingZeros_32(NonZeros);
3836 SDValue Item = Op.getOperand(Idx);
3837 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3838 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3839 }
Dan Gohman475871a2008-07-27 21:46:04 +00003840 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003841 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003842
Dan Gohmana3941172007-07-24 22:55:08 +00003843 // A vector full of immediates; various special cases are already
3844 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003845 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003846 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003847
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003848 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003849 if (EVTBits == 64) {
3850 if (NumNonZero == 1) {
3851 // One half is zero or undef.
3852 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003853 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003854 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003855 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3856 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003857 }
Dan Gohman475871a2008-07-27 21:46:04 +00003858 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003859 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003860
3861 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003862 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003863 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003864 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003865 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003866 }
3867
Bill Wendling826f36f2007-03-28 00:57:11 +00003868 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003869 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003870 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003871 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003872 }
3873
3874 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003875 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003876 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003877 if (NumElems == 4 && NumZero > 0) {
3878 for (unsigned i = 0; i < 4; ++i) {
3879 bool isZero = !(NonZeros & (1 << i));
3880 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003881 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003882 else
Dale Johannesenace16102009-02-03 19:33:06 +00003883 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003884 }
3885
3886 for (unsigned i = 0; i < 2; ++i) {
3887 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3888 default: break;
3889 case 0:
3890 V[i] = V[i*2]; // Must be a zero vector.
3891 break;
3892 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003894 break;
3895 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003896 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003897 break;
3898 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003900 break;
3901 }
3902 }
3903
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003905 bool Reverse = (NonZeros & 0x3) == 2;
3906 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003908 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3909 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3911 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003912 }
3913
Nate Begemanfdea31a2010-03-24 20:49:50 +00003914 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3915 // Check for a build vector of consecutive loads.
3916 for (unsigned i = 0; i < NumElems; ++i)
3917 V[i] = Op.getOperand(i);
3918
3919 // Check for elements which are consecutive loads.
3920 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3921 if (LD.getNode())
3922 return LD;
3923
3924 // For SSE 4.1, use inserts into undef.
3925 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003926 V[0] = DAG.getUNDEF(VT);
3927 for (unsigned i = 0; i < NumElems; ++i)
3928 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3929 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3930 Op.getOperand(i), DAG.getIntPtrConstant(i));
3931 return V[0];
3932 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003933
3934 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003935 // e.g. for v4f32
3936 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3937 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3938 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003939 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003940 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003941 NumElems >>= 1;
3942 while (NumElems != 0) {
3943 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003944 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003945 NumElems >>= 1;
3946 }
3947 return V[0];
3948 }
Dan Gohman475871a2008-07-27 21:46:04 +00003949 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003950}
3951
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003952SDValue
3953X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3954 // We support concatenate two MMX registers and place them in a MMX
3955 // register. This is better than doing a stack convert.
3956 DebugLoc dl = Op.getDebugLoc();
3957 EVT ResVT = Op.getValueType();
3958 assert(Op.getNumOperands() == 2);
3959 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3960 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3961 int Mask[2];
3962 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3963 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3964 InVec = Op.getOperand(1);
3965 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3966 unsigned NumElts = ResVT.getVectorNumElements();
3967 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3968 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3969 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3970 } else {
3971 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3972 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3973 Mask[0] = 0; Mask[1] = 2;
3974 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3975 }
3976 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3977}
3978
Nate Begemanb9a47b82009-02-23 08:49:38 +00003979// v8i16 shuffles - Prefer shuffles in the following order:
3980// 1. [all] pshuflw, pshufhw, optional move
3981// 2. [ssse3] 1 x pshufb
3982// 3. [ssse3] 2 x pshufb + 1 x por
3983// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003984static
Nate Begeman9008ca62009-04-27 18:41:29 +00003985SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3986 SelectionDAG &DAG, X86TargetLowering &TLI) {
3987 SDValue V1 = SVOp->getOperand(0);
3988 SDValue V2 = SVOp->getOperand(1);
3989 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003990 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003991
Nate Begemanb9a47b82009-02-23 08:49:38 +00003992 // Determine if more than 1 of the words in each of the low and high quadwords
3993 // of the result come from the same quadword of one of the two inputs. Undef
3994 // mask values count as coming from any quadword, for better codegen.
3995 SmallVector<unsigned, 4> LoQuad(4);
3996 SmallVector<unsigned, 4> HiQuad(4);
3997 BitVector InputQuads(4);
3998 for (unsigned i = 0; i < 8; ++i) {
3999 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004001 MaskVals.push_back(EltIdx);
4002 if (EltIdx < 0) {
4003 ++Quad[0];
4004 ++Quad[1];
4005 ++Quad[2];
4006 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004007 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004008 }
4009 ++Quad[EltIdx / 4];
4010 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004011 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004012
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004014 unsigned MaxQuad = 1;
4015 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 if (LoQuad[i] > MaxQuad) {
4017 BestLoQuad = i;
4018 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004019 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004020 }
4021
Nate Begemanb9a47b82009-02-23 08:49:38 +00004022 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004023 MaxQuad = 1;
4024 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 if (HiQuad[i] > MaxQuad) {
4026 BestHiQuad = i;
4027 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004028 }
4029 }
4030
Nate Begemanb9a47b82009-02-23 08:49:38 +00004031 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004032 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004033 // single pshufb instruction is necessary. If There are more than 2 input
4034 // quads, disable the next transformation since it does not help SSSE3.
4035 bool V1Used = InputQuads[0] || InputQuads[1];
4036 bool V2Used = InputQuads[2] || InputQuads[3];
4037 if (TLI.getSubtarget()->hasSSSE3()) {
4038 if (InputQuads.count() == 2 && V1Used && V2Used) {
4039 BestLoQuad = InputQuads.find_first();
4040 BestHiQuad = InputQuads.find_next(BestLoQuad);
4041 }
4042 if (InputQuads.count() > 2) {
4043 BestLoQuad = -1;
4044 BestHiQuad = -1;
4045 }
4046 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004047
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4049 // the shuffle mask. If a quad is scored as -1, that means that it contains
4050 // words from all 4 input quadwords.
4051 SDValue NewV;
4052 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 SmallVector<int, 8> MaskV;
4054 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4055 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004056 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4058 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4059 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004060
Nate Begemanb9a47b82009-02-23 08:49:38 +00004061 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4062 // source words for the shuffle, to aid later transformations.
4063 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004064 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004065 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004067 if (idx != (int)i)
4068 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004070 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 AllWordsInNewV = false;
4072 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004073 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004074
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4076 if (AllWordsInNewV) {
4077 for (int i = 0; i != 8; ++i) {
4078 int idx = MaskVals[i];
4079 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004080 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004081 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 if ((idx != i) && idx < 4)
4083 pshufhw = false;
4084 if ((idx != i) && idx > 3)
4085 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004086 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 V1 = NewV;
4088 V2Used = false;
4089 BestLoQuad = 0;
4090 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004091 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004092
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4094 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004095 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004096 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004098 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004099 }
Eric Christopherfd179292009-08-27 18:07:15 +00004100
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 // If we have SSSE3, and all words of the result are from 1 input vector,
4102 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4103 // is present, fall back to case 4.
4104 if (TLI.getSubtarget()->hasSSSE3()) {
4105 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004106
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004108 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 // mask, and elements that come from V1 in the V2 mask, so that the two
4110 // results can be OR'd together.
4111 bool TwoInputs = V1Used && V2Used;
4112 for (unsigned i = 0; i != 8; ++i) {
4113 int EltIdx = MaskVals[i] * 2;
4114 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4116 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004117 continue;
4118 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4120 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004123 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004124 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004126 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004128
Nate Begemanb9a47b82009-02-23 08:49:38 +00004129 // Calculate the shuffle mask for the second input, shuffle it, and
4130 // OR it with the first shuffled input.
4131 pshufbMask.clear();
4132 for (unsigned i = 0; i != 8; ++i) {
4133 int EltIdx = MaskVals[i] * 2;
4134 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4136 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 continue;
4138 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4140 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004143 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004144 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 MVT::v16i8, &pshufbMask[0], 16));
4146 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4147 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004148 }
4149
4150 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4151 // and update MaskVals with new element order.
4152 BitVector InOrder(8);
4153 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004154 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 for (int i = 0; i != 4; ++i) {
4156 int idx = MaskVals[i];
4157 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 InOrder.set(i);
4160 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 InOrder.set(i);
4163 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 }
4166 }
4167 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 }
Eric Christopherfd179292009-08-27 18:07:15 +00004172
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4174 // and update MaskVals with the new element order.
4175 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 for (unsigned i = 4; i != 8; ++i) {
4180 int idx = MaskVals[i];
4181 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 InOrder.set(i);
4184 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004185 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 InOrder.set(i);
4187 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 }
4190 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 }
Eric Christopherfd179292009-08-27 18:07:15 +00004194
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 // In case BestHi & BestLo were both -1, which means each quadword has a word
4196 // from each of the four input quadwords, calculate the InOrder bitvector now
4197 // before falling through to the insert/extract cleanup.
4198 if (BestLoQuad == -1 && BestHiQuad == -1) {
4199 NewV = V1;
4200 for (int i = 0; i != 8; ++i)
4201 if (MaskVals[i] < 0 || MaskVals[i] == i)
4202 InOrder.set(i);
4203 }
Eric Christopherfd179292009-08-27 18:07:15 +00004204
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 // The other elements are put in the right place using pextrw and pinsrw.
4206 for (unsigned i = 0; i != 8; ++i) {
4207 if (InOrder[i])
4208 continue;
4209 int EltIdx = MaskVals[i];
4210 if (EltIdx < 0)
4211 continue;
4212 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004218 DAG.getIntPtrConstant(i));
4219 }
4220 return NewV;
4221}
4222
4223// v16i8 shuffles - Prefer shuffles in the following order:
4224// 1. [ssse3] 1 x pshufb
4225// 2. [ssse3] 2 x pshufb + 1 x por
4226// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4227static
Nate Begeman9008ca62009-04-27 18:41:29 +00004228SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4229 SelectionDAG &DAG, X86TargetLowering &TLI) {
4230 SDValue V1 = SVOp->getOperand(0);
4231 SDValue V2 = SVOp->getOperand(1);
4232 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004235
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004237 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004238 // present, fall back to case 3.
4239 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4240 bool V1Only = true;
4241 bool V2Only = true;
4242 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 if (EltIdx < 0)
4245 continue;
4246 if (EltIdx < 16)
4247 V2Only = false;
4248 else
4249 V1Only = false;
4250 }
Eric Christopherfd179292009-08-27 18:07:15 +00004251
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4253 if (TLI.getSubtarget()->hasSSSE3()) {
4254 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004255
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004257 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 //
4259 // Otherwise, we have elements from both input vectors, and must zero out
4260 // elements that come from V2 in the first mask, and V1 in the second mask
4261 // so that we can OR them together.
4262 bool TwoInputs = !(V1Only || V2Only);
4263 for (unsigned i = 0; i != 16; ++i) {
4264 int EltIdx = MaskVals[i];
4265 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 continue;
4268 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004270 }
4271 // If all the elements are from V2, assign it to V1 and return after
4272 // building the first pshufb.
4273 if (V2Only)
4274 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004276 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004278 if (!TwoInputs)
4279 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004280
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 // Calculate the shuffle mask for the second input, shuffle it, and
4282 // OR it with the first shuffled input.
4283 pshufbMask.clear();
4284 for (unsigned i = 0; i != 16; ++i) {
4285 int EltIdx = MaskVals[i];
4286 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004288 continue;
4289 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004291 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004293 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 MVT::v16i8, &pshufbMask[0], 16));
4295 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 }
Eric Christopherfd179292009-08-27 18:07:15 +00004297
Nate Begemanb9a47b82009-02-23 08:49:38 +00004298 // No SSSE3 - Calculate in place words and then fix all out of place words
4299 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4300 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4302 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 SDValue NewV = V2Only ? V2 : V1;
4304 for (int i = 0; i != 8; ++i) {
4305 int Elt0 = MaskVals[i*2];
4306 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004307
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 // This word of the result is all undef, skip it.
4309 if (Elt0 < 0 && Elt1 < 0)
4310 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004311
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 // This word of the result is already in the correct place, skip it.
4313 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4314 continue;
4315 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4316 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004317
Nate Begemanb9a47b82009-02-23 08:49:38 +00004318 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4319 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4320 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004321
4322 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4323 // using a single extract together, load it and store it.
4324 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004326 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004327 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004328 DAG.getIntPtrConstant(i));
4329 continue;
4330 }
4331
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004333 // source byte is not also odd, shift the extracted word left 8 bits
4334 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004335 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 DAG.getIntPtrConstant(Elt1 / 2));
4338 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004340 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004341 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4343 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 }
4345 // If Elt0 is defined, extract it from the appropriate source. If the
4346 // source byte is not also even, shift the extracted word right 8 bits. If
4347 // Elt1 was also defined, OR the extracted values together before
4348 // inserting them in the result.
4349 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004351 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4352 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004355 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4357 DAG.getConstant(0x00FF, MVT::i16));
4358 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004359 : InsElt0;
4360 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004361 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004362 DAG.getIntPtrConstant(i));
4363 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004365}
4366
Evan Cheng7a831ce2007-12-15 03:00:47 +00004367/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4368/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4369/// done when every pair / quad of shuffle mask elements point to elements in
4370/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004371/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4372static
Nate Begeman9008ca62009-04-27 18:41:29 +00004373SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4374 SelectionDAG &DAG,
4375 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004376 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 SDValue V1 = SVOp->getOperand(0);
4378 SDValue V2 = SVOp->getOperand(1);
4379 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004380 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004382 EVT MaskEltVT = MaskVT.getVectorElementType();
4383 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004385 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 case MVT::v4f32: NewVT = MVT::v2f64; break;
4387 case MVT::v4i32: NewVT = MVT::v2i64; break;
4388 case MVT::v8i16: NewVT = MVT::v4i32; break;
4389 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004390 }
4391
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004392 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004393 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004394 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004395 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004397 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 int Scale = NumElems / NewWidth;
4399 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004400 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 int StartIdx = -1;
4402 for (int j = 0; j < Scale; ++j) {
4403 int EltIdx = SVOp->getMaskElt(i+j);
4404 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004405 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004406 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004407 StartIdx = EltIdx - (EltIdx % Scale);
4408 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004409 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004410 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004411 if (StartIdx == -1)
4412 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004413 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004415 }
4416
Dale Johannesenace16102009-02-03 19:33:06 +00004417 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4418 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004420}
4421
Evan Chengd880b972008-05-09 21:53:03 +00004422/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004423///
Owen Andersone50ed302009-08-10 22:56:29 +00004424static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 SDValue SrcOp, SelectionDAG &DAG,
4426 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004427 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004428 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004429 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004430 LD = dyn_cast<LoadSDNode>(SrcOp);
4431 if (!LD) {
4432 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4433 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004434 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4435 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004436 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4437 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004438 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004439 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004441 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4442 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4443 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4444 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004445 SrcOp.getOperand(0)
4446 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004447 }
4448 }
4449 }
4450
Dale Johannesenace16102009-02-03 19:33:06 +00004451 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4452 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004453 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004454 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004455}
4456
Evan Chengace3c172008-07-22 21:13:36 +00004457/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4458/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004459static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004460LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4461 SDValue V1 = SVOp->getOperand(0);
4462 SDValue V2 = SVOp->getOperand(1);
4463 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004464 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004465
Evan Chengace3c172008-07-22 21:13:36 +00004466 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004467 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 SmallVector<int, 8> Mask1(4U, -1);
4469 SmallVector<int, 8> PermMask;
4470 SVOp->getMask(PermMask);
4471
Evan Chengace3c172008-07-22 21:13:36 +00004472 unsigned NumHi = 0;
4473 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004474 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 int Idx = PermMask[i];
4476 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004477 Locs[i] = std::make_pair(-1, -1);
4478 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4480 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004481 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004483 NumLo++;
4484 } else {
4485 Locs[i] = std::make_pair(1, NumHi);
4486 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004488 NumHi++;
4489 }
4490 }
4491 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004492
Evan Chengace3c172008-07-22 21:13:36 +00004493 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004494 // If no more than two elements come from either vector. This can be
4495 // implemented with two shuffles. First shuffle gather the elements.
4496 // The second shuffle, which takes the first shuffle as both of its
4497 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004499
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004501
Evan Chengace3c172008-07-22 21:13:36 +00004502 for (unsigned i = 0; i != 4; ++i) {
4503 if (Locs[i].first == -1)
4504 continue;
4505 else {
4506 unsigned Idx = (i < 2) ? 0 : 4;
4507 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004509 }
4510 }
4511
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004513 } else if (NumLo == 3 || NumHi == 3) {
4514 // Otherwise, we must have three elements from one vector, call it X, and
4515 // one element from the other, call it Y. First, use a shufps to build an
4516 // intermediate vector with the one element from Y and the element from X
4517 // that will be in the same half in the final destination (the indexes don't
4518 // matter). Then, use a shufps to build the final vector, taking the half
4519 // containing the element from Y from the intermediate, and the other half
4520 // from X.
4521 if (NumHi == 3) {
4522 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004524 std::swap(V1, V2);
4525 }
4526
4527 // Find the element from V2.
4528 unsigned HiIndex;
4529 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 int Val = PermMask[HiIndex];
4531 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004532 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004533 if (Val >= 4)
4534 break;
4535 }
4536
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 Mask1[0] = PermMask[HiIndex];
4538 Mask1[1] = -1;
4539 Mask1[2] = PermMask[HiIndex^1];
4540 Mask1[3] = -1;
4541 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004542
4543 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 Mask1[0] = PermMask[0];
4545 Mask1[1] = PermMask[1];
4546 Mask1[2] = HiIndex & 1 ? 6 : 4;
4547 Mask1[3] = HiIndex & 1 ? 4 : 6;
4548 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004549 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 Mask1[0] = HiIndex & 1 ? 2 : 0;
4551 Mask1[1] = HiIndex & 1 ? 0 : 2;
4552 Mask1[2] = PermMask[2];
4553 Mask1[3] = PermMask[3];
4554 if (Mask1[2] >= 0)
4555 Mask1[2] += 4;
4556 if (Mask1[3] >= 0)
4557 Mask1[3] += 4;
4558 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004559 }
Evan Chengace3c172008-07-22 21:13:36 +00004560 }
4561
4562 // Break it into (shuffle shuffle_hi, shuffle_lo).
4563 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 SmallVector<int,8> LoMask(4U, -1);
4565 SmallVector<int,8> HiMask(4U, -1);
4566
4567 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004568 unsigned MaskIdx = 0;
4569 unsigned LoIdx = 0;
4570 unsigned HiIdx = 2;
4571 for (unsigned i = 0; i != 4; ++i) {
4572 if (i == 2) {
4573 MaskPtr = &HiMask;
4574 MaskIdx = 1;
4575 LoIdx = 0;
4576 HiIdx = 2;
4577 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 int Idx = PermMask[i];
4579 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004580 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004582 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004583 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004584 LoIdx++;
4585 } else {
4586 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004588 HiIdx++;
4589 }
4590 }
4591
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4593 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4594 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004595 for (unsigned i = 0; i != 4; ++i) {
4596 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004598 } else {
4599 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004601 }
4602 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004604}
4605
Dan Gohman475871a2008-07-27 21:46:04 +00004606SDValue
4607X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004609 SDValue V1 = Op.getOperand(0);
4610 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004611 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004612 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004614 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004615 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4616 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004617 bool V1IsSplat = false;
4618 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004619
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004621 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004622
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 // Promote splats to v4f32.
4624 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004625 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 return Op;
4627 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004628 }
4629
Evan Cheng7a831ce2007-12-15 03:00:47 +00004630 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4631 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004634 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004635 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004636 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004638 // FIXME: Figure out a cleaner way to do this.
4639 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004640 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004642 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004643 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4644 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4645 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004646 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004647 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004648 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4649 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004650 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004652 }
4653 }
Eric Christopherfd179292009-08-27 18:07:15 +00004654
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 if (X86::isPSHUFDMask(SVOp))
4656 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004657
Evan Chengf26ffe92008-05-29 08:22:04 +00004658 // Check if this can be converted into a logical shift.
4659 bool isLeft = false;
4660 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004661 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004662 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004663 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004664 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004665 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004666 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004667 EVT EltVT = VT.getVectorElementType();
4668 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004669 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004670 }
Eric Christopherfd179292009-08-27 18:07:15 +00004671
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004673 if (V1IsUndef)
4674 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004675 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004676 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004677 if (!isMMX)
4678 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004679 }
Eric Christopherfd179292009-08-27 18:07:15 +00004680
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 // FIXME: fold these into legal mask.
4682 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4683 X86::isMOVSLDUPMask(SVOp) ||
4684 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004685 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004686 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004687 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004688
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 if (ShouldXformToMOVHLPS(SVOp) ||
4690 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4691 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004692
Evan Chengf26ffe92008-05-29 08:22:04 +00004693 if (isShift) {
4694 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004695 EVT EltVT = VT.getVectorElementType();
4696 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004697 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004698 }
Eric Christopherfd179292009-08-27 18:07:15 +00004699
Evan Cheng9eca5e82006-10-25 21:49:50 +00004700 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004701 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4702 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004703 V1IsSplat = isSplatVector(V1.getNode());
4704 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004705
Chris Lattner8a594482007-11-25 00:24:49 +00004706 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004707 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004708 Op = CommuteVectorShuffle(SVOp, DAG);
4709 SVOp = cast<ShuffleVectorSDNode>(Op);
4710 V1 = SVOp->getOperand(0);
4711 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004712 std::swap(V1IsSplat, V2IsSplat);
4713 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004714 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004715 }
4716
Nate Begeman9008ca62009-04-27 18:41:29 +00004717 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4718 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004719 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 return V1;
4721 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4722 // the instruction selector will not match, so get a canonical MOVL with
4723 // swapped operands to undo the commute.
4724 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004725 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4728 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4729 X86::isUNPCKLMask(SVOp) ||
4730 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004731 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004732
Evan Cheng9bbbb982006-10-25 20:48:19 +00004733 if (V2IsSplat) {
4734 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004735 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004736 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 SDValue NewMask = NormalizeMask(SVOp, DAG);
4738 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4739 if (NSVOp != SVOp) {
4740 if (X86::isUNPCKLMask(NSVOp, true)) {
4741 return NewMask;
4742 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4743 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004744 }
4745 }
4746 }
4747
Evan Cheng9eca5e82006-10-25 21:49:50 +00004748 if (Commuted) {
4749 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004750 // FIXME: this seems wrong.
4751 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4752 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4753 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4754 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4755 X86::isUNPCKLMask(NewSVOp) ||
4756 X86::isUNPCKHMask(NewSVOp))
4757 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004758 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004759
Nate Begemanb9a47b82009-02-23 08:49:38 +00004760 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004761
4762 // Normalize the node to match x86 shuffle ops if needed
4763 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4764 return CommuteVectorShuffle(SVOp, DAG);
4765
4766 // Check for legal shuffle and return?
4767 SmallVector<int, 16> PermMask;
4768 SVOp->getMask(PermMask);
4769 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004770 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004771
Evan Cheng14b32e12007-12-11 01:46:18 +00004772 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004775 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004776 return NewOp;
4777 }
4778
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004780 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004781 if (NewOp.getNode())
4782 return NewOp;
4783 }
Eric Christopherfd179292009-08-27 18:07:15 +00004784
Evan Chengace3c172008-07-22 21:13:36 +00004785 // Handle all 4 wide cases with a number of shuffles except for MMX.
4786 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004787 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004788
Dan Gohman475871a2008-07-27 21:46:04 +00004789 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004790}
4791
Dan Gohman475871a2008-07-27 21:46:04 +00004792SDValue
4793X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004794 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004795 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004796 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004797 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004799 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004800 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004801 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004802 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004803 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004804 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4805 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4806 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004807 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4808 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004809 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004811 Op.getOperand(0)),
4812 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004814 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004816 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004817 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004819 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4820 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004821 // result has a single use which is a store or a bitcast to i32. And in
4822 // the case of a store, it's not worth it if the index is a constant 0,
4823 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004824 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004825 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004826 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004827 if ((User->getOpcode() != ISD::STORE ||
4828 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4829 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004830 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004832 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4834 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004835 Op.getOperand(0)),
4836 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4838 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004839 // ExtractPS works with constant index.
4840 if (isa<ConstantSDNode>(Op.getOperand(1)))
4841 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004842 }
Dan Gohman475871a2008-07-27 21:46:04 +00004843 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004844}
4845
4846
Dan Gohman475871a2008-07-27 21:46:04 +00004847SDValue
4848X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004849 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004850 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851
Evan Cheng62a3f152008-03-24 21:52:23 +00004852 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004853 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004854 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004855 return Res;
4856 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004857
Owen Andersone50ed302009-08-10 22:56:29 +00004858 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004859 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004860 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004861 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004862 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004863 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004864 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4866 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004867 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004869 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004870 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004871 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004872 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004873 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004874 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004875 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004876 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004877 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004878 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879 if (Idx == 0)
4880 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004881
Evan Cheng0db9fe62006-04-25 20:13:52 +00004882 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004883 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004884 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004885 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004887 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004888 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004889 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004890 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4891 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4892 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004893 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004894 if (Idx == 0)
4895 return Op;
4896
4897 // UNPCKHPD the element to the lowest double word, then movsd.
4898 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4899 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004900 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004901 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004902 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004903 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004904 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004905 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004906 }
4907
Dan Gohman475871a2008-07-27 21:46:04 +00004908 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004909}
4910
Dan Gohman475871a2008-07-27 21:46:04 +00004911SDValue
4912X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004913 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004914 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004915 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004916
Dan Gohman475871a2008-07-27 21:46:04 +00004917 SDValue N0 = Op.getOperand(0);
4918 SDValue N1 = Op.getOperand(1);
4919 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004920
Dan Gohman8a55ce42009-09-23 21:02:20 +00004921 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004922 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004923 unsigned Opc;
4924 if (VT == MVT::v8i16)
4925 Opc = X86ISD::PINSRW;
4926 else if (VT == MVT::v4i16)
4927 Opc = X86ISD::MMX_PINSRW;
4928 else if (VT == MVT::v16i8)
4929 Opc = X86ISD::PINSRB;
4930 else
4931 Opc = X86ISD::PINSRB;
4932
Nate Begeman14d12ca2008-02-11 04:19:36 +00004933 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4934 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004935 if (N1.getValueType() != MVT::i32)
4936 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4937 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004938 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004939 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004940 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004941 // Bits [7:6] of the constant are the source select. This will always be
4942 // zero here. The DAG Combiner may combine an extract_elt index into these
4943 // bits. For example (insert (extract, 3), 2) could be matched by putting
4944 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004945 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004946 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004947 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004948 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004949 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004950 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004952 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004953 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004954 // PINSR* works with constant index.
4955 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004956 }
Dan Gohman475871a2008-07-27 21:46:04 +00004957 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004958}
4959
Dan Gohman475871a2008-07-27 21:46:04 +00004960SDValue
4961X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004962 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004963 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004964
4965 if (Subtarget->hasSSE41())
4966 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4967
Dan Gohman8a55ce42009-09-23 21:02:20 +00004968 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004969 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004970
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004971 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004972 SDValue N0 = Op.getOperand(0);
4973 SDValue N1 = Op.getOperand(1);
4974 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004975
Dan Gohman8a55ce42009-09-23 21:02:20 +00004976 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004977 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4978 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004979 if (N1.getValueType() != MVT::i32)
4980 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4981 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004982 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004983 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4984 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985 }
Dan Gohman475871a2008-07-27 21:46:04 +00004986 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004987}
4988
Dan Gohman475871a2008-07-27 21:46:04 +00004989SDValue
4990X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004991 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 if (Op.getValueType() == MVT::v2f32)
4993 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4994 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4995 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004996 Op.getOperand(0))));
4997
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4999 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005000
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5002 EVT VT = MVT::v2i32;
5003 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005004 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 case MVT::v16i8:
5006 case MVT::v8i16:
5007 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005008 break;
5009 }
Dale Johannesenace16102009-02-03 19:33:06 +00005010 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5011 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005012}
5013
Bill Wendling056292f2008-09-16 21:48:12 +00005014// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5015// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5016// one of the above mentioned nodes. It has to be wrapped because otherwise
5017// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5018// be used to form addressing mode. These wrapped nodes will be selected
5019// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005020SDValue
5021X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005022 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005023
Chris Lattner41621a22009-06-26 19:22:52 +00005024 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5025 // global base reg.
5026 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005027 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005028 CodeModel::Model M = getTargetMachine().getCodeModel();
5029
Chris Lattner4f066492009-07-11 20:29:19 +00005030 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005031 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005032 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005033 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005034 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005035 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005036 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005037
Evan Cheng1606e8e2009-03-13 07:51:59 +00005038 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005039 CP->getAlignment(),
5040 CP->getOffset(), OpFlag);
5041 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005042 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005043 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005044 if (OpFlag) {
5045 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005046 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005047 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005048 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 }
5050
5051 return Result;
5052}
5053
Chris Lattner18c59872009-06-27 04:16:01 +00005054SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5055 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005056
Chris Lattner18c59872009-06-27 04:16:01 +00005057 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5058 // global base reg.
5059 unsigned char OpFlag = 0;
5060 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005061 CodeModel::Model M = getTargetMachine().getCodeModel();
5062
Chris Lattner4f066492009-07-11 20:29:19 +00005063 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005064 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005065 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005066 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005067 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005068 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005069 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005070
Chris Lattner18c59872009-06-27 04:16:01 +00005071 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5072 OpFlag);
5073 DebugLoc DL = JT->getDebugLoc();
5074 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005075
Chris Lattner18c59872009-06-27 04:16:01 +00005076 // With PIC, the address is actually $g + Offset.
5077 if (OpFlag) {
5078 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5079 DAG.getNode(X86ISD::GlobalBaseReg,
5080 DebugLoc::getUnknownLoc(), getPointerTy()),
5081 Result);
5082 }
Eric Christopherfd179292009-08-27 18:07:15 +00005083
Chris Lattner18c59872009-06-27 04:16:01 +00005084 return Result;
5085}
5086
5087SDValue
5088X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5089 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005090
Chris Lattner18c59872009-06-27 04:16:01 +00005091 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5092 // global base reg.
5093 unsigned char OpFlag = 0;
5094 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005095 CodeModel::Model M = getTargetMachine().getCodeModel();
5096
Chris Lattner4f066492009-07-11 20:29:19 +00005097 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005098 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005099 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005100 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005101 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005102 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005103 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005104
Chris Lattner18c59872009-06-27 04:16:01 +00005105 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005106
Chris Lattner18c59872009-06-27 04:16:01 +00005107 DebugLoc DL = Op.getDebugLoc();
5108 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005109
5110
Chris Lattner18c59872009-06-27 04:16:01 +00005111 // With PIC, the address is actually $g + Offset.
5112 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005113 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005114 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5115 DAG.getNode(X86ISD::GlobalBaseReg,
5116 DebugLoc::getUnknownLoc(),
5117 getPointerTy()),
5118 Result);
5119 }
Eric Christopherfd179292009-08-27 18:07:15 +00005120
Chris Lattner18c59872009-06-27 04:16:01 +00005121 return Result;
5122}
5123
Dan Gohman475871a2008-07-27 21:46:04 +00005124SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005125X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005126 // Create the TargetBlockAddressAddress node.
5127 unsigned char OpFlags =
5128 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005129 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005130 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5131 DebugLoc dl = Op.getDebugLoc();
5132 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5133 /*isTarget=*/true, OpFlags);
5134
Dan Gohmanf705adb2009-10-30 01:28:02 +00005135 if (Subtarget->isPICStyleRIPRel() &&
5136 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005137 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5138 else
5139 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005140
Dan Gohman29cbade2009-11-20 23:18:13 +00005141 // With PIC, the address is actually $g + Offset.
5142 if (isGlobalRelativeToPICBase(OpFlags)) {
5143 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5144 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5145 Result);
5146 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005147
5148 return Result;
5149}
5150
5151SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005152X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005153 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005154 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005155 // Create the TargetGlobalAddress node, folding in the constant
5156 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005157 unsigned char OpFlags =
5158 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005159 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005160 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005161 if (OpFlags == X86II::MO_NO_FLAG &&
5162 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005163 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005164 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005165 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005166 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005167 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005168 }
Eric Christopherfd179292009-08-27 18:07:15 +00005169
Chris Lattner4f066492009-07-11 20:29:19 +00005170 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005171 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005172 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5173 else
5174 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005175
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005176 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005177 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005178 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5179 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005180 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005182
Chris Lattner36c25012009-07-10 07:34:39 +00005183 // For globals that require a load from a stub to get the address, emit the
5184 // load.
5185 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005186 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005187 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005188
Dan Gohman6520e202008-10-18 02:06:02 +00005189 // If there was a non-zero offset that we didn't fold, create an explicit
5190 // addition for it.
5191 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005192 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005193 DAG.getConstant(Offset, getPointerTy()));
5194
Evan Cheng0db9fe62006-04-25 20:13:52 +00005195 return Result;
5196}
5197
Evan Chengda43bcf2008-09-24 00:05:32 +00005198SDValue
5199X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5200 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005201 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005202 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005203}
5204
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005205static SDValue
5206GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005207 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005208 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005209 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005211 DebugLoc dl = GA->getDebugLoc();
5212 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5213 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005214 GA->getOffset(),
5215 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005216 if (InFlag) {
5217 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005218 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005219 } else {
5220 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005221 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005222 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005223
5224 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5225 MFI->setHasCalls(true);
5226
Rafael Espindola15f1b662009-04-24 12:59:40 +00005227 SDValue Flag = Chain.getValue(1);
5228 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005229}
5230
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005231// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005232static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005233LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005234 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005235 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005236 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5237 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005238 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005239 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005240 PtrVT), InFlag);
5241 InFlag = Chain.getValue(1);
5242
Chris Lattnerb903bed2009-06-26 21:20:29 +00005243 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005244}
5245
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005246// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005247static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005248LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005249 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005250 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5251 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005252}
5253
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005254// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5255// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005256static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005257 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005258 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005259 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005260 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005261 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5262 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005263 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005265
5266 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005267 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005268
Chris Lattnerb903bed2009-06-26 21:20:29 +00005269 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005270 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5271 // initialexec.
5272 unsigned WrapperKind = X86ISD::Wrapper;
5273 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005274 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005275 } else if (is64Bit) {
5276 assert(model == TLSModel::InitialExec);
5277 OperandFlags = X86II::MO_GOTTPOFF;
5278 WrapperKind = X86ISD::WrapperRIP;
5279 } else {
5280 assert(model == TLSModel::InitialExec);
5281 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005282 }
Eric Christopherfd179292009-08-27 18:07:15 +00005283
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005284 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5285 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005286 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005287 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005288 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005289
Rafael Espindola9a580232009-02-27 13:37:18 +00005290 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005291 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005292 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005293
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005294 // The address of the thread local variable is the add of the thread
5295 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005296 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005297}
5298
Dan Gohman475871a2008-07-27 21:46:04 +00005299SDValue
5300X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005301 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005302 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005303 assert(Subtarget->isTargetELF() &&
5304 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005305 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005306 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005307
Chris Lattnerb903bed2009-06-26 21:20:29 +00005308 // If GV is an alias then use the aliasee for determining
5309 // thread-localness.
5310 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5311 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005312
Chris Lattnerb903bed2009-06-26 21:20:29 +00005313 TLSModel::Model model = getTLSModel(GV,
5314 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005315
Chris Lattnerb903bed2009-06-26 21:20:29 +00005316 switch (model) {
5317 case TLSModel::GeneralDynamic:
5318 case TLSModel::LocalDynamic: // not implemented
5319 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005320 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005321 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005322
Chris Lattnerb903bed2009-06-26 21:20:29 +00005323 case TLSModel::InitialExec:
5324 case TLSModel::LocalExec:
5325 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5326 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005327 }
Eric Christopherfd179292009-08-27 18:07:15 +00005328
Torok Edwinc23197a2009-07-14 16:55:14 +00005329 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005330 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005331}
5332
Evan Cheng0db9fe62006-04-25 20:13:52 +00005333
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005334/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005335/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005336SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005337 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005338 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005339 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005340 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005341 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue ShOpLo = Op.getOperand(0);
5343 SDValue ShOpHi = Op.getOperand(1);
5344 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005345 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005346 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005347 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005348
Dan Gohman475871a2008-07-27 21:46:04 +00005349 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005350 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005351 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5352 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005353 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005354 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5355 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005356 }
Evan Chenge3413162006-01-09 18:33:28 +00005357
Owen Anderson825b72b2009-08-11 20:47:22 +00005358 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5359 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005360 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005361 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005362
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005365 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5366 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005367
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005368 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005369 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5370 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005371 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005372 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5373 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005374 }
5375
Dan Gohman475871a2008-07-27 21:46:04 +00005376 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005377 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378}
Evan Chenga3195e82006-01-12 22:54:21 +00005379
Dan Gohman475871a2008-07-27 21:46:04 +00005380SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005381 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005382
5383 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005385 return Op;
5386 }
5387 return SDValue();
5388 }
5389
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005391 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005392
Eli Friedman36df4992009-05-27 00:47:34 +00005393 // These are really Legal; return the operand so the caller accepts it as
5394 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005395 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005396 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005397 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005398 Subtarget->is64Bit()) {
5399 return Op;
5400 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005401
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005402 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005403 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005404 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005405 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005406 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005407 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005408 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005409 PseudoSourceValue::getFixedStack(SSFI), 0,
5410 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005411 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5412}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005413
Owen Andersone50ed302009-08-10 22:56:29 +00005414SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005415 SDValue StackSlot,
5416 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005417 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005418 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005419 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005420 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005421 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005423 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005425 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005426 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005427 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005428
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005429 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005430 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005431 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005432
5433 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5434 // shouldn't be necessary except that RFP cannot be live across
5435 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005436 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005437 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005438 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005440 SDValue Ops[] = {
5441 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5442 };
5443 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005444 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005445 PseudoSourceValue::getFixedStack(SSFI), 0,
5446 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005448
Evan Cheng0db9fe62006-04-25 20:13:52 +00005449 return Result;
5450}
5451
Bill Wendling8b8a6362009-01-17 03:56:04 +00005452// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5453SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5454 // This algorithm is not obvious. Here it is in C code, more or less:
5455 /*
5456 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5457 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5458 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005459
Bill Wendling8b8a6362009-01-17 03:56:04 +00005460 // Copy ints to xmm registers.
5461 __m128i xh = _mm_cvtsi32_si128( hi );
5462 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005463
Bill Wendling8b8a6362009-01-17 03:56:04 +00005464 // Combine into low half of a single xmm register.
5465 __m128i x = _mm_unpacklo_epi32( xh, xl );
5466 __m128d d;
5467 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005468
Bill Wendling8b8a6362009-01-17 03:56:04 +00005469 // Merge in appropriate exponents to give the integer bits the right
5470 // magnitude.
5471 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005472
Bill Wendling8b8a6362009-01-17 03:56:04 +00005473 // Subtract away the biases to deal with the IEEE-754 double precision
5474 // implicit 1.
5475 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005476
Bill Wendling8b8a6362009-01-17 03:56:04 +00005477 // All conversions up to here are exact. The correctly rounded result is
5478 // calculated using the current rounding mode using the following
5479 // horizontal add.
5480 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5481 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5482 // store doesn't really need to be here (except
5483 // maybe to zero the other double)
5484 return sd;
5485 }
5486 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005487
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005488 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005489 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005490
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005491 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005492 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005493 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5494 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5495 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5496 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005497 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005498 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005499
Bill Wendling8b8a6362009-01-17 03:56:04 +00005500 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005501 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005502 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005503 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005504 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005505 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005506 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005507
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5509 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005510 Op.getOperand(0),
5511 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5513 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005514 Op.getOperand(0),
5515 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5517 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005518 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005519 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5521 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5522 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005523 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005524 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005526
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005527 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005528 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5530 DAG.getUNDEF(MVT::v2f64), ShufMask);
5531 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5532 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005533 DAG.getIntPtrConstant(0));
5534}
5535
Bill Wendling8b8a6362009-01-17 03:56:04 +00005536// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5537SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005538 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005539 // FP constant to bias correct the final result.
5540 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005542
5543 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5545 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005546 Op.getOperand(0),
5547 DAG.getIntPtrConstant(0)));
5548
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5550 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005551 DAG.getIntPtrConstant(0));
5552
5553 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5555 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005556 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 MVT::v2f64, Load)),
5558 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005559 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 MVT::v2f64, Bias)));
5561 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5562 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005563 DAG.getIntPtrConstant(0));
5564
5565 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005567
5568 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005569 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005570
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005572 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005573 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005575 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005576 }
5577
5578 // Handle final rounding.
5579 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005580}
5581
5582SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005583 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005584 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005585
Evan Chenga06ec9e2009-01-19 08:08:22 +00005586 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5587 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5588 // the optimization here.
5589 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005590 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005591
Owen Andersone50ed302009-08-10 22:56:29 +00005592 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005594 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005596 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005597
Bill Wendling8b8a6362009-01-17 03:56:04 +00005598 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005600 return LowerUINT_TO_FP_i32(Op, DAG);
5601 }
5602
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005604
5605 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005607 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5608 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5609 getPointerTy(), StackSlot, WordOff);
5610 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005611 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005613 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005615}
5616
Dan Gohman475871a2008-07-27 21:46:04 +00005617std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005618FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005619 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005620
Owen Andersone50ed302009-08-10 22:56:29 +00005621 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005622
5623 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5625 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005626 }
5627
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5629 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005631
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005632 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005634 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005635 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005636 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005638 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005639 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005640
Evan Cheng87c89352007-10-15 20:11:21 +00005641 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5642 // stack slot.
5643 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005644 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005645 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005646 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005647
Evan Cheng0db9fe62006-04-25 20:13:52 +00005648 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005650 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5652 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5653 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005654 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005655
Dan Gohman475871a2008-07-27 21:46:04 +00005656 SDValue Chain = DAG.getEntryNode();
5657 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005658 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005660 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005661 PseudoSourceValue::getFixedStack(SSFI), 0,
5662 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005664 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005665 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5666 };
Dale Johannesenace16102009-02-03 19:33:06 +00005667 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005668 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005669 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005670 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5671 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005672
Evan Cheng0db9fe62006-04-25 20:13:52 +00005673 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005674 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005676
Chris Lattner27a6c732007-11-24 07:07:01 +00005677 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005678}
5679
Dan Gohman475871a2008-07-27 21:46:04 +00005680SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005681 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 if (Op.getValueType() == MVT::v2i32 &&
5683 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005684 return Op;
5685 }
5686 return SDValue();
5687 }
5688
Eli Friedman948e95a2009-05-23 09:59:16 +00005689 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005690 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005691 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5692 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005693
Chris Lattner27a6c732007-11-24 07:07:01 +00005694 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005695 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005696 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005697}
5698
Eli Friedman948e95a2009-05-23 09:59:16 +00005699SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5700 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5701 SDValue FIST = Vals.first, StackSlot = Vals.second;
5702 assert(FIST.getNode() && "Unexpected failure");
5703
5704 // Load the result.
5705 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005706 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005707}
5708
Dan Gohman475871a2008-07-27 21:46:04 +00005709SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005710 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005711 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005712 EVT VT = Op.getValueType();
5713 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005714 if (VT.isVector())
5715 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005716 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005718 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005719 CV.push_back(C);
5720 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005721 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005722 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005723 CV.push_back(C);
5724 CV.push_back(C);
5725 CV.push_back(C);
5726 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005727 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005728 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005729 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005730 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005731 PseudoSourceValue::getConstantPool(), 0,
5732 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005733 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005734}
5735
Dan Gohman475871a2008-07-27 21:46:04 +00005736SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005737 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005738 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005739 EVT VT = Op.getValueType();
5740 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005741 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005742 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005743 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005745 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005746 CV.push_back(C);
5747 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005749 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005750 CV.push_back(C);
5751 CV.push_back(C);
5752 CV.push_back(C);
5753 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005754 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005755 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005756 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005757 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005758 PseudoSourceValue::getConstantPool(), 0,
5759 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005760 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005761 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5763 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005764 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005766 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005767 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005768 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005769}
5770
Dan Gohman475871a2008-07-27 21:46:04 +00005771SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005772 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005773 SDValue Op0 = Op.getOperand(0);
5774 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005775 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005776 EVT VT = Op.getValueType();
5777 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005778
5779 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005780 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005781 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005782 SrcVT = VT;
5783 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005784 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005785 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005786 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005787 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005788 }
5789
5790 // At this point the operands and the result should have the same
5791 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005792
Evan Cheng68c47cb2007-01-05 07:55:56 +00005793 // First get the sign bit of second operand.
5794 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005796 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5797 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005798 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005799 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5800 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5801 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5802 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005803 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005804 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005805 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005806 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005807 PseudoSourceValue::getConstantPool(), 0,
5808 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005809 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005810
5811 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005812 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 // Op0 is MVT::f32, Op1 is MVT::f64.
5814 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5815 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5816 DAG.getConstant(32, MVT::i32));
5817 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5818 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005819 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005820 }
5821
Evan Cheng73d6cf12007-01-05 21:37:56 +00005822 // Clear first operand sign bit.
5823 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005825 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5826 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005827 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005828 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5829 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5830 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5831 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005832 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005833 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005834 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005835 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005836 PseudoSourceValue::getConstantPool(), 0,
5837 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005838 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005839
5840 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005841 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005842}
5843
Dan Gohman076aee32009-03-04 19:44:21 +00005844/// Emit nodes that will be selected as "test Op0,Op0", or something
5845/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005846SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5847 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005848 DebugLoc dl = Op.getDebugLoc();
5849
Dan Gohman31125812009-03-07 01:58:32 +00005850 // CF and OF aren't always set the way we want. Determine which
5851 // of these we need.
5852 bool NeedCF = false;
5853 bool NeedOF = false;
5854 switch (X86CC) {
5855 case X86::COND_A: case X86::COND_AE:
5856 case X86::COND_B: case X86::COND_BE:
5857 NeedCF = true;
5858 break;
5859 case X86::COND_G: case X86::COND_GE:
5860 case X86::COND_L: case X86::COND_LE:
5861 case X86::COND_O: case X86::COND_NO:
5862 NeedOF = true;
5863 break;
5864 default: break;
5865 }
5866
Dan Gohman076aee32009-03-04 19:44:21 +00005867 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005868 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5869 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5870 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005871 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005872 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005873 switch (Op.getNode()->getOpcode()) {
5874 case ISD::ADD:
5875 // Due to an isel shortcoming, be conservative if this add is likely to
5876 // be selected as part of a load-modify-store instruction. When the root
5877 // node in a match is a store, isel doesn't know how to remap non-chain
5878 // non-flag uses of other nodes in the match, such as the ADD in this
5879 // case. This leads to the ADD being left around and reselected, with
5880 // the result being two adds in the output.
5881 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5882 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5883 if (UI->getOpcode() == ISD::STORE)
5884 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005885 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005886 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5887 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005888 if (C->getAPIntValue() == 1) {
5889 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005890 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005891 break;
5892 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005893 // An add of negative one (subtract of one) will be selected as a DEC.
5894 if (C->getAPIntValue().isAllOnesValue()) {
5895 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005896 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005897 break;
5898 }
5899 }
Dan Gohman076aee32009-03-04 19:44:21 +00005900 // Otherwise use a regular EFLAGS-setting add.
5901 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005902 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005903 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005904 case ISD::AND: {
5905 // If the primary and result isn't used, don't bother using X86ISD::AND,
5906 // because a TEST instruction will be better.
5907 bool NonFlagUse = false;
5908 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005909 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5910 SDNode *User = *UI;
5911 unsigned UOpNo = UI.getOperandNo();
5912 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5913 // Look pass truncate.
5914 UOpNo = User->use_begin().getOperandNo();
5915 User = *User->use_begin();
5916 }
5917 if (User->getOpcode() != ISD::BRCOND &&
5918 User->getOpcode() != ISD::SETCC &&
5919 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005920 NonFlagUse = true;
5921 break;
5922 }
Evan Cheng17751da2010-01-07 00:54:06 +00005923 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005924 if (!NonFlagUse)
5925 break;
5926 }
5927 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005928 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005929 case ISD::OR:
5930 case ISD::XOR:
5931 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005932 // likely to be selected as part of a load-modify-store instruction.
5933 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5934 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5935 if (UI->getOpcode() == ISD::STORE)
5936 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005937 // Otherwise use a regular EFLAGS-setting instruction.
5938 switch (Op.getNode()->getOpcode()) {
5939 case ISD::SUB: Opcode = X86ISD::SUB; break;
5940 case ISD::OR: Opcode = X86ISD::OR; break;
5941 case ISD::XOR: Opcode = X86ISD::XOR; break;
5942 case ISD::AND: Opcode = X86ISD::AND; break;
5943 default: llvm_unreachable("unexpected operator!");
5944 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005945 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005946 break;
5947 case X86ISD::ADD:
5948 case X86ISD::SUB:
5949 case X86ISD::INC:
5950 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005951 case X86ISD::OR:
5952 case X86ISD::XOR:
5953 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005954 return SDValue(Op.getNode(), 1);
5955 default:
5956 default_case:
5957 break;
5958 }
5959 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005960 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005961 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005962 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005963 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005964 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005965 DAG.ReplaceAllUsesWith(Op, New);
5966 return SDValue(New.getNode(), 1);
5967 }
5968 }
5969
5970 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005971 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005972 DAG.getConstant(0, Op.getValueType()));
5973}
5974
5975/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5976/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005977SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5978 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005979 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5980 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005981 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005982
5983 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005984 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005985}
5986
Evan Chengd40d03e2010-01-06 19:38:29 +00005987/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5988/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005989static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005990 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005991 SDValue Op0 = And.getOperand(0);
5992 SDValue Op1 = And.getOperand(1);
5993 if (Op0.getOpcode() == ISD::TRUNCATE)
5994 Op0 = Op0.getOperand(0);
5995 if (Op1.getOpcode() == ISD::TRUNCATE)
5996 Op1 = Op1.getOperand(0);
5997
Evan Chengd40d03e2010-01-06 19:38:29 +00005998 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00005999 if (Op1.getOpcode() == ISD::SHL) {
6000 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6001 if (And10C->getZExtValue() == 1) {
6002 LHS = Op0;
6003 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006004 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006005 } else if (Op0.getOpcode() == ISD::SHL) {
6006 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6007 if (And00C->getZExtValue() == 1) {
6008 LHS = Op1;
6009 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006010 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006011 } else if (Op1.getOpcode() == ISD::Constant) {
6012 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6013 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006014 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6015 LHS = AndLHS.getOperand(0);
6016 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006017 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006018 }
Evan Cheng0488db92007-09-25 01:57:46 +00006019
Evan Chengd40d03e2010-01-06 19:38:29 +00006020 if (LHS.getNode()) {
6021 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6022 // instruction. Since the shift amount is in-range-or-undefined, we know
6023 // that doing a bittest on the i16 value is ok. We extend to i32 because
6024 // the encoding for the i16 version is larger than the i32 version.
6025 if (LHS.getValueType() == MVT::i8)
6026 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006027
Evan Chengd40d03e2010-01-06 19:38:29 +00006028 // If the operand types disagree, extend the shift amount to match. Since
6029 // BT ignores high bits (like shifts) we can use anyextend.
6030 if (LHS.getValueType() != RHS.getValueType())
6031 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006032
Evan Chengd40d03e2010-01-06 19:38:29 +00006033 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6034 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6035 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6036 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006037 }
6038
Evan Cheng54de3ea2010-01-05 06:52:31 +00006039 return SDValue();
6040}
6041
6042SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6043 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6044 SDValue Op0 = Op.getOperand(0);
6045 SDValue Op1 = Op.getOperand(1);
6046 DebugLoc dl = Op.getDebugLoc();
6047 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6048
6049 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006050 // Lower (X & (1 << N)) == 0 to BT(X, N).
6051 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6052 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6053 if (Op0.getOpcode() == ISD::AND &&
6054 Op0.hasOneUse() &&
6055 Op1.getOpcode() == ISD::Constant &&
6056 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6057 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6058 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6059 if (NewSetCC.getNode())
6060 return NewSetCC;
6061 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006062
Evan Cheng2c755ba2010-02-27 07:36:59 +00006063 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6064 if (Op0.getOpcode() == X86ISD::SETCC &&
6065 Op1.getOpcode() == ISD::Constant &&
6066 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6067 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6068 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6069 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6070 bool Invert = (CC == ISD::SETNE) ^
6071 cast<ConstantSDNode>(Op1)->isNullValue();
6072 if (Invert)
6073 CCode = X86::GetOppositeBranchCondition(CCode);
6074 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6075 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6076 }
6077
Chris Lattnere55484e2008-12-25 05:34:37 +00006078 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6079 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006080 if (X86CC == X86::COND_INVALID)
6081 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006082
Dan Gohman31125812009-03-07 01:58:32 +00006083 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006084
6085 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006086 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006087 return DAG.getNode(ISD::AND, dl, MVT::i8,
6088 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6089 DAG.getConstant(X86CC, MVT::i8), Cond),
6090 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006091
Owen Anderson825b72b2009-08-11 20:47:22 +00006092 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6093 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006094}
6095
Dan Gohman475871a2008-07-27 21:46:04 +00006096SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6097 SDValue Cond;
6098 SDValue Op0 = Op.getOperand(0);
6099 SDValue Op1 = Op.getOperand(1);
6100 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006101 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006102 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6103 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006104 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006105
6106 if (isFP) {
6107 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006108 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006109 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6110 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006111 bool Swap = false;
6112
6113 switch (SetCCOpcode) {
6114 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006115 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006116 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006117 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006118 case ISD::SETGT: Swap = true; // Fallthrough
6119 case ISD::SETLT:
6120 case ISD::SETOLT: SSECC = 1; break;
6121 case ISD::SETOGE:
6122 case ISD::SETGE: Swap = true; // Fallthrough
6123 case ISD::SETLE:
6124 case ISD::SETOLE: SSECC = 2; break;
6125 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006126 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006127 case ISD::SETNE: SSECC = 4; break;
6128 case ISD::SETULE: Swap = true;
6129 case ISD::SETUGE: SSECC = 5; break;
6130 case ISD::SETULT: Swap = true;
6131 case ISD::SETUGT: SSECC = 6; break;
6132 case ISD::SETO: SSECC = 7; break;
6133 }
6134 if (Swap)
6135 std::swap(Op0, Op1);
6136
Nate Begemanfb8ead02008-07-25 19:05:58 +00006137 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006138 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006139 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006140 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006141 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6142 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006143 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006144 }
6145 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006146 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006147 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6148 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006149 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006150 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006151 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006152 }
6153 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006154 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006155 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006156
Nate Begeman30a0de92008-07-17 16:51:19 +00006157 // We are handling one of the integer comparisons here. Since SSE only has
6158 // GT and EQ comparisons for integer, swapping operands and multiple
6159 // operations may be required for some comparisons.
6160 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6161 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006162
Owen Anderson825b72b2009-08-11 20:47:22 +00006163 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006164 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006165 case MVT::v8i8:
6166 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6167 case MVT::v4i16:
6168 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6169 case MVT::v2i32:
6170 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6171 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006173
Nate Begeman30a0de92008-07-17 16:51:19 +00006174 switch (SetCCOpcode) {
6175 default: break;
6176 case ISD::SETNE: Invert = true;
6177 case ISD::SETEQ: Opc = EQOpc; break;
6178 case ISD::SETLT: Swap = true;
6179 case ISD::SETGT: Opc = GTOpc; break;
6180 case ISD::SETGE: Swap = true;
6181 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6182 case ISD::SETULT: Swap = true;
6183 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6184 case ISD::SETUGE: Swap = true;
6185 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6186 }
6187 if (Swap)
6188 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006189
Nate Begeman30a0de92008-07-17 16:51:19 +00006190 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6191 // bits of the inputs before performing those operations.
6192 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006193 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006194 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6195 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006196 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006197 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6198 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006199 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6200 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006202
Dale Johannesenace16102009-02-03 19:33:06 +00006203 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006204
6205 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006206 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006207 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006208
Nate Begeman30a0de92008-07-17 16:51:19 +00006209 return Result;
6210}
Evan Cheng0488db92007-09-25 01:57:46 +00006211
Evan Cheng370e5342008-12-03 08:38:43 +00006212// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006213static bool isX86LogicalCmp(SDValue Op) {
6214 unsigned Opc = Op.getNode()->getOpcode();
6215 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6216 return true;
6217 if (Op.getResNo() == 1 &&
6218 (Opc == X86ISD::ADD ||
6219 Opc == X86ISD::SUB ||
6220 Opc == X86ISD::SMUL ||
6221 Opc == X86ISD::UMUL ||
6222 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006223 Opc == X86ISD::DEC ||
6224 Opc == X86ISD::OR ||
6225 Opc == X86ISD::XOR ||
6226 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006227 return true;
6228
6229 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006230}
6231
Dan Gohman475871a2008-07-27 21:46:04 +00006232SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006233 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006234 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006235 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006236 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006237
Dan Gohman1a492952009-10-20 16:22:37 +00006238 if (Cond.getOpcode() == ISD::SETCC) {
6239 SDValue NewCond = LowerSETCC(Cond, DAG);
6240 if (NewCond.getNode())
6241 Cond = NewCond;
6242 }
Evan Cheng734503b2006-09-11 02:19:56 +00006243
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006244 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6245 SDValue Op1 = Op.getOperand(1);
6246 SDValue Op2 = Op.getOperand(2);
6247 if (Cond.getOpcode() == X86ISD::SETCC &&
6248 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6249 SDValue Cmp = Cond.getOperand(1);
6250 if (Cmp.getOpcode() == X86ISD::CMP) {
6251 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6252 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6253 ConstantSDNode *RHSC =
6254 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6255 if (N1C && N1C->isAllOnesValue() &&
6256 N2C && N2C->isNullValue() &&
6257 RHSC && RHSC->isNullValue()) {
6258 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006259 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006260 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6261 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6262 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6263 }
6264 }
6265 }
6266
Evan Chengad9c0a32009-12-15 00:53:42 +00006267 // Look pass (and (setcc_carry (cmp ...)), 1).
6268 if (Cond.getOpcode() == ISD::AND &&
6269 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6270 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6271 if (C && C->getAPIntValue() == 1)
6272 Cond = Cond.getOperand(0);
6273 }
6274
Evan Cheng3f41d662007-10-08 22:16:29 +00006275 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6276 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006277 if (Cond.getOpcode() == X86ISD::SETCC ||
6278 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006279 CC = Cond.getOperand(0);
6280
Dan Gohman475871a2008-07-27 21:46:04 +00006281 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006282 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006283 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006284
Evan Cheng3f41d662007-10-08 22:16:29 +00006285 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006286 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006287 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006288 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006289
Chris Lattnerd1980a52009-03-12 06:52:53 +00006290 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6291 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006292 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006293 addTest = false;
6294 }
6295 }
6296
6297 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006298 // Look pass the truncate.
6299 if (Cond.getOpcode() == ISD::TRUNCATE)
6300 Cond = Cond.getOperand(0);
6301
6302 // We know the result of AND is compared against zero. Try to match
6303 // it to BT.
6304 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6305 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6306 if (NewSetCC.getNode()) {
6307 CC = NewSetCC.getOperand(0);
6308 Cond = NewSetCC.getOperand(1);
6309 addTest = false;
6310 }
6311 }
6312 }
6313
6314 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006315 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006316 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006317 }
6318
Evan Cheng0488db92007-09-25 01:57:46 +00006319 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6320 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006321 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6322 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006323 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006324}
6325
Evan Cheng370e5342008-12-03 08:38:43 +00006326// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6327// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6328// from the AND / OR.
6329static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6330 Opc = Op.getOpcode();
6331 if (Opc != ISD::OR && Opc != ISD::AND)
6332 return false;
6333 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6334 Op.getOperand(0).hasOneUse() &&
6335 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6336 Op.getOperand(1).hasOneUse());
6337}
6338
Evan Cheng961d6d42009-02-02 08:19:07 +00006339// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6340// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006341static bool isXor1OfSetCC(SDValue Op) {
6342 if (Op.getOpcode() != ISD::XOR)
6343 return false;
6344 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6345 if (N1C && N1C->getAPIntValue() == 1) {
6346 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6347 Op.getOperand(0).hasOneUse();
6348 }
6349 return false;
6350}
6351
Dan Gohman475871a2008-07-27 21:46:04 +00006352SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006353 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006354 SDValue Chain = Op.getOperand(0);
6355 SDValue Cond = Op.getOperand(1);
6356 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006357 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006358 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006359
Dan Gohman1a492952009-10-20 16:22:37 +00006360 if (Cond.getOpcode() == ISD::SETCC) {
6361 SDValue NewCond = LowerSETCC(Cond, DAG);
6362 if (NewCond.getNode())
6363 Cond = NewCond;
6364 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006365#if 0
6366 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006367 else if (Cond.getOpcode() == X86ISD::ADD ||
6368 Cond.getOpcode() == X86ISD::SUB ||
6369 Cond.getOpcode() == X86ISD::SMUL ||
6370 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006371 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006372#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006373
Evan Chengad9c0a32009-12-15 00:53:42 +00006374 // Look pass (and (setcc_carry (cmp ...)), 1).
6375 if (Cond.getOpcode() == ISD::AND &&
6376 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6377 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6378 if (C && C->getAPIntValue() == 1)
6379 Cond = Cond.getOperand(0);
6380 }
6381
Evan Cheng3f41d662007-10-08 22:16:29 +00006382 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6383 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006384 if (Cond.getOpcode() == X86ISD::SETCC ||
6385 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006386 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006387
Dan Gohman475871a2008-07-27 21:46:04 +00006388 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006389 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006390 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006391 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006392 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006393 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006394 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006395 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006396 default: break;
6397 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006398 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006399 // These can only come from an arithmetic instruction with overflow,
6400 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006401 Cond = Cond.getNode()->getOperand(1);
6402 addTest = false;
6403 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006404 }
Evan Cheng0488db92007-09-25 01:57:46 +00006405 }
Evan Cheng370e5342008-12-03 08:38:43 +00006406 } else {
6407 unsigned CondOpc;
6408 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6409 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006410 if (CondOpc == ISD::OR) {
6411 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6412 // two branches instead of an explicit OR instruction with a
6413 // separate test.
6414 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006415 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006416 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006417 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006418 Chain, Dest, CC, Cmp);
6419 CC = Cond.getOperand(1).getOperand(0);
6420 Cond = Cmp;
6421 addTest = false;
6422 }
6423 } else { // ISD::AND
6424 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6425 // two branches instead of an explicit AND instruction with a
6426 // separate test. However, we only do this if this block doesn't
6427 // have a fall-through edge, because this requires an explicit
6428 // jmp when the condition is false.
6429 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006430 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006431 Op.getNode()->hasOneUse()) {
6432 X86::CondCode CCode =
6433 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6434 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006435 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006436 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6437 // Look for an unconditional branch following this conditional branch.
6438 // We need this because we need to reverse the successors in order
6439 // to implement FCMP_OEQ.
6440 if (User.getOpcode() == ISD::BR) {
6441 SDValue FalseBB = User.getOperand(1);
6442 SDValue NewBR =
6443 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6444 assert(NewBR == User);
6445 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006446
Dale Johannesene4d209d2009-02-03 20:21:25 +00006447 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006448 Chain, Dest, CC, Cmp);
6449 X86::CondCode CCode =
6450 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6451 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006453 Cond = Cmp;
6454 addTest = false;
6455 }
6456 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006457 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006458 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6459 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6460 // It should be transformed during dag combiner except when the condition
6461 // is set by a arithmetics with overflow node.
6462 X86::CondCode CCode =
6463 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6464 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006465 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006466 Cond = Cond.getOperand(0).getOperand(1);
6467 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006468 }
Evan Cheng0488db92007-09-25 01:57:46 +00006469 }
6470
6471 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006472 // Look pass the truncate.
6473 if (Cond.getOpcode() == ISD::TRUNCATE)
6474 Cond = Cond.getOperand(0);
6475
6476 // We know the result of AND is compared against zero. Try to match
6477 // it to BT.
6478 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6479 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6480 if (NewSetCC.getNode()) {
6481 CC = NewSetCC.getOperand(0);
6482 Cond = NewSetCC.getOperand(1);
6483 addTest = false;
6484 }
6485 }
6486 }
6487
6488 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006489 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006490 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006491 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006492 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006493 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006494}
6495
Anton Korobeynikove060b532007-04-17 19:34:00 +00006496
6497// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6498// Calls to _alloca is needed to probe the stack when allocating more than 4k
6499// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6500// that the guard pages used by the OS virtual memory manager are allocated in
6501// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006502SDValue
6503X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006504 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006505 assert(Subtarget->isTargetCygMing() &&
6506 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006507 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006508
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006509 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006510 SDValue Chain = Op.getOperand(0);
6511 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006512 // FIXME: Ensure alignment here
6513
Dan Gohman475871a2008-07-27 21:46:04 +00006514 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006515
Owen Andersone50ed302009-08-10 22:56:29 +00006516 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006517 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006518
Dale Johannesendd64c412009-02-04 00:33:20 +00006519 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006520 Flag = Chain.getValue(1);
6521
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006522 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006523
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006524 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6525 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006526
Dale Johannesendd64c412009-02-04 00:33:20 +00006527 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006528
Dan Gohman475871a2008-07-27 21:46:04 +00006529 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006530 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006531}
6532
Dan Gohman475871a2008-07-27 21:46:04 +00006533SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006534X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006535 SDValue Chain,
6536 SDValue Dst, SDValue Src,
6537 SDValue Size, unsigned Align,
6538 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006539 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006540 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006541
Bill Wendling6f287b22008-09-30 21:22:07 +00006542 // If not DWORD aligned or size is more than the threshold, call the library.
6543 // The libc version is likely to be faster for these cases. It can use the
6544 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006545 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006546 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006547 ConstantSize->getZExtValue() >
6548 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006549 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006550
6551 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006552 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006553
Bill Wendling6158d842008-10-01 00:59:58 +00006554 if (const char *bzeroEntry = V &&
6555 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006556 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006557 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006558 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006559 TargetLowering::ArgListEntry Entry;
6560 Entry.Node = Dst;
6561 Entry.Ty = IntPtrTy;
6562 Args.push_back(Entry);
6563 Entry.Node = Size;
6564 Args.push_back(Entry);
6565 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006566 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6567 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006568 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006569 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006570 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006571 }
6572
Dan Gohman707e0182008-04-12 04:36:06 +00006573 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006574 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006575 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006576
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006577 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006579 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006580 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006581 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006582 unsigned BytesLeft = 0;
6583 bool TwoRepStos = false;
6584 if (ValC) {
6585 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006586 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006587
Evan Cheng0db9fe62006-04-25 20:13:52 +00006588 // If the value is a constant, then we can potentially use larger sets.
6589 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006590 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006591 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006592 ValReg = X86::AX;
6593 Val = (Val << 8) | Val;
6594 break;
6595 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006596 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006597 ValReg = X86::EAX;
6598 Val = (Val << 8) | Val;
6599 Val = (Val << 16) | Val;
6600 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006602 ValReg = X86::RAX;
6603 Val = (Val << 32) | Val;
6604 }
6605 break;
6606 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006608 ValReg = X86::AL;
6609 Count = DAG.getIntPtrConstant(SizeVal);
6610 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006611 }
6612
Owen Anderson825b72b2009-08-11 20:47:22 +00006613 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006614 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006615 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6616 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006617 }
6618
Dale Johannesen0f502f62009-02-03 22:26:09 +00006619 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620 InFlag);
6621 InFlag = Chain.getValue(1);
6622 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006624 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006625 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006626 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006627 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006628
Scott Michelfdc40a02009-02-17 22:15:04 +00006629 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006630 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006631 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006632 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006633 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006634 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006635 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006637
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006639 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6640 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006641
Evan Cheng0db9fe62006-04-25 20:13:52 +00006642 if (TwoRepStos) {
6643 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006644 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006645 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006646 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006647 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6648 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006649 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006650 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006651 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006652 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006653 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6654 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006655 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006656 // Handle the last 1 - 7 bytes.
6657 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006658 EVT AddrVT = Dst.getValueType();
6659 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006660
Dale Johannesen0f502f62009-02-03 22:26:09 +00006661 Chain = DAG.getMemset(Chain, dl,
6662 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006663 DAG.getConstant(Offset, AddrVT)),
6664 Src,
6665 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006666 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006667 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006668
Dan Gohman707e0182008-04-12 04:36:06 +00006669 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006670 return Chain;
6671}
Evan Cheng11e15b32006-04-03 20:53:28 +00006672
Dan Gohman475871a2008-07-27 21:46:04 +00006673SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006674X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006675 SDValue Chain, SDValue Dst, SDValue Src,
6676 SDValue Size, unsigned Align,
6677 bool AlwaysInline,
6678 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006679 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006680 // This requires the copy size to be a constant, preferrably
6681 // within a subtarget-specific limit.
6682 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6683 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006684 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006685 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006686 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006687 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006688
Evan Cheng1887c1c2008-08-21 21:00:15 +00006689 /// If not DWORD aligned, call the library.
6690 if ((Align & 3) != 0)
6691 return SDValue();
6692
6693 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006695 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006696 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697
Duncan Sands83ec4b62008-06-06 12:08:01 +00006698 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006699 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006700 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006701 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006702
Dan Gohman475871a2008-07-27 21:46:04 +00006703 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006704 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006705 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006706 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006708 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006709 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006710 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006711 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006712 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006713 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006714 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006715 InFlag = Chain.getValue(1);
6716
Owen Anderson825b72b2009-08-11 20:47:22 +00006717 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006718 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6719 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6720 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721
Dan Gohman475871a2008-07-27 21:46:04 +00006722 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006723 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006724 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006725 // Handle the last 1 - 7 bytes.
6726 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006727 EVT DstVT = Dst.getValueType();
6728 EVT SrcVT = Src.getValueType();
6729 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006730 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006731 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006732 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006733 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006734 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006735 DAG.getConstant(BytesLeft, SizeVT),
6736 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006737 DstSV, DstSVOff + Offset,
6738 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006739 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740
Owen Anderson825b72b2009-08-11 20:47:22 +00006741 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006742 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743}
6744
Dan Gohman475871a2008-07-27 21:46:04 +00006745SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006746 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006747 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006748
Evan Cheng25ab6902006-09-08 06:48:29 +00006749 if (!Subtarget->is64Bit()) {
6750 // vastart just stores the address of the VarArgsFrameIndex slot into the
6751 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006752 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006753 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6754 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006755 }
6756
6757 // __va_list_tag:
6758 // gp_offset (0 - 6 * 8)
6759 // fp_offset (48 - 48 + 8 * 16)
6760 // overflow_arg_area (point to parameters coming in memory).
6761 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006762 SmallVector<SDValue, 8> MemOps;
6763 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006764 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006765 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006766 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6767 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006768 MemOps.push_back(Store);
6769
6770 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006771 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 FIN, DAG.getIntPtrConstant(4));
6773 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006774 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006775 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006776 MemOps.push_back(Store);
6777
6778 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006779 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006780 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006781 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006782 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6783 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006784 MemOps.push_back(Store);
6785
6786 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006787 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006788 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006789 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006790 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6791 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006792 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006793 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006794 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795}
6796
Dan Gohman475871a2008-07-27 21:46:04 +00006797SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006798 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6799 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006800 SDValue Chain = Op.getOperand(0);
6801 SDValue SrcPtr = Op.getOperand(1);
6802 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006803
Torok Edwindac237e2009-07-08 20:53:28 +00006804 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006805 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006806}
6807
Dan Gohman475871a2008-07-27 21:46:04 +00006808SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006809 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006810 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006811 SDValue Chain = Op.getOperand(0);
6812 SDValue DstPtr = Op.getOperand(1);
6813 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006814 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6815 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006816 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006817
Dale Johannesendd64c412009-02-04 00:33:20 +00006818 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006819 DAG.getIntPtrConstant(24), 8, false,
6820 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006821}
6822
Dan Gohman475871a2008-07-27 21:46:04 +00006823SDValue
6824X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006825 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006826 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006827 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006828 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006829 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 case Intrinsic::x86_sse_comieq_ss:
6831 case Intrinsic::x86_sse_comilt_ss:
6832 case Intrinsic::x86_sse_comile_ss:
6833 case Intrinsic::x86_sse_comigt_ss:
6834 case Intrinsic::x86_sse_comige_ss:
6835 case Intrinsic::x86_sse_comineq_ss:
6836 case Intrinsic::x86_sse_ucomieq_ss:
6837 case Intrinsic::x86_sse_ucomilt_ss:
6838 case Intrinsic::x86_sse_ucomile_ss:
6839 case Intrinsic::x86_sse_ucomigt_ss:
6840 case Intrinsic::x86_sse_ucomige_ss:
6841 case Intrinsic::x86_sse_ucomineq_ss:
6842 case Intrinsic::x86_sse2_comieq_sd:
6843 case Intrinsic::x86_sse2_comilt_sd:
6844 case Intrinsic::x86_sse2_comile_sd:
6845 case Intrinsic::x86_sse2_comigt_sd:
6846 case Intrinsic::x86_sse2_comige_sd:
6847 case Intrinsic::x86_sse2_comineq_sd:
6848 case Intrinsic::x86_sse2_ucomieq_sd:
6849 case Intrinsic::x86_sse2_ucomilt_sd:
6850 case Intrinsic::x86_sse2_ucomile_sd:
6851 case Intrinsic::x86_sse2_ucomigt_sd:
6852 case Intrinsic::x86_sse2_ucomige_sd:
6853 case Intrinsic::x86_sse2_ucomineq_sd: {
6854 unsigned Opc = 0;
6855 ISD::CondCode CC = ISD::SETCC_INVALID;
6856 switch (IntNo) {
6857 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006858 case Intrinsic::x86_sse_comieq_ss:
6859 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 Opc = X86ISD::COMI;
6861 CC = ISD::SETEQ;
6862 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006863 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006864 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 Opc = X86ISD::COMI;
6866 CC = ISD::SETLT;
6867 break;
6868 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006869 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 Opc = X86ISD::COMI;
6871 CC = ISD::SETLE;
6872 break;
6873 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006874 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 Opc = X86ISD::COMI;
6876 CC = ISD::SETGT;
6877 break;
6878 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006879 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006880 Opc = X86ISD::COMI;
6881 CC = ISD::SETGE;
6882 break;
6883 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006884 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 Opc = X86ISD::COMI;
6886 CC = ISD::SETNE;
6887 break;
6888 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006889 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 Opc = X86ISD::UCOMI;
6891 CC = ISD::SETEQ;
6892 break;
6893 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006894 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 Opc = X86ISD::UCOMI;
6896 CC = ISD::SETLT;
6897 break;
6898 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006899 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 Opc = X86ISD::UCOMI;
6901 CC = ISD::SETLE;
6902 break;
6903 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006904 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905 Opc = X86ISD::UCOMI;
6906 CC = ISD::SETGT;
6907 break;
6908 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006909 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 Opc = X86ISD::UCOMI;
6911 CC = ISD::SETGE;
6912 break;
6913 case Intrinsic::x86_sse_ucomineq_ss:
6914 case Intrinsic::x86_sse2_ucomineq_sd:
6915 Opc = X86ISD::UCOMI;
6916 CC = ISD::SETNE;
6917 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006918 }
Evan Cheng734503b2006-09-11 02:19:56 +00006919
Dan Gohman475871a2008-07-27 21:46:04 +00006920 SDValue LHS = Op.getOperand(1);
6921 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006922 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006923 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6925 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6926 DAG.getConstant(X86CC, MVT::i8), Cond);
6927 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006928 }
Eric Christopher71c67532009-07-29 00:28:05 +00006929 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006930 // an integer value, not just an instruction so lower it to the ptest
6931 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006932 case Intrinsic::x86_sse41_ptestz:
6933 case Intrinsic::x86_sse41_ptestc:
6934 case Intrinsic::x86_sse41_ptestnzc:{
6935 unsigned X86CC = 0;
6936 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006937 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006938 case Intrinsic::x86_sse41_ptestz:
6939 // ZF = 1
6940 X86CC = X86::COND_E;
6941 break;
6942 case Intrinsic::x86_sse41_ptestc:
6943 // CF = 1
6944 X86CC = X86::COND_B;
6945 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006946 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006947 // ZF and CF = 0
6948 X86CC = X86::COND_A;
6949 break;
6950 }
Eric Christopherfd179292009-08-27 18:07:15 +00006951
Eric Christopher71c67532009-07-29 00:28:05 +00006952 SDValue LHS = Op.getOperand(1);
6953 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6955 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6956 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6957 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006958 }
Evan Cheng5759f972008-05-04 09:15:50 +00006959
6960 // Fix vector shift instructions where the last operand is a non-immediate
6961 // i32 value.
6962 case Intrinsic::x86_sse2_pslli_w:
6963 case Intrinsic::x86_sse2_pslli_d:
6964 case Intrinsic::x86_sse2_pslli_q:
6965 case Intrinsic::x86_sse2_psrli_w:
6966 case Intrinsic::x86_sse2_psrli_d:
6967 case Intrinsic::x86_sse2_psrli_q:
6968 case Intrinsic::x86_sse2_psrai_w:
6969 case Intrinsic::x86_sse2_psrai_d:
6970 case Intrinsic::x86_mmx_pslli_w:
6971 case Intrinsic::x86_mmx_pslli_d:
6972 case Intrinsic::x86_mmx_pslli_q:
6973 case Intrinsic::x86_mmx_psrli_w:
6974 case Intrinsic::x86_mmx_psrli_d:
6975 case Intrinsic::x86_mmx_psrli_q:
6976 case Intrinsic::x86_mmx_psrai_w:
6977 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006978 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006979 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006980 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006981
6982 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006984 switch (IntNo) {
6985 case Intrinsic::x86_sse2_pslli_w:
6986 NewIntNo = Intrinsic::x86_sse2_psll_w;
6987 break;
6988 case Intrinsic::x86_sse2_pslli_d:
6989 NewIntNo = Intrinsic::x86_sse2_psll_d;
6990 break;
6991 case Intrinsic::x86_sse2_pslli_q:
6992 NewIntNo = Intrinsic::x86_sse2_psll_q;
6993 break;
6994 case Intrinsic::x86_sse2_psrli_w:
6995 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6996 break;
6997 case Intrinsic::x86_sse2_psrli_d:
6998 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6999 break;
7000 case Intrinsic::x86_sse2_psrli_q:
7001 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7002 break;
7003 case Intrinsic::x86_sse2_psrai_w:
7004 NewIntNo = Intrinsic::x86_sse2_psra_w;
7005 break;
7006 case Intrinsic::x86_sse2_psrai_d:
7007 NewIntNo = Intrinsic::x86_sse2_psra_d;
7008 break;
7009 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007010 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007011 switch (IntNo) {
7012 case Intrinsic::x86_mmx_pslli_w:
7013 NewIntNo = Intrinsic::x86_mmx_psll_w;
7014 break;
7015 case Intrinsic::x86_mmx_pslli_d:
7016 NewIntNo = Intrinsic::x86_mmx_psll_d;
7017 break;
7018 case Intrinsic::x86_mmx_pslli_q:
7019 NewIntNo = Intrinsic::x86_mmx_psll_q;
7020 break;
7021 case Intrinsic::x86_mmx_psrli_w:
7022 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7023 break;
7024 case Intrinsic::x86_mmx_psrli_d:
7025 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7026 break;
7027 case Intrinsic::x86_mmx_psrli_q:
7028 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7029 break;
7030 case Intrinsic::x86_mmx_psrai_w:
7031 NewIntNo = Intrinsic::x86_mmx_psra_w;
7032 break;
7033 case Intrinsic::x86_mmx_psrai_d:
7034 NewIntNo = Intrinsic::x86_mmx_psra_d;
7035 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007036 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007037 }
7038 break;
7039 }
7040 }
Mon P Wangefa42202009-09-03 19:56:25 +00007041
7042 // The vector shift intrinsics with scalars uses 32b shift amounts but
7043 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7044 // to be zero.
7045 SDValue ShOps[4];
7046 ShOps[0] = ShAmt;
7047 ShOps[1] = DAG.getConstant(0, MVT::i32);
7048 if (ShAmtVT == MVT::v4i32) {
7049 ShOps[2] = DAG.getUNDEF(MVT::i32);
7050 ShOps[3] = DAG.getUNDEF(MVT::i32);
7051 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7052 } else {
7053 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7054 }
7055
Owen Andersone50ed302009-08-10 22:56:29 +00007056 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007057 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007058 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007060 Op.getOperand(1), ShAmt);
7061 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007062 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007063}
Evan Cheng72261582005-12-20 06:22:03 +00007064
Dan Gohman475871a2008-07-27 21:46:04 +00007065SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007066 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007067 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007068
7069 if (Depth > 0) {
7070 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7071 SDValue Offset =
7072 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007074 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007075 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007076 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007077 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007078 }
7079
7080 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007081 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007082 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007083 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007084}
7085
Dan Gohman475871a2008-07-27 21:46:04 +00007086SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007087 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7088 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007089 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007090 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007091 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7092 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007093 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007094 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007095 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7096 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007097 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007098}
7099
Dan Gohman475871a2008-07-27 21:46:04 +00007100SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007101 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007102 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007103}
7104
Dan Gohman475871a2008-07-27 21:46:04 +00007105SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007106{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007107 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007108 SDValue Chain = Op.getOperand(0);
7109 SDValue Offset = Op.getOperand(1);
7110 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007111 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007112
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007113 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7114 getPointerTy());
7115 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007116
Dale Johannesene4d209d2009-02-03 20:21:25 +00007117 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007118 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007119 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007120 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007121 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007122 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007123
Dale Johannesene4d209d2009-02-03 20:21:25 +00007124 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007125 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007126 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007127}
7128
Dan Gohman475871a2008-07-27 21:46:04 +00007129SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007130 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007131 SDValue Root = Op.getOperand(0);
7132 SDValue Trmp = Op.getOperand(1); // trampoline
7133 SDValue FPtr = Op.getOperand(2); // nested function
7134 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007135 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007136
Dan Gohman69de1932008-02-06 22:27:42 +00007137 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007138
7139 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007140 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007141
7142 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007143 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7144 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007145
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007146 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7147 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007148
7149 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7150
7151 // Load the pointer to the nested function into R11.
7152 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007153 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007154 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007155 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007156
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7158 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007159 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7160 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007161
7162 // Load the 'nest' parameter value into R10.
7163 // R10 is specified in X86CallingConv.td
7164 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7166 DAG.getConstant(10, MVT::i64));
7167 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007168 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007169
Owen Anderson825b72b2009-08-11 20:47:22 +00007170 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7171 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007172 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7173 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007174
7175 // Jump to the nested function.
7176 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7178 DAG.getConstant(20, MVT::i64));
7179 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007180 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007181
7182 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7184 DAG.getConstant(22, MVT::i64));
7185 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007186 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007187
Dan Gohman475871a2008-07-27 21:46:04 +00007188 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007190 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007191 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007192 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007193 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007194 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007195 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007196
7197 switch (CC) {
7198 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007199 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007200 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007201 case CallingConv::X86_StdCall: {
7202 // Pass 'nest' parameter in ECX.
7203 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007204 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205
7206 // Check that ECX wasn't needed by an 'inreg' parameter.
7207 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007208 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007209
Chris Lattner58d74912008-03-12 17:45:29 +00007210 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007211 unsigned InRegCount = 0;
7212 unsigned Idx = 1;
7213
7214 for (FunctionType::param_iterator I = FTy->param_begin(),
7215 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007216 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007217 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007218 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007219
7220 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007221 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007222 }
7223 }
7224 break;
7225 }
7226 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007227 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007228 // Pass 'nest' parameter in EAX.
7229 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007230 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007231 break;
7232 }
7233
Dan Gohman475871a2008-07-27 21:46:04 +00007234 SDValue OutChains[4];
7235 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007236
Owen Anderson825b72b2009-08-11 20:47:22 +00007237 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7238 DAG.getConstant(10, MVT::i32));
7239 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007240
Chris Lattnera62fe662010-02-05 19:20:30 +00007241 // This is storing the opcode for MOV32ri.
7242 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007243 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007244 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007245 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007246 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007247
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7249 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007250 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7251 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007252
Chris Lattnera62fe662010-02-05 19:20:30 +00007253 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007254 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7255 DAG.getConstant(5, MVT::i32));
7256 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007257 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007258
Owen Anderson825b72b2009-08-11 20:47:22 +00007259 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7260 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007261 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7262 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007263
Dan Gohman475871a2008-07-27 21:46:04 +00007264 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007266 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007267 }
7268}
7269
Dan Gohman475871a2008-07-27 21:46:04 +00007270SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007271 /*
7272 The rounding mode is in bits 11:10 of FPSR, and has the following
7273 settings:
7274 00 Round to nearest
7275 01 Round to -inf
7276 10 Round to +inf
7277 11 Round to 0
7278
7279 FLT_ROUNDS, on the other hand, expects the following:
7280 -1 Undefined
7281 0 Round to 0
7282 1 Round to nearest
7283 2 Round to +inf
7284 3 Round to -inf
7285
7286 To perform the conversion, we do:
7287 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7288 */
7289
7290 MachineFunction &MF = DAG.getMachineFunction();
7291 const TargetMachine &TM = MF.getTarget();
7292 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7293 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007294 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007295 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007296
7297 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007298 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007299 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007300
Owen Anderson825b72b2009-08-11 20:47:22 +00007301 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007302 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007303
7304 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007305 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7306 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007307
7308 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007309 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007310 DAG.getNode(ISD::SRL, dl, MVT::i16,
7311 DAG.getNode(ISD::AND, dl, MVT::i16,
7312 CWD, DAG.getConstant(0x800, MVT::i16)),
7313 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007314 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007315 DAG.getNode(ISD::SRL, dl, MVT::i16,
7316 DAG.getNode(ISD::AND, dl, MVT::i16,
7317 CWD, DAG.getConstant(0x400, MVT::i16)),
7318 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007319
Dan Gohman475871a2008-07-27 21:46:04 +00007320 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007321 DAG.getNode(ISD::AND, dl, MVT::i16,
7322 DAG.getNode(ISD::ADD, dl, MVT::i16,
7323 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7324 DAG.getConstant(1, MVT::i16)),
7325 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007326
7327
Duncan Sands83ec4b62008-06-06 12:08:01 +00007328 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007329 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007330}
7331
Dan Gohman475871a2008-07-27 21:46:04 +00007332SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007333 EVT VT = Op.getValueType();
7334 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007335 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007336 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007337
7338 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007340 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007341 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007342 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007343 }
Evan Cheng18efe262007-12-14 02:13:44 +00007344
Evan Cheng152804e2007-12-14 08:30:15 +00007345 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007346 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007347 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007348
7349 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007350 SDValue Ops[] = {
7351 Op,
7352 DAG.getConstant(NumBits+NumBits-1, OpVT),
7353 DAG.getConstant(X86::COND_E, MVT::i8),
7354 Op.getValue(1)
7355 };
7356 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007357
7358 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007360
Owen Anderson825b72b2009-08-11 20:47:22 +00007361 if (VT == MVT::i8)
7362 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007363 return Op;
7364}
7365
Dan Gohman475871a2008-07-27 21:46:04 +00007366SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007367 EVT VT = Op.getValueType();
7368 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007369 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007370 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007371
7372 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007373 if (VT == MVT::i8) {
7374 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007375 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007376 }
Evan Cheng152804e2007-12-14 08:30:15 +00007377
7378 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007379 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007381
7382 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007383 SDValue Ops[] = {
7384 Op,
7385 DAG.getConstant(NumBits, OpVT),
7386 DAG.getConstant(X86::COND_E, MVT::i8),
7387 Op.getValue(1)
7388 };
7389 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007390
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 if (VT == MVT::i8)
7392 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007393 return Op;
7394}
7395
Mon P Wangaf9b9522008-12-18 21:42:19 +00007396SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007397 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007398 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007399 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007400
Mon P Wangaf9b9522008-12-18 21:42:19 +00007401 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7402 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7403 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7404 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7405 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7406 //
7407 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7408 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7409 // return AloBlo + AloBhi + AhiBlo;
7410
7411 SDValue A = Op.getOperand(0);
7412 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007413
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7416 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007417 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7419 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007422 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007425 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007426 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007428 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7431 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7434 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7436 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007437 return Res;
7438}
7439
7440
Bill Wendling74c37652008-12-09 22:08:41 +00007441SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7442 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7443 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007444 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7445 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007446 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007447 SDValue LHS = N->getOperand(0);
7448 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007449 unsigned BaseOp = 0;
7450 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007451 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007452
7453 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007454 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007455 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007456 // A subtract of one will be selected as a INC. Note that INC doesn't
7457 // set CF, so we can't do this for UADDO.
7458 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7459 if (C->getAPIntValue() == 1) {
7460 BaseOp = X86ISD::INC;
7461 Cond = X86::COND_O;
7462 break;
7463 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007464 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007465 Cond = X86::COND_O;
7466 break;
7467 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007468 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007469 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007470 break;
7471 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007472 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7473 // set CF, so we can't do this for USUBO.
7474 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7475 if (C->getAPIntValue() == 1) {
7476 BaseOp = X86ISD::DEC;
7477 Cond = X86::COND_O;
7478 break;
7479 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007480 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007481 Cond = X86::COND_O;
7482 break;
7483 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007484 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007485 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007486 break;
7487 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007488 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007489 Cond = X86::COND_O;
7490 break;
7491 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007492 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007493 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007494 break;
7495 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007496
Bill Wendling61edeb52008-12-02 01:06:39 +00007497 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007499 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007500
Bill Wendling61edeb52008-12-02 01:06:39 +00007501 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007502 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007503 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007504
Bill Wendling61edeb52008-12-02 01:06:39 +00007505 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7506 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007507}
7508
Dan Gohman475871a2008-07-27 21:46:04 +00007509SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007510 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007511 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007512 unsigned Reg = 0;
7513 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007515 default:
7516 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007517 case MVT::i8: Reg = X86::AL; size = 1; break;
7518 case MVT::i16: Reg = X86::AX; size = 2; break;
7519 case MVT::i32: Reg = X86::EAX; size = 4; break;
7520 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007521 assert(Subtarget->is64Bit() && "Node not type legal!");
7522 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007523 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007524 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007525 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007526 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007527 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007528 Op.getOperand(1),
7529 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007531 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007532 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007533 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007534 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007535 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007536 return cpOut;
7537}
7538
Duncan Sands1607f052008-12-01 11:39:25 +00007539SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007540 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007541 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007543 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007544 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007545 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7547 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007548 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7550 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007551 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007553 rdx.getValue(1)
7554 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007555 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007556}
7557
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007558SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7559 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007560 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007561 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007563 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007564 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007565 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007566 Node->getOperand(0),
7567 Node->getOperand(1), negOp,
7568 cast<AtomicSDNode>(Node)->getSrcValue(),
7569 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007570}
7571
Evan Cheng0db9fe62006-04-25 20:13:52 +00007572/// LowerOperation - Provide custom lowering hooks for some operations.
7573///
Dan Gohman475871a2008-07-27 21:46:04 +00007574SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007575 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007576 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007577 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7578 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007579 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007580 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007581 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7582 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7583 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7584 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7585 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7586 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007587 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007588 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007589 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007590 case ISD::SHL_PARTS:
7591 case ISD::SRA_PARTS:
7592 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7593 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007594 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007595 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007596 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007597 case ISD::FABS: return LowerFABS(Op, DAG);
7598 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007599 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007600 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007601 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007602 case ISD::SELECT: return LowerSELECT(Op, DAG);
7603 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007604 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007605 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007606 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007607 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007608 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007609 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7610 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007611 case ISD::FRAME_TO_ARGS_OFFSET:
7612 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007613 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007614 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007615 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007616 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007617 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7618 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007619 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007620 case ISD::SADDO:
7621 case ISD::UADDO:
7622 case ISD::SSUBO:
7623 case ISD::USUBO:
7624 case ISD::SMULO:
7625 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007626 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007627 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007628}
7629
Duncan Sands1607f052008-12-01 11:39:25 +00007630void X86TargetLowering::
7631ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7632 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007633 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007634 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007636
7637 SDValue Chain = Node->getOperand(0);
7638 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007640 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007642 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007643 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007645 SDValue Result =
7646 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7647 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007648 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007649 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007650 Results.push_back(Result.getValue(2));
7651}
7652
Duncan Sands126d9072008-07-04 11:47:58 +00007653/// ReplaceNodeResults - Replace a node with an illegal result type
7654/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007655void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7656 SmallVectorImpl<SDValue>&Results,
7657 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007658 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007659 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007660 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007661 assert(false && "Do not know how to custom type legalize this operation!");
7662 return;
7663 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007664 std::pair<SDValue,SDValue> Vals =
7665 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007666 SDValue FIST = Vals.first, StackSlot = Vals.second;
7667 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007668 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007669 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007670 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7671 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007672 }
7673 return;
7674 }
7675 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007677 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007678 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007680 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007682 eax.getValue(2));
7683 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7684 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007686 Results.push_back(edx.getValue(1));
7687 return;
7688 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007689 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007690 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007692 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7694 DAG.getConstant(0, MVT::i32));
7695 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7696 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007697 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7698 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007699 cpInL.getValue(1));
7700 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7702 DAG.getConstant(0, MVT::i32));
7703 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7704 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007705 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007706 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007707 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007708 swapInL.getValue(1));
7709 SDValue Ops[] = { swapInH.getValue(0),
7710 N->getOperand(1),
7711 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007713 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007714 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007716 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007718 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007720 Results.push_back(cpOutH.getValue(1));
7721 return;
7722 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007723 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007724 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7725 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007726 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007727 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7728 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007729 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007730 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7731 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007732 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007733 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7734 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007735 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007736 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7737 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007738 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007739 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7740 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007741 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007742 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7743 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007744 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007745}
7746
Evan Cheng72261582005-12-20 06:22:03 +00007747const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7748 switch (Opcode) {
7749 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007750 case X86ISD::BSF: return "X86ISD::BSF";
7751 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007752 case X86ISD::SHLD: return "X86ISD::SHLD";
7753 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007754 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007755 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007756 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007757 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007758 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007759 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007760 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7761 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7762 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007763 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007764 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007765 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007766 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007767 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007768 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007769 case X86ISD::COMI: return "X86ISD::COMI";
7770 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007771 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007772 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007773 case X86ISD::CMOV: return "X86ISD::CMOV";
7774 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007775 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007776 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7777 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007778 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007779 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007780 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007781 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007782 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007783 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7784 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007785 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007786 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007787 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007788 case X86ISD::FMAX: return "X86ISD::FMAX";
7789 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007790 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7791 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007792 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007793 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007794 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007795 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007796 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007797 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7798 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007799 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7800 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7801 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7802 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7803 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7804 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007805 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7806 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007807 case X86ISD::VSHL: return "X86ISD::VSHL";
7808 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007809 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7810 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7811 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7812 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7813 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7814 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7815 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7816 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7817 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7818 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007819 case X86ISD::ADD: return "X86ISD::ADD";
7820 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007821 case X86ISD::SMUL: return "X86ISD::SMUL";
7822 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007823 case X86ISD::INC: return "X86ISD::INC";
7824 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007825 case X86ISD::OR: return "X86ISD::OR";
7826 case X86ISD::XOR: return "X86ISD::XOR";
7827 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007828 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007829 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007830 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007831 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007832 }
7833}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007834
Chris Lattnerc9addb72007-03-30 23:15:24 +00007835// isLegalAddressingMode - Return true if the addressing mode represented
7836// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007837bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007838 const Type *Ty) const {
7839 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007840 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007841
Chris Lattnerc9addb72007-03-30 23:15:24 +00007842 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007843 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007844 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007845
Chris Lattnerc9addb72007-03-30 23:15:24 +00007846 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007847 unsigned GVFlags =
7848 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007849
Chris Lattnerdfed4132009-07-10 07:38:24 +00007850 // If a reference to this global requires an extra load, we can't fold it.
7851 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007852 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007853
Chris Lattnerdfed4132009-07-10 07:38:24 +00007854 // If BaseGV requires a register for the PIC base, we cannot also have a
7855 // BaseReg specified.
7856 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007857 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007858
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007859 // If lower 4G is not available, then we must use rip-relative addressing.
7860 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7861 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007862 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007863
Chris Lattnerc9addb72007-03-30 23:15:24 +00007864 switch (AM.Scale) {
7865 case 0:
7866 case 1:
7867 case 2:
7868 case 4:
7869 case 8:
7870 // These scales always work.
7871 break;
7872 case 3:
7873 case 5:
7874 case 9:
7875 // These scales are formed with basereg+scalereg. Only accept if there is
7876 // no basereg yet.
7877 if (AM.HasBaseReg)
7878 return false;
7879 break;
7880 default: // Other stuff never works.
7881 return false;
7882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007883
Chris Lattnerc9addb72007-03-30 23:15:24 +00007884 return true;
7885}
7886
7887
Evan Cheng2bd122c2007-10-26 01:56:11 +00007888bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007889 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007890 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007891 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7892 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007893 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007894 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007895 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007896}
7897
Owen Andersone50ed302009-08-10 22:56:29 +00007898bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007899 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007900 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007901 unsigned NumBits1 = VT1.getSizeInBits();
7902 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007903 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007904 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007905 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007906}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007907
Dan Gohman97121ba2009-04-08 00:15:30 +00007908bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007909 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007910 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007911}
7912
Owen Andersone50ed302009-08-10 22:56:29 +00007913bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007914 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007915 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007916}
7917
Owen Andersone50ed302009-08-10 22:56:29 +00007918bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007919 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007920 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007921}
7922
Evan Cheng60c07e12006-07-05 22:17:51 +00007923/// isShuffleMaskLegal - Targets can use this to indicate that they only
7924/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7925/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7926/// are assumed to be legal.
7927bool
Eric Christopherfd179292009-08-27 18:07:15 +00007928X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007929 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007930 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007931 if (VT.getSizeInBits() == 64)
7932 return false;
7933
Nate Begemana09008b2009-10-19 02:17:23 +00007934 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007935 return (VT.getVectorNumElements() == 2 ||
7936 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7937 isMOVLMask(M, VT) ||
7938 isSHUFPMask(M, VT) ||
7939 isPSHUFDMask(M, VT) ||
7940 isPSHUFHWMask(M, VT) ||
7941 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007942 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007943 isUNPCKLMask(M, VT) ||
7944 isUNPCKHMask(M, VT) ||
7945 isUNPCKL_v_undef_Mask(M, VT) ||
7946 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007947}
7948
Dan Gohman7d8143f2008-04-09 20:09:42 +00007949bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007950X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007951 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007952 unsigned NumElts = VT.getVectorNumElements();
7953 // FIXME: This collection of masks seems suspect.
7954 if (NumElts == 2)
7955 return true;
7956 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7957 return (isMOVLMask(Mask, VT) ||
7958 isCommutedMOVLMask(Mask, VT, true) ||
7959 isSHUFPMask(Mask, VT) ||
7960 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007961 }
7962 return false;
7963}
7964
7965//===----------------------------------------------------------------------===//
7966// X86 Scheduler Hooks
7967//===----------------------------------------------------------------------===//
7968
Mon P Wang63307c32008-05-05 19:05:59 +00007969// private utility function
7970MachineBasicBlock *
7971X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7972 MachineBasicBlock *MBB,
7973 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007974 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007975 unsigned LoadOpc,
7976 unsigned CXchgOpc,
7977 unsigned copyOpc,
7978 unsigned notOpc,
7979 unsigned EAXreg,
7980 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007981 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007982 // For the atomic bitwise operator, we generate
7983 // thisMBB:
7984 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007985 // ld t1 = [bitinstr.addr]
7986 // op t2 = t1, [bitinstr.val]
7987 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007988 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7989 // bz newMBB
7990 // fallthrough -->nextMBB
7991 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7992 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007993 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007994 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007995
Mon P Wang63307c32008-05-05 19:05:59 +00007996 /// First build the CFG
7997 MachineFunction *F = MBB->getParent();
7998 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007999 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8000 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8001 F->insert(MBBIter, newMBB);
8002 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008003
Mon P Wang63307c32008-05-05 19:05:59 +00008004 // Move all successors to thisMBB to nextMBB
8005 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008006
Mon P Wang63307c32008-05-05 19:05:59 +00008007 // Update thisMBB to fall through to newMBB
8008 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008009
Mon P Wang63307c32008-05-05 19:05:59 +00008010 // newMBB jumps to itself and fall through to nextMBB
8011 newMBB->addSuccessor(nextMBB);
8012 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008013
Mon P Wang63307c32008-05-05 19:05:59 +00008014 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008015 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008016 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008017 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008018 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008019 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008020 int numArgs = bInstr->getNumOperands() - 1;
8021 for (int i=0; i < numArgs; ++i)
8022 argOpers[i] = &bInstr->getOperand(i+1);
8023
8024 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008025 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8026 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Dale Johannesen140be2d2008-08-19 18:47:28 +00008028 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008030 for (int i=0; i <= lastAddrIndx; ++i)
8031 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008032
Dale Johannesen140be2d2008-08-19 18:47:28 +00008033 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008034 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008035 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008037 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008038 tt = t1;
8039
Dale Johannesen140be2d2008-08-19 18:47:28 +00008040 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008041 assert((argOpers[valArgIndx]->isReg() ||
8042 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008043 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008044 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008045 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008046 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008047 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008048 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008049 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008050
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008052 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008053
Dale Johannesene4d209d2009-02-03 20:21:25 +00008054 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008055 for (int i=0; i <= lastAddrIndx; ++i)
8056 (*MIB).addOperand(*argOpers[i]);
8057 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008058 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008059 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8060 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008061
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008063 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008064
Mon P Wang63307c32008-05-05 19:05:59 +00008065 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008066 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008067
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008068 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008069 return nextMBB;
8070}
8071
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008072// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008073MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008074X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8075 MachineBasicBlock *MBB,
8076 unsigned regOpcL,
8077 unsigned regOpcH,
8078 unsigned immOpcL,
8079 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008080 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 // For the atomic bitwise operator, we generate
8082 // thisMBB (instructions are in pairs, except cmpxchg8b)
8083 // ld t1,t2 = [bitinstr.addr]
8084 // newMBB:
8085 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8086 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008087 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088 // mov ECX, EBX <- t5, t6
8089 // mov EAX, EDX <- t1, t2
8090 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8091 // mov t3, t4 <- EAX, EDX
8092 // bz newMBB
8093 // result in out1, out2
8094 // fallthrough -->nextMBB
8095
8096 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8097 const unsigned LoadOpc = X86::MOV32rm;
8098 const unsigned copyOpc = X86::MOV32rr;
8099 const unsigned NotOpc = X86::NOT32r;
8100 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8101 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8102 MachineFunction::iterator MBBIter = MBB;
8103 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008104
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008105 /// First build the CFG
8106 MachineFunction *F = MBB->getParent();
8107 MachineBasicBlock *thisMBB = MBB;
8108 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8109 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8110 F->insert(MBBIter, newMBB);
8111 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008112
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008113 // Move all successors to thisMBB to nextMBB
8114 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008115
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008116 // Update thisMBB to fall through to newMBB
8117 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008118
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 // newMBB jumps to itself and fall through to nextMBB
8120 newMBB->addSuccessor(nextMBB);
8121 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008122
Dale Johannesene4d209d2009-02-03 20:21:25 +00008123 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008124 // Insert instructions into newMBB based on incoming instruction
8125 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008126 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008127 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128 MachineOperand& dest1Oper = bInstr->getOperand(0);
8129 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008130 MachineOperand* argOpers[2 + X86AddrNumOperands];
8131 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008132 argOpers[i] = &bInstr->getOperand(i+2);
8133
Evan Chengad5b52f2010-01-08 19:14:57 +00008134 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008135 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008136
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008137 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008138 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008139 for (int i=0; i <= lastAddrIndx; ++i)
8140 (*MIB).addOperand(*argOpers[i]);
8141 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008142 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008143 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008144 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008145 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008146 MachineOperand newOp3 = *(argOpers[3]);
8147 if (newOp3.isImm())
8148 newOp3.setImm(newOp3.getImm()+4);
8149 else
8150 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008151 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008152 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008153
8154 // t3/4 are defined later, at the bottom of the loop
8155 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8156 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008157 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008158 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008159 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008160 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8161
Evan Cheng306b4ca2010-01-08 23:41:50 +00008162 // The subsequent operations should be using the destination registers of
8163 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008164 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008165 t1 = F->getRegInfo().createVirtualRegister(RC);
8166 t2 = F->getRegInfo().createVirtualRegister(RC);
8167 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8168 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008169 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008170 t1 = dest1Oper.getReg();
8171 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008172 }
8173
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008174 int valArgIndx = lastAddrIndx + 1;
8175 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008176 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008177 "invalid operand");
8178 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8179 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008180 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008181 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008182 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008183 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008184 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008185 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008186 (*MIB).addOperand(*argOpers[valArgIndx]);
8187 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008188 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008189 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008190 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008191 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008192 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008193 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008194 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008195 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008196 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008197 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008198
Dale Johannesene4d209d2009-02-03 20:21:25 +00008199 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008201 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008202 MIB.addReg(t2);
8203
Dale Johannesene4d209d2009-02-03 20:21:25 +00008204 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008208
Dale Johannesene4d209d2009-02-03 20:21:25 +00008209 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008210 for (int i=0; i <= lastAddrIndx; ++i)
8211 (*MIB).addOperand(*argOpers[i]);
8212
8213 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008214 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8215 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216
Dale Johannesene4d209d2009-02-03 20:21:25 +00008217 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008218 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008219 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008220 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008221
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008222 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008223 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224
8225 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8226 return nextMBB;
8227}
8228
8229// private utility function
8230MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008231X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8232 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008233 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008234 // For the atomic min/max operator, we generate
8235 // thisMBB:
8236 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008237 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008238 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008239 // cmp t1, t2
8240 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008241 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008242 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8243 // bz newMBB
8244 // fallthrough -->nextMBB
8245 //
8246 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8247 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008248 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008249 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008250
Mon P Wang63307c32008-05-05 19:05:59 +00008251 /// First build the CFG
8252 MachineFunction *F = MBB->getParent();
8253 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008254 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8255 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8256 F->insert(MBBIter, newMBB);
8257 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008258
Dan Gohmand6708ea2009-08-15 01:38:56 +00008259 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008260 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008261
Mon P Wang63307c32008-05-05 19:05:59 +00008262 // Update thisMBB to fall through to newMBB
8263 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008264
Mon P Wang63307c32008-05-05 19:05:59 +00008265 // newMBB jumps to newMBB and fall through to nextMBB
8266 newMBB->addSuccessor(nextMBB);
8267 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008268
Dale Johannesene4d209d2009-02-03 20:21:25 +00008269 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008270 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008271 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008272 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008273 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008274 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008275 int numArgs = mInstr->getNumOperands() - 1;
8276 for (int i=0; i < numArgs; ++i)
8277 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008278
Mon P Wang63307c32008-05-05 19:05:59 +00008279 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008280 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8281 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008282
Mon P Wangab3e7472008-05-05 22:56:23 +00008283 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008284 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008285 for (int i=0; i <= lastAddrIndx; ++i)
8286 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008287
Mon P Wang63307c32008-05-05 19:05:59 +00008288 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008289 assert((argOpers[valArgIndx]->isReg() ||
8290 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008291 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008292
8293 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008294 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008295 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008296 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008297 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008298 (*MIB).addOperand(*argOpers[valArgIndx]);
8299
Dale Johannesene4d209d2009-02-03 20:21:25 +00008300 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008301 MIB.addReg(t1);
8302
Dale Johannesene4d209d2009-02-03 20:21:25 +00008303 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008304 MIB.addReg(t1);
8305 MIB.addReg(t2);
8306
8307 // Generate movc
8308 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008309 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008310 MIB.addReg(t2);
8311 MIB.addReg(t1);
8312
8313 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008314 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008315 for (int i=0; i <= lastAddrIndx; ++i)
8316 (*MIB).addOperand(*argOpers[i]);
8317 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008318 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008319 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8320 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008321
Dale Johannesene4d209d2009-02-03 20:21:25 +00008322 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008323 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008324
Mon P Wang63307c32008-05-05 19:05:59 +00008325 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008326 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008327
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008328 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008329 return nextMBB;
8330}
8331
Eric Christopherf83a5de2009-08-27 18:08:16 +00008332// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8333// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008334MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008335X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008336 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008337
8338 MachineFunction *F = BB->getParent();
8339 DebugLoc dl = MI->getDebugLoc();
8340 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8341
8342 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008343 if (memArg)
8344 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8345 else
8346 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008347
8348 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8349
8350 for (unsigned i = 0; i < numArgs; ++i) {
8351 MachineOperand &Op = MI->getOperand(i+1);
8352
8353 if (!(Op.isReg() && Op.isImplicit()))
8354 MIB.addOperand(Op);
8355 }
8356
8357 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8358 .addReg(X86::XMM0);
8359
8360 F->DeleteMachineInstr(MI);
8361
8362 return BB;
8363}
8364
8365MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008366X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8367 MachineInstr *MI,
8368 MachineBasicBlock *MBB) const {
8369 // Emit code to save XMM registers to the stack. The ABI says that the
8370 // number of registers to save is given in %al, so it's theoretically
8371 // possible to do an indirect jump trick to avoid saving all of them,
8372 // however this code takes a simpler approach and just executes all
8373 // of the stores if %al is non-zero. It's less code, and it's probably
8374 // easier on the hardware branch predictor, and stores aren't all that
8375 // expensive anyway.
8376
8377 // Create the new basic blocks. One block contains all the XMM stores,
8378 // and one block is the final destination regardless of whether any
8379 // stores were performed.
8380 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8381 MachineFunction *F = MBB->getParent();
8382 MachineFunction::iterator MBBIter = MBB;
8383 ++MBBIter;
8384 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8385 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8386 F->insert(MBBIter, XMMSaveMBB);
8387 F->insert(MBBIter, EndMBB);
8388
8389 // Set up the CFG.
8390 // Move any original successors of MBB to the end block.
8391 EndMBB->transferSuccessors(MBB);
8392 // The original block will now fall through to the XMM save block.
8393 MBB->addSuccessor(XMMSaveMBB);
8394 // The XMMSaveMBB will fall through to the end block.
8395 XMMSaveMBB->addSuccessor(EndMBB);
8396
8397 // Now add the instructions.
8398 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8399 DebugLoc DL = MI->getDebugLoc();
8400
8401 unsigned CountReg = MI->getOperand(0).getReg();
8402 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8403 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8404
8405 if (!Subtarget->isTargetWin64()) {
8406 // If %al is 0, branch around the XMM save block.
8407 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008408 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008409 MBB->addSuccessor(EndMBB);
8410 }
8411
8412 // In the XMM save block, save all the XMM argument registers.
8413 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8414 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008415 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008416 F->getMachineMemOperand(
8417 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8418 MachineMemOperand::MOStore, Offset,
8419 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008420 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8421 .addFrameIndex(RegSaveFrameIndex)
8422 .addImm(/*Scale=*/1)
8423 .addReg(/*IndexReg=*/0)
8424 .addImm(/*Disp=*/Offset)
8425 .addReg(/*Segment=*/0)
8426 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008427 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008428 }
8429
8430 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8431
8432 return EndMBB;
8433}
Mon P Wang63307c32008-05-05 19:05:59 +00008434
Evan Cheng60c07e12006-07-05 22:17:51 +00008435MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008436X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008437 MachineBasicBlock *BB,
8438 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008439 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8440 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008441
Chris Lattner52600972009-09-02 05:57:00 +00008442 // To "insert" a SELECT_CC instruction, we actually have to insert the
8443 // diamond control-flow pattern. The incoming instruction knows the
8444 // destination vreg to set, the condition code register to branch on, the
8445 // true/false values to select between, and a branch opcode to use.
8446 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8447 MachineFunction::iterator It = BB;
8448 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008449
Chris Lattner52600972009-09-02 05:57:00 +00008450 // thisMBB:
8451 // ...
8452 // TrueVal = ...
8453 // cmpTY ccX, r1, r2
8454 // bCC copy1MBB
8455 // fallthrough --> copy0MBB
8456 MachineBasicBlock *thisMBB = BB;
8457 MachineFunction *F = BB->getParent();
8458 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8459 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8460 unsigned Opc =
8461 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8462 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8463 F->insert(It, copy0MBB);
8464 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008465 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008466 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008467 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008468 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008469 E = BB->succ_end(); I != E; ++I) {
8470 EM->insert(std::make_pair(*I, sinkMBB));
8471 sinkMBB->addSuccessor(*I);
8472 }
8473 // Next, remove all successors of the current block, and add the true
8474 // and fallthrough blocks as its successors.
8475 while (!BB->succ_empty())
8476 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008477 // Add the true and fallthrough blocks as its successors.
8478 BB->addSuccessor(copy0MBB);
8479 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008480
Chris Lattner52600972009-09-02 05:57:00 +00008481 // copy0MBB:
8482 // %FalseValue = ...
8483 // # fallthrough to sinkMBB
8484 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008485
Chris Lattner52600972009-09-02 05:57:00 +00008486 // Update machine-CFG edges
8487 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008488
Chris Lattner52600972009-09-02 05:57:00 +00008489 // sinkMBB:
8490 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8491 // ...
8492 BB = sinkMBB;
8493 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8494 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8495 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8496
8497 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8498 return BB;
8499}
8500
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008501MachineBasicBlock *
8502X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8503 MachineBasicBlock *BB,
8504 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8505 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8506 DebugLoc DL = MI->getDebugLoc();
8507 MachineFunction *F = BB->getParent();
8508
8509 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8510 // non-trivial part is impdef of ESP.
8511 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8512 // mingw-w64.
8513
8514 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8515 .addExternalSymbol("_alloca")
8516 .addReg(X86::EAX, RegState::Implicit)
8517 .addReg(X86::ESP, RegState::Implicit)
8518 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8519 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8520
8521 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8522 return BB;
8523}
Chris Lattner52600972009-09-02 05:57:00 +00008524
8525MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008526X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008527 MachineBasicBlock *BB,
8528 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008529 switch (MI->getOpcode()) {
8530 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008531 case X86::MINGW_ALLOCA:
8532 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008533 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008534 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008535 case X86::CMOV_FR32:
8536 case X86::CMOV_FR64:
8537 case X86::CMOV_V4F32:
8538 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008539 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008540 case X86::CMOV_GR16:
8541 case X86::CMOV_GR32:
8542 case X86::CMOV_RFP32:
8543 case X86::CMOV_RFP64:
8544 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008545 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008546
Dale Johannesen849f2142007-07-03 00:53:03 +00008547 case X86::FP32_TO_INT16_IN_MEM:
8548 case X86::FP32_TO_INT32_IN_MEM:
8549 case X86::FP32_TO_INT64_IN_MEM:
8550 case X86::FP64_TO_INT16_IN_MEM:
8551 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008552 case X86::FP64_TO_INT64_IN_MEM:
8553 case X86::FP80_TO_INT16_IN_MEM:
8554 case X86::FP80_TO_INT32_IN_MEM:
8555 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008556 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8557 DebugLoc DL = MI->getDebugLoc();
8558
Evan Cheng60c07e12006-07-05 22:17:51 +00008559 // Change the floating point control register to use "round towards zero"
8560 // mode when truncating to an integer value.
8561 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008562 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008563 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008564
8565 // Load the old value of the high byte of the control word...
8566 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008567 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008568 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008569 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008570
8571 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008572 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008573 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008574
8575 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008576 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008577
8578 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008579 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008580 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008581
8582 // Get the X86 opcode to use.
8583 unsigned Opc;
8584 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008585 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008586 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8587 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8588 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8589 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8590 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8591 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008592 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8593 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8594 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008595 }
8596
8597 X86AddressMode AM;
8598 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008599 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008600 AM.BaseType = X86AddressMode::RegBase;
8601 AM.Base.Reg = Op.getReg();
8602 } else {
8603 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008604 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008605 }
8606 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008607 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008608 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008609 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008610 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008611 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008612 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008613 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008614 AM.GV = Op.getGlobal();
8615 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008616 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008617 }
Chris Lattner52600972009-09-02 05:57:00 +00008618 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008619 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008620
8621 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008622 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008623
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008624 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008625 return BB;
8626 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008627 // DBG_VALUE. Only the frame index case is done here.
8628 case X86::DBG_VALUE: {
8629 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8630 DebugLoc DL = MI->getDebugLoc();
8631 X86AddressMode AM;
8632 MachineFunction *F = BB->getParent();
8633 AM.BaseType = X86AddressMode::FrameIndexBase;
8634 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8635 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8636 addImm(MI->getOperand(1).getImm()).
8637 addMetadata(MI->getOperand(2).getMetadata());
8638 F->DeleteMachineInstr(MI); // Remove pseudo.
8639 return BB;
8640 }
8641
Eric Christopherb120ab42009-08-18 22:50:32 +00008642 // String/text processing lowering.
8643 case X86::PCMPISTRM128REG:
8644 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8645 case X86::PCMPISTRM128MEM:
8646 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8647 case X86::PCMPESTRM128REG:
8648 return EmitPCMP(MI, BB, 5, false /* in mem */);
8649 case X86::PCMPESTRM128MEM:
8650 return EmitPCMP(MI, BB, 5, true /* in mem */);
8651
8652 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008653 case X86::ATOMAND32:
8654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008655 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008656 X86::LCMPXCHG32, X86::MOV32rr,
8657 X86::NOT32r, X86::EAX,
8658 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008659 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8661 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008662 X86::LCMPXCHG32, X86::MOV32rr,
8663 X86::NOT32r, X86::EAX,
8664 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008665 case X86::ATOMXOR32:
8666 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008667 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008668 X86::LCMPXCHG32, X86::MOV32rr,
8669 X86::NOT32r, X86::EAX,
8670 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008671 case X86::ATOMNAND32:
8672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008673 X86::AND32ri, X86::MOV32rm,
8674 X86::LCMPXCHG32, X86::MOV32rr,
8675 X86::NOT32r, X86::EAX,
8676 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008677 case X86::ATOMMIN32:
8678 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8679 case X86::ATOMMAX32:
8680 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8681 case X86::ATOMUMIN32:
8682 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8683 case X86::ATOMUMAX32:
8684 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008685
8686 case X86::ATOMAND16:
8687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8688 X86::AND16ri, X86::MOV16rm,
8689 X86::LCMPXCHG16, X86::MOV16rr,
8690 X86::NOT16r, X86::AX,
8691 X86::GR16RegisterClass);
8692 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008694 X86::OR16ri, X86::MOV16rm,
8695 X86::LCMPXCHG16, X86::MOV16rr,
8696 X86::NOT16r, X86::AX,
8697 X86::GR16RegisterClass);
8698 case X86::ATOMXOR16:
8699 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8700 X86::XOR16ri, X86::MOV16rm,
8701 X86::LCMPXCHG16, X86::MOV16rr,
8702 X86::NOT16r, X86::AX,
8703 X86::GR16RegisterClass);
8704 case X86::ATOMNAND16:
8705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8706 X86::AND16ri, X86::MOV16rm,
8707 X86::LCMPXCHG16, X86::MOV16rr,
8708 X86::NOT16r, X86::AX,
8709 X86::GR16RegisterClass, true);
8710 case X86::ATOMMIN16:
8711 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8712 case X86::ATOMMAX16:
8713 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8714 case X86::ATOMUMIN16:
8715 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8716 case X86::ATOMUMAX16:
8717 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8718
8719 case X86::ATOMAND8:
8720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8721 X86::AND8ri, X86::MOV8rm,
8722 X86::LCMPXCHG8, X86::MOV8rr,
8723 X86::NOT8r, X86::AL,
8724 X86::GR8RegisterClass);
8725 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008726 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008727 X86::OR8ri, X86::MOV8rm,
8728 X86::LCMPXCHG8, X86::MOV8rr,
8729 X86::NOT8r, X86::AL,
8730 X86::GR8RegisterClass);
8731 case X86::ATOMXOR8:
8732 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8733 X86::XOR8ri, X86::MOV8rm,
8734 X86::LCMPXCHG8, X86::MOV8rr,
8735 X86::NOT8r, X86::AL,
8736 X86::GR8RegisterClass);
8737 case X86::ATOMNAND8:
8738 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8739 X86::AND8ri, X86::MOV8rm,
8740 X86::LCMPXCHG8, X86::MOV8rr,
8741 X86::NOT8r, X86::AL,
8742 X86::GR8RegisterClass, true);
8743 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008744 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008745 case X86::ATOMAND64:
8746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008747 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008748 X86::LCMPXCHG64, X86::MOV64rr,
8749 X86::NOT64r, X86::RAX,
8750 X86::GR64RegisterClass);
8751 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8753 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008754 X86::LCMPXCHG64, X86::MOV64rr,
8755 X86::NOT64r, X86::RAX,
8756 X86::GR64RegisterClass);
8757 case X86::ATOMXOR64:
8758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008759 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008760 X86::LCMPXCHG64, X86::MOV64rr,
8761 X86::NOT64r, X86::RAX,
8762 X86::GR64RegisterClass);
8763 case X86::ATOMNAND64:
8764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8765 X86::AND64ri32, X86::MOV64rm,
8766 X86::LCMPXCHG64, X86::MOV64rr,
8767 X86::NOT64r, X86::RAX,
8768 X86::GR64RegisterClass, true);
8769 case X86::ATOMMIN64:
8770 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8771 case X86::ATOMMAX64:
8772 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8773 case X86::ATOMUMIN64:
8774 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8775 case X86::ATOMUMAX64:
8776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008777
8778 // This group does 64-bit operations on a 32-bit host.
8779 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008780 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008781 X86::AND32rr, X86::AND32rr,
8782 X86::AND32ri, X86::AND32ri,
8783 false);
8784 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008785 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008786 X86::OR32rr, X86::OR32rr,
8787 X86::OR32ri, X86::OR32ri,
8788 false);
8789 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008790 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008791 X86::XOR32rr, X86::XOR32rr,
8792 X86::XOR32ri, X86::XOR32ri,
8793 false);
8794 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008795 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008796 X86::AND32rr, X86::AND32rr,
8797 X86::AND32ri, X86::AND32ri,
8798 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008799 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008800 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008801 X86::ADD32rr, X86::ADC32rr,
8802 X86::ADD32ri, X86::ADC32ri,
8803 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008804 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008805 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008806 X86::SUB32rr, X86::SBB32rr,
8807 X86::SUB32ri, X86::SBB32ri,
8808 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008809 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008810 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008811 X86::MOV32rr, X86::MOV32rr,
8812 X86::MOV32ri, X86::MOV32ri,
8813 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008814 case X86::VASTART_SAVE_XMM_REGS:
8815 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008816 }
8817}
8818
8819//===----------------------------------------------------------------------===//
8820// X86 Optimization Hooks
8821//===----------------------------------------------------------------------===//
8822
Dan Gohman475871a2008-07-27 21:46:04 +00008823void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008824 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008825 APInt &KnownZero,
8826 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008827 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008828 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008829 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008830 assert((Opc >= ISD::BUILTIN_OP_END ||
8831 Opc == ISD::INTRINSIC_WO_CHAIN ||
8832 Opc == ISD::INTRINSIC_W_CHAIN ||
8833 Opc == ISD::INTRINSIC_VOID) &&
8834 "Should use MaskedValueIsZero if you don't know whether Op"
8835 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008836
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008837 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008838 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008839 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008840 case X86ISD::ADD:
8841 case X86ISD::SUB:
8842 case X86ISD::SMUL:
8843 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008844 case X86ISD::INC:
8845 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008846 case X86ISD::OR:
8847 case X86ISD::XOR:
8848 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008849 // These nodes' second result is a boolean.
8850 if (Op.getResNo() == 0)
8851 break;
8852 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008853 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008854 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8855 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008856 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008857 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008858}
Chris Lattner259e97c2006-01-31 19:43:35 +00008859
Evan Cheng206ee9d2006-07-07 08:33:52 +00008860/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008861/// node is a GlobalAddress + offset.
8862bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8863 GlobalValue* &GA, int64_t &Offset) const{
8864 if (N->getOpcode() == X86ISD::Wrapper) {
8865 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008866 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008867 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008868 return true;
8869 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008870 }
Evan Chengad4196b2008-05-12 19:56:52 +00008871 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008872}
8873
Evan Cheng206ee9d2006-07-07 08:33:52 +00008874/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8875/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8876/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008877/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008878static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008879 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008880 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008881 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008882 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008883
Eli Friedman7a5e5552009-06-07 06:52:44 +00008884 if (VT.getSizeInBits() != 128)
8885 return SDValue();
8886
Nate Begemanfdea31a2010-03-24 20:49:50 +00008887 SmallVector<SDValue, 16> Elts;
8888 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8889 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8890
8891 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008892}
Evan Chengd880b972008-05-09 21:53:03 +00008893
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008894/// PerformShuffleCombine - Detect vector gather/scatter index generation
8895/// and convert it from being a bunch of shuffles and extracts to a simple
8896/// store and scalar loads to extract the elements.
8897static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8898 const TargetLowering &TLI) {
8899 SDValue InputVector = N->getOperand(0);
8900
8901 // Only operate on vectors of 4 elements, where the alternative shuffling
8902 // gets to be more expensive.
8903 if (InputVector.getValueType() != MVT::v4i32)
8904 return SDValue();
8905
8906 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8907 // single use which is a sign-extend or zero-extend, and all elements are
8908 // used.
8909 SmallVector<SDNode *, 4> Uses;
8910 unsigned ExtractedElements = 0;
8911 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8912 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8913 if (UI.getUse().getResNo() != InputVector.getResNo())
8914 return SDValue();
8915
8916 SDNode *Extract = *UI;
8917 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8918 return SDValue();
8919
8920 if (Extract->getValueType(0) != MVT::i32)
8921 return SDValue();
8922 if (!Extract->hasOneUse())
8923 return SDValue();
8924 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8925 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8926 return SDValue();
8927 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8928 return SDValue();
8929
8930 // Record which element was extracted.
8931 ExtractedElements |=
8932 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8933
8934 Uses.push_back(Extract);
8935 }
8936
8937 // If not all the elements were used, this may not be worthwhile.
8938 if (ExtractedElements != 15)
8939 return SDValue();
8940
8941 // Ok, we've now decided to do the transformation.
8942 DebugLoc dl = InputVector.getDebugLoc();
8943
8944 // Store the value to a temporary stack slot.
8945 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8946 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8947 false, false, 0);
8948
8949 // Replace each use (extract) with a load of the appropriate element.
8950 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8951 UE = Uses.end(); UI != UE; ++UI) {
8952 SDNode *Extract = *UI;
8953
8954 // Compute the element's address.
8955 SDValue Idx = Extract->getOperand(1);
8956 unsigned EltSize =
8957 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8958 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8959 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8960
8961 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8962
8963 // Load the scalar.
8964 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8965 NULL, 0, false, false, 0);
8966
8967 // Replace the exact with the load.
8968 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8969 }
8970
8971 // The replacement was made in place; don't return anything.
8972 return SDValue();
8973}
8974
Chris Lattner83e6c992006-10-04 06:57:07 +00008975/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008976static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008977 const X86Subtarget *Subtarget) {
8978 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008979 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008980 // Get the LHS/RHS of the select.
8981 SDValue LHS = N->getOperand(1);
8982 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008983
Dan Gohman670e5392009-09-21 18:03:22 +00008984 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008985 // instructions match the semantics of the common C idiom x<y?x:y but not
8986 // x<=y?x:y, because of how they handle negative zero (which can be
8987 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008988 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008989 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008990 Cond.getOpcode() == ISD::SETCC) {
8991 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008992
Chris Lattner47b4ce82009-03-11 05:48:52 +00008993 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008994 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008995 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8996 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008997 switch (CC) {
8998 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008999 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009000 // Converting this to a min would handle NaNs incorrectly, and swapping
9001 // the operands would cause it to handle comparisons between positive
9002 // and negative zero incorrectly.
9003 if (!FiniteOnlyFPMath() &&
9004 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9005 if (!UnsafeFPMath &&
9006 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9007 break;
9008 std::swap(LHS, RHS);
9009 }
Dan Gohman670e5392009-09-21 18:03:22 +00009010 Opcode = X86ISD::FMIN;
9011 break;
9012 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009013 // Converting this to a min would handle comparisons between positive
9014 // and negative zero incorrectly.
9015 if (!UnsafeFPMath &&
9016 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9017 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009018 Opcode = X86ISD::FMIN;
9019 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009020 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009021 // Converting this to a min would handle both negative zeros and NaNs
9022 // incorrectly, but we can swap the operands to fix both.
9023 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009024 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009025 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009026 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009027 Opcode = X86ISD::FMIN;
9028 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009029
Dan Gohman670e5392009-09-21 18:03:22 +00009030 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009031 // Converting this to a max would handle comparisons between positive
9032 // and negative zero incorrectly.
9033 if (!UnsafeFPMath &&
9034 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9035 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009036 Opcode = X86ISD::FMAX;
9037 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009038 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009039 // Converting this to a max would handle NaNs incorrectly, and swapping
9040 // the operands would cause it to handle comparisons between positive
9041 // and negative zero incorrectly.
9042 if (!FiniteOnlyFPMath() &&
9043 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9044 if (!UnsafeFPMath &&
9045 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9046 break;
9047 std::swap(LHS, RHS);
9048 }
Dan Gohman670e5392009-09-21 18:03:22 +00009049 Opcode = X86ISD::FMAX;
9050 break;
9051 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009052 // Converting this to a max would handle both negative zeros and NaNs
9053 // incorrectly, but we can swap the operands to fix both.
9054 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009055 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009056 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009057 case ISD::SETGE:
9058 Opcode = X86ISD::FMAX;
9059 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009060 }
Dan Gohman670e5392009-09-21 18:03:22 +00009061 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009062 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9063 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009064 switch (CC) {
9065 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009066 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009067 // Converting this to a min would handle comparisons between positive
9068 // and negative zero incorrectly, and swapping the operands would
9069 // cause it to handle NaNs incorrectly.
9070 if (!UnsafeFPMath &&
9071 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9072 if (!FiniteOnlyFPMath() &&
9073 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9074 break;
9075 std::swap(LHS, RHS);
9076 }
Dan Gohman670e5392009-09-21 18:03:22 +00009077 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009078 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009079 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009080 // Converting this to a min would handle NaNs incorrectly.
9081 if (!UnsafeFPMath &&
9082 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9083 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009084 Opcode = X86ISD::FMIN;
9085 break;
9086 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009087 // Converting this to a min would handle both negative zeros and NaNs
9088 // incorrectly, but we can swap the operands to fix both.
9089 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009090 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009091 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009092 case ISD::SETGE:
9093 Opcode = X86ISD::FMIN;
9094 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009095
Dan Gohman670e5392009-09-21 18:03:22 +00009096 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009097 // Converting this to a max would handle NaNs incorrectly.
9098 if (!FiniteOnlyFPMath() &&
9099 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9100 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009101 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009102 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009103 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009104 // Converting this to a max would handle comparisons between positive
9105 // and negative zero incorrectly, and swapping the operands would
9106 // cause it to handle NaNs incorrectly.
9107 if (!UnsafeFPMath &&
9108 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9109 if (!FiniteOnlyFPMath() &&
9110 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9111 break;
9112 std::swap(LHS, RHS);
9113 }
Dan Gohman670e5392009-09-21 18:03:22 +00009114 Opcode = X86ISD::FMAX;
9115 break;
9116 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009117 // Converting this to a max would handle both negative zeros and NaNs
9118 // incorrectly, but we can swap the operands to fix both.
9119 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009120 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009121 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009122 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009123 Opcode = X86ISD::FMAX;
9124 break;
9125 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009126 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009127
Chris Lattner47b4ce82009-03-11 05:48:52 +00009128 if (Opcode)
9129 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009130 }
Eric Christopherfd179292009-08-27 18:07:15 +00009131
Chris Lattnerd1980a52009-03-12 06:52:53 +00009132 // If this is a select between two integer constants, try to do some
9133 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009134 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9135 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009136 // Don't do this for crazy integer types.
9137 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9138 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009139 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009140 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009141
Chris Lattnercee56e72009-03-13 05:53:31 +00009142 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009143 // Efficiently invertible.
9144 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9145 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9146 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9147 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009148 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009149 }
Eric Christopherfd179292009-08-27 18:07:15 +00009150
Chris Lattnerd1980a52009-03-12 06:52:53 +00009151 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009152 if (FalseC->getAPIntValue() == 0 &&
9153 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009154 if (NeedsCondInvert) // Invert the condition if needed.
9155 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9156 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009157
Chris Lattnerd1980a52009-03-12 06:52:53 +00009158 // Zero extend the condition if needed.
9159 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009160
Chris Lattnercee56e72009-03-13 05:53:31 +00009161 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009162 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009163 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009164 }
Eric Christopherfd179292009-08-27 18:07:15 +00009165
Chris Lattner97a29a52009-03-13 05:22:11 +00009166 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009167 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009168 if (NeedsCondInvert) // Invert the condition if needed.
9169 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9170 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009171
Chris Lattner97a29a52009-03-13 05:22:11 +00009172 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009173 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9174 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009175 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009176 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009177 }
Eric Christopherfd179292009-08-27 18:07:15 +00009178
Chris Lattnercee56e72009-03-13 05:53:31 +00009179 // Optimize cases that will turn into an LEA instruction. This requires
9180 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009181 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009182 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009183 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009184
Chris Lattnercee56e72009-03-13 05:53:31 +00009185 bool isFastMultiplier = false;
9186 if (Diff < 10) {
9187 switch ((unsigned char)Diff) {
9188 default: break;
9189 case 1: // result = add base, cond
9190 case 2: // result = lea base( , cond*2)
9191 case 3: // result = lea base(cond, cond*2)
9192 case 4: // result = lea base( , cond*4)
9193 case 5: // result = lea base(cond, cond*4)
9194 case 8: // result = lea base( , cond*8)
9195 case 9: // result = lea base(cond, cond*8)
9196 isFastMultiplier = true;
9197 break;
9198 }
9199 }
Eric Christopherfd179292009-08-27 18:07:15 +00009200
Chris Lattnercee56e72009-03-13 05:53:31 +00009201 if (isFastMultiplier) {
9202 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9203 if (NeedsCondInvert) // Invert the condition if needed.
9204 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9205 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009206
Chris Lattnercee56e72009-03-13 05:53:31 +00009207 // Zero extend the condition if needed.
9208 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9209 Cond);
9210 // Scale the condition by the difference.
9211 if (Diff != 1)
9212 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9213 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009214
Chris Lattnercee56e72009-03-13 05:53:31 +00009215 // Add the base if non-zero.
9216 if (FalseC->getAPIntValue() != 0)
9217 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9218 SDValue(FalseC, 0));
9219 return Cond;
9220 }
Eric Christopherfd179292009-08-27 18:07:15 +00009221 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009222 }
9223 }
Eric Christopherfd179292009-08-27 18:07:15 +00009224
Dan Gohman475871a2008-07-27 21:46:04 +00009225 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009226}
9227
Chris Lattnerd1980a52009-03-12 06:52:53 +00009228/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9229static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9230 TargetLowering::DAGCombinerInfo &DCI) {
9231 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009232
Chris Lattnerd1980a52009-03-12 06:52:53 +00009233 // If the flag operand isn't dead, don't touch this CMOV.
9234 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9235 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009236
Chris Lattnerd1980a52009-03-12 06:52:53 +00009237 // If this is a select between two integer constants, try to do some
9238 // optimizations. Note that the operands are ordered the opposite of SELECT
9239 // operands.
9240 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9241 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9242 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9243 // larger than FalseC (the false value).
9244 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009245
Chris Lattnerd1980a52009-03-12 06:52:53 +00009246 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9247 CC = X86::GetOppositeBranchCondition(CC);
9248 std::swap(TrueC, FalseC);
9249 }
Eric Christopherfd179292009-08-27 18:07:15 +00009250
Chris Lattnerd1980a52009-03-12 06:52:53 +00009251 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009252 // This is efficient for any integer data type (including i8/i16) and
9253 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009254 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9255 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009256 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9257 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009258
Chris Lattnerd1980a52009-03-12 06:52:53 +00009259 // Zero extend the condition if needed.
9260 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009261
Chris Lattnerd1980a52009-03-12 06:52:53 +00009262 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9263 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009264 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009265 if (N->getNumValues() == 2) // Dead flag value?
9266 return DCI.CombineTo(N, Cond, SDValue());
9267 return Cond;
9268 }
Eric Christopherfd179292009-08-27 18:07:15 +00009269
Chris Lattnercee56e72009-03-13 05:53:31 +00009270 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9271 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009272 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9273 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009274 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9275 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009276
Chris Lattner97a29a52009-03-13 05:22:11 +00009277 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009278 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9279 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009280 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9281 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009282
Chris Lattner97a29a52009-03-13 05:22:11 +00009283 if (N->getNumValues() == 2) // Dead flag value?
9284 return DCI.CombineTo(N, Cond, SDValue());
9285 return Cond;
9286 }
Eric Christopherfd179292009-08-27 18:07:15 +00009287
Chris Lattnercee56e72009-03-13 05:53:31 +00009288 // Optimize cases that will turn into an LEA instruction. This requires
9289 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009290 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009291 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009292 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009293
Chris Lattnercee56e72009-03-13 05:53:31 +00009294 bool isFastMultiplier = false;
9295 if (Diff < 10) {
9296 switch ((unsigned char)Diff) {
9297 default: break;
9298 case 1: // result = add base, cond
9299 case 2: // result = lea base( , cond*2)
9300 case 3: // result = lea base(cond, cond*2)
9301 case 4: // result = lea base( , cond*4)
9302 case 5: // result = lea base(cond, cond*4)
9303 case 8: // result = lea base( , cond*8)
9304 case 9: // result = lea base(cond, cond*8)
9305 isFastMultiplier = true;
9306 break;
9307 }
9308 }
Eric Christopherfd179292009-08-27 18:07:15 +00009309
Chris Lattnercee56e72009-03-13 05:53:31 +00009310 if (isFastMultiplier) {
9311 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9312 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9314 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009315 // Zero extend the condition if needed.
9316 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9317 Cond);
9318 // Scale the condition by the difference.
9319 if (Diff != 1)
9320 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9321 DAG.getConstant(Diff, Cond.getValueType()));
9322
9323 // Add the base if non-zero.
9324 if (FalseC->getAPIntValue() != 0)
9325 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9326 SDValue(FalseC, 0));
9327 if (N->getNumValues() == 2) // Dead flag value?
9328 return DCI.CombineTo(N, Cond, SDValue());
9329 return Cond;
9330 }
Eric Christopherfd179292009-08-27 18:07:15 +00009331 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009332 }
9333 }
9334 return SDValue();
9335}
9336
9337
Evan Cheng0b0cd912009-03-28 05:57:29 +00009338/// PerformMulCombine - Optimize a single multiply with constant into two
9339/// in order to implement it with two cheaper instructions, e.g.
9340/// LEA + SHL, LEA + LEA.
9341static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9342 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009343 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9344 return SDValue();
9345
Owen Andersone50ed302009-08-10 22:56:29 +00009346 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009347 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009348 return SDValue();
9349
9350 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9351 if (!C)
9352 return SDValue();
9353 uint64_t MulAmt = C->getZExtValue();
9354 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9355 return SDValue();
9356
9357 uint64_t MulAmt1 = 0;
9358 uint64_t MulAmt2 = 0;
9359 if ((MulAmt % 9) == 0) {
9360 MulAmt1 = 9;
9361 MulAmt2 = MulAmt / 9;
9362 } else if ((MulAmt % 5) == 0) {
9363 MulAmt1 = 5;
9364 MulAmt2 = MulAmt / 5;
9365 } else if ((MulAmt % 3) == 0) {
9366 MulAmt1 = 3;
9367 MulAmt2 = MulAmt / 3;
9368 }
9369 if (MulAmt2 &&
9370 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9371 DebugLoc DL = N->getDebugLoc();
9372
9373 if (isPowerOf2_64(MulAmt2) &&
9374 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9375 // If second multiplifer is pow2, issue it first. We want the multiply by
9376 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9377 // is an add.
9378 std::swap(MulAmt1, MulAmt2);
9379
9380 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009381 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009382 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009383 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009384 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009385 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009386 DAG.getConstant(MulAmt1, VT));
9387
Eric Christopherfd179292009-08-27 18:07:15 +00009388 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009389 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009390 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009391 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009392 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009393 DAG.getConstant(MulAmt2, VT));
9394
9395 // Do not add new nodes to DAG combiner worklist.
9396 DCI.CombineTo(N, NewMul, false);
9397 }
9398 return SDValue();
9399}
9400
Evan Chengad9c0a32009-12-15 00:53:42 +00009401static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9402 SDValue N0 = N->getOperand(0);
9403 SDValue N1 = N->getOperand(1);
9404 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9405 EVT VT = N0.getValueType();
9406
9407 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9408 // since the result of setcc_c is all zero's or all ones.
9409 if (N1C && N0.getOpcode() == ISD::AND &&
9410 N0.getOperand(1).getOpcode() == ISD::Constant) {
9411 SDValue N00 = N0.getOperand(0);
9412 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9413 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9414 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9415 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9416 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9417 APInt ShAmt = N1C->getAPIntValue();
9418 Mask = Mask.shl(ShAmt);
9419 if (Mask != 0)
9420 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9421 N00, DAG.getConstant(Mask, VT));
9422 }
9423 }
9424
9425 return SDValue();
9426}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009427
Nate Begeman740ab032009-01-26 00:52:55 +00009428/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9429/// when possible.
9430static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9431 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009432 EVT VT = N->getValueType(0);
9433 if (!VT.isVector() && VT.isInteger() &&
9434 N->getOpcode() == ISD::SHL)
9435 return PerformSHLCombine(N, DAG);
9436
Nate Begeman740ab032009-01-26 00:52:55 +00009437 // On X86 with SSE2 support, we can transform this to a vector shift if
9438 // all elements are shifted by the same amount. We can't do this in legalize
9439 // because the a constant vector is typically transformed to a constant pool
9440 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009441 if (!Subtarget->hasSSE2())
9442 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009443
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009445 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009446
Mon P Wang3becd092009-01-28 08:12:05 +00009447 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009448 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009449 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009450 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009451 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9452 unsigned NumElts = VT.getVectorNumElements();
9453 unsigned i = 0;
9454 for (; i != NumElts; ++i) {
9455 SDValue Arg = ShAmtOp.getOperand(i);
9456 if (Arg.getOpcode() == ISD::UNDEF) continue;
9457 BaseShAmt = Arg;
9458 break;
9459 }
9460 for (; i != NumElts; ++i) {
9461 SDValue Arg = ShAmtOp.getOperand(i);
9462 if (Arg.getOpcode() == ISD::UNDEF) continue;
9463 if (Arg != BaseShAmt) {
9464 return SDValue();
9465 }
9466 }
9467 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009468 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009469 SDValue InVec = ShAmtOp.getOperand(0);
9470 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9471 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9472 unsigned i = 0;
9473 for (; i != NumElts; ++i) {
9474 SDValue Arg = InVec.getOperand(i);
9475 if (Arg.getOpcode() == ISD::UNDEF) continue;
9476 BaseShAmt = Arg;
9477 break;
9478 }
9479 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9480 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009481 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009482 if (C->getZExtValue() == SplatIdx)
9483 BaseShAmt = InVec.getOperand(1);
9484 }
9485 }
9486 if (BaseShAmt.getNode() == 0)
9487 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9488 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009489 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009490 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009491
Mon P Wangefa42202009-09-03 19:56:25 +00009492 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009493 if (EltVT.bitsGT(MVT::i32))
9494 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9495 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009496 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009497
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009498 // The shift amount is identical so we can do a vector shift.
9499 SDValue ValOp = N->getOperand(0);
9500 switch (N->getOpcode()) {
9501 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009502 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009503 break;
9504 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009505 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009506 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009507 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009508 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009509 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009512 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009513 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009514 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009515 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009516 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009517 break;
9518 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009520 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009521 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009522 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009523 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009524 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009526 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009527 break;
9528 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009530 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009531 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009532 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009534 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009535 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009536 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009538 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009539 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009540 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009541 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009542 }
9543 return SDValue();
9544}
9545
Evan Cheng760d1942010-01-04 21:22:48 +00009546static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9547 const X86Subtarget *Subtarget) {
9548 EVT VT = N->getValueType(0);
9549 if (VT != MVT::i64 || !Subtarget->is64Bit())
9550 return SDValue();
9551
9552 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9553 SDValue N0 = N->getOperand(0);
9554 SDValue N1 = N->getOperand(1);
9555 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9556 std::swap(N0, N1);
9557 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9558 return SDValue();
9559
9560 SDValue ShAmt0 = N0.getOperand(1);
9561 if (ShAmt0.getValueType() != MVT::i8)
9562 return SDValue();
9563 SDValue ShAmt1 = N1.getOperand(1);
9564 if (ShAmt1.getValueType() != MVT::i8)
9565 return SDValue();
9566 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9567 ShAmt0 = ShAmt0.getOperand(0);
9568 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9569 ShAmt1 = ShAmt1.getOperand(0);
9570
9571 DebugLoc DL = N->getDebugLoc();
9572 unsigned Opc = X86ISD::SHLD;
9573 SDValue Op0 = N0.getOperand(0);
9574 SDValue Op1 = N1.getOperand(0);
9575 if (ShAmt0.getOpcode() == ISD::SUB) {
9576 Opc = X86ISD::SHRD;
9577 std::swap(Op0, Op1);
9578 std::swap(ShAmt0, ShAmt1);
9579 }
9580
9581 if (ShAmt1.getOpcode() == ISD::SUB) {
9582 SDValue Sum = ShAmt1.getOperand(0);
9583 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9584 if (SumC->getSExtValue() == 64 &&
9585 ShAmt1.getOperand(1) == ShAmt0)
9586 return DAG.getNode(Opc, DL, VT,
9587 Op0, Op1,
9588 DAG.getNode(ISD::TRUNCATE, DL,
9589 MVT::i8, ShAmt0));
9590 }
9591 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9592 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9593 if (ShAmt0C &&
9594 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9595 return DAG.getNode(Opc, DL, VT,
9596 N0.getOperand(0), N1.getOperand(0),
9597 DAG.getNode(ISD::TRUNCATE, DL,
9598 MVT::i8, ShAmt0));
9599 }
9600
9601 return SDValue();
9602}
9603
Chris Lattner149a4e52008-02-22 02:09:43 +00009604/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009605static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009606 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009607 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9608 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009609 // A preferable solution to the general problem is to figure out the right
9610 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009611
9612 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009613 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009614 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009615 if (VT.getSizeInBits() != 64)
9616 return SDValue();
9617
Devang Patel578efa92009-06-05 21:57:13 +00009618 const Function *F = DAG.getMachineFunction().getFunction();
9619 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009620 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009621 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009622 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009624 isa<LoadSDNode>(St->getValue()) &&
9625 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9626 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009627 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009628 LoadSDNode *Ld = 0;
9629 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009630 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009631 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009632 // Must be a store of a load. We currently handle two cases: the load
9633 // is a direct child, and it's under an intervening TokenFactor. It is
9634 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009635 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009636 Ld = cast<LoadSDNode>(St->getChain());
9637 else if (St->getValue().hasOneUse() &&
9638 ChainVal->getOpcode() == ISD::TokenFactor) {
9639 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009640 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009641 TokenFactorIndex = i;
9642 Ld = cast<LoadSDNode>(St->getValue());
9643 } else
9644 Ops.push_back(ChainVal->getOperand(i));
9645 }
9646 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009647
Evan Cheng536e6672009-03-12 05:59:15 +00009648 if (!Ld || !ISD::isNormalLoad(Ld))
9649 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009650
Evan Cheng536e6672009-03-12 05:59:15 +00009651 // If this is not the MMX case, i.e. we are just turning i64 load/store
9652 // into f64 load/store, avoid the transformation if there are multiple
9653 // uses of the loaded value.
9654 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9655 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009656
Evan Cheng536e6672009-03-12 05:59:15 +00009657 DebugLoc LdDL = Ld->getDebugLoc();
9658 DebugLoc StDL = N->getDebugLoc();
9659 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9660 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9661 // pair instead.
9662 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009663 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009664 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9665 Ld->getBasePtr(), Ld->getSrcValue(),
9666 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009667 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009668 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009669 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009670 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009671 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009672 Ops.size());
9673 }
Evan Cheng536e6672009-03-12 05:59:15 +00009674 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009675 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009676 St->isVolatile(), St->isNonTemporal(),
9677 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009678 }
Evan Cheng536e6672009-03-12 05:59:15 +00009679
9680 // Otherwise, lower to two pairs of 32-bit loads / stores.
9681 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009682 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9683 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009684
Owen Anderson825b72b2009-08-11 20:47:22 +00009685 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009686 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009687 Ld->isVolatile(), Ld->isNonTemporal(),
9688 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009690 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009691 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009692 MinAlign(Ld->getAlignment(), 4));
9693
9694 SDValue NewChain = LoLd.getValue(1);
9695 if (TokenFactorIndex != -1) {
9696 Ops.push_back(LoLd);
9697 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009698 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009699 Ops.size());
9700 }
9701
9702 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009703 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9704 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009705
9706 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9707 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009708 St->isVolatile(), St->isNonTemporal(),
9709 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009710 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9711 St->getSrcValue(),
9712 St->getSrcValueOffset() + 4,
9713 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009714 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009715 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009717 }
Dan Gohman475871a2008-07-27 21:46:04 +00009718 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009719}
9720
Chris Lattner6cf73262008-01-25 06:14:17 +00009721/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9722/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009723static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009724 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9725 // F[X]OR(0.0, x) -> x
9726 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009727 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9728 if (C->getValueAPF().isPosZero())
9729 return N->getOperand(1);
9730 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9731 if (C->getValueAPF().isPosZero())
9732 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009733 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009734}
9735
9736/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009737static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009738 // FAND(0.0, x) -> 0.0
9739 // FAND(x, 0.0) -> 0.0
9740 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9741 if (C->getValueAPF().isPosZero())
9742 return N->getOperand(0);
9743 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9744 if (C->getValueAPF().isPosZero())
9745 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009746 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009747}
9748
Dan Gohmane5af2d32009-01-29 01:59:02 +00009749static SDValue PerformBTCombine(SDNode *N,
9750 SelectionDAG &DAG,
9751 TargetLowering::DAGCombinerInfo &DCI) {
9752 // BT ignores high bits in the bit index operand.
9753 SDValue Op1 = N->getOperand(1);
9754 if (Op1.hasOneUse()) {
9755 unsigned BitWidth = Op1.getValueSizeInBits();
9756 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9757 APInt KnownZero, KnownOne;
9758 TargetLowering::TargetLoweringOpt TLO(DAG);
9759 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9760 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9761 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9762 DCI.CommitTargetLoweringOpt(TLO);
9763 }
9764 return SDValue();
9765}
Chris Lattner83e6c992006-10-04 06:57:07 +00009766
Eli Friedman7a5e5552009-06-07 06:52:44 +00009767static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9768 SDValue Op = N->getOperand(0);
9769 if (Op.getOpcode() == ISD::BIT_CONVERT)
9770 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009771 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009772 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009773 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009774 OpVT.getVectorElementType().getSizeInBits()) {
9775 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9776 }
9777 return SDValue();
9778}
9779
Owen Anderson99177002009-06-29 18:04:45 +00009780// On X86 and X86-64, atomic operations are lowered to locked instructions.
9781// Locked instructions, in turn, have implicit fence semantics (all memory
9782// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009783// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009784// fence-atomic-fence.
9785static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9786 SDValue atomic = N->getOperand(0);
9787 switch (atomic.getOpcode()) {
9788 case ISD::ATOMIC_CMP_SWAP:
9789 case ISD::ATOMIC_SWAP:
9790 case ISD::ATOMIC_LOAD_ADD:
9791 case ISD::ATOMIC_LOAD_SUB:
9792 case ISD::ATOMIC_LOAD_AND:
9793 case ISD::ATOMIC_LOAD_OR:
9794 case ISD::ATOMIC_LOAD_XOR:
9795 case ISD::ATOMIC_LOAD_NAND:
9796 case ISD::ATOMIC_LOAD_MIN:
9797 case ISD::ATOMIC_LOAD_MAX:
9798 case ISD::ATOMIC_LOAD_UMIN:
9799 case ISD::ATOMIC_LOAD_UMAX:
9800 break;
9801 default:
9802 return SDValue();
9803 }
Eric Christopherfd179292009-08-27 18:07:15 +00009804
Owen Anderson99177002009-06-29 18:04:45 +00009805 SDValue fence = atomic.getOperand(0);
9806 if (fence.getOpcode() != ISD::MEMBARRIER)
9807 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009808
Owen Anderson99177002009-06-29 18:04:45 +00009809 switch (atomic.getOpcode()) {
9810 case ISD::ATOMIC_CMP_SWAP:
9811 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9812 atomic.getOperand(1), atomic.getOperand(2),
9813 atomic.getOperand(3));
9814 case ISD::ATOMIC_SWAP:
9815 case ISD::ATOMIC_LOAD_ADD:
9816 case ISD::ATOMIC_LOAD_SUB:
9817 case ISD::ATOMIC_LOAD_AND:
9818 case ISD::ATOMIC_LOAD_OR:
9819 case ISD::ATOMIC_LOAD_XOR:
9820 case ISD::ATOMIC_LOAD_NAND:
9821 case ISD::ATOMIC_LOAD_MIN:
9822 case ISD::ATOMIC_LOAD_MAX:
9823 case ISD::ATOMIC_LOAD_UMIN:
9824 case ISD::ATOMIC_LOAD_UMAX:
9825 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9826 atomic.getOperand(1), atomic.getOperand(2));
9827 default:
9828 return SDValue();
9829 }
9830}
9831
Evan Cheng2e489c42009-12-16 00:53:11 +00009832static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9833 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9834 // (and (i32 x86isd::setcc_carry), 1)
9835 // This eliminates the zext. This transformation is necessary because
9836 // ISD::SETCC is always legalized to i8.
9837 DebugLoc dl = N->getDebugLoc();
9838 SDValue N0 = N->getOperand(0);
9839 EVT VT = N->getValueType(0);
9840 if (N0.getOpcode() == ISD::AND &&
9841 N0.hasOneUse() &&
9842 N0.getOperand(0).hasOneUse()) {
9843 SDValue N00 = N0.getOperand(0);
9844 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9845 return SDValue();
9846 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9847 if (!C || C->getZExtValue() != 1)
9848 return SDValue();
9849 return DAG.getNode(ISD::AND, dl, VT,
9850 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9851 N00.getOperand(0), N00.getOperand(1)),
9852 DAG.getConstant(1, VT));
9853 }
9854
9855 return SDValue();
9856}
9857
Dan Gohman475871a2008-07-27 21:46:04 +00009858SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009859 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009860 SelectionDAG &DAG = DCI.DAG;
9861 switch (N->getOpcode()) {
9862 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009863 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009864 case ISD::EXTRACT_VECTOR_ELT:
9865 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009866 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009867 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009868 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009869 case ISD::SHL:
9870 case ISD::SRA:
9871 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009872 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009873 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009874 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009875 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9876 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009877 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009878 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009879 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009880 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009881 }
9882
Dan Gohman475871a2008-07-27 21:46:04 +00009883 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009884}
9885
Evan Cheng60c07e12006-07-05 22:17:51 +00009886//===----------------------------------------------------------------------===//
9887// X86 Inline Assembly Support
9888//===----------------------------------------------------------------------===//
9889
Chris Lattnerb8105652009-07-20 17:51:36 +00009890static bool LowerToBSwap(CallInst *CI) {
9891 // FIXME: this should verify that we are targetting a 486 or better. If not,
9892 // we will turn this bswap into something that will be lowered to logical ops
9893 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9894 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009895
Chris Lattnerb8105652009-07-20 17:51:36 +00009896 // Verify this is a simple bswap.
9897 if (CI->getNumOperands() != 2 ||
9898 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009899 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009900 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009901
Chris Lattnerb8105652009-07-20 17:51:36 +00009902 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9903 if (!Ty || Ty->getBitWidth() % 16 != 0)
9904 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009905
Chris Lattnerb8105652009-07-20 17:51:36 +00009906 // Okay, we can do this xform, do so now.
9907 const Type *Tys[] = { Ty };
9908 Module *M = CI->getParent()->getParent()->getParent();
9909 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009910
Chris Lattnerb8105652009-07-20 17:51:36 +00009911 Value *Op = CI->getOperand(1);
9912 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009913
Chris Lattnerb8105652009-07-20 17:51:36 +00009914 CI->replaceAllUsesWith(Op);
9915 CI->eraseFromParent();
9916 return true;
9917}
9918
9919bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9920 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9921 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9922
9923 std::string AsmStr = IA->getAsmString();
9924
9925 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009926 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009927 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9928
9929 switch (AsmPieces.size()) {
9930 default: return false;
9931 case 1:
9932 AsmStr = AsmPieces[0];
9933 AsmPieces.clear();
9934 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9935
9936 // bswap $0
9937 if (AsmPieces.size() == 2 &&
9938 (AsmPieces[0] == "bswap" ||
9939 AsmPieces[0] == "bswapq" ||
9940 AsmPieces[0] == "bswapl") &&
9941 (AsmPieces[1] == "$0" ||
9942 AsmPieces[1] == "${0:q}")) {
9943 // No need to check constraints, nothing other than the equivalent of
9944 // "=r,0" would be valid here.
9945 return LowerToBSwap(CI);
9946 }
9947 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009948 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009949 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009950 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009951 AsmPieces[1] == "$$8," &&
9952 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009953 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9954 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009955 const std::string &Constraints = IA->getConstraintString();
9956 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009957 std::sort(AsmPieces.begin(), AsmPieces.end());
9958 if (AsmPieces.size() == 4 &&
9959 AsmPieces[0] == "~{cc}" &&
9960 AsmPieces[1] == "~{dirflag}" &&
9961 AsmPieces[2] == "~{flags}" &&
9962 AsmPieces[3] == "~{fpsr}") {
9963 return LowerToBSwap(CI);
9964 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009965 }
9966 break;
9967 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009968 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009969 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009970 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9971 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9972 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009973 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009974 SplitString(AsmPieces[0], Words, " \t");
9975 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9976 Words.clear();
9977 SplitString(AsmPieces[1], Words, " \t");
9978 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9979 Words.clear();
9980 SplitString(AsmPieces[2], Words, " \t,");
9981 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9982 Words[2] == "%edx") {
9983 return LowerToBSwap(CI);
9984 }
9985 }
9986 }
9987 }
9988 break;
9989 }
9990 return false;
9991}
9992
9993
9994
Chris Lattnerf4dff842006-07-11 02:54:03 +00009995/// getConstraintType - Given a constraint letter, return the type of
9996/// constraint it is for this target.
9997X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009998X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9999 if (Constraint.size() == 1) {
10000 switch (Constraint[0]) {
10001 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010002 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010003 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010004 case 'r':
10005 case 'R':
10006 case 'l':
10007 case 'q':
10008 case 'Q':
10009 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010010 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010011 case 'Y':
10012 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010013 case 'e':
10014 case 'Z':
10015 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010016 default:
10017 break;
10018 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010019 }
Chris Lattner4234f572007-03-25 02:14:49 +000010020 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010021}
10022
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010023/// LowerXConstraint - try to replace an X constraint, which matches anything,
10024/// with another that has more specific requirements based on the type of the
10025/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010026const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010027LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010028 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10029 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010030 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010031 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010032 return "Y";
10033 if (Subtarget->hasSSE1())
10034 return "x";
10035 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010036
Chris Lattner5e764232008-04-26 23:02:14 +000010037 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010038}
10039
Chris Lattner48884cd2007-08-25 00:47:38 +000010040/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10041/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010042void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010043 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010044 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010045 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010046 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010047 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010048
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010049 switch (Constraint) {
10050 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010051 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010052 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010053 if (C->getZExtValue() <= 31) {
10054 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010055 break;
10056 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010057 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010058 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010059 case 'J':
10060 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010061 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010062 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10063 break;
10064 }
10065 }
10066 return;
10067 case 'K':
10068 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010069 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010070 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10071 break;
10072 }
10073 }
10074 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010075 case 'N':
10076 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010077 if (C->getZExtValue() <= 255) {
10078 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010079 break;
10080 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010081 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010082 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010083 case 'e': {
10084 // 32-bit signed value
10085 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10086 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010087 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10088 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010089 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010090 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010091 break;
10092 }
10093 // FIXME gcc accepts some relocatable values here too, but only in certain
10094 // memory models; it's complicated.
10095 }
10096 return;
10097 }
10098 case 'Z': {
10099 // 32-bit unsigned value
10100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10101 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010102 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10103 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010104 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10105 break;
10106 }
10107 }
10108 // FIXME gcc accepts some relocatable values here too, but only in certain
10109 // memory models; it's complicated.
10110 return;
10111 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010112 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010113 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010114 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010115 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010116 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010117 break;
10118 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010119
Chris Lattnerdc43a882007-05-03 16:52:29 +000010120 // If we are in non-pic codegen mode, we allow the address of a global (with
10121 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010122 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010123 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010124
Chris Lattner49921962009-05-08 18:23:14 +000010125 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10126 while (1) {
10127 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10128 Offset += GA->getOffset();
10129 break;
10130 } else if (Op.getOpcode() == ISD::ADD) {
10131 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10132 Offset += C->getZExtValue();
10133 Op = Op.getOperand(0);
10134 continue;
10135 }
10136 } else if (Op.getOpcode() == ISD::SUB) {
10137 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10138 Offset += -C->getZExtValue();
10139 Op = Op.getOperand(0);
10140 continue;
10141 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010142 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010143
Chris Lattner49921962009-05-08 18:23:14 +000010144 // Otherwise, this isn't something we can handle, reject it.
10145 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010146 }
Eric Christopherfd179292009-08-27 18:07:15 +000010147
Chris Lattner36c25012009-07-10 07:34:39 +000010148 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010149 // If we require an extra load to get this address, as in PIC mode, we
10150 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010151 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10152 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010153 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010154
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010155 if (hasMemory)
10156 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10157 else
10158 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010159 Result = Op;
10160 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010161 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010162 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010163
Gabor Greifba36cb52008-08-28 21:40:38 +000010164 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010165 Ops.push_back(Result);
10166 return;
10167 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010168 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10169 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010170}
10171
Chris Lattner259e97c2006-01-31 19:43:35 +000010172std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010173getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010174 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010175 if (Constraint.size() == 1) {
10176 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010177 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010178 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010179 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10180 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010181 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010182 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10183 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10184 X86::R10D,X86::R11D,X86::R12D,
10185 X86::R13D,X86::R14D,X86::R15D,
10186 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010187 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010188 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10189 X86::SI, X86::DI, X86::R8W,X86::R9W,
10190 X86::R10W,X86::R11W,X86::R12W,
10191 X86::R13W,X86::R14W,X86::R15W,
10192 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010193 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010194 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10195 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10196 X86::R10B,X86::R11B,X86::R12B,
10197 X86::R13B,X86::R14B,X86::R15B,
10198 X86::BPL, X86::SPL, 0);
10199
Owen Anderson825b72b2009-08-11 20:47:22 +000010200 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010201 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10202 X86::RSI, X86::RDI, X86::R8, X86::R9,
10203 X86::R10, X86::R11, X86::R12,
10204 X86::R13, X86::R14, X86::R15,
10205 X86::RBP, X86::RSP, 0);
10206
10207 break;
10208 }
Eric Christopherfd179292009-08-27 18:07:15 +000010209 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010210 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010211 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010212 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010213 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010214 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010215 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010216 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010217 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010218 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10219 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010220 }
10221 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010222
Chris Lattner1efa40f2006-02-22 00:56:39 +000010223 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010224}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010225
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010226std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010227X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010228 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010229 // First, see if this is a constraint that directly corresponds to an LLVM
10230 // register class.
10231 if (Constraint.size() == 1) {
10232 // GCC Constraint Letters
10233 switch (Constraint[0]) {
10234 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010235 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010236 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010237 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010238 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010239 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010240 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010241 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010242 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010243 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010244 case 'R': // LEGACY_REGS
10245 if (VT == MVT::i8)
10246 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10247 if (VT == MVT::i16)
10248 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10249 if (VT == MVT::i32 || !Subtarget->is64Bit())
10250 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10251 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010252 case 'f': // FP Stack registers.
10253 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10254 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010255 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010256 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010257 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010258 return std::make_pair(0U, X86::RFP64RegisterClass);
10259 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010260 case 'y': // MMX_REGS if MMX allowed.
10261 if (!Subtarget->hasMMX()) break;
10262 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010263 case 'Y': // SSE_REGS if SSE2 allowed
10264 if (!Subtarget->hasSSE2()) break;
10265 // FALL THROUGH.
10266 case 'x': // SSE_REGS if SSE1 allowed
10267 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010268
Owen Anderson825b72b2009-08-11 20:47:22 +000010269 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010270 default: break;
10271 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 case MVT::f32:
10273 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010274 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010275 case MVT::f64:
10276 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010277 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010278 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010279 case MVT::v16i8:
10280 case MVT::v8i16:
10281 case MVT::v4i32:
10282 case MVT::v2i64:
10283 case MVT::v4f32:
10284 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010285 return std::make_pair(0U, X86::VR128RegisterClass);
10286 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010287 break;
10288 }
10289 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010290
Chris Lattnerf76d1802006-07-31 23:26:50 +000010291 // Use the default implementation in TargetLowering to convert the register
10292 // constraint into a member of a register class.
10293 std::pair<unsigned, const TargetRegisterClass*> Res;
10294 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010295
10296 // Not found as a standard register?
10297 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010298 // Map st(0) -> st(7) -> ST0
10299 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10300 tolower(Constraint[1]) == 's' &&
10301 tolower(Constraint[2]) == 't' &&
10302 Constraint[3] == '(' &&
10303 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10304 Constraint[5] == ')' &&
10305 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010306
Chris Lattner56d77c72009-09-13 22:41:48 +000010307 Res.first = X86::ST0+Constraint[4]-'0';
10308 Res.second = X86::RFP80RegisterClass;
10309 return Res;
10310 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010311
Chris Lattner56d77c72009-09-13 22:41:48 +000010312 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010313 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010314 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010315 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010316 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010317 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010318
10319 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010320 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010321 Res.first = X86::EFLAGS;
10322 Res.second = X86::CCRRegisterClass;
10323 return Res;
10324 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010325
Dale Johannesen330169f2008-11-13 21:52:36 +000010326 // 'A' means EAX + EDX.
10327 if (Constraint == "A") {
10328 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010329 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010330 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010331 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010332 return Res;
10333 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010334
Chris Lattnerf76d1802006-07-31 23:26:50 +000010335 // Otherwise, check to see if this is a register class of the wrong value
10336 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10337 // turn into {ax},{dx}.
10338 if (Res.second->hasType(VT))
10339 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010340
Chris Lattnerf76d1802006-07-31 23:26:50 +000010341 // All of the single-register GCC register classes map their values onto
10342 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10343 // really want an 8-bit or 32-bit register, map to the appropriate register
10344 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010345 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010346 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010347 unsigned DestReg = 0;
10348 switch (Res.first) {
10349 default: break;
10350 case X86::AX: DestReg = X86::AL; break;
10351 case X86::DX: DestReg = X86::DL; break;
10352 case X86::CX: DestReg = X86::CL; break;
10353 case X86::BX: DestReg = X86::BL; break;
10354 }
10355 if (DestReg) {
10356 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010357 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010358 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010359 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010360 unsigned DestReg = 0;
10361 switch (Res.first) {
10362 default: break;
10363 case X86::AX: DestReg = X86::EAX; break;
10364 case X86::DX: DestReg = X86::EDX; break;
10365 case X86::CX: DestReg = X86::ECX; break;
10366 case X86::BX: DestReg = X86::EBX; break;
10367 case X86::SI: DestReg = X86::ESI; break;
10368 case X86::DI: DestReg = X86::EDI; break;
10369 case X86::BP: DestReg = X86::EBP; break;
10370 case X86::SP: DestReg = X86::ESP; break;
10371 }
10372 if (DestReg) {
10373 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010374 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010375 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010376 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010377 unsigned DestReg = 0;
10378 switch (Res.first) {
10379 default: break;
10380 case X86::AX: DestReg = X86::RAX; break;
10381 case X86::DX: DestReg = X86::RDX; break;
10382 case X86::CX: DestReg = X86::RCX; break;
10383 case X86::BX: DestReg = X86::RBX; break;
10384 case X86::SI: DestReg = X86::RSI; break;
10385 case X86::DI: DestReg = X86::RDI; break;
10386 case X86::BP: DestReg = X86::RBP; break;
10387 case X86::SP: DestReg = X86::RSP; break;
10388 }
10389 if (DestReg) {
10390 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010391 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010392 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010393 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010394 } else if (Res.second == X86::FR32RegisterClass ||
10395 Res.second == X86::FR64RegisterClass ||
10396 Res.second == X86::VR128RegisterClass) {
10397 // Handle references to XMM physical registers that got mapped into the
10398 // wrong class. This can happen with constraints like {xmm0} where the
10399 // target independent register mapper will just pick the first match it can
10400 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010401 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010402 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010403 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010404 Res.second = X86::FR64RegisterClass;
10405 else if (X86::VR128RegisterClass->hasType(VT))
10406 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010407 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010408
Chris Lattnerf76d1802006-07-31 23:26:50 +000010409 return Res;
10410}