blob: 3c90704b7e9a4d5fe9e51db7cb7c5402f13a24fd [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000104 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000106 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
107 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
108 setTruncStoreAction(VT.getSimpleVT(),
109 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000111 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112
113 // Promote all bit-wise operations.
114 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000116 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 }
Bob Wilson16330762009-09-16 00:17:28 +0000125
126 // Neon does not support vector divide/remainder operations.
127 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133}
134
Owen Andersone50ed302009-08-10 22:56:29 +0000135void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000138}
139
Owen Andersone50ed302009-08-10 22:56:29 +0000140void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
146 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000147 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000148
Chris Lattner80ec2792009-08-02 00:34:36 +0000149 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000155 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000156 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Uses VFP for Thumb libfuncs if available.
160 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
161 // Single-precision floating-point arithmetic.
162 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
163 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
164 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
165 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Double-precision floating-point arithmetic.
168 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
169 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
170 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
171 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Single-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
175 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
176 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
177 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
178 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
179 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
180 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
181 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
194 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
195 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
196 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
197 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
198 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
199 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
200 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
215 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
216 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
217 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Conversions between floating types.
220 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
221 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
222
223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
229 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
230 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
231 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
Bob Wilson2f954612009-05-22 17:38:41 +0000235 // These libcalls are not available in 32-bit.
236 setLibcallName(RTLIB::SHL_I128, 0);
237 setLibcallName(RTLIB::SRL_I128, 0);
238 setLibcallName(RTLIB::SRA_I128, 0);
239
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000240 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000241 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // RTABI chapter 4.1.2, Table 2
243 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
244 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
245 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
246 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
247 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
248 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
251
252 // Double-precision floating-point comparison helper functions
253 // RTABI chapter 4.1.2, Table 3
254 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
255 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
256 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
257 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
258 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
259 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
260 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
261 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
262 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
263 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
265 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
266 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
267 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
268 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
269 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
270 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
278
279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
282 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
283 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
284 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
285 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
286 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
289
290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
293 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
294 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
295 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
296 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
297 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
298 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
299 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
300 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
301 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
303 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
304 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
305 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
306 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
307 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
308 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
316
317 // Floating-point to integer conversions.
318 // RTABI chapter 4.1.2, Table 6
319 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
320 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
321 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
322 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
323 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
324 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
326 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
327 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
335
336 // Conversions between floating types.
337 // RTABI chapter 4.1.2, Table 7
338 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
339 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
340 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000341 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000342
343 // Integer to floating-point conversions.
344 // RTABI chapter 4.1.2, Table 8
345 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
346 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
347 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
348 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
349 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
350 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
351 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
352 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
353 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361
362 // Long long helper functions
363 // RTABI chapter 4.2, Table 9
364 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
365 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
366 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
367 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
368 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
369 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
370 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
376
377 // Integer division functions
378 // RTABI chapter 4.3.1
379 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
380 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
382 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
383 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
385 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000390 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000391 }
392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000399 if (!Subtarget->isFPOnlySP())
400 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000404
405 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addDRTypeForNEON(MVT::v2f32);
407 addDRTypeForNEON(MVT::v8i8);
408 addDRTypeForNEON(MVT::v4i16);
409 addDRTypeForNEON(MVT::v2i32);
410 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addQRTypeForNEON(MVT::v4f32);
413 addQRTypeForNEON(MVT::v2f64);
414 addQRTypeForNEON(MVT::v16i8);
415 addQRTypeForNEON(MVT::v8i16);
416 addQRTypeForNEON(MVT::v4i32);
417 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
Bob Wilson74dc72e2009-09-15 23:55:57 +0000419 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
420 // neither Neon nor VFP support any arithmetic operations on it.
421 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
422 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
423 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
424 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
425 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
427 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
428 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
429 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
432 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
435 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
438 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
441 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
443 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
445
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000446 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
447
Bob Wilson642b3292009-09-16 00:32:15 +0000448 // Neon does not support some operations on v1i64 and v2i64 types.
449 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000450 // Custom handling for some quad-vector types to detect VMULL.
451 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
452 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
453 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000454 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
455 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
456
Bob Wilson5bafff32009-06-22 23:27:02 +0000457 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
458 setTargetDAGCombine(ISD::SHL);
459 setTargetDAGCombine(ISD::SRL);
460 setTargetDAGCombine(ISD::SRA);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ZERO_EXTEND);
463 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000464 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000465 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000466 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 }
468
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000469 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000470
471 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000474 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000478 if (!Subtarget->isThumb1Only()) {
479 for (unsigned im = (unsigned)ISD::PRE_INC;
480 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setIndexedLoadAction(im, MVT::i1, Legal);
482 setIndexedLoadAction(im, MVT::i8, Legal);
483 setIndexedLoadAction(im, MVT::i16, Legal);
484 setIndexedLoadAction(im, MVT::i32, Legal);
485 setIndexedStoreAction(im, MVT::i1, Legal);
486 setIndexedStoreAction(im, MVT::i8, Legal);
487 setIndexedStoreAction(im, MVT::i16, Legal);
488 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000489 }
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491
492 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000493 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::MUL, MVT::i64, Expand);
495 setOperationAction(ISD::MULHU, MVT::i32, Expand);
496 setOperationAction(ISD::MULHS, MVT::i32, Expand);
497 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
498 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000499 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::MUL, MVT::i64, Expand);
501 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000502 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000505 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000506 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000507 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::SRL, MVT::i64, Custom);
509 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000513 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000515 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000518 // Only ARMv6 has BSWAP.
519 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000523 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000524 // v7M has a hardware divider
525 setOperationAction(ISD::SDIV, MVT::i32, Expand);
526 setOperationAction(ISD::UDIV, MVT::i32, Expand);
527 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::SREM, MVT::i32, Expand);
529 setOperationAction(ISD::UREM, MVT::i32, Expand);
530 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
531 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
534 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
535 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
536 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000537 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Evan Chengfb3611d2010-05-11 07:26:32 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART, MVT::Other, Custom);
543 setOperationAction(ISD::VAARG, MVT::Other, Expand);
544 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
545 setOperationAction(ISD::VAEND, MVT::Other, Expand);
546 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
547 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000548 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
549 // FIXME: Shouldn't need this, since no register is used, but the legalizer
550 // doesn't yet know how to not do that for SjLj.
551 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000552 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000553 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
554 // the default expansion.
555 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000556 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000557 // membarrier needs custom lowering; the rest are legal and handled
558 // normally.
559 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
560 } else {
561 // Set them all for expansion, which will force libcalls.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
563 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000566 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000569 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000587 // Since the libcalls include locking, fold in the fences
588 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000589 }
590 // 64-bit versions are always libcalls (for now)
591 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000593 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Evan Cheng416941d2010-11-04 05:19:35 +0000600 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000601
Eli Friedmana2c6f452010-06-26 04:36:50 +0000602 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
603 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000606 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Nate Begemand1fb5832010-08-03 21:31:55 +0000609 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000610 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
611 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000612 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000613 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
614 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000615
616 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000618 if (Subtarget->isTargetDarwin()) {
619 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
620 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000621 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000622 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000627 setOperationAction(ISD::SELECT, MVT::i32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
635 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
638 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000640 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::FSIN, MVT::f64, Expand);
642 setOperationAction(ISD::FSIN, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000647 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000650 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FPOW, MVT::f64, Expand);
652 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000654 // Various VFP goodness
655 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000656 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
657 if (Subtarget->hasVFP2()) {
658 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
662 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000663 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000664 if (!Subtarget->hasFP16()) {
665 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
666 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 }
Evan Cheng110cf482008-04-01 01:50:16 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000670 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000672 setTargetDAGCombine(ISD::ADD);
673 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000674 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000675
Owen Anderson080c0922010-11-05 19:27:46 +0000676 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000677 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000678 if (Subtarget->hasNEON())
679 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000680
Evan Chenga8e29892007-01-19 07:51:42 +0000681 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000682
Evan Chengf7d87ee2010-05-21 00:43:17 +0000683 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
684 setSchedulingPreference(Sched::RegPressure);
685 else
686 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000687
688 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000689
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000690 // On ARM arguments smaller than 4 bytes are extended, so all arguments
691 // are at least 4 bytes aligned.
692 setMinStackArgumentAlignment(4);
693
Evan Chengfff606d2010-09-24 19:07:23 +0000694 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000695}
696
Evan Cheng4f6b4672010-07-21 06:09:07 +0000697std::pair<const TargetRegisterClass*, uint8_t>
698ARMTargetLowering::findRepresentativeClass(EVT VT) const{
699 const TargetRegisterClass *RRC = 0;
700 uint8_t Cost = 1;
701 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000702 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000703 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000704 // Use DPR as representative register class for all floating point
705 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
706 // the cost is 1 for both f32 and f64.
707 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000709 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000710 break;
711 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
712 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000713 RRC = ARM::DPRRegisterClass;
714 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000715 break;
716 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000717 RRC = ARM::DPRRegisterClass;
718 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719 break;
720 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000721 RRC = ARM::DPRRegisterClass;
722 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000723 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000724 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000725 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000726}
727
Evan Chenga8e29892007-01-19 07:51:42 +0000728const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
729 switch (Opcode) {
730 default: return 0;
731 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
733 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000734 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000735 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
736 case ARMISD::tCALL: return "ARMISD::tCALL";
737 case ARMISD::BRCOND: return "ARMISD::BRCOND";
738 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000739 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
741 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
742 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000743 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000744 case ARMISD::CMPFP: return "ARMISD::CMPFP";
745 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000746 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
748 case ARMISD::CMOV: return "ARMISD::CMOV";
749 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000750
Jim Grosbach3482c802010-01-18 19:58:49 +0000751 case ARMISD::RBIT: return "ARMISD::RBIT";
752
Bob Wilson76a312b2010-03-19 22:51:32 +0000753 case ARMISD::FTOSI: return "ARMISD::FTOSI";
754 case ARMISD::FTOUI: return "ARMISD::FTOUI";
755 case ARMISD::SITOF: return "ARMISD::SITOF";
756 case ARMISD::UITOF: return "ARMISD::UITOF";
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
759 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
760 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000761
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000762 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
763 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000764
Evan Chengc5942082009-10-28 06:55:03 +0000765 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
766 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000767 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000768
Dale Johannesen51e28e62010-06-03 21:09:53 +0000769 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000770
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000771 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000772
Evan Cheng86198642009-08-07 00:34:42 +0000773 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
774
Jim Grosbach3728e962009-12-10 00:11:09 +0000775 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000776 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000777
Evan Chengdfed19f2010-11-03 06:34:55 +0000778 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
779
Bob Wilson5bafff32009-06-22 23:27:02 +0000780 case ARMISD::VCEQ: return "ARMISD::VCEQ";
781 case ARMISD::VCGE: return "ARMISD::VCGE";
782 case ARMISD::VCGEU: return "ARMISD::VCGEU";
783 case ARMISD::VCGT: return "ARMISD::VCGT";
784 case ARMISD::VCGTU: return "ARMISD::VCGTU";
785 case ARMISD::VTST: return "ARMISD::VTST";
786
787 case ARMISD::VSHL: return "ARMISD::VSHL";
788 case ARMISD::VSHRs: return "ARMISD::VSHRs";
789 case ARMISD::VSHRu: return "ARMISD::VSHRu";
790 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
791 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
792 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
793 case ARMISD::VSHRN: return "ARMISD::VSHRN";
794 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
795 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
796 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
797 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
798 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
799 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
800 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
801 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
802 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
803 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
804 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
805 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
806 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
807 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000808 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000809 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000810 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000811 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000812 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000813 case ARMISD::VREV64: return "ARMISD::VREV64";
814 case ARMISD::VREV32: return "ARMISD::VREV32";
815 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000816 case ARMISD::VZIP: return "ARMISD::VZIP";
817 case ARMISD::VUZP: return "ARMISD::VUZP";
818 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000819 case ARMISD::VMULLs: return "ARMISD::VMULLs";
820 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000821 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000822 case ARMISD::FMAX: return "ARMISD::FMAX";
823 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000824 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000825 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
826 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000827 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
828 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
829 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Evan Chenga8e29892007-01-19 07:51:42 +0000830 }
831}
832
Evan Cheng06b666c2010-05-15 02:18:07 +0000833/// getRegClassFor - Return the register class that should be used for the
834/// specified value type.
835TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
836 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
837 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
838 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000839 if (Subtarget->hasNEON()) {
840 if (VT == MVT::v4i64)
841 return ARM::QQPRRegisterClass;
842 else if (VT == MVT::v8i64)
843 return ARM::QQQQPRRegisterClass;
844 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000845 return TargetLowering::getRegClassFor(VT);
846}
847
Eric Christopherab695882010-07-21 22:26:11 +0000848// Create a fast isel object.
849FastISel *
850ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
851 return ARM::createFastISel(funcInfo);
852}
853
Bill Wendlingb4202b82009-07-01 18:50:55 +0000854/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000855unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000856 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000857}
858
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000859/// getMaximalGlobalOffset - Returns the maximal possible offset which can
860/// be used for loads / stores from the global.
861unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
862 return (Subtarget->isThumb1Only() ? 127 : 4095);
863}
864
Evan Cheng1cc39842010-05-20 23:26:43 +0000865Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000866 unsigned NumVals = N->getNumValues();
867 if (!NumVals)
868 return Sched::RegPressure;
869
870 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000871 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000872 if (VT == MVT::Flag || VT == MVT::Other)
873 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000874 if (VT.isFloatingPoint() || VT.isVector())
875 return Sched::Latency;
876 }
Evan Chengc10f5432010-05-28 23:25:23 +0000877
878 if (!N->isMachineOpcode())
879 return Sched::RegPressure;
880
881 // Load are scheduled for latency even if there instruction itinerary
882 // is not available.
883 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
884 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000885
886 if (TID.getNumDefs() == 0)
887 return Sched::RegPressure;
888 if (!Itins->isEmpty() &&
889 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000890 return Sched::Latency;
891
Evan Cheng1cc39842010-05-20 23:26:43 +0000892 return Sched::RegPressure;
893}
894
Evan Cheng31446872010-07-23 22:39:59 +0000895unsigned
896ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
897 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000898 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
899
Evan Cheng31446872010-07-23 22:39:59 +0000900 switch (RC->getID()) {
901 default:
902 return 0;
903 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000904 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000905 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000906 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000907 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
908 }
Evan Cheng31446872010-07-23 22:39:59 +0000909 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
910 case ARM::DPRRegClassID:
911 return 32 - 10;
912 }
913}
914
Evan Chenga8e29892007-01-19 07:51:42 +0000915//===----------------------------------------------------------------------===//
916// Lowering Code
917//===----------------------------------------------------------------------===//
918
Evan Chenga8e29892007-01-19 07:51:42 +0000919/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
920static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
921 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000922 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000923 case ISD::SETNE: return ARMCC::NE;
924 case ISD::SETEQ: return ARMCC::EQ;
925 case ISD::SETGT: return ARMCC::GT;
926 case ISD::SETGE: return ARMCC::GE;
927 case ISD::SETLT: return ARMCC::LT;
928 case ISD::SETLE: return ARMCC::LE;
929 case ISD::SETUGT: return ARMCC::HI;
930 case ISD::SETUGE: return ARMCC::HS;
931 case ISD::SETULT: return ARMCC::LO;
932 case ISD::SETULE: return ARMCC::LS;
933 }
934}
935
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000936/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
937static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000938 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000939 CondCode2 = ARMCC::AL;
940 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000941 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000942 case ISD::SETEQ:
943 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
944 case ISD::SETGT:
945 case ISD::SETOGT: CondCode = ARMCC::GT; break;
946 case ISD::SETGE:
947 case ISD::SETOGE: CondCode = ARMCC::GE; break;
948 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000949 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000950 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
951 case ISD::SETO: CondCode = ARMCC::VC; break;
952 case ISD::SETUO: CondCode = ARMCC::VS; break;
953 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
954 case ISD::SETUGT: CondCode = ARMCC::HI; break;
955 case ISD::SETUGE: CondCode = ARMCC::PL; break;
956 case ISD::SETLT:
957 case ISD::SETULT: CondCode = ARMCC::LT; break;
958 case ISD::SETLE:
959 case ISD::SETULE: CondCode = ARMCC::LE; break;
960 case ISD::SETNE:
961 case ISD::SETUNE: CondCode = ARMCC::NE; break;
962 }
Evan Chenga8e29892007-01-19 07:51:42 +0000963}
964
Bob Wilson1f595bb2009-04-17 19:07:39 +0000965//===----------------------------------------------------------------------===//
966// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000967//===----------------------------------------------------------------------===//
968
969#include "ARMGenCallingConv.inc"
970
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000971/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
972/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000973CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000974 bool Return,
975 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000976 switch (CC) {
977 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000978 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000979 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000980 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000981 if (!Subtarget->isAAPCS_ABI())
982 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
983 // For AAPCS ABI targets, just use VFP variant of the calling convention.
984 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
985 }
986 // Fallthrough
987 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000988 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000989 if (!Subtarget->isAAPCS_ABI())
990 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
991 else if (Subtarget->hasVFP2() &&
992 FloatABIType == FloatABI::Hard && !isVarArg)
993 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
994 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
995 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000996 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000997 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000998 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000999 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001000 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001001 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001002 }
1003}
1004
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005/// LowerCallResult - Lower the result values of a call into the
1006/// appropriate copies out of appropriate physical registers.
1007SDValue
1008ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001009 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010 const SmallVectorImpl<ISD::InputArg> &Ins,
1011 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001012 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001013
Bob Wilson1f595bb2009-04-17 19:07:39 +00001014 // Assign locations to each value returned by this call.
1015 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001016 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001017 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001018 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001019 CCAssignFnForNode(CallConv, /* Return*/ true,
1020 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001021
1022 // Copy all of the result registers out of their specified physreg.
1023 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1024 CCValAssign VA = RVLocs[i];
1025
Bob Wilson80915242009-04-25 00:33:20 +00001026 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001027 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001028 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001030 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001031 Chain = Lo.getValue(1);
1032 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001033 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001035 InFlag);
1036 Chain = Hi.getValue(1);
1037 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001038 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001039
Owen Anderson825b72b2009-08-11 20:47:22 +00001040 if (VA.getLocVT() == MVT::v2f64) {
1041 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1042 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1043 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001044
1045 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001047 Chain = Lo.getValue(1);
1048 InFlag = Lo.getValue(2);
1049 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001051 Chain = Hi.getValue(1);
1052 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001053 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1055 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001056 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001058 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1059 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001060 Chain = Val.getValue(1);
1061 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 }
Bob Wilson80915242009-04-25 00:33:20 +00001063
1064 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001065 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001066 case CCValAssign::Full: break;
1067 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001068 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001069 break;
1070 }
1071
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001073 }
1074
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001076}
1077
1078/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1079/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001080/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081/// a byval function parameter.
1082/// Sometimes what we are copying is the end of a larger object, the part that
1083/// does not fit in registers.
1084static SDValue
1085CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1086 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1087 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001090 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001091 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092}
1093
Bob Wilsondee46d72009-04-17 20:35:10 +00001094/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001095SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001096ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1097 SDValue StackPtr, SDValue Arg,
1098 DebugLoc dl, SelectionDAG &DAG,
1099 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001100 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001101 unsigned LocMemOffset = VA.getLocMemOffset();
1102 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1103 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001104 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001105 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001106
Bob Wilson1f595bb2009-04-17 19:07:39 +00001107 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001108 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001109 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001110}
1111
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001113 SDValue Chain, SDValue &Arg,
1114 RegsToPassVector &RegsToPass,
1115 CCValAssign &VA, CCValAssign &NextVA,
1116 SDValue &StackPtr,
1117 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001118 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001119
Jim Grosbache5165492009-11-09 00:11:35 +00001120 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001121 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1123
1124 if (NextVA.isRegLoc())
1125 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1126 else {
1127 assert(NextVA.isMemLoc());
1128 if (StackPtr.getNode() == 0)
1129 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1130
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1132 dl, DAG, NextVA,
1133 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001134 }
1135}
1136
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001138/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1139/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001141ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001142 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001143 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001144 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001145 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001146 const SmallVectorImpl<ISD::InputArg> &Ins,
1147 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001148 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001149 MachineFunction &MF = DAG.getMachineFunction();
1150 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1151 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001152 // Temporarily disable tail calls so things don't break.
1153 if (!EnableARMTailCalls)
1154 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001155 if (isTailCall) {
1156 // Check if it's really possible to do a tail call.
1157 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1158 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001159 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001160 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1161 // detected sibcalls.
1162 if (isTailCall) {
1163 ++NumTailCalls;
1164 IsSibCall = true;
1165 }
1166 }
Evan Chenga8e29892007-01-19 07:51:42 +00001167
Bob Wilson1f595bb2009-04-17 19:07:39 +00001168 // Analyze operands of the call, assigning locations to each operand.
1169 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001170 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1171 *DAG.getContext());
1172 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001173 CCAssignFnForNode(CallConv, /* Return*/ false,
1174 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001175
Bob Wilson1f595bb2009-04-17 19:07:39 +00001176 // Get a count of how many bytes are to be pushed on the stack.
1177 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001178
Dale Johannesen51e28e62010-06-03 21:09:53 +00001179 // For tail calls, memory operands are available in our caller's stack.
1180 if (IsSibCall)
1181 NumBytes = 0;
1182
Evan Chenga8e29892007-01-19 07:51:42 +00001183 // Adjust the stack pointer for the new arguments...
1184 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001185 if (!IsSibCall)
1186 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001187
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001188 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Bob Wilson5bafff32009-06-22 23:27:02 +00001190 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001191 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001192
Bob Wilson1f595bb2009-04-17 19:07:39 +00001193 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001194 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001195 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1196 i != e;
1197 ++i, ++realArgIdx) {
1198 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001199 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001200 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001201
Bob Wilson1f595bb2009-04-17 19:07:39 +00001202 // Promote the value if needed.
1203 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001204 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001205 case CCValAssign::Full: break;
1206 case CCValAssign::SExt:
1207 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1208 break;
1209 case CCValAssign::ZExt:
1210 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1211 break;
1212 case CCValAssign::AExt:
1213 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1214 break;
1215 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001216 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001217 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001218 }
1219
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001220 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001221 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 if (VA.getLocVT() == MVT::v2f64) {
1223 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1224 DAG.getConstant(0, MVT::i32));
1225 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1226 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001227
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001229 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1230
1231 VA = ArgLocs[++i]; // skip ahead to next loc
1232 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001234 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1235 } else {
1236 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001237
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1239 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001240 }
1241 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001242 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001243 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001244 }
1245 } else if (VA.isRegLoc()) {
1246 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001247 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001248 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001249
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1251 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001252 }
Evan Chenga8e29892007-01-19 07:51:42 +00001253 }
1254
1255 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001257 &MemOpChains[0], MemOpChains.size());
1258
1259 // Build a sequence of copy-to-reg nodes chained together with token chain
1260 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001261 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001262 // Tail call byval lowering might overwrite argument registers so in case of
1263 // tail call optimization the copies to registers are lowered later.
1264 if (!isTailCall)
1265 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1266 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1267 RegsToPass[i].second, InFlag);
1268 InFlag = Chain.getValue(1);
1269 }
Evan Chenga8e29892007-01-19 07:51:42 +00001270
Dale Johannesen51e28e62010-06-03 21:09:53 +00001271 // For tail calls lower the arguments to the 'real' stack slot.
1272 if (isTailCall) {
1273 // Force all the incoming stack arguments to be loaded from the stack
1274 // before any new outgoing arguments are stored to the stack, because the
1275 // outgoing stack slots may alias the incoming argument stack slots, and
1276 // the alias isn't otherwise explicit. This is slightly more conservative
1277 // than necessary, because it means that each store effectively depends
1278 // on every argument instead of just those arguments it would clobber.
1279
1280 // Do not flag preceeding copytoreg stuff together with the following stuff.
1281 InFlag = SDValue();
1282 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1283 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1284 RegsToPass[i].second, InFlag);
1285 InFlag = Chain.getValue(1);
1286 }
1287 InFlag =SDValue();
1288 }
1289
Bill Wendling056292f2008-09-16 21:48:12 +00001290 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1291 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1292 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001293 bool isDirect = false;
1294 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001295 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001296 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001297
1298 if (EnableARMLongCalls) {
1299 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1300 && "long-calls with non-static relocation model!");
1301 // Handle a global address or an external symbol. If it's not one of
1302 // those, the target's already in a register, so we don't need to do
1303 // anything extra.
1304 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001305 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001306 // Create a constant pool entry for the callee address
1307 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1308 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1309 ARMPCLabelIndex,
1310 ARMCP::CPValue, 0);
1311 // Get the address of the callee into a register
1312 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1313 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1314 Callee = DAG.getLoad(getPointerTy(), dl,
1315 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001316 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001317 false, false, 0);
1318 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1319 const char *Sym = S->getSymbol();
1320
1321 // Create a constant pool entry for the callee address
1322 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1323 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1324 Sym, ARMPCLabelIndex, 0);
1325 // Get the address of the callee into a register
1326 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1327 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1328 Callee = DAG.getLoad(getPointerTy(), dl,
1329 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001330 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001331 false, false, 0);
1332 }
1333 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001334 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001335 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001336 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001337 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001338 getTargetMachine().getRelocationModel() != Reloc::Static;
1339 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001340 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001341 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001342 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001343 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001344 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001345 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001346 ARMPCLabelIndex,
1347 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001348 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001350 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001351 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001352 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001353 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001354 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001355 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001356 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001357 } else {
1358 // On ELF targets for PIC code, direct calls should go through the PLT
1359 unsigned OpFlags = 0;
1360 if (Subtarget->isTargetELF() &&
1361 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1362 OpFlags = ARMII::MO_PLT;
1363 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1364 }
Bill Wendling056292f2008-09-16 21:48:12 +00001365 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001366 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001367 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001368 getTargetMachine().getRelocationModel() != Reloc::Static;
1369 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001370 // tBX takes a register source operand.
1371 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001372 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001373 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001374 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001375 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001376 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001378 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001379 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001380 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001381 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001382 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001383 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001384 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001385 } else {
1386 unsigned OpFlags = 0;
1387 // On ELF targets for PIC code, direct calls should go through the PLT
1388 if (Subtarget->isTargetELF() &&
1389 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1390 OpFlags = ARMII::MO_PLT;
1391 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1392 }
Evan Chenga8e29892007-01-19 07:51:42 +00001393 }
1394
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001395 // FIXME: handle tail calls differently.
1396 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001397 if (Subtarget->isThumb()) {
1398 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001399 CallOpc = ARMISD::CALL_NOLINK;
1400 else
1401 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1402 } else {
1403 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001404 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1405 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001406 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001407
Dan Gohman475871a2008-07-27 21:46:04 +00001408 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001409 Ops.push_back(Chain);
1410 Ops.push_back(Callee);
1411
1412 // Add argument registers to the end of the list so that they are known live
1413 // into the call.
1414 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1415 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1416 RegsToPass[i].second.getValueType()));
1417
Gabor Greifba36cb52008-08-28 21:40:38 +00001418 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001419 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420
1421 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001422 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001423 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001424
Duncan Sands4bdcb612008-07-02 17:40:58 +00001425 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001426 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001427 InFlag = Chain.getValue(1);
1428
Chris Lattnere563bbc2008-10-11 22:08:30 +00001429 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1430 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001431 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001432 InFlag = Chain.getValue(1);
1433
Bob Wilson1f595bb2009-04-17 19:07:39 +00001434 // Handle result values, copying them out of physregs into vregs that we
1435 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1437 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001438}
1439
Dale Johannesen51e28e62010-06-03 21:09:53 +00001440/// MatchingStackOffset - Return true if the given stack call argument is
1441/// already available in the same position (relatively) of the caller's
1442/// incoming argument stack.
1443static
1444bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1445 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1446 const ARMInstrInfo *TII) {
1447 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1448 int FI = INT_MAX;
1449 if (Arg.getOpcode() == ISD::CopyFromReg) {
1450 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1451 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1452 return false;
1453 MachineInstr *Def = MRI->getVRegDef(VR);
1454 if (!Def)
1455 return false;
1456 if (!Flags.isByVal()) {
1457 if (!TII->isLoadFromStackSlot(Def, FI))
1458 return false;
1459 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001460 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001461 }
1462 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1463 if (Flags.isByVal())
1464 // ByVal argument is passed in as a pointer but it's now being
1465 // dereferenced. e.g.
1466 // define @foo(%struct.X* %A) {
1467 // tail call @bar(%struct.X* byval %A)
1468 // }
1469 return false;
1470 SDValue Ptr = Ld->getBasePtr();
1471 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1472 if (!FINode)
1473 return false;
1474 FI = FINode->getIndex();
1475 } else
1476 return false;
1477
1478 assert(FI != INT_MAX);
1479 if (!MFI->isFixedObjectIndex(FI))
1480 return false;
1481 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1482}
1483
1484/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1485/// for tail call optimization. Targets which want to do tail call
1486/// optimization should implement this function.
1487bool
1488ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1489 CallingConv::ID CalleeCC,
1490 bool isVarArg,
1491 bool isCalleeStructRet,
1492 bool isCallerStructRet,
1493 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001494 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001495 const SmallVectorImpl<ISD::InputArg> &Ins,
1496 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001497 const Function *CallerF = DAG.getMachineFunction().getFunction();
1498 CallingConv::ID CallerCC = CallerF->getCallingConv();
1499 bool CCMatch = CallerCC == CalleeCC;
1500
1501 // Look for obvious safe cases to perform tail call optimization that do not
1502 // require ABI changes. This is what gcc calls sibcall.
1503
Jim Grosbach7616b642010-06-16 23:45:49 +00001504 // Do not sibcall optimize vararg calls unless the call site is not passing
1505 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001506 if (isVarArg && !Outs.empty())
1507 return false;
1508
1509 // Also avoid sibcall optimization if either caller or callee uses struct
1510 // return semantics.
1511 if (isCalleeStructRet || isCallerStructRet)
1512 return false;
1513
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001514 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001515 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001516 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1517 // LR. This means if we need to reload LR, it takes an extra instructions,
1518 // which outweighs the value of the tail call; but here we don't know yet
1519 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001520 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001521 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001522
1523 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1524 // but we need to make sure there are enough registers; the only valid
1525 // registers are the 4 used for parameters. We don't currently do this
1526 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001527 if (Subtarget->isThumb1Only())
1528 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001529
Dale Johannesen51e28e62010-06-03 21:09:53 +00001530 // If the calling conventions do not match, then we'd better make sure the
1531 // results are returned in the same way as what the caller expects.
1532 if (!CCMatch) {
1533 SmallVector<CCValAssign, 16> RVLocs1;
1534 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1535 RVLocs1, *DAG.getContext());
1536 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1537
1538 SmallVector<CCValAssign, 16> RVLocs2;
1539 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1540 RVLocs2, *DAG.getContext());
1541 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1542
1543 if (RVLocs1.size() != RVLocs2.size())
1544 return false;
1545 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1546 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1547 return false;
1548 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1549 return false;
1550 if (RVLocs1[i].isRegLoc()) {
1551 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1552 return false;
1553 } else {
1554 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1555 return false;
1556 }
1557 }
1558 }
1559
1560 // If the callee takes no arguments then go on to check the results of the
1561 // call.
1562 if (!Outs.empty()) {
1563 // Check if stack adjustment is needed. For now, do not do this if any
1564 // argument is passed on the stack.
1565 SmallVector<CCValAssign, 16> ArgLocs;
1566 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1567 ArgLocs, *DAG.getContext());
1568 CCInfo.AnalyzeCallOperands(Outs,
1569 CCAssignFnForNode(CalleeCC, false, isVarArg));
1570 if (CCInfo.getNextStackOffset()) {
1571 MachineFunction &MF = DAG.getMachineFunction();
1572
1573 // Check if the arguments are already laid out in the right way as
1574 // the caller's fixed stack objects.
1575 MachineFrameInfo *MFI = MF.getFrameInfo();
1576 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1577 const ARMInstrInfo *TII =
1578 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001579 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1580 i != e;
1581 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001582 CCValAssign &VA = ArgLocs[i];
1583 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001584 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001585 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001586 if (VA.getLocInfo() == CCValAssign::Indirect)
1587 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001588 if (VA.needsCustom()) {
1589 // f64 and vector types are split into multiple registers or
1590 // register/stack-slot combinations. The types will not match
1591 // the registers; give up on memory f64 refs until we figure
1592 // out what to do about this.
1593 if (!VA.isRegLoc())
1594 return false;
1595 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001596 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001597 if (RegVT == MVT::v2f64) {
1598 if (!ArgLocs[++i].isRegLoc())
1599 return false;
1600 if (!ArgLocs[++i].isRegLoc())
1601 return false;
1602 }
1603 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001604 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1605 MFI, MRI, TII))
1606 return false;
1607 }
1608 }
1609 }
1610 }
1611
1612 return true;
1613}
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615SDValue
1616ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001617 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001619 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001620 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001621
Bob Wilsondee46d72009-04-17 20:35:10 +00001622 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001623 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624
Bob Wilsondee46d72009-04-17 20:35:10 +00001625 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1627 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001630 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1631 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632
1633 // If this is the first return lowered for this function, add
1634 // the regs to the liveout set for the function.
1635 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1636 for (unsigned i = 0; i != RVLocs.size(); ++i)
1637 if (RVLocs[i].isRegLoc())
1638 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001639 }
1640
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641 SDValue Flag;
1642
1643 // Copy the result values into the output registers.
1644 for (unsigned i = 0, realRVLocIdx = 0;
1645 i != RVLocs.size();
1646 ++i, ++realRVLocIdx) {
1647 CCValAssign &VA = RVLocs[i];
1648 assert(VA.isRegLoc() && "Can only return in registers!");
1649
Dan Gohmanc9403652010-07-07 15:54:55 +00001650 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001651
1652 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001653 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 case CCValAssign::Full: break;
1655 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001656 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001657 break;
1658 }
1659
Bob Wilson1f595bb2009-04-17 19:07:39 +00001660 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001662 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1664 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001665 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001667
1668 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1669 Flag = Chain.getValue(1);
1670 VA = RVLocs[++i]; // skip ahead to next loc
1671 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1672 HalfGPRs.getValue(1), Flag);
1673 Flag = Chain.getValue(1);
1674 VA = RVLocs[++i]; // skip ahead to next loc
1675
1676 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1678 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001679 }
1680 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1681 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001682 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001685 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001686 VA = RVLocs[++i]; // skip ahead to next loc
1687 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1688 Flag);
1689 } else
1690 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1691
Bob Wilsondee46d72009-04-17 20:35:10 +00001692 // Guarantee that all emitted copies are
1693 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001694 Flag = Chain.getValue(1);
1695 }
1696
1697 SDValue result;
1698 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001702
1703 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001704}
1705
Evan Cheng3d2125c2010-11-30 23:55:39 +00001706bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1707 if (N->getNumValues() != 1)
1708 return false;
1709 if (!N->hasNUsesOfValue(1, 0))
1710 return false;
1711
1712 unsigned NumCopies = 0;
1713 SDNode* Copies[2];
1714 SDNode *Use = *N->use_begin();
1715 if (Use->getOpcode() == ISD::CopyToReg) {
1716 Copies[NumCopies++] = Use;
1717 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1718 // f64 returned in a pair of GPRs.
1719 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1720 UI != UE; ++UI) {
1721 if (UI->getOpcode() != ISD::CopyToReg)
1722 return false;
1723 Copies[UI.getUse().getResNo()] = *UI;
1724 ++NumCopies;
1725 }
1726 } else if (Use->getOpcode() == ISD::BITCAST) {
1727 // f32 returned in a single GPR.
1728 if (!Use->hasNUsesOfValue(1, 0))
1729 return false;
1730 Use = *Use->use_begin();
1731 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1732 return false;
1733 Copies[NumCopies++] = Use;
1734 } else {
1735 return false;
1736 }
1737
1738 if (NumCopies != 1 && NumCopies != 2)
1739 return false;
1740 for (unsigned i = 0; i < NumCopies; ++i) {
1741 SDNode *Copy = Copies[i];
1742 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1743 UI != UE; ++UI) {
1744 if (UI->getOpcode() == ISD::CopyToReg) {
1745 SDNode *Use = *UI;
1746 if (Use == Copies[0] || Use == Copies[1])
1747 continue;
1748 return false;
1749 }
1750 if (UI->getOpcode() != ARMISD::RET_FLAG)
1751 return false;
1752 }
1753 }
1754
1755 return true;
1756}
1757
Bob Wilsonb62d2572009-11-03 00:02:05 +00001758// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1759// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1760// one of the above mentioned nodes. It has to be wrapped because otherwise
1761// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1762// be used to form addressing mode. These wrapped nodes will be selected
1763// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001764static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001765 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001766 // FIXME there is no actual debug info here
1767 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001768 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001770 if (CP->isMachineConstantPoolEntry())
1771 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1772 CP->getAlignment());
1773 else
1774 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1775 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001777}
1778
Jim Grosbache1102ca2010-07-19 17:20:38 +00001779unsigned ARMTargetLowering::getJumpTableEncoding() const {
1780 return MachineJumpTableInfo::EK_Inline;
1781}
1782
Dan Gohmand858e902010-04-17 15:26:15 +00001783SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1784 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001785 MachineFunction &MF = DAG.getMachineFunction();
1786 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1787 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001788 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001789 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001790 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001791 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1792 SDValue CPAddr;
1793 if (RelocM == Reloc::Static) {
1794 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1795 } else {
1796 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001797 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001798 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1799 ARMCP::CPBlockAddress,
1800 PCAdj);
1801 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1802 }
1803 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1804 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001805 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001806 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001807 if (RelocM == Reloc::Static)
1808 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001809 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001810 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001811}
1812
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001813// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001814SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001815ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001816 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001817 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001818 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001819 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001820 MachineFunction &MF = DAG.getMachineFunction();
1821 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1822 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001823 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001824 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001825 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001826 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001828 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001829 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001830 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001832
Evan Chenge7e0d622009-11-06 22:24:13 +00001833 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001834 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001835
1836 // call __tls_get_addr.
1837 ArgListTy Args;
1838 ArgListEntry Entry;
1839 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001840 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001841 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001842 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001843 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001844 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1845 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001847 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001848 return CallResult.first;
1849}
1850
1851// Lower ISD::GlobalTLSAddress using the "initial exec" or
1852// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001853SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001854ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001855 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001856 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001857 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001858 SDValue Offset;
1859 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001860 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001861 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001862 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001863
Chris Lattner4fb63d02009-07-15 04:12:33 +00001864 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001865 MachineFunction &MF = DAG.getMachineFunction();
1866 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1867 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1868 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001869 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1870 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001871 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001872 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001873 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001875 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001876 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001877 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001878 Chain = Offset.getValue(1);
1879
Evan Chenge7e0d622009-11-06 22:24:13 +00001880 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001881 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001882
Evan Cheng9eda6892009-10-31 03:39:36 +00001883 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001884 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001885 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001886 } else {
1887 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001888 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001889 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001891 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001892 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001893 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001894 }
1895
1896 // The address of the thread local variable is the add of the thread
1897 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001898 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001899}
1900
Dan Gohman475871a2008-07-27 21:46:04 +00001901SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001902ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001903 // TODO: implement the "local dynamic" model
1904 assert(Subtarget->isTargetELF() &&
1905 "TLS not implemented for non-ELF targets");
1906 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1907 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1908 // otherwise use the "Local Exec" TLS Model
1909 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1910 return LowerToTLSGeneralDynamicModel(GA, DAG);
1911 else
1912 return LowerToTLSExecModels(GA, DAG);
1913}
1914
Dan Gohman475871a2008-07-27 21:46:04 +00001915SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001916 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001917 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001918 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001919 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001920 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1921 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001922 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001923 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001924 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001925 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001927 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001928 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001929 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001930 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001932 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001933 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001934 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001935 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001936 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001937 return Result;
1938 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001939 // If we have T2 ops, we can materialize the address directly via movt/movw
1940 // pair. This is always cheaper.
1941 if (Subtarget->useMovt()) {
1942 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001943 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001944 } else {
1945 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1946 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1947 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001948 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001949 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001950 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001951 }
1952}
1953
Dan Gohman475871a2008-07-27 21:46:04 +00001954SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001955 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001956 MachineFunction &MF = DAG.getMachineFunction();
1957 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1958 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001959 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001960 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001961 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001962 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001964 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001965 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001966 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001967 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001968 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1969 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001970 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001971 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001972 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001974
Evan Cheng9eda6892009-10-31 03:39:36 +00001975 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001976 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001977 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001978 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001979
1980 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001981 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001982 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001983 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001984
Evan Cheng63476a82009-09-03 07:04:02 +00001985 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001986 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001987 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001988
1989 return Result;
1990}
1991
Dan Gohman475871a2008-07-27 21:46:04 +00001992SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001993 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001994 assert(Subtarget->isTargetELF() &&
1995 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001996 MachineFunction &MF = DAG.getMachineFunction();
1997 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1998 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001999 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002000 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002001 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002002 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2003 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002004 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002005 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002007 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002008 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002009 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002010 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002011 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002012}
2013
Jim Grosbach0e0da732009-05-12 23:59:14 +00002014SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002015ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2016 const {
2017 DebugLoc dl = Op.getDebugLoc();
2018 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2019 Op.getOperand(0), Op.getOperand(1));
2020}
2021
2022SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002023ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2024 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002025 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002026 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2027 Op.getOperand(1), Val);
2028}
2029
2030SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002031ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2032 DebugLoc dl = Op.getDebugLoc();
2033 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2034 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2035}
2036
2037SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002038ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002039 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002040 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002041 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002042 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002043 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002044 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002045 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002046 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2047 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002048 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002049 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002050 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2051 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002052 EVT PtrVT = getPointerTy();
2053 DebugLoc dl = Op.getDebugLoc();
2054 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2055 SDValue CPAddr;
2056 unsigned PCAdj = (RelocM != Reloc::PIC_)
2057 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002058 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002059 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2060 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002061 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002063 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002064 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002065 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002066 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002067
2068 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002069 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002070 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2071 }
2072 return Result;
2073 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002074 }
2075}
2076
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002077static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002078 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002079 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002080 if (!Subtarget->hasDataBarrier()) {
2081 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2082 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2083 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002084 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002085 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002086 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002087 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002088 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002089
2090 SDValue Op5 = Op.getOperand(5);
2091 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2092 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2093 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2094 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2095
2096 ARM_MB::MemBOpt DMBOpt;
2097 if (isDeviceBarrier)
2098 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2099 else
2100 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2101 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2102 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002103}
2104
Evan Chengdfed19f2010-11-03 06:34:55 +00002105static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2106 const ARMSubtarget *Subtarget) {
2107 // ARM pre v5TE and Thumb1 does not have preload instructions.
2108 if (!(Subtarget->isThumb2() ||
2109 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2110 // Just preserve the chain.
2111 return Op.getOperand(0);
2112
2113 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002114 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2115 if (!isRead &&
2116 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2117 // ARMv7 with MP extension has PLDW.
2118 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002119
2120 if (Subtarget->isThumb())
2121 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002122 isRead = ~isRead & 1;
2123 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002124
Evan Cheng416941d2010-11-04 05:19:35 +00002125 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002126 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002127 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2128 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002129}
2130
Dan Gohman1e93df62010-04-17 14:41:14 +00002131static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2132 MachineFunction &MF = DAG.getMachineFunction();
2133 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2134
Evan Chenga8e29892007-01-19 07:51:42 +00002135 // vastart just stores the address of the VarArgsFrameIndex slot into the
2136 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002137 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002138 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002139 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002140 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002141 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2142 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002143}
2144
Dan Gohman475871a2008-07-27 21:46:04 +00002145SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002146ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2147 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002148 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002149 MachineFunction &MF = DAG.getMachineFunction();
2150 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2151
2152 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002153 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002154 RC = ARM::tGPRRegisterClass;
2155 else
2156 RC = ARM::GPRRegisterClass;
2157
2158 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002159 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002161
2162 SDValue ArgValue2;
2163 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002164 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002165 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002166
2167 // Create load node to retrieve arguments from the stack.
2168 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002169 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002170 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002171 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002172 } else {
2173 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002175 }
2176
Jim Grosbache5165492009-11-09 00:11:35 +00002177 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002178}
2179
2180SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002182 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 const SmallVectorImpl<ISD::InputArg>
2184 &Ins,
2185 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002186 SmallVectorImpl<SDValue> &InVals)
2187 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188
Bob Wilson1f595bb2009-04-17 19:07:39 +00002189 MachineFunction &MF = DAG.getMachineFunction();
2190 MachineFrameInfo *MFI = MF.getFrameInfo();
2191
Bob Wilson1f595bb2009-04-17 19:07:39 +00002192 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2193
2194 // Assign locations to all of the incoming arguments.
2195 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2197 *DAG.getContext());
2198 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002199 CCAssignFnForNode(CallConv, /* Return*/ false,
2200 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002201
2202 SmallVector<SDValue, 16> ArgValues;
2203
2204 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2205 CCValAssign &VA = ArgLocs[i];
2206
Bob Wilsondee46d72009-04-17 20:35:10 +00002207 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002208 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002209 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002210
Bob Wilson5bafff32009-06-22 23:27:02 +00002211 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002212 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002213 // f64 and vector types are split up into multiple registers or
2214 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002215 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002216 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002218 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002219 SDValue ArgValue2;
2220 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002221 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002222 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2223 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002224 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002225 false, false, 0);
2226 } else {
2227 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2228 Chain, DAG, dl);
2229 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2231 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002232 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002234 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2235 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002237
Bob Wilson5bafff32009-06-22 23:27:02 +00002238 } else {
2239 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002240
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002242 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002244 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002246 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002247 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002248 RC = (AFI->isThumb1OnlyFunction() ?
2249 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002250 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002251 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002252
2253 // Transform the arguments in physical registers into virtual ones.
2254 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002256 }
2257
2258 // If this is an 8 or 16-bit value, it is really passed promoted
2259 // to 32 bits. Insert an assert[sz]ext to capture this, then
2260 // truncate to the right size.
2261 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002262 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002263 case CCValAssign::Full: break;
2264 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002265 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002266 break;
2267 case CCValAssign::SExt:
2268 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2269 DAG.getValueType(VA.getValVT()));
2270 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2271 break;
2272 case CCValAssign::ZExt:
2273 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2274 DAG.getValueType(VA.getValVT()));
2275 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2276 break;
2277 }
2278
Dan Gohman98ca4f22009-08-05 01:29:28 +00002279 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002280
2281 } else { // VA.isRegLoc()
2282
2283 // sanity check
2284 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002286
2287 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002288 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002289
Bob Wilsondee46d72009-04-17 20:35:10 +00002290 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002291 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002292 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002293 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002294 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002295 }
2296 }
2297
2298 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002299 if (isVarArg) {
2300 static const unsigned GPRArgRegs[] = {
2301 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2302 };
2303
Bob Wilsondee46d72009-04-17 20:35:10 +00002304 unsigned NumGPRs = CCInfo.getFirstUnallocated
2305 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002306
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002307 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2308 unsigned VARegSize = (4 - NumGPRs) * 4;
2309 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002310 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002311 if (VARegSaveSize) {
2312 // If this function is vararg, store any remaining integer argument regs
2313 // to their spots on the stack so that they may be loaded by deferencing
2314 // the result of va_next.
2315 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002316 AFI->setVarArgsFrameIndex(
2317 MFI->CreateFixedObject(VARegSaveSize,
2318 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002319 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002320 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2321 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002322
Dan Gohman475871a2008-07-27 21:46:04 +00002323 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002324 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002325 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002326 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002327 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002328 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002329 RC = ARM::GPRRegisterClass;
2330
Bob Wilson998e1252009-04-20 18:36:57 +00002331 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002333 SDValue Store =
2334 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002335 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2336 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002337 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002338 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002339 DAG.getConstant(4, getPointerTy()));
2340 }
2341 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002343 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002344 } else
2345 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002346 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002347 }
2348
Dan Gohman98ca4f22009-08-05 01:29:28 +00002349 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002350}
2351
2352/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002353static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002354 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002355 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002356 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002357 // Maybe this has already been legalized into the constant pool?
2358 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002360 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002361 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002362 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002363 }
2364 }
2365 return false;
2366}
2367
Evan Chenga8e29892007-01-19 07:51:42 +00002368/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2369/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002370SDValue
2371ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002372 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002373 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002374 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002375 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002376 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002377 // Constant does not fit, try adjusting it by one?
2378 switch (CC) {
2379 default: break;
2380 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002381 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002382 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002383 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002385 }
2386 break;
2387 case ISD::SETULT:
2388 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002389 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002390 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002392 }
2393 break;
2394 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002395 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002396 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002397 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002399 }
2400 break;
2401 case ISD::SETULE:
2402 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002403 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002404 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002406 }
2407 break;
2408 }
2409 }
2410 }
2411
2412 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002413 ARMISD::NodeType CompareType;
2414 switch (CondCode) {
2415 default:
2416 CompareType = ARMISD::CMP;
2417 break;
2418 case ARMCC::EQ:
2419 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002420 // Uses only Z Flag
2421 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002422 break;
2423 }
Evan Cheng218977b2010-07-13 19:27:42 +00002424 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002426}
2427
2428/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002429SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002430ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002431 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002432 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002433 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002435 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2437 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002438}
2439
Bill Wendlingde2b1512010-08-11 08:43:16 +00002440SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2441 SDValue Cond = Op.getOperand(0);
2442 SDValue SelectTrue = Op.getOperand(1);
2443 SDValue SelectFalse = Op.getOperand(2);
2444 DebugLoc dl = Op.getDebugLoc();
2445
2446 // Convert:
2447 //
2448 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2449 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2450 //
2451 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2452 const ConstantSDNode *CMOVTrue =
2453 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2454 const ConstantSDNode *CMOVFalse =
2455 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2456
2457 if (CMOVTrue && CMOVFalse) {
2458 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2459 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2460
2461 SDValue True;
2462 SDValue False;
2463 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2464 True = SelectTrue;
2465 False = SelectFalse;
2466 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2467 True = SelectFalse;
2468 False = SelectTrue;
2469 }
2470
2471 if (True.getNode() && False.getNode()) {
2472 EVT VT = Cond.getValueType();
2473 SDValue ARMcc = Cond.getOperand(2);
2474 SDValue CCR = Cond.getOperand(3);
2475 SDValue Cmp = Cond.getOperand(4);
2476 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2477 }
2478 }
2479 }
2480
2481 return DAG.getSelectCC(dl, Cond,
2482 DAG.getConstant(0, Cond.getValueType()),
2483 SelectTrue, SelectFalse, ISD::SETNE);
2484}
2485
Dan Gohmand858e902010-04-17 15:26:15 +00002486SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002488 SDValue LHS = Op.getOperand(0);
2489 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002490 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002491 SDValue TrueVal = Op.getOperand(2);
2492 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002493 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002494
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002496 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002498 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2499 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002500 }
2501
2502 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002503 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002504
Evan Cheng218977b2010-07-13 19:27:42 +00002505 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2506 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002508 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002509 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002510 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002511 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002512 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002513 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002514 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002515 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002516 }
2517 return Result;
2518}
2519
Evan Cheng218977b2010-07-13 19:27:42 +00002520/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2521/// to morph to an integer compare sequence.
2522static bool canChangeToInt(SDValue Op, bool &SeenZero,
2523 const ARMSubtarget *Subtarget) {
2524 SDNode *N = Op.getNode();
2525 if (!N->hasOneUse())
2526 // Otherwise it requires moving the value from fp to integer registers.
2527 return false;
2528 if (!N->getNumValues())
2529 return false;
2530 EVT VT = Op.getValueType();
2531 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2532 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2533 // vmrs are very slow, e.g. cortex-a8.
2534 return false;
2535
2536 if (isFloatingPointZero(Op)) {
2537 SeenZero = true;
2538 return true;
2539 }
2540 return ISD::isNormalLoad(N);
2541}
2542
2543static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2544 if (isFloatingPointZero(Op))
2545 return DAG.getConstant(0, MVT::i32);
2546
2547 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2548 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002549 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002550 Ld->isVolatile(), Ld->isNonTemporal(),
2551 Ld->getAlignment());
2552
2553 llvm_unreachable("Unknown VFP cmp argument!");
2554}
2555
2556static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2557 SDValue &RetVal1, SDValue &RetVal2) {
2558 if (isFloatingPointZero(Op)) {
2559 RetVal1 = DAG.getConstant(0, MVT::i32);
2560 RetVal2 = DAG.getConstant(0, MVT::i32);
2561 return;
2562 }
2563
2564 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2565 SDValue Ptr = Ld->getBasePtr();
2566 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2567 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002568 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002569 Ld->isVolatile(), Ld->isNonTemporal(),
2570 Ld->getAlignment());
2571
2572 EVT PtrType = Ptr.getValueType();
2573 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2574 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2575 PtrType, Ptr, DAG.getConstant(4, PtrType));
2576 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2577 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002578 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002579 Ld->isVolatile(), Ld->isNonTemporal(),
2580 NewAlign);
2581 return;
2582 }
2583
2584 llvm_unreachable("Unknown VFP cmp argument!");
2585}
2586
2587/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2588/// f32 and even f64 comparisons to integer ones.
2589SDValue
2590ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2591 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002592 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002593 SDValue LHS = Op.getOperand(2);
2594 SDValue RHS = Op.getOperand(3);
2595 SDValue Dest = Op.getOperand(4);
2596 DebugLoc dl = Op.getDebugLoc();
2597
2598 bool SeenZero = false;
2599 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2600 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002601 // If one of the operand is zero, it's safe to ignore the NaN case since
2602 // we only care about equality comparisons.
2603 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002604 // If unsafe fp math optimization is enabled and there are no othter uses of
2605 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2606 // to an integer comparison.
2607 if (CC == ISD::SETOEQ)
2608 CC = ISD::SETEQ;
2609 else if (CC == ISD::SETUNE)
2610 CC = ISD::SETNE;
2611
2612 SDValue ARMcc;
2613 if (LHS.getValueType() == MVT::f32) {
2614 LHS = bitcastf32Toi32(LHS, DAG);
2615 RHS = bitcastf32Toi32(RHS, DAG);
2616 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2617 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2618 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2619 Chain, Dest, ARMcc, CCR, Cmp);
2620 }
2621
2622 SDValue LHS1, LHS2;
2623 SDValue RHS1, RHS2;
2624 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2625 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2626 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2627 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2628 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2629 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2630 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2631 }
2632
2633 return SDValue();
2634}
2635
2636SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2637 SDValue Chain = Op.getOperand(0);
2638 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2639 SDValue LHS = Op.getOperand(2);
2640 SDValue RHS = Op.getOperand(3);
2641 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002642 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002643
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002645 SDValue ARMcc;
2646 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002647 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002648 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002649 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002650 }
2651
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002653
2654 if (UnsafeFPMath &&
2655 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2656 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2657 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2658 if (Result.getNode())
2659 return Result;
2660 }
2661
Evan Chenga8e29892007-01-19 07:51:42 +00002662 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002663 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002664
Evan Cheng218977b2010-07-13 19:27:42 +00002665 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2666 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002667 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2668 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002669 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002670 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002671 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002672 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2673 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002674 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002675 }
2676 return Res;
2677}
2678
Dan Gohmand858e902010-04-17 15:26:15 +00002679SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002680 SDValue Chain = Op.getOperand(0);
2681 SDValue Table = Op.getOperand(1);
2682 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002683 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002684
Owen Andersone50ed302009-08-10 22:56:29 +00002685 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002686 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2687 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002688 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002689 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002690 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002691 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2692 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002693 if (Subtarget->isThumb2()) {
2694 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2695 // which does another jump to the destination. This also makes it easier
2696 // to translate it to TBB / TBH later.
2697 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002699 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002700 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002701 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002702 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002703 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002704 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002705 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002706 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002707 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002708 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002709 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002710 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002711 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002712 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002713 }
Evan Chenga8e29892007-01-19 07:51:42 +00002714}
2715
Bob Wilson76a312b2010-03-19 22:51:32 +00002716static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2717 DebugLoc dl = Op.getDebugLoc();
2718 unsigned Opc;
2719
2720 switch (Op.getOpcode()) {
2721 default:
2722 assert(0 && "Invalid opcode!");
2723 case ISD::FP_TO_SINT:
2724 Opc = ARMISD::FTOSI;
2725 break;
2726 case ISD::FP_TO_UINT:
2727 Opc = ARMISD::FTOUI;
2728 break;
2729 }
2730 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002731 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002732}
2733
2734static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2735 EVT VT = Op.getValueType();
2736 DebugLoc dl = Op.getDebugLoc();
2737 unsigned Opc;
2738
2739 switch (Op.getOpcode()) {
2740 default:
2741 assert(0 && "Invalid opcode!");
2742 case ISD::SINT_TO_FP:
2743 Opc = ARMISD::SITOF;
2744 break;
2745 case ISD::UINT_TO_FP:
2746 Opc = ARMISD::UITOF;
2747 break;
2748 }
2749
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002750 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002751 return DAG.getNode(Opc, dl, VT, Op);
2752}
2753
Evan Cheng515fe3a2010-07-08 02:08:50 +00002754SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002755 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002756 SDValue Tmp0 = Op.getOperand(0);
2757 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002758 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002759 EVT VT = Op.getValueType();
2760 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002761 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002762 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002763 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002764 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002765 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002766 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002767}
2768
Evan Cheng2457f2c2010-05-22 01:47:14 +00002769SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2770 MachineFunction &MF = DAG.getMachineFunction();
2771 MachineFrameInfo *MFI = MF.getFrameInfo();
2772 MFI->setReturnAddressIsTaken(true);
2773
2774 EVT VT = Op.getValueType();
2775 DebugLoc dl = Op.getDebugLoc();
2776 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2777 if (Depth) {
2778 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2779 SDValue Offset = DAG.getConstant(4, MVT::i32);
2780 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2781 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002782 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002783 }
2784
2785 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002786 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002787 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2788}
2789
Dan Gohmand858e902010-04-17 15:26:15 +00002790SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002791 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2792 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002793
Owen Andersone50ed302009-08-10 22:56:29 +00002794 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002795 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2796 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002797 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002798 ? ARM::R7 : ARM::R11;
2799 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2800 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002801 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2802 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002803 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002804 return FrameAddr;
2805}
2806
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002807/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002808/// expand a bit convert where either the source or destination type is i64 to
2809/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2810/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2811/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002812static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002813 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2814 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002815 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002816
Bob Wilson9f3f0612010-04-17 05:30:19 +00002817 // This function is only supposed to be called for i64 types, either as the
2818 // source or destination of the bit convert.
2819 EVT SrcVT = Op.getValueType();
2820 EVT DstVT = N->getValueType(0);
2821 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002822 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002823
Bob Wilson9f3f0612010-04-17 05:30:19 +00002824 // Turn i64->f64 into VMOVDRR.
2825 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002826 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2827 DAG.getConstant(0, MVT::i32));
2828 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2829 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002830 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002831 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002832 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002833
Jim Grosbache5165492009-11-09 00:11:35 +00002834 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002835 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2836 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2837 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2838 // Merge the pieces into a single i64 value.
2839 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2840 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002841
Bob Wilson9f3f0612010-04-17 05:30:19 +00002842 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002843}
2844
Bob Wilson5bafff32009-06-22 23:27:02 +00002845/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002846/// Zero vectors are used to represent vector negation and in those cases
2847/// will be implemented with the NEON VNEG instruction. However, VNEG does
2848/// not support i64 elements, so sometimes the zero vectors will need to be
2849/// explicitly constructed. Regardless, use a canonical VMOV to create the
2850/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002851static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002852 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002853 // The canonical modified immediate encoding of a zero vector is....0!
2854 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2855 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2856 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002857 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002858}
2859
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002860/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2861/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002862SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2863 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002864 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2865 EVT VT = Op.getValueType();
2866 unsigned VTBits = VT.getSizeInBits();
2867 DebugLoc dl = Op.getDebugLoc();
2868 SDValue ShOpLo = Op.getOperand(0);
2869 SDValue ShOpHi = Op.getOperand(1);
2870 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002871 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002872 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002873
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002874 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2875
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002876 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2877 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2878 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2879 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2880 DAG.getConstant(VTBits, MVT::i32));
2881 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2882 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002883 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002884
2885 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2886 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002887 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002888 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002889 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002890 CCR, Cmp);
2891
2892 SDValue Ops[2] = { Lo, Hi };
2893 return DAG.getMergeValues(Ops, 2, dl);
2894}
2895
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002896/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2897/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002898SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2899 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002900 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2901 EVT VT = Op.getValueType();
2902 unsigned VTBits = VT.getSizeInBits();
2903 DebugLoc dl = Op.getDebugLoc();
2904 SDValue ShOpLo = Op.getOperand(0);
2905 SDValue ShOpHi = Op.getOperand(1);
2906 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002907 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002908
2909 assert(Op.getOpcode() == ISD::SHL_PARTS);
2910 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2911 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2912 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2913 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2914 DAG.getConstant(VTBits, MVT::i32));
2915 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2916 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2917
2918 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2919 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2920 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002921 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002922 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002923 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002924 CCR, Cmp);
2925
2926 SDValue Ops[2] = { Lo, Hi };
2927 return DAG.getMergeValues(Ops, 2, dl);
2928}
2929
Jim Grosbach4725ca72010-09-08 03:54:02 +00002930SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002931 SelectionDAG &DAG) const {
2932 // The rounding mode is in bits 23:22 of the FPSCR.
2933 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2934 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2935 // so that the shift + and get folded into a bitfield extract.
2936 DebugLoc dl = Op.getDebugLoc();
2937 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2938 DAG.getConstant(Intrinsic::arm_get_fpscr,
2939 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002940 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002941 DAG.getConstant(1U << 22, MVT::i32));
2942 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2943 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002944 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002945 DAG.getConstant(3, MVT::i32));
2946}
2947
Jim Grosbach3482c802010-01-18 19:58:49 +00002948static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2949 const ARMSubtarget *ST) {
2950 EVT VT = N->getValueType(0);
2951 DebugLoc dl = N->getDebugLoc();
2952
2953 if (!ST->hasV6T2Ops())
2954 return SDValue();
2955
2956 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2957 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2958}
2959
Bob Wilson5bafff32009-06-22 23:27:02 +00002960static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2961 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002962 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 DebugLoc dl = N->getDebugLoc();
2964
Bob Wilsond5448bb2010-11-18 21:16:28 +00002965 if (!VT.isVector())
2966 return SDValue();
2967
Bob Wilson5bafff32009-06-22 23:27:02 +00002968 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00002969 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
Bob Wilsond5448bb2010-11-18 21:16:28 +00002971 // Left shifts translate directly to the vshiftu intrinsic.
2972 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00002974 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
2975 N->getOperand(0), N->getOperand(1));
2976
2977 assert((N->getOpcode() == ISD::SRA ||
2978 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2979
2980 // NEON uses the same intrinsics for both left and right shifts. For
2981 // right shifts, the shift amounts are negative, so negate the vector of
2982 // shift amounts.
2983 EVT ShiftVT = N->getOperand(1).getValueType();
2984 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2985 getZeroVector(ShiftVT, DAG, dl),
2986 N->getOperand(1));
2987 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2988 Intrinsic::arm_neon_vshifts :
2989 Intrinsic::arm_neon_vshiftu);
2990 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
2991 DAG.getConstant(vshiftInt, MVT::i32),
2992 N->getOperand(0), NegatedCount);
2993}
2994
2995static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
2996 const ARMSubtarget *ST) {
2997 EVT VT = N->getValueType(0);
2998 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
Eli Friedmance392eb2009-08-22 03:13:10 +00003000 // We can get here for a node like i32 = ISD::SHL i32, i64
3001 if (VT != MVT::i64)
3002 return SDValue();
3003
3004 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003005 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003006
Chris Lattner27a6c732007-11-24 07:07:01 +00003007 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3008 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003009 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003010 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003011
Chris Lattner27a6c732007-11-24 07:07:01 +00003012 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003013 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003014
Chris Lattner27a6c732007-11-24 07:07:01 +00003015 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003016 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003017 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003018 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003019 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003020
Chris Lattner27a6c732007-11-24 07:07:01 +00003021 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3022 // captures the result into a carry flag.
3023 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00003024 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003025
Chris Lattner27a6c732007-11-24 07:07:01 +00003026 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003027 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003028
Chris Lattner27a6c732007-11-24 07:07:01 +00003029 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003030 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003031}
3032
Bob Wilson5bafff32009-06-22 23:27:02 +00003033static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3034 SDValue TmpOp0, TmpOp1;
3035 bool Invert = false;
3036 bool Swap = false;
3037 unsigned Opc = 0;
3038
3039 SDValue Op0 = Op.getOperand(0);
3040 SDValue Op1 = Op.getOperand(1);
3041 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003042 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003043 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3044 DebugLoc dl = Op.getDebugLoc();
3045
3046 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3047 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003048 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003049 case ISD::SETUNE:
3050 case ISD::SETNE: Invert = true; // Fallthrough
3051 case ISD::SETOEQ:
3052 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3053 case ISD::SETOLT:
3054 case ISD::SETLT: Swap = true; // Fallthrough
3055 case ISD::SETOGT:
3056 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3057 case ISD::SETOLE:
3058 case ISD::SETLE: Swap = true; // Fallthrough
3059 case ISD::SETOGE:
3060 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3061 case ISD::SETUGE: Swap = true; // Fallthrough
3062 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3063 case ISD::SETUGT: Swap = true; // Fallthrough
3064 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3065 case ISD::SETUEQ: Invert = true; // Fallthrough
3066 case ISD::SETONE:
3067 // Expand this to (OLT | OGT).
3068 TmpOp0 = Op0;
3069 TmpOp1 = Op1;
3070 Opc = ISD::OR;
3071 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3072 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3073 break;
3074 case ISD::SETUO: Invert = true; // Fallthrough
3075 case ISD::SETO:
3076 // Expand this to (OLT | OGE).
3077 TmpOp0 = Op0;
3078 TmpOp1 = Op1;
3079 Opc = ISD::OR;
3080 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3081 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3082 break;
3083 }
3084 } else {
3085 // Integer comparisons.
3086 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003087 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003088 case ISD::SETNE: Invert = true;
3089 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3090 case ISD::SETLT: Swap = true;
3091 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3092 case ISD::SETLE: Swap = true;
3093 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3094 case ISD::SETULT: Swap = true;
3095 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3096 case ISD::SETULE: Swap = true;
3097 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3098 }
3099
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003100 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003101 if (Opc == ARMISD::VCEQ) {
3102
3103 SDValue AndOp;
3104 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3105 AndOp = Op0;
3106 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3107 AndOp = Op1;
3108
3109 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003110 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003111 AndOp = AndOp.getOperand(0);
3112
3113 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3114 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003115 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3116 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003117 Invert = !Invert;
3118 }
3119 }
3120 }
3121
3122 if (Swap)
3123 std::swap(Op0, Op1);
3124
Owen Andersonc24cb352010-11-08 23:21:22 +00003125 // If one of the operands is a constant vector zero, attempt to fold the
3126 // comparison to a specialized compare-against-zero form.
3127 SDValue SingleOp;
3128 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3129 SingleOp = Op0;
3130 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3131 if (Opc == ARMISD::VCGE)
3132 Opc = ARMISD::VCLEZ;
3133 else if (Opc == ARMISD::VCGT)
3134 Opc = ARMISD::VCLTZ;
3135 SingleOp = Op1;
3136 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003137
Owen Andersonc24cb352010-11-08 23:21:22 +00003138 SDValue Result;
3139 if (SingleOp.getNode()) {
3140 switch (Opc) {
3141 case ARMISD::VCEQ:
3142 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3143 case ARMISD::VCGE:
3144 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3145 case ARMISD::VCLEZ:
3146 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3147 case ARMISD::VCGT:
3148 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3149 case ARMISD::VCLTZ:
3150 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3151 default:
3152 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3153 }
3154 } else {
3155 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3156 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003157
3158 if (Invert)
3159 Result = DAG.getNOT(dl, Result, VT);
3160
3161 return Result;
3162}
3163
Bob Wilsond3c42842010-06-14 22:19:57 +00003164/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3165/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003166/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003167static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3168 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003169 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003170 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003171
Bob Wilson827b2102010-06-15 19:05:35 +00003172 // SplatBitSize is set to the smallest size that splats the vector, so a
3173 // zero vector will always have SplatBitSize == 8. However, NEON modified
3174 // immediate instructions others than VMOV do not support the 8-bit encoding
3175 // of a zero vector, and the default encoding of zero is supposed to be the
3176 // 32-bit version.
3177 if (SplatBits == 0)
3178 SplatBitSize = 32;
3179
Bob Wilson5bafff32009-06-22 23:27:02 +00003180 switch (SplatBitSize) {
3181 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003182 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003183 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003184 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003185 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003186 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003187 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003188 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003189 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003190
3191 case 16:
3192 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003193 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003194 if ((SplatBits & ~0xff) == 0) {
3195 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003196 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003197 Imm = SplatBits;
3198 break;
3199 }
3200 if ((SplatBits & ~0xff00) == 0) {
3201 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003202 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003203 Imm = SplatBits >> 8;
3204 break;
3205 }
3206 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003207
3208 case 32:
3209 // NEON's 32-bit VMOV supports splat values where:
3210 // * only one byte is nonzero, or
3211 // * the least significant byte is 0xff and the second byte is nonzero, or
3212 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003213 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003214 if ((SplatBits & ~0xff) == 0) {
3215 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003216 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003217 Imm = SplatBits;
3218 break;
3219 }
3220 if ((SplatBits & ~0xff00) == 0) {
3221 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003222 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003223 Imm = SplatBits >> 8;
3224 break;
3225 }
3226 if ((SplatBits & ~0xff0000) == 0) {
3227 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003228 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003229 Imm = SplatBits >> 16;
3230 break;
3231 }
3232 if ((SplatBits & ~0xff000000) == 0) {
3233 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003234 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003235 Imm = SplatBits >> 24;
3236 break;
3237 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003238
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003239 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3240 if (type == OtherModImm) return SDValue();
3241
Bob Wilson5bafff32009-06-22 23:27:02 +00003242 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003243 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3244 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003245 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003246 Imm = SplatBits >> 8;
3247 SplatBits |= 0xff;
3248 break;
3249 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003250
3251 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003252 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3253 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003254 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003255 Imm = SplatBits >> 16;
3256 SplatBits |= 0xffff;
3257 break;
3258 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003259
3260 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3261 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3262 // VMOV.I32. A (very) minor optimization would be to replicate the value
3263 // and fall through here to test for a valid 64-bit splat. But, then the
3264 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003265 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003266
3267 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003268 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003269 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003270 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003271 uint64_t BitMask = 0xff;
3272 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003273 unsigned ImmMask = 1;
3274 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003276 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003277 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003278 Imm |= ImmMask;
3279 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003280 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003281 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003282 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003283 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003284 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003285 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003286 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003287 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003288 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003289 break;
3290 }
3291
Bob Wilson1a913ed2010-06-11 21:34:50 +00003292 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003293 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003294 return SDValue();
3295 }
3296
Bob Wilsoncba270d2010-07-13 21:16:48 +00003297 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3298 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003299}
3300
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003301static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3302 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003303 unsigned NumElts = VT.getVectorNumElements();
3304 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003305
3306 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3307 if (M[0] < 0)
3308 return false;
3309
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003310 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003311
3312 // If this is a VEXT shuffle, the immediate value is the index of the first
3313 // element. The other shuffle indices must be the successive elements after
3314 // the first one.
3315 unsigned ExpectedElt = Imm;
3316 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003317 // Increment the expected index. If it wraps around, it may still be
3318 // a VEXT but the source vectors must be swapped.
3319 ExpectedElt += 1;
3320 if (ExpectedElt == NumElts * 2) {
3321 ExpectedElt = 0;
3322 ReverseVEXT = true;
3323 }
3324
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003325 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003326 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003327 return false;
3328 }
3329
3330 // Adjust the index value if the source operands will be swapped.
3331 if (ReverseVEXT)
3332 Imm -= NumElts;
3333
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003334 return true;
3335}
3336
Bob Wilson8bb9e482009-07-26 00:39:34 +00003337/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3338/// instruction with the specified blocksize. (The order of the elements
3339/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003340static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3341 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003342 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3343 "Only possible block sizes for VREV are: 16, 32, 64");
3344
Bob Wilson8bb9e482009-07-26 00:39:34 +00003345 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003346 if (EltSz == 64)
3347 return false;
3348
3349 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003350 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003351 // If the first shuffle index is UNDEF, be optimistic.
3352 if (M[0] < 0)
3353 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003354
3355 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3356 return false;
3357
3358 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003359 if (M[i] < 0) continue; // ignore UNDEF indices
3360 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003361 return false;
3362 }
3363
3364 return true;
3365}
3366
Bob Wilsonc692cb72009-08-21 20:54:19 +00003367static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3368 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003369 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3370 if (EltSz == 64)
3371 return false;
3372
Bob Wilsonc692cb72009-08-21 20:54:19 +00003373 unsigned NumElts = VT.getVectorNumElements();
3374 WhichResult = (M[0] == 0 ? 0 : 1);
3375 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003376 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3377 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003378 return false;
3379 }
3380 return true;
3381}
3382
Bob Wilson324f4f12009-12-03 06:40:55 +00003383/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3384/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3385/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3386static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3387 unsigned &WhichResult) {
3388 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3389 if (EltSz == 64)
3390 return false;
3391
3392 unsigned NumElts = VT.getVectorNumElements();
3393 WhichResult = (M[0] == 0 ? 0 : 1);
3394 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003395 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3396 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003397 return false;
3398 }
3399 return true;
3400}
3401
Bob Wilsonc692cb72009-08-21 20:54:19 +00003402static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3403 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003404 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3405 if (EltSz == 64)
3406 return false;
3407
Bob Wilsonc692cb72009-08-21 20:54:19 +00003408 unsigned NumElts = VT.getVectorNumElements();
3409 WhichResult = (M[0] == 0 ? 0 : 1);
3410 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003411 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003412 if ((unsigned) M[i] != 2 * i + WhichResult)
3413 return false;
3414 }
3415
3416 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003417 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003418 return false;
3419
3420 return true;
3421}
3422
Bob Wilson324f4f12009-12-03 06:40:55 +00003423/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3424/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3425/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3426static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3427 unsigned &WhichResult) {
3428 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3429 if (EltSz == 64)
3430 return false;
3431
3432 unsigned Half = VT.getVectorNumElements() / 2;
3433 WhichResult = (M[0] == 0 ? 0 : 1);
3434 for (unsigned j = 0; j != 2; ++j) {
3435 unsigned Idx = WhichResult;
3436 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003437 int MIdx = M[i + j * Half];
3438 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003439 return false;
3440 Idx += 2;
3441 }
3442 }
3443
3444 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3445 if (VT.is64BitVector() && EltSz == 32)
3446 return false;
3447
3448 return true;
3449}
3450
Bob Wilsonc692cb72009-08-21 20:54:19 +00003451static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3452 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003453 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3454 if (EltSz == 64)
3455 return false;
3456
Bob Wilsonc692cb72009-08-21 20:54:19 +00003457 unsigned NumElts = VT.getVectorNumElements();
3458 WhichResult = (M[0] == 0 ? 0 : 1);
3459 unsigned Idx = WhichResult * NumElts / 2;
3460 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003461 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3462 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003463 return false;
3464 Idx += 1;
3465 }
3466
3467 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003468 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003469 return false;
3470
3471 return true;
3472}
3473
Bob Wilson324f4f12009-12-03 06:40:55 +00003474/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3475/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3476/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3477static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3478 unsigned &WhichResult) {
3479 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3480 if (EltSz == 64)
3481 return false;
3482
3483 unsigned NumElts = VT.getVectorNumElements();
3484 WhichResult = (M[0] == 0 ? 0 : 1);
3485 unsigned Idx = WhichResult * NumElts / 2;
3486 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003487 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3488 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003489 return false;
3490 Idx += 1;
3491 }
3492
3493 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3494 if (VT.is64BitVector() && EltSz == 32)
3495 return false;
3496
3497 return true;
3498}
3499
Dale Johannesenf630c712010-07-29 20:10:08 +00003500// If N is an integer constant that can be moved into a register in one
3501// instruction, return an SDValue of such a constant (will become a MOV
3502// instruction). Otherwise return null.
3503static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3504 const ARMSubtarget *ST, DebugLoc dl) {
3505 uint64_t Val;
3506 if (!isa<ConstantSDNode>(N))
3507 return SDValue();
3508 Val = cast<ConstantSDNode>(N)->getZExtValue();
3509
3510 if (ST->isThumb1Only()) {
3511 if (Val <= 255 || ~Val <= 255)
3512 return DAG.getConstant(Val, MVT::i32);
3513 } else {
3514 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3515 return DAG.getConstant(Val, MVT::i32);
3516 }
3517 return SDValue();
3518}
3519
Bob Wilson5bafff32009-06-22 23:27:02 +00003520// If this is a case we can't handle, return null and let the default
3521// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003522static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003523 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003524 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003525 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003526 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003527
3528 APInt SplatBits, SplatUndef;
3529 unsigned SplatBitSize;
3530 bool HasAnyUndefs;
3531 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003532 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003533 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003534 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003535 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003536 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003537 DAG, VmovVT, VT.is128BitVector(),
3538 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003539 if (Val.getNode()) {
3540 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003541 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003542 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003543
3544 // Try an immediate VMVN.
3545 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3546 ((1LL << SplatBitSize) - 1));
3547 Val = isNEONModifiedImm(NegatedImm,
3548 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003549 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003550 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003551 if (Val.getNode()) {
3552 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003553 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003554 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003555 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003556 }
3557
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003558 // Scan through the operands to see if only one value is used.
3559 unsigned NumElts = VT.getVectorNumElements();
3560 bool isOnlyLowElement = true;
3561 bool usesOnlyOneValue = true;
3562 bool isConstant = true;
3563 SDValue Value;
3564 for (unsigned i = 0; i < NumElts; ++i) {
3565 SDValue V = Op.getOperand(i);
3566 if (V.getOpcode() == ISD::UNDEF)
3567 continue;
3568 if (i > 0)
3569 isOnlyLowElement = false;
3570 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3571 isConstant = false;
3572
3573 if (!Value.getNode())
3574 Value = V;
3575 else if (V != Value)
3576 usesOnlyOneValue = false;
3577 }
3578
3579 if (!Value.getNode())
3580 return DAG.getUNDEF(VT);
3581
3582 if (isOnlyLowElement)
3583 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3584
Dale Johannesenf630c712010-07-29 20:10:08 +00003585 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3586
Dale Johannesen575cd142010-10-19 20:00:17 +00003587 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3588 // i32 and try again.
3589 if (usesOnlyOneValue && EltSize <= 32) {
3590 if (!isConstant)
3591 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3592 if (VT.getVectorElementType().isFloatingPoint()) {
3593 SmallVector<SDValue, 8> Ops;
3594 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003595 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003596 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003597 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3598 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003599 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3600 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003601 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003602 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003603 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3604 if (Val.getNode())
3605 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003606 }
3607
3608 // If all elements are constants and the case above didn't get hit, fall back
3609 // to the default expansion, which will generate a load from the constant
3610 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003611 if (isConstant)
3612 return SDValue();
3613
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003614 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003615 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3616 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003617 if (EltSize >= 32) {
3618 // Do the expansion with floating-point types, since that is what the VFP
3619 // registers are defined to use, and since i64 is not legal.
3620 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3621 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003622 SmallVector<SDValue, 8> Ops;
3623 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003624 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003625 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003626 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003627 }
3628
3629 return SDValue();
3630}
3631
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003632/// isShuffleMaskLegal - Targets can use this to indicate that they only
3633/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3634/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3635/// are assumed to be legal.
3636bool
3637ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3638 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003639 if (VT.getVectorNumElements() == 4 &&
3640 (VT.is128BitVector() || VT.is64BitVector())) {
3641 unsigned PFIndexes[4];
3642 for (unsigned i = 0; i != 4; ++i) {
3643 if (M[i] < 0)
3644 PFIndexes[i] = 8;
3645 else
3646 PFIndexes[i] = M[i];
3647 }
3648
3649 // Compute the index in the perfect shuffle table.
3650 unsigned PFTableIndex =
3651 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3652 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3653 unsigned Cost = (PFEntry >> 30);
3654
3655 if (Cost <= 4)
3656 return true;
3657 }
3658
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003659 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003660 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003661
Bob Wilson53dd2452010-06-07 23:53:38 +00003662 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3663 return (EltSize >= 32 ||
3664 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003665 isVREVMask(M, VT, 64) ||
3666 isVREVMask(M, VT, 32) ||
3667 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003668 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3669 isVTRNMask(M, VT, WhichResult) ||
3670 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003671 isVZIPMask(M, VT, WhichResult) ||
3672 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3673 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3674 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003675}
3676
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003677/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3678/// the specified operations to build the shuffle.
3679static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3680 SDValue RHS, SelectionDAG &DAG,
3681 DebugLoc dl) {
3682 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3683 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3684 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3685
3686 enum {
3687 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3688 OP_VREV,
3689 OP_VDUP0,
3690 OP_VDUP1,
3691 OP_VDUP2,
3692 OP_VDUP3,
3693 OP_VEXT1,
3694 OP_VEXT2,
3695 OP_VEXT3,
3696 OP_VUZPL, // VUZP, left result
3697 OP_VUZPR, // VUZP, right result
3698 OP_VZIPL, // VZIP, left result
3699 OP_VZIPR, // VZIP, right result
3700 OP_VTRNL, // VTRN, left result
3701 OP_VTRNR // VTRN, right result
3702 };
3703
3704 if (OpNum == OP_COPY) {
3705 if (LHSID == (1*9+2)*9+3) return LHS;
3706 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3707 return RHS;
3708 }
3709
3710 SDValue OpLHS, OpRHS;
3711 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3712 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3713 EVT VT = OpLHS.getValueType();
3714
3715 switch (OpNum) {
3716 default: llvm_unreachable("Unknown shuffle opcode!");
3717 case OP_VREV:
3718 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3719 case OP_VDUP0:
3720 case OP_VDUP1:
3721 case OP_VDUP2:
3722 case OP_VDUP3:
3723 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003724 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003725 case OP_VEXT1:
3726 case OP_VEXT2:
3727 case OP_VEXT3:
3728 return DAG.getNode(ARMISD::VEXT, dl, VT,
3729 OpLHS, OpRHS,
3730 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3731 case OP_VUZPL:
3732 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003733 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003734 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3735 case OP_VZIPL:
3736 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003737 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003738 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3739 case OP_VTRNL:
3740 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003741 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3742 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003743 }
3744}
3745
Bob Wilson5bafff32009-06-22 23:27:02 +00003746static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003747 SDValue V1 = Op.getOperand(0);
3748 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003749 DebugLoc dl = Op.getDebugLoc();
3750 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003751 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003752 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003753
Bob Wilson28865062009-08-13 02:13:04 +00003754 // Convert shuffles that are directly supported on NEON to target-specific
3755 // DAG nodes, instead of keeping them as shuffles and matching them again
3756 // during code selection. This is more efficient and avoids the possibility
3757 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003758 // FIXME: floating-point vectors should be canonicalized to integer vectors
3759 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003760 SVN->getMask(ShuffleMask);
3761
Bob Wilson53dd2452010-06-07 23:53:38 +00003762 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3763 if (EltSize <= 32) {
3764 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3765 int Lane = SVN->getSplatIndex();
3766 // If this is undef splat, generate it via "just" vdup, if possible.
3767 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003768
Bob Wilson53dd2452010-06-07 23:53:38 +00003769 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3770 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3771 }
3772 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3773 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003774 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003775
3776 bool ReverseVEXT;
3777 unsigned Imm;
3778 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3779 if (ReverseVEXT)
3780 std::swap(V1, V2);
3781 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3782 DAG.getConstant(Imm, MVT::i32));
3783 }
3784
3785 if (isVREVMask(ShuffleMask, VT, 64))
3786 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3787 if (isVREVMask(ShuffleMask, VT, 32))
3788 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3789 if (isVREVMask(ShuffleMask, VT, 16))
3790 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3791
3792 // Check for Neon shuffles that modify both input vectors in place.
3793 // If both results are used, i.e., if there are two shuffles with the same
3794 // source operands and with masks corresponding to both results of one of
3795 // these operations, DAG memoization will ensure that a single node is
3796 // used for both shuffles.
3797 unsigned WhichResult;
3798 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3799 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3800 V1, V2).getValue(WhichResult);
3801 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3802 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3803 V1, V2).getValue(WhichResult);
3804 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3805 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3806 V1, V2).getValue(WhichResult);
3807
3808 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3809 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3810 V1, V1).getValue(WhichResult);
3811 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3812 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3813 V1, V1).getValue(WhichResult);
3814 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3815 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3816 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003817 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003818
Bob Wilsonc692cb72009-08-21 20:54:19 +00003819 // If the shuffle is not directly supported and it has 4 elements, use
3820 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003821 unsigned NumElts = VT.getVectorNumElements();
3822 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003823 unsigned PFIndexes[4];
3824 for (unsigned i = 0; i != 4; ++i) {
3825 if (ShuffleMask[i] < 0)
3826 PFIndexes[i] = 8;
3827 else
3828 PFIndexes[i] = ShuffleMask[i];
3829 }
3830
3831 // Compute the index in the perfect shuffle table.
3832 unsigned PFTableIndex =
3833 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003834 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3835 unsigned Cost = (PFEntry >> 30);
3836
3837 if (Cost <= 4)
3838 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3839 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003840
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003841 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003842 if (EltSize >= 32) {
3843 // Do the expansion with floating-point types, since that is what the VFP
3844 // registers are defined to use, and since i64 is not legal.
3845 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3846 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003847 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
3848 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003849 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003850 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003851 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003852 Ops.push_back(DAG.getUNDEF(EltVT));
3853 else
3854 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3855 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3856 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3857 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003858 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003859 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003860 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00003861 }
3862
Bob Wilson22cac0d2009-08-14 05:16:33 +00003863 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003864}
3865
Bob Wilson5bafff32009-06-22 23:27:02 +00003866static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00003867 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00003868 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00003869 if (!isa<ConstantSDNode>(Lane))
3870 return SDValue();
3871
3872 SDValue Vec = Op.getOperand(0);
3873 if (Op.getValueType() == MVT::i32 &&
3874 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
3875 DebugLoc dl = Op.getDebugLoc();
3876 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
3877 }
3878
3879 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00003880}
3881
Bob Wilsona6d65862009-08-03 20:36:38 +00003882static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3883 // The only time a CONCAT_VECTORS operation can have legal types is when
3884 // two 64-bit vectors are concatenated to a 128-bit vector.
3885 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3886 "unexpected CONCAT_VECTORS");
3887 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003889 SDValue Op0 = Op.getOperand(0);
3890 SDValue Op1 = Op.getOperand(1);
3891 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003893 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003894 DAG.getIntPtrConstant(0));
3895 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003897 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003898 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003899 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003900}
3901
Bob Wilson626613d2010-11-23 19:38:38 +00003902/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
3903/// element has been zero/sign-extended, depending on the isSigned parameter,
3904/// from an integer type half its size.
3905static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
3906 bool isSigned) {
3907 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
3908 EVT VT = N->getValueType(0);
3909 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
3910 SDNode *BVN = N->getOperand(0).getNode();
3911 if (BVN->getValueType(0) != MVT::v4i32 ||
3912 BVN->getOpcode() != ISD::BUILD_VECTOR)
3913 return false;
3914 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
3915 unsigned HiElt = 1 - LoElt;
3916 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
3917 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
3918 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
3919 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
3920 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
3921 return false;
3922 if (isSigned) {
3923 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
3924 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
3925 return true;
3926 } else {
3927 if (Hi0->isNullValue() && Hi1->isNullValue())
3928 return true;
3929 }
3930 return false;
3931 }
3932
3933 if (N->getOpcode() != ISD::BUILD_VECTOR)
3934 return false;
3935
3936 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
3937 SDNode *Elt = N->getOperand(i).getNode();
3938 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
3939 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3940 unsigned HalfSize = EltSize / 2;
3941 if (isSigned) {
3942 int64_t SExtVal = C->getSExtValue();
3943 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
3944 return false;
3945 } else {
3946 if ((C->getZExtValue() >> HalfSize) != 0)
3947 return false;
3948 }
3949 continue;
3950 }
3951 return false;
3952 }
3953
3954 return true;
3955}
3956
3957/// isSignExtended - Check if a node is a vector value that is sign-extended
3958/// or a constant BUILD_VECTOR with sign-extended elements.
3959static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
3960 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
3961 return true;
3962 if (isExtendedBUILD_VECTOR(N, DAG, true))
3963 return true;
3964 return false;
3965}
3966
3967/// isZeroExtended - Check if a node is a vector value that is zero-extended
3968/// or a constant BUILD_VECTOR with zero-extended elements.
3969static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
3970 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
3971 return true;
3972 if (isExtendedBUILD_VECTOR(N, DAG, false))
3973 return true;
3974 return false;
3975}
3976
3977/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
3978/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003979static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3980 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3981 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00003982 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
3983 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
3984 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
3985 LD->isNonTemporal(), LD->getAlignment());
3986 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
3987 // have been legalized as a BITCAST from v4i32.
3988 if (N->getOpcode() == ISD::BITCAST) {
3989 SDNode *BVN = N->getOperand(0).getNode();
3990 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
3991 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
3992 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
3993 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
3994 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
3995 }
3996 // Construct a new BUILD_VECTOR with elements truncated to half the size.
3997 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
3998 EVT VT = N->getValueType(0);
3999 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4000 unsigned NumElts = VT.getVectorNumElements();
4001 MVT TruncVT = MVT::getIntegerVT(EltSize);
4002 SmallVector<SDValue, 8> Ops;
4003 for (unsigned i = 0; i != NumElts; ++i) {
4004 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4005 const APInt &CInt = C->getAPIntValue();
4006 Ops.push_back(DAG.getConstant(APInt(CInt).trunc(EltSize), TruncVT));
4007 }
4008 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4009 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004010}
4011
4012static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4013 // Multiplications are only custom-lowered for 128-bit vectors so that
4014 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4015 EVT VT = Op.getValueType();
4016 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4017 SDNode *N0 = Op.getOperand(0).getNode();
4018 SDNode *N1 = Op.getOperand(1).getNode();
4019 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004020 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004021 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004022 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004023 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004024 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004025 // Fall through to expand this. It is not legal.
4026 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004027 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004028 // Other vector multiplications are legal.
4029 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004030
4031 // Legalize to a VMULL instruction.
4032 DebugLoc DL = Op.getDebugLoc();
4033 SDValue Op0 = SkipExtension(N0, DAG);
4034 SDValue Op1 = SkipExtension(N1, DAG);
4035
4036 assert(Op0.getValueType().is64BitVector() &&
4037 Op1.getValueType().is64BitVector() &&
4038 "unexpected types for extended operands to VMULL");
4039 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4040}
4041
Dan Gohmand858e902010-04-17 15:26:15 +00004042SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004043 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004044 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004045 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004046 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004047 case ISD::GlobalAddress:
4048 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4049 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004050 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004051 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004052 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4053 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004054 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004055 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004056 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004057 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004058 case ISD::SINT_TO_FP:
4059 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4060 case ISD::FP_TO_SINT:
4061 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004062 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004063 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004064 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004065 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004066 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004067 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004068 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004069 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4070 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004071 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004072 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004073 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004074 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004075 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004076 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004077 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004078 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004079 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004080 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004081 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004082 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004083 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004084 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004085 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004086 }
Dan Gohman475871a2008-07-27 21:46:04 +00004087 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004088}
4089
Duncan Sands1607f052008-12-01 11:39:25 +00004090/// ReplaceNodeResults - Replace the results of node with an illegal result
4091/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004092void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4093 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004094 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004095 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004096 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004097 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004098 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004099 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004100 case ISD::BITCAST:
4101 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004102 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004103 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004104 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004105 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004106 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004107 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004108 if (Res.getNode())
4109 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004110}
Chris Lattner27a6c732007-11-24 07:07:01 +00004111
Evan Chenga8e29892007-01-19 07:51:42 +00004112//===----------------------------------------------------------------------===//
4113// ARM Scheduler Hooks
4114//===----------------------------------------------------------------------===//
4115
4116MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004117ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4118 MachineBasicBlock *BB,
4119 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004120 unsigned dest = MI->getOperand(0).getReg();
4121 unsigned ptr = MI->getOperand(1).getReg();
4122 unsigned oldval = MI->getOperand(2).getReg();
4123 unsigned newval = MI->getOperand(3).getReg();
4124 unsigned scratch = BB->getParent()->getRegInfo()
4125 .createVirtualRegister(ARM::GPRRegisterClass);
4126 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4127 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004128 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004129
4130 unsigned ldrOpc, strOpc;
4131 switch (Size) {
4132 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004133 case 1:
4134 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
4135 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
4136 break;
4137 case 2:
4138 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4139 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4140 break;
4141 case 4:
4142 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4143 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4144 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004145 }
4146
4147 MachineFunction *MF = BB->getParent();
4148 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4149 MachineFunction::iterator It = BB;
4150 ++It; // insert the new blocks after the current block
4151
4152 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4153 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4154 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4155 MF->insert(It, loop1MBB);
4156 MF->insert(It, loop2MBB);
4157 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004158
4159 // Transfer the remainder of BB and its successor edges to exitMBB.
4160 exitMBB->splice(exitMBB->begin(), BB,
4161 llvm::next(MachineBasicBlock::iterator(MI)),
4162 BB->end());
4163 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004164
4165 // thisMBB:
4166 // ...
4167 // fallthrough --> loop1MBB
4168 BB->addSuccessor(loop1MBB);
4169
4170 // loop1MBB:
4171 // ldrex dest, [ptr]
4172 // cmp dest, oldval
4173 // bne exitMBB
4174 BB = loop1MBB;
4175 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004176 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004177 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004178 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4179 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004180 BB->addSuccessor(loop2MBB);
4181 BB->addSuccessor(exitMBB);
4182
4183 // loop2MBB:
4184 // strex scratch, newval, [ptr]
4185 // cmp scratch, #0
4186 // bne loop1MBB
4187 BB = loop2MBB;
4188 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4189 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004190 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004191 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004192 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4193 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004194 BB->addSuccessor(loop1MBB);
4195 BB->addSuccessor(exitMBB);
4196
4197 // exitMBB:
4198 // ...
4199 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004200
Dan Gohman14152b42010-07-06 20:24:04 +00004201 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004202
Jim Grosbach5278eb82009-12-11 01:42:04 +00004203 return BB;
4204}
4205
4206MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004207ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4208 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004209 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4210 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4211
4212 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004213 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004214 MachineFunction::iterator It = BB;
4215 ++It;
4216
4217 unsigned dest = MI->getOperand(0).getReg();
4218 unsigned ptr = MI->getOperand(1).getReg();
4219 unsigned incr = MI->getOperand(2).getReg();
4220 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004221
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004222 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004223 unsigned ldrOpc, strOpc;
4224 switch (Size) {
4225 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004226 case 1:
4227 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004228 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004229 break;
4230 case 2:
4231 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4232 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4233 break;
4234 case 4:
4235 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4236 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4237 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004238 }
4239
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004240 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4241 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4242 MF->insert(It, loopMBB);
4243 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004244
4245 // Transfer the remainder of BB and its successor edges to exitMBB.
4246 exitMBB->splice(exitMBB->begin(), BB,
4247 llvm::next(MachineBasicBlock::iterator(MI)),
4248 BB->end());
4249 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004250
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004251 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004252 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4253 unsigned scratch2 = (!BinOpcode) ? incr :
4254 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4255
4256 // thisMBB:
4257 // ...
4258 // fallthrough --> loopMBB
4259 BB->addSuccessor(loopMBB);
4260
4261 // loopMBB:
4262 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004263 // <binop> scratch2, dest, incr
4264 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004265 // cmp scratch, #0
4266 // bne- loopMBB
4267 // fallthrough --> exitMBB
4268 BB = loopMBB;
4269 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004270 if (BinOpcode) {
4271 // operand order needs to go the other way for NAND
4272 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4273 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4274 addReg(incr).addReg(dest)).addReg(0);
4275 else
4276 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4277 addReg(dest).addReg(incr)).addReg(0);
4278 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004279
4280 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4281 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004282 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004283 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004284 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4285 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004286
4287 BB->addSuccessor(loopMBB);
4288 BB->addSuccessor(exitMBB);
4289
4290 // exitMBB:
4291 // ...
4292 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004293
Dan Gohman14152b42010-07-06 20:24:04 +00004294 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004295
Jim Grosbachc3c23542009-12-14 04:22:04 +00004296 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004297}
4298
Evan Cheng218977b2010-07-13 19:27:42 +00004299static
4300MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4301 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4302 E = MBB->succ_end(); I != E; ++I)
4303 if (*I != Succ)
4304 return *I;
4305 llvm_unreachable("Expecting a BB with two successors!");
4306}
4307
Jim Grosbache801dc42009-12-12 01:40:06 +00004308MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004309ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004310 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004311 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004312 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004313 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004314 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004315 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004316 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004317 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004318
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004319 case ARM::ATOMIC_LOAD_ADD_I8:
4320 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4321 case ARM::ATOMIC_LOAD_ADD_I16:
4322 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4323 case ARM::ATOMIC_LOAD_ADD_I32:
4324 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004325
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004326 case ARM::ATOMIC_LOAD_AND_I8:
4327 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4328 case ARM::ATOMIC_LOAD_AND_I16:
4329 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4330 case ARM::ATOMIC_LOAD_AND_I32:
4331 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004332
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004333 case ARM::ATOMIC_LOAD_OR_I8:
4334 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4335 case ARM::ATOMIC_LOAD_OR_I16:
4336 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4337 case ARM::ATOMIC_LOAD_OR_I32:
4338 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004339
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004340 case ARM::ATOMIC_LOAD_XOR_I8:
4341 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4342 case ARM::ATOMIC_LOAD_XOR_I16:
4343 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4344 case ARM::ATOMIC_LOAD_XOR_I32:
4345 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004346
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004347 case ARM::ATOMIC_LOAD_NAND_I8:
4348 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4349 case ARM::ATOMIC_LOAD_NAND_I16:
4350 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4351 case ARM::ATOMIC_LOAD_NAND_I32:
4352 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004353
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004354 case ARM::ATOMIC_LOAD_SUB_I8:
4355 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4356 case ARM::ATOMIC_LOAD_SUB_I16:
4357 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4358 case ARM::ATOMIC_LOAD_SUB_I32:
4359 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004360
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004361 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4362 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4363 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004364
4365 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4366 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4367 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004368
Evan Cheng007ea272009-08-12 05:17:19 +00004369 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004370 // To "insert" a SELECT_CC instruction, we actually have to insert the
4371 // diamond control-flow pattern. The incoming instruction knows the
4372 // destination vreg to set, the condition code register to branch on, the
4373 // true/false values to select between, and a branch opcode to use.
4374 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004375 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004376 ++It;
4377
4378 // thisMBB:
4379 // ...
4380 // TrueVal = ...
4381 // cmpTY ccX, r1, r2
4382 // bCC copy1MBB
4383 // fallthrough --> copy0MBB
4384 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004385 MachineFunction *F = BB->getParent();
4386 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4387 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004388 F->insert(It, copy0MBB);
4389 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004390
4391 // Transfer the remainder of BB and its successor edges to sinkMBB.
4392 sinkMBB->splice(sinkMBB->begin(), BB,
4393 llvm::next(MachineBasicBlock::iterator(MI)),
4394 BB->end());
4395 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4396
Dan Gohman258c58c2010-07-06 15:49:48 +00004397 BB->addSuccessor(copy0MBB);
4398 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004399
Dan Gohman14152b42010-07-06 20:24:04 +00004400 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4401 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4402
Evan Chenga8e29892007-01-19 07:51:42 +00004403 // copy0MBB:
4404 // %FalseValue = ...
4405 // # fallthrough to sinkMBB
4406 BB = copy0MBB;
4407
4408 // Update machine-CFG edges
4409 BB->addSuccessor(sinkMBB);
4410
4411 // sinkMBB:
4412 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4413 // ...
4414 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004415 BuildMI(*BB, BB->begin(), dl,
4416 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004417 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4418 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4419
Dan Gohman14152b42010-07-06 20:24:04 +00004420 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004421 return BB;
4422 }
Evan Cheng86198642009-08-07 00:34:42 +00004423
Evan Cheng218977b2010-07-13 19:27:42 +00004424 case ARM::BCCi64:
4425 case ARM::BCCZi64: {
4426 // Compare both parts that make up the double comparison separately for
4427 // equality.
4428 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4429
4430 unsigned LHS1 = MI->getOperand(1).getReg();
4431 unsigned LHS2 = MI->getOperand(2).getReg();
4432 if (RHSisZero) {
4433 AddDefaultPred(BuildMI(BB, dl,
4434 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4435 .addReg(LHS1).addImm(0));
4436 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4437 .addReg(LHS2).addImm(0)
4438 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4439 } else {
4440 unsigned RHS1 = MI->getOperand(3).getReg();
4441 unsigned RHS2 = MI->getOperand(4).getReg();
4442 AddDefaultPred(BuildMI(BB, dl,
4443 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4444 .addReg(LHS1).addReg(RHS1));
4445 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4446 .addReg(LHS2).addReg(RHS2)
4447 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4448 }
4449
4450 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4451 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4452 if (MI->getOperand(0).getImm() == ARMCC::NE)
4453 std::swap(destMBB, exitMBB);
4454
4455 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4456 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4457 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4458 .addMBB(exitMBB);
4459
4460 MI->eraseFromParent(); // The pseudo instruction is gone now.
4461 return BB;
4462 }
Evan Chenga8e29892007-01-19 07:51:42 +00004463 }
4464}
4465
4466//===----------------------------------------------------------------------===//
4467// ARM Optimization Hooks
4468//===----------------------------------------------------------------------===//
4469
Chris Lattnerd1980a52009-03-12 06:52:53 +00004470static
4471SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4472 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004473 SelectionDAG &DAG = DCI.DAG;
4474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004475 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004476 unsigned Opc = N->getOpcode();
4477 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4478 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4479 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4480 ISD::CondCode CC = ISD::SETCC_INVALID;
4481
4482 if (isSlctCC) {
4483 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4484 } else {
4485 SDValue CCOp = Slct.getOperand(0);
4486 if (CCOp.getOpcode() == ISD::SETCC)
4487 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4488 }
4489
4490 bool DoXform = false;
4491 bool InvCC = false;
4492 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4493 "Bad input!");
4494
4495 if (LHS.getOpcode() == ISD::Constant &&
4496 cast<ConstantSDNode>(LHS)->isNullValue()) {
4497 DoXform = true;
4498 } else if (CC != ISD::SETCC_INVALID &&
4499 RHS.getOpcode() == ISD::Constant &&
4500 cast<ConstantSDNode>(RHS)->isNullValue()) {
4501 std::swap(LHS, RHS);
4502 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004503 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004504 Op0.getOperand(0).getValueType();
4505 bool isInt = OpVT.isInteger();
4506 CC = ISD::getSetCCInverse(CC, isInt);
4507
4508 if (!TLI.isCondCodeLegal(CC, OpVT))
4509 return SDValue(); // Inverse operator isn't legal.
4510
4511 DoXform = true;
4512 InvCC = true;
4513 }
4514
4515 if (DoXform) {
4516 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4517 if (isSlctCC)
4518 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4519 Slct.getOperand(0), Slct.getOperand(1), CC);
4520 SDValue CCOp = Slct.getOperand(0);
4521 if (InvCC)
4522 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4523 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4524 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4525 CCOp, OtherOp, Result);
4526 }
4527 return SDValue();
4528}
4529
Bob Wilson3d5792a2010-07-29 20:34:14 +00004530/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4531/// operands N0 and N1. This is a helper for PerformADDCombine that is
4532/// called with the default operands, and if that fails, with commuted
4533/// operands.
4534static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4535 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004536 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4537 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4538 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4539 if (Result.getNode()) return Result;
4540 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004541 return SDValue();
4542}
4543
Bob Wilson3d5792a2010-07-29 20:34:14 +00004544/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4545///
4546static SDValue PerformADDCombine(SDNode *N,
4547 TargetLowering::DAGCombinerInfo &DCI) {
4548 SDValue N0 = N->getOperand(0);
4549 SDValue N1 = N->getOperand(1);
4550
4551 // First try with the default operand order.
4552 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4553 if (Result.getNode())
4554 return Result;
4555
4556 // If that didn't work, try again with the operands commuted.
4557 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4558}
4559
Chris Lattnerd1980a52009-03-12 06:52:53 +00004560/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004561///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004562static SDValue PerformSUBCombine(SDNode *N,
4563 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004564 SDValue N0 = N->getOperand(0);
4565 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004566
Chris Lattnerd1980a52009-03-12 06:52:53 +00004567 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4568 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4569 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4570 if (Result.getNode()) return Result;
4571 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004572
Chris Lattnerd1980a52009-03-12 06:52:53 +00004573 return SDValue();
4574}
4575
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004576static SDValue PerformMULCombine(SDNode *N,
4577 TargetLowering::DAGCombinerInfo &DCI,
4578 const ARMSubtarget *Subtarget) {
4579 SelectionDAG &DAG = DCI.DAG;
4580
4581 if (Subtarget->isThumb1Only())
4582 return SDValue();
4583
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004584 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4585 return SDValue();
4586
4587 EVT VT = N->getValueType(0);
4588 if (VT != MVT::i32)
4589 return SDValue();
4590
4591 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4592 if (!C)
4593 return SDValue();
4594
4595 uint64_t MulAmt = C->getZExtValue();
4596 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4597 ShiftAmt = ShiftAmt & (32 - 1);
4598 SDValue V = N->getOperand(0);
4599 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004600
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004601 SDValue Res;
4602 MulAmt >>= ShiftAmt;
4603 if (isPowerOf2_32(MulAmt - 1)) {
4604 // (mul x, 2^N + 1) => (add (shl x, N), x)
4605 Res = DAG.getNode(ISD::ADD, DL, VT,
4606 V, DAG.getNode(ISD::SHL, DL, VT,
4607 V, DAG.getConstant(Log2_32(MulAmt-1),
4608 MVT::i32)));
4609 } else if (isPowerOf2_32(MulAmt + 1)) {
4610 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4611 Res = DAG.getNode(ISD::SUB, DL, VT,
4612 DAG.getNode(ISD::SHL, DL, VT,
4613 V, DAG.getConstant(Log2_32(MulAmt+1),
4614 MVT::i32)),
4615 V);
4616 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004617 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004618
4619 if (ShiftAmt != 0)
4620 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4621 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004622
4623 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004624 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004625 return SDValue();
4626}
4627
Owen Anderson080c0922010-11-05 19:27:46 +00004628static SDValue PerformANDCombine(SDNode *N,
4629 TargetLowering::DAGCombinerInfo &DCI) {
4630 // Attempt to use immediate-form VBIC
4631 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4632 DebugLoc dl = N->getDebugLoc();
4633 EVT VT = N->getValueType(0);
4634 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004635
Owen Anderson080c0922010-11-05 19:27:46 +00004636 APInt SplatBits, SplatUndef;
4637 unsigned SplatBitSize;
4638 bool HasAnyUndefs;
4639 if (BVN &&
4640 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4641 if (SplatBitSize <= 64) {
4642 EVT VbicVT;
4643 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4644 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004645 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004646 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004647 if (Val.getNode()) {
4648 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004649 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00004650 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004651 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00004652 }
4653 }
4654 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004655
Owen Anderson080c0922010-11-05 19:27:46 +00004656 return SDValue();
4657}
4658
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004659/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4660static SDValue PerformORCombine(SDNode *N,
4661 TargetLowering::DAGCombinerInfo &DCI,
4662 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004663 // Attempt to use immediate-form VORR
4664 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4665 DebugLoc dl = N->getDebugLoc();
4666 EVT VT = N->getValueType(0);
4667 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004668
Owen Anderson60f48702010-11-03 23:15:26 +00004669 APInt SplatBits, SplatUndef;
4670 unsigned SplatBitSize;
4671 bool HasAnyUndefs;
4672 if (BVN && Subtarget->hasNEON() &&
4673 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4674 if (SplatBitSize <= 64) {
4675 EVT VorrVT;
4676 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4677 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004678 DAG, VorrVT, VT.is128BitVector(),
4679 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004680 if (Val.getNode()) {
4681 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004682 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00004683 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004684 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00004685 }
4686 }
4687 }
4688
Jim Grosbach54238562010-07-17 03:30:54 +00004689 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4690 // reasonable.
4691
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004692 // BFI is only available on V6T2+
4693 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4694 return SDValue();
4695
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004696 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004697 DebugLoc DL = N->getDebugLoc();
4698 // 1) or (and A, mask), val => ARMbfi A, val, mask
4699 // iff (val & mask) == val
4700 //
4701 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4702 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4703 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4704 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4705 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4706 // (i.e., copy a bitfield value into another bitfield of the same width)
4707 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004708 return SDValue();
4709
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004710 if (VT != MVT::i32)
4711 return SDValue();
4712
Jim Grosbach54238562010-07-17 03:30:54 +00004713
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004714 // The value and the mask need to be constants so we can verify this is
4715 // actually a bitfield set. If the mask is 0xffff, we can do better
4716 // via a movt instruction, so don't use BFI in that case.
4717 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4718 if (!C)
4719 return SDValue();
4720 unsigned Mask = C->getZExtValue();
4721 if (Mask == 0xffff)
4722 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004723 SDValue Res;
4724 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4725 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4726 unsigned Val = C->getZExtValue();
4727 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4728 return SDValue();
4729 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004730
Jim Grosbach54238562010-07-17 03:30:54 +00004731 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4732 DAG.getConstant(Val, MVT::i32),
4733 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004734
Jim Grosbach54238562010-07-17 03:30:54 +00004735 // Do not add new nodes to DAG combiner worklist.
4736 DCI.CombineTo(N, Res, false);
4737 } else if (N1.getOpcode() == ISD::AND) {
4738 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4739 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4740 if (!C)
4741 return SDValue();
4742 unsigned Mask2 = C->getZExtValue();
4743
4744 if (ARM::isBitFieldInvertedMask(Mask) &&
4745 ARM::isBitFieldInvertedMask(~Mask2) &&
4746 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4747 // The pack halfword instruction works better for masks that fit it,
4748 // so use that when it's available.
4749 if (Subtarget->hasT2ExtractPack() &&
4750 (Mask == 0xffff || Mask == 0xffff0000))
4751 return SDValue();
4752 // 2a
4753 unsigned lsb = CountTrailingZeros_32(Mask2);
4754 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4755 DAG.getConstant(lsb, MVT::i32));
4756 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4757 DAG.getConstant(Mask, MVT::i32));
4758 // Do not add new nodes to DAG combiner worklist.
4759 DCI.CombineTo(N, Res, false);
4760 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4761 ARM::isBitFieldInvertedMask(Mask2) &&
4762 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4763 // The pack halfword instruction works better for masks that fit it,
4764 // so use that when it's available.
4765 if (Subtarget->hasT2ExtractPack() &&
4766 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4767 return SDValue();
4768 // 2b
4769 unsigned lsb = CountTrailingZeros_32(Mask);
4770 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4771 DAG.getConstant(lsb, MVT::i32));
4772 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4773 DAG.getConstant(Mask2, MVT::i32));
4774 // Do not add new nodes to DAG combiner worklist.
4775 DCI.CombineTo(N, Res, false);
4776 }
4777 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004778
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004779 return SDValue();
4780}
4781
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004782/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4783/// ARMISD::VMOVRRD.
4784static SDValue PerformVMOVRRDCombine(SDNode *N,
4785 TargetLowering::DAGCombinerInfo &DCI) {
4786 // vmovrrd(vmovdrr x, y) -> x,y
4787 SDValue InDouble = N->getOperand(0);
4788 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4789 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4790 return SDValue();
4791}
4792
4793/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4794/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4795static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4796 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4797 SDValue Op0 = N->getOperand(0);
4798 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004799 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004800 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004801 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004802 Op1 = Op1.getOperand(0);
4803 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4804 Op0.getNode() == Op1.getNode() &&
4805 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004806 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004807 N->getValueType(0), Op0.getOperand(0));
4808 return SDValue();
4809}
4810
Bob Wilson75f02882010-09-17 22:59:05 +00004811/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4812/// ISD::BUILD_VECTOR.
4813static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4814 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4815 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4816 // into a pair of GPRs, which is fine when the value is used as a scalar,
4817 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004818 if (N->getNumOperands() == 2)
4819 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004820
4821 return SDValue();
4822}
4823
Bob Wilsonf20700c2010-10-27 20:38:28 +00004824/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4825/// ISD::VECTOR_SHUFFLE.
4826static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4827 // The LLVM shufflevector instruction does not require the shuffle mask
4828 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4829 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4830 // operands do not match the mask length, they are extended by concatenating
4831 // them with undef vectors. That is probably the right thing for other
4832 // targets, but for NEON it is better to concatenate two double-register
4833 // size vector operands into a single quad-register size vector. Do that
4834 // transformation here:
4835 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4836 // shuffle(concat(v1, v2), undef)
4837 SDValue Op0 = N->getOperand(0);
4838 SDValue Op1 = N->getOperand(1);
4839 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4840 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4841 Op0.getNumOperands() != 2 ||
4842 Op1.getNumOperands() != 2)
4843 return SDValue();
4844 SDValue Concat0Op1 = Op0.getOperand(1);
4845 SDValue Concat1Op1 = Op1.getOperand(1);
4846 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4847 Concat1Op1.getOpcode() != ISD::UNDEF)
4848 return SDValue();
4849 // Skip the transformation if any of the types are illegal.
4850 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4851 EVT VT = N->getValueType(0);
4852 if (!TLI.isTypeLegal(VT) ||
4853 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4854 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4855 return SDValue();
4856
4857 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4858 Op0.getOperand(0), Op1.getOperand(0));
4859 // Translate the shuffle mask.
4860 SmallVector<int, 16> NewMask;
4861 unsigned NumElts = VT.getVectorNumElements();
4862 unsigned HalfElts = NumElts/2;
4863 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4864 for (unsigned n = 0; n < NumElts; ++n) {
4865 int MaskElt = SVN->getMaskElt(n);
4866 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004867 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004868 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004869 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004870 NewElt = HalfElts + MaskElt - NumElts;
4871 NewMask.push_back(NewElt);
4872 }
4873 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4874 DAG.getUNDEF(VT), NewMask.data());
4875}
4876
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00004877/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
4878/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
4879/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
4880/// return true.
4881static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
4882 SelectionDAG &DAG = DCI.DAG;
4883 EVT VT = N->getValueType(0);
4884 // vldN-dup instructions only support 64-bit vectors for N > 1.
4885 if (!VT.is64BitVector())
4886 return false;
4887
4888 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
4889 SDNode *VLD = N->getOperand(0).getNode();
4890 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
4891 return false;
4892 unsigned NumVecs = 0;
4893 unsigned NewOpc = 0;
4894 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
4895 if (IntNo == Intrinsic::arm_neon_vld2lane) {
4896 NumVecs = 2;
4897 NewOpc = ARMISD::VLD2DUP;
4898 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
4899 NumVecs = 3;
4900 NewOpc = ARMISD::VLD3DUP;
4901 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
4902 NumVecs = 4;
4903 NewOpc = ARMISD::VLD4DUP;
4904 } else {
4905 return false;
4906 }
4907
4908 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
4909 // numbers match the load.
4910 unsigned VLDLaneNo =
4911 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
4912 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
4913 UI != UE; ++UI) {
4914 // Ignore uses of the chain result.
4915 if (UI.getUse().getResNo() == NumVecs)
4916 continue;
4917 SDNode *User = *UI;
4918 if (User->getOpcode() != ARMISD::VDUPLANE ||
4919 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
4920 return false;
4921 }
4922
4923 // Create the vldN-dup node.
4924 EVT Tys[5];
4925 unsigned n;
4926 for (n = 0; n < NumVecs; ++n)
4927 Tys[n] = VT;
4928 Tys[n] = MVT::Other;
4929 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
4930 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
4931 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
4932 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
4933 Ops, 2, VLDMemInt->getMemoryVT(),
4934 VLDMemInt->getMemOperand());
4935
4936 // Update the uses.
4937 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
4938 UI != UE; ++UI) {
4939 unsigned ResNo = UI.getUse().getResNo();
4940 // Ignore uses of the chain result.
4941 if (ResNo == NumVecs)
4942 continue;
4943 SDNode *User = *UI;
4944 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
4945 }
4946
4947 // Now the vldN-lane intrinsic is dead except for its chain result.
4948 // Update uses of the chain.
4949 std::vector<SDValue> VLDDupResults;
4950 for (unsigned n = 0; n < NumVecs; ++n)
4951 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
4952 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
4953 DCI.CombineTo(VLD, VLDDupResults);
4954
4955 return true;
4956}
4957
Bob Wilson9e82bf12010-07-14 01:22:12 +00004958/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4959/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00004960static SDValue PerformVDUPLANECombine(SDNode *N,
4961 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00004962 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004963
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00004964 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
4965 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
4966 if (CombineVLDDUP(N, DCI))
4967 return SDValue(N, 0);
4968
4969 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4970 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004971 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004972 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004973 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004974 return SDValue();
4975
4976 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4977 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4978 // The canonical VMOV for a zero vector uses a 32-bit element size.
4979 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4980 unsigned EltBits;
4981 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4982 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00004983 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004984 if (EltSize > VT.getVectorElementType().getSizeInBits())
4985 return SDValue();
4986
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00004987 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004988}
4989
Bob Wilson5bafff32009-06-22 23:27:02 +00004990/// getVShiftImm - Check if this is a valid build_vector for the immediate
4991/// operand of a vector shift operation, where all the elements of the
4992/// build_vector must have the same constant integer value.
4993static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4994 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004995 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00004996 Op = Op.getOperand(0);
4997 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4998 APInt SplatBits, SplatUndef;
4999 unsigned SplatBitSize;
5000 bool HasAnyUndefs;
5001 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5002 HasAnyUndefs, ElementBits) ||
5003 SplatBitSize > ElementBits)
5004 return false;
5005 Cnt = SplatBits.getSExtValue();
5006 return true;
5007}
5008
5009/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5010/// operand of a vector shift left operation. That value must be in the range:
5011/// 0 <= Value < ElementBits for a left shift; or
5012/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005013static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005014 assert(VT.isVector() && "vector shift count is not a vector type");
5015 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5016 if (! getVShiftImm(Op, ElementBits, Cnt))
5017 return false;
5018 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5019}
5020
5021/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5022/// operand of a vector shift right operation. For a shift opcode, the value
5023/// is positive, but for an intrinsic the value count must be negative. The
5024/// absolute value must be in the range:
5025/// 1 <= |Value| <= ElementBits for a right shift; or
5026/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005027static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005028 int64_t &Cnt) {
5029 assert(VT.isVector() && "vector shift count is not a vector type");
5030 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5031 if (! getVShiftImm(Op, ElementBits, Cnt))
5032 return false;
5033 if (isIntrinsic)
5034 Cnt = -Cnt;
5035 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5036}
5037
5038/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5039static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5040 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5041 switch (IntNo) {
5042 default:
5043 // Don't do anything for most intrinsics.
5044 break;
5045
5046 // Vector shifts: check for immediate versions and lower them.
5047 // Note: This is done during DAG combining instead of DAG legalizing because
5048 // the build_vectors for 64-bit vector element shift counts are generally
5049 // not legal, and it is hard to see their values after they get legalized to
5050 // loads from a constant pool.
5051 case Intrinsic::arm_neon_vshifts:
5052 case Intrinsic::arm_neon_vshiftu:
5053 case Intrinsic::arm_neon_vshiftls:
5054 case Intrinsic::arm_neon_vshiftlu:
5055 case Intrinsic::arm_neon_vshiftn:
5056 case Intrinsic::arm_neon_vrshifts:
5057 case Intrinsic::arm_neon_vrshiftu:
5058 case Intrinsic::arm_neon_vrshiftn:
5059 case Intrinsic::arm_neon_vqshifts:
5060 case Intrinsic::arm_neon_vqshiftu:
5061 case Intrinsic::arm_neon_vqshiftsu:
5062 case Intrinsic::arm_neon_vqshiftns:
5063 case Intrinsic::arm_neon_vqshiftnu:
5064 case Intrinsic::arm_neon_vqshiftnsu:
5065 case Intrinsic::arm_neon_vqrshiftns:
5066 case Intrinsic::arm_neon_vqrshiftnu:
5067 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005068 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005069 int64_t Cnt;
5070 unsigned VShiftOpc = 0;
5071
5072 switch (IntNo) {
5073 case Intrinsic::arm_neon_vshifts:
5074 case Intrinsic::arm_neon_vshiftu:
5075 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5076 VShiftOpc = ARMISD::VSHL;
5077 break;
5078 }
5079 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5080 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5081 ARMISD::VSHRs : ARMISD::VSHRu);
5082 break;
5083 }
5084 return SDValue();
5085
5086 case Intrinsic::arm_neon_vshiftls:
5087 case Intrinsic::arm_neon_vshiftlu:
5088 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5089 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005090 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005091
5092 case Intrinsic::arm_neon_vrshifts:
5093 case Intrinsic::arm_neon_vrshiftu:
5094 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5095 break;
5096 return SDValue();
5097
5098 case Intrinsic::arm_neon_vqshifts:
5099 case Intrinsic::arm_neon_vqshiftu:
5100 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5101 break;
5102 return SDValue();
5103
5104 case Intrinsic::arm_neon_vqshiftsu:
5105 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5106 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005107 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005108
5109 case Intrinsic::arm_neon_vshiftn:
5110 case Intrinsic::arm_neon_vrshiftn:
5111 case Intrinsic::arm_neon_vqshiftns:
5112 case Intrinsic::arm_neon_vqshiftnu:
5113 case Intrinsic::arm_neon_vqshiftnsu:
5114 case Intrinsic::arm_neon_vqrshiftns:
5115 case Intrinsic::arm_neon_vqrshiftnu:
5116 case Intrinsic::arm_neon_vqrshiftnsu:
5117 // Narrowing shifts require an immediate right shift.
5118 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5119 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005120 llvm_unreachable("invalid shift count for narrowing vector shift "
5121 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005122
5123 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005124 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005125 }
5126
5127 switch (IntNo) {
5128 case Intrinsic::arm_neon_vshifts:
5129 case Intrinsic::arm_neon_vshiftu:
5130 // Opcode already set above.
5131 break;
5132 case Intrinsic::arm_neon_vshiftls:
5133 case Intrinsic::arm_neon_vshiftlu:
5134 if (Cnt == VT.getVectorElementType().getSizeInBits())
5135 VShiftOpc = ARMISD::VSHLLi;
5136 else
5137 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5138 ARMISD::VSHLLs : ARMISD::VSHLLu);
5139 break;
5140 case Intrinsic::arm_neon_vshiftn:
5141 VShiftOpc = ARMISD::VSHRN; break;
5142 case Intrinsic::arm_neon_vrshifts:
5143 VShiftOpc = ARMISD::VRSHRs; break;
5144 case Intrinsic::arm_neon_vrshiftu:
5145 VShiftOpc = ARMISD::VRSHRu; break;
5146 case Intrinsic::arm_neon_vrshiftn:
5147 VShiftOpc = ARMISD::VRSHRN; break;
5148 case Intrinsic::arm_neon_vqshifts:
5149 VShiftOpc = ARMISD::VQSHLs; break;
5150 case Intrinsic::arm_neon_vqshiftu:
5151 VShiftOpc = ARMISD::VQSHLu; break;
5152 case Intrinsic::arm_neon_vqshiftsu:
5153 VShiftOpc = ARMISD::VQSHLsu; break;
5154 case Intrinsic::arm_neon_vqshiftns:
5155 VShiftOpc = ARMISD::VQSHRNs; break;
5156 case Intrinsic::arm_neon_vqshiftnu:
5157 VShiftOpc = ARMISD::VQSHRNu; break;
5158 case Intrinsic::arm_neon_vqshiftnsu:
5159 VShiftOpc = ARMISD::VQSHRNsu; break;
5160 case Intrinsic::arm_neon_vqrshiftns:
5161 VShiftOpc = ARMISD::VQRSHRNs; break;
5162 case Intrinsic::arm_neon_vqrshiftnu:
5163 VShiftOpc = ARMISD::VQRSHRNu; break;
5164 case Intrinsic::arm_neon_vqrshiftnsu:
5165 VShiftOpc = ARMISD::VQRSHRNsu; break;
5166 }
5167
5168 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005170 }
5171
5172 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005173 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005174 int64_t Cnt;
5175 unsigned VShiftOpc = 0;
5176
5177 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5178 VShiftOpc = ARMISD::VSLI;
5179 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5180 VShiftOpc = ARMISD::VSRI;
5181 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005182 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005183 }
5184
5185 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5186 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005187 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005188 }
5189
5190 case Intrinsic::arm_neon_vqrshifts:
5191 case Intrinsic::arm_neon_vqrshiftu:
5192 // No immediate versions of these to check for.
5193 break;
5194 }
5195
5196 return SDValue();
5197}
5198
5199/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5200/// lowers them. As with the vector shift intrinsics, this is done during DAG
5201/// combining instead of DAG legalizing because the build_vectors for 64-bit
5202/// vector element shift counts are generally not legal, and it is hard to see
5203/// their values after they get legalized to loads from a constant pool.
5204static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5205 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005206 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005207
5208 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005209 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5210 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005211 return SDValue();
5212
5213 assert(ST->hasNEON() && "unexpected vector shift");
5214 int64_t Cnt;
5215
5216 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005217 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005218
5219 case ISD::SHL:
5220 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5221 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005223 break;
5224
5225 case ISD::SRA:
5226 case ISD::SRL:
5227 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5228 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5229 ARMISD::VSHRs : ARMISD::VSHRu);
5230 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005232 }
5233 }
5234 return SDValue();
5235}
5236
5237/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5238/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5239static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5240 const ARMSubtarget *ST) {
5241 SDValue N0 = N->getOperand(0);
5242
5243 // Check for sign- and zero-extensions of vector extract operations of 8-
5244 // and 16-bit vector elements. NEON supports these directly. They are
5245 // handled during DAG combining because type legalization will promote them
5246 // to 32-bit types and it is messy to recognize the operations after that.
5247 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5248 SDValue Vec = N0.getOperand(0);
5249 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005250 EVT VT = N->getValueType(0);
5251 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005252 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5253
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 if (VT == MVT::i32 &&
5255 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005256 TLI.isTypeLegal(Vec.getValueType()) &&
5257 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005258
5259 unsigned Opc = 0;
5260 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005261 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005262 case ISD::SIGN_EXTEND:
5263 Opc = ARMISD::VGETLANEs;
5264 break;
5265 case ISD::ZERO_EXTEND:
5266 case ISD::ANY_EXTEND:
5267 Opc = ARMISD::VGETLANEu;
5268 break;
5269 }
5270 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5271 }
5272 }
5273
5274 return SDValue();
5275}
5276
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005277/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5278/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5279static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5280 const ARMSubtarget *ST) {
5281 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005282 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005283 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5284 // a NaN; only do the transformation when it matches that behavior.
5285
5286 // For now only do this when using NEON for FP operations; if using VFP, it
5287 // is not obvious that the benefit outweighs the cost of switching to the
5288 // NEON pipeline.
5289 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5290 N->getValueType(0) != MVT::f32)
5291 return SDValue();
5292
5293 SDValue CondLHS = N->getOperand(0);
5294 SDValue CondRHS = N->getOperand(1);
5295 SDValue LHS = N->getOperand(2);
5296 SDValue RHS = N->getOperand(3);
5297 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5298
5299 unsigned Opcode = 0;
5300 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005301 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005302 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005303 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005304 IsReversed = true ; // x CC y ? y : x
5305 } else {
5306 return SDValue();
5307 }
5308
Bob Wilsone742bb52010-02-24 22:15:53 +00005309 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005310 switch (CC) {
5311 default: break;
5312 case ISD::SETOLT:
5313 case ISD::SETOLE:
5314 case ISD::SETLT:
5315 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005316 case ISD::SETULT:
5317 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005318 // If LHS is NaN, an ordered comparison will be false and the result will
5319 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5320 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5321 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5322 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5323 break;
5324 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5325 // will return -0, so vmin can only be used for unsafe math or if one of
5326 // the operands is known to be nonzero.
5327 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5328 !UnsafeFPMath &&
5329 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5330 break;
5331 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005332 break;
5333
5334 case ISD::SETOGT:
5335 case ISD::SETOGE:
5336 case ISD::SETGT:
5337 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005338 case ISD::SETUGT:
5339 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005340 // If LHS is NaN, an ordered comparison will be false and the result will
5341 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5342 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5343 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5344 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5345 break;
5346 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5347 // will return +0, so vmax can only be used for unsafe math or if one of
5348 // the operands is known to be nonzero.
5349 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5350 !UnsafeFPMath &&
5351 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5352 break;
5353 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005354 break;
5355 }
5356
5357 if (!Opcode)
5358 return SDValue();
5359 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5360}
5361
Dan Gohman475871a2008-07-27 21:46:04 +00005362SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005363 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005364 switch (N->getOpcode()) {
5365 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005366 case ISD::ADD: return PerformADDCombine(N, DCI);
5367 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005368 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005369 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005370 case ISD::AND: return PerformANDCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005371 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005372 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5373 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005374 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005375 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005376 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005377 case ISD::SHL:
5378 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005379 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005380 case ISD::SIGN_EXTEND:
5381 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005382 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5383 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005384 }
Dan Gohman475871a2008-07-27 21:46:04 +00005385 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005386}
5387
Bill Wendlingaf566342009-08-15 21:21:19 +00005388bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005389 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005390 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005391
5392 switch (VT.getSimpleVT().SimpleTy) {
5393 default:
5394 return false;
5395 case MVT::i8:
5396 case MVT::i16:
5397 case MVT::i32:
5398 return true;
5399 // FIXME: VLD1 etc with standard alignment is legal.
5400 }
5401}
5402
Evan Chenge6c835f2009-08-14 20:09:37 +00005403static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5404 if (V < 0)
5405 return false;
5406
5407 unsigned Scale = 1;
5408 switch (VT.getSimpleVT().SimpleTy) {
5409 default: return false;
5410 case MVT::i1:
5411 case MVT::i8:
5412 // Scale == 1;
5413 break;
5414 case MVT::i16:
5415 // Scale == 2;
5416 Scale = 2;
5417 break;
5418 case MVT::i32:
5419 // Scale == 4;
5420 Scale = 4;
5421 break;
5422 }
5423
5424 if ((V & (Scale - 1)) != 0)
5425 return false;
5426 V /= Scale;
5427 return V == (V & ((1LL << 5) - 1));
5428}
5429
5430static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5431 const ARMSubtarget *Subtarget) {
5432 bool isNeg = false;
5433 if (V < 0) {
5434 isNeg = true;
5435 V = - V;
5436 }
5437
5438 switch (VT.getSimpleVT().SimpleTy) {
5439 default: return false;
5440 case MVT::i1:
5441 case MVT::i8:
5442 case MVT::i16:
5443 case MVT::i32:
5444 // + imm12 or - imm8
5445 if (isNeg)
5446 return V == (V & ((1LL << 8) - 1));
5447 return V == (V & ((1LL << 12) - 1));
5448 case MVT::f32:
5449 case MVT::f64:
5450 // Same as ARM mode. FIXME: NEON?
5451 if (!Subtarget->hasVFP2())
5452 return false;
5453 if ((V & 3) != 0)
5454 return false;
5455 V >>= 2;
5456 return V == (V & ((1LL << 8) - 1));
5457 }
5458}
5459
Evan Chengb01fad62007-03-12 23:30:29 +00005460/// isLegalAddressImmediate - Return true if the integer value can be used
5461/// as the offset of the target addressing mode for load / store of the
5462/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005463static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005464 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005465 if (V == 0)
5466 return true;
5467
Evan Cheng65011532009-03-09 19:15:00 +00005468 if (!VT.isSimple())
5469 return false;
5470
Evan Chenge6c835f2009-08-14 20:09:37 +00005471 if (Subtarget->isThumb1Only())
5472 return isLegalT1AddressImmediate(V, VT);
5473 else if (Subtarget->isThumb2())
5474 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005475
Evan Chenge6c835f2009-08-14 20:09:37 +00005476 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005477 if (V < 0)
5478 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005480 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 case MVT::i1:
5482 case MVT::i8:
5483 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005484 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005485 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005486 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005487 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005488 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 case MVT::f32:
5490 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005491 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005492 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005493 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005494 return false;
5495 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005496 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005497 }
Evan Chenga8e29892007-01-19 07:51:42 +00005498}
5499
Evan Chenge6c835f2009-08-14 20:09:37 +00005500bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5501 EVT VT) const {
5502 int Scale = AM.Scale;
5503 if (Scale < 0)
5504 return false;
5505
5506 switch (VT.getSimpleVT().SimpleTy) {
5507 default: return false;
5508 case MVT::i1:
5509 case MVT::i8:
5510 case MVT::i16:
5511 case MVT::i32:
5512 if (Scale == 1)
5513 return true;
5514 // r + r << imm
5515 Scale = Scale & ~1;
5516 return Scale == 2 || Scale == 4 || Scale == 8;
5517 case MVT::i64:
5518 // r + r
5519 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5520 return true;
5521 return false;
5522 case MVT::isVoid:
5523 // Note, we allow "void" uses (basically, uses that aren't loads or
5524 // stores), because arm allows folding a scale into many arithmetic
5525 // operations. This should be made more precise and revisited later.
5526
5527 // Allow r << imm, but the imm has to be a multiple of two.
5528 if (Scale & 1) return false;
5529 return isPowerOf2_32(Scale);
5530 }
5531}
5532
Chris Lattner37caf8c2007-04-09 23:33:39 +00005533/// isLegalAddressingMode - Return true if the addressing mode represented
5534/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005535bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005536 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005537 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005538 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005539 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005540
Chris Lattner37caf8c2007-04-09 23:33:39 +00005541 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005542 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005543 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005544
Chris Lattner37caf8c2007-04-09 23:33:39 +00005545 switch (AM.Scale) {
5546 case 0: // no scale reg, must be "r+i" or "r", or "i".
5547 break;
5548 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005549 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005550 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005551 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005552 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005553 // ARM doesn't support any R+R*scale+imm addr modes.
5554 if (AM.BaseOffs)
5555 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005556
Bob Wilson2c7dab12009-04-08 17:55:28 +00005557 if (!VT.isSimple())
5558 return false;
5559
Evan Chenge6c835f2009-08-14 20:09:37 +00005560 if (Subtarget->isThumb2())
5561 return isLegalT2ScaledAddressingMode(AM, VT);
5562
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005563 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005565 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 case MVT::i1:
5567 case MVT::i8:
5568 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005569 if (Scale < 0) Scale = -Scale;
5570 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005571 return true;
5572 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005573 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005575 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005576 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005577 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005578 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005579 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005580
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005582 // Note, we allow "void" uses (basically, uses that aren't loads or
5583 // stores), because arm allows folding a scale into many arithmetic
5584 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005585
Chris Lattner37caf8c2007-04-09 23:33:39 +00005586 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005587 if (Scale & 1) return false;
5588 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005589 }
5590 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005591 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005592 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005593}
5594
Evan Cheng77e47512009-11-11 19:05:52 +00005595/// isLegalICmpImmediate - Return true if the specified immediate is legal
5596/// icmp immediate, that is the target has icmp instructions which can compare
5597/// a register against the immediate without having to materialize the
5598/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005599bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005600 if (!Subtarget->isThumb())
5601 return ARM_AM::getSOImmVal(Imm) != -1;
5602 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005603 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005604 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005605}
5606
Owen Andersone50ed302009-08-10 22:56:29 +00005607static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005608 bool isSEXTLoad, SDValue &Base,
5609 SDValue &Offset, bool &isInc,
5610 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005611 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5612 return false;
5613
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005615 // AddressingMode 3
5616 Base = Ptr->getOperand(0);
5617 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005618 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005619 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005620 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005621 isInc = false;
5622 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5623 return true;
5624 }
5625 }
5626 isInc = (Ptr->getOpcode() == ISD::ADD);
5627 Offset = Ptr->getOperand(1);
5628 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005630 // AddressingMode 2
5631 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005632 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005633 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005634 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005635 isInc = false;
5636 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5637 Base = Ptr->getOperand(0);
5638 return true;
5639 }
5640 }
5641
5642 if (Ptr->getOpcode() == ISD::ADD) {
5643 isInc = true;
5644 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5645 if (ShOpcVal != ARM_AM::no_shift) {
5646 Base = Ptr->getOperand(1);
5647 Offset = Ptr->getOperand(0);
5648 } else {
5649 Base = Ptr->getOperand(0);
5650 Offset = Ptr->getOperand(1);
5651 }
5652 return true;
5653 }
5654
5655 isInc = (Ptr->getOpcode() == ISD::ADD);
5656 Base = Ptr->getOperand(0);
5657 Offset = Ptr->getOperand(1);
5658 return true;
5659 }
5660
Jim Grosbache5165492009-11-09 00:11:35 +00005661 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005662 return false;
5663}
5664
Owen Andersone50ed302009-08-10 22:56:29 +00005665static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005666 bool isSEXTLoad, SDValue &Base,
5667 SDValue &Offset, bool &isInc,
5668 SelectionDAG &DAG) {
5669 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5670 return false;
5671
5672 Base = Ptr->getOperand(0);
5673 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5674 int RHSC = (int)RHS->getZExtValue();
5675 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5676 assert(Ptr->getOpcode() == ISD::ADD);
5677 isInc = false;
5678 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5679 return true;
5680 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5681 isInc = Ptr->getOpcode() == ISD::ADD;
5682 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5683 return true;
5684 }
5685 }
5686
5687 return false;
5688}
5689
Evan Chenga8e29892007-01-19 07:51:42 +00005690/// getPreIndexedAddressParts - returns true by value, base pointer and
5691/// offset pointer and addressing mode by reference if the node's address
5692/// can be legally represented as pre-indexed load / store address.
5693bool
Dan Gohman475871a2008-07-27 21:46:04 +00005694ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5695 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005696 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005697 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005698 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005699 return false;
5700
Owen Andersone50ed302009-08-10 22:56:29 +00005701 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005702 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005703 bool isSEXTLoad = false;
5704 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5705 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005706 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005707 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5708 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5709 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005710 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005711 } else
5712 return false;
5713
5714 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005715 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005716 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005717 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5718 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005719 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005720 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005721 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005722 if (!isLegal)
5723 return false;
5724
5725 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5726 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005727}
5728
5729/// getPostIndexedAddressParts - returns true by value, base pointer and
5730/// offset pointer and addressing mode by reference if this node can be
5731/// combined with a load / store to form a post-indexed load / store.
5732bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005733 SDValue &Base,
5734 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005735 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005736 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005737 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005738 return false;
5739
Owen Andersone50ed302009-08-10 22:56:29 +00005740 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005741 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005742 bool isSEXTLoad = false;
5743 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005744 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005745 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005746 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5747 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005748 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005749 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005750 } else
5751 return false;
5752
5753 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005754 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005755 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005756 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005757 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005758 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005759 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5760 isInc, DAG);
5761 if (!isLegal)
5762 return false;
5763
Evan Cheng28dad2a2010-05-18 21:31:17 +00005764 if (Ptr != Base) {
5765 // Swap base ptr and offset to catch more post-index load / store when
5766 // it's legal. In Thumb2 mode, offset must be an immediate.
5767 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5768 !Subtarget->isThumb2())
5769 std::swap(Base, Offset);
5770
5771 // Post-indexed load / store update the base pointer.
5772 if (Ptr != Base)
5773 return false;
5774 }
5775
Evan Chenge88d5ce2009-07-02 07:28:31 +00005776 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5777 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005778}
5779
Dan Gohman475871a2008-07-27 21:46:04 +00005780void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005781 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005782 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005783 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005784 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005785 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005786 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005787 switch (Op.getOpcode()) {
5788 default: break;
5789 case ARMISD::CMOV: {
5790 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005791 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005792 if (KnownZero == 0 && KnownOne == 0) return;
5793
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005794 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005795 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5796 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005797 KnownZero &= KnownZeroRHS;
5798 KnownOne &= KnownOneRHS;
5799 return;
5800 }
5801 }
5802}
5803
5804//===----------------------------------------------------------------------===//
5805// ARM Inline Assembly Support
5806//===----------------------------------------------------------------------===//
5807
5808/// getConstraintType - Given a constraint letter, return the type of
5809/// constraint it is for this target.
5810ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005811ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5812 if (Constraint.size() == 1) {
5813 switch (Constraint[0]) {
5814 default: break;
5815 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005816 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005817 }
Evan Chenga8e29892007-01-19 07:51:42 +00005818 }
Chris Lattner4234f572007-03-25 02:14:49 +00005819 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005820}
5821
John Thompson44ab89e2010-10-29 17:29:13 +00005822/// Examine constraint type and operand type and determine a weight value.
5823/// This object must already have been set up with the operand type
5824/// and the current alternative constraint selected.
5825TargetLowering::ConstraintWeight
5826ARMTargetLowering::getSingleConstraintMatchWeight(
5827 AsmOperandInfo &info, const char *constraint) const {
5828 ConstraintWeight weight = CW_Invalid;
5829 Value *CallOperandVal = info.CallOperandVal;
5830 // If we don't have a value, we can't do a match,
5831 // but allow it at the lowest weight.
5832 if (CallOperandVal == NULL)
5833 return CW_Default;
5834 const Type *type = CallOperandVal->getType();
5835 // Look at the constraint type.
5836 switch (*constraint) {
5837 default:
5838 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5839 break;
5840 case 'l':
5841 if (type->isIntegerTy()) {
5842 if (Subtarget->isThumb())
5843 weight = CW_SpecificReg;
5844 else
5845 weight = CW_Register;
5846 }
5847 break;
5848 case 'w':
5849 if (type->isFloatingPointTy())
5850 weight = CW_Register;
5851 break;
5852 }
5853 return weight;
5854}
5855
Bob Wilson2dc4f542009-03-20 22:42:55 +00005856std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005857ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005858 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005859 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005860 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005861 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005862 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005863 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005864 return std::make_pair(0U, ARM::tGPRRegisterClass);
5865 else
5866 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005867 case 'r':
5868 return std::make_pair(0U, ARM::GPRRegisterClass);
5869 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005871 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005872 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005873 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005874 if (VT.getSizeInBits() == 128)
5875 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005876 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005877 }
5878 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005879 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005880 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005881
Evan Chenga8e29892007-01-19 07:51:42 +00005882 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5883}
5884
5885std::vector<unsigned> ARMTargetLowering::
5886getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005887 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005888 if (Constraint.size() != 1)
5889 return std::vector<unsigned>();
5890
5891 switch (Constraint[0]) { // GCC ARM Constraint Letters
5892 default: break;
5893 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005894 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5895 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5896 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005897 case 'r':
5898 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5899 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5900 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5901 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005902 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005904 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5905 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5906 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5907 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5908 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5909 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5910 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5911 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005912 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005913 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5914 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5915 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5916 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005917 if (VT.getSizeInBits() == 128)
5918 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5919 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005920 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005921 }
5922
5923 return std::vector<unsigned>();
5924}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005925
5926/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5927/// vector. If it is invalid, don't add anything to Ops.
5928void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5929 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005930 std::vector<SDValue>&Ops,
5931 SelectionDAG &DAG) const {
5932 SDValue Result(0, 0);
5933
5934 switch (Constraint) {
5935 default: break;
5936 case 'I': case 'J': case 'K': case 'L':
5937 case 'M': case 'N': case 'O':
5938 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5939 if (!C)
5940 return;
5941
5942 int64_t CVal64 = C->getSExtValue();
5943 int CVal = (int) CVal64;
5944 // None of these constraints allow values larger than 32 bits. Check
5945 // that the value fits in an int.
5946 if (CVal != CVal64)
5947 return;
5948
5949 switch (Constraint) {
5950 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005951 if (Subtarget->isThumb1Only()) {
5952 // This must be a constant between 0 and 255, for ADD
5953 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005954 if (CVal >= 0 && CVal <= 255)
5955 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005956 } else if (Subtarget->isThumb2()) {
5957 // A constant that can be used as an immediate value in a
5958 // data-processing instruction.
5959 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5960 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005961 } else {
5962 // A constant that can be used as an immediate value in a
5963 // data-processing instruction.
5964 if (ARM_AM::getSOImmVal(CVal) != -1)
5965 break;
5966 }
5967 return;
5968
5969 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005970 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005971 // This must be a constant between -255 and -1, for negated ADD
5972 // immediates. This can be used in GCC with an "n" modifier that
5973 // prints the negated value, for use with SUB instructions. It is
5974 // not useful otherwise but is implemented for compatibility.
5975 if (CVal >= -255 && CVal <= -1)
5976 break;
5977 } else {
5978 // This must be a constant between -4095 and 4095. It is not clear
5979 // what this constraint is intended for. Implemented for
5980 // compatibility with GCC.
5981 if (CVal >= -4095 && CVal <= 4095)
5982 break;
5983 }
5984 return;
5985
5986 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005987 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005988 // A 32-bit value where only one byte has a nonzero value. Exclude
5989 // zero to match GCC. This constraint is used by GCC internally for
5990 // constants that can be loaded with a move/shift combination.
5991 // It is not useful otherwise but is implemented for compatibility.
5992 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5993 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005994 } else if (Subtarget->isThumb2()) {
5995 // A constant whose bitwise inverse can be used as an immediate
5996 // value in a data-processing instruction. This can be used in GCC
5997 // with a "B" modifier that prints the inverted value, for use with
5998 // BIC and MVN instructions. It is not useful otherwise but is
5999 // implemented for compatibility.
6000 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6001 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006002 } else {
6003 // A constant whose bitwise inverse can be used as an immediate
6004 // value in a data-processing instruction. This can be used in GCC
6005 // with a "B" modifier that prints the inverted value, for use with
6006 // BIC and MVN instructions. It is not useful otherwise but is
6007 // implemented for compatibility.
6008 if (ARM_AM::getSOImmVal(~CVal) != -1)
6009 break;
6010 }
6011 return;
6012
6013 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006014 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006015 // This must be a constant between -7 and 7,
6016 // for 3-operand ADD/SUB immediate instructions.
6017 if (CVal >= -7 && CVal < 7)
6018 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006019 } else if (Subtarget->isThumb2()) {
6020 // A constant whose negation can be used as an immediate value in a
6021 // data-processing instruction. This can be used in GCC with an "n"
6022 // modifier that prints the negated value, for use with SUB
6023 // instructions. It is not useful otherwise but is implemented for
6024 // compatibility.
6025 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6026 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006027 } else {
6028 // A constant whose negation can be used as an immediate value in a
6029 // data-processing instruction. This can be used in GCC with an "n"
6030 // modifier that prints the negated value, for use with SUB
6031 // instructions. It is not useful otherwise but is implemented for
6032 // compatibility.
6033 if (ARM_AM::getSOImmVal(-CVal) != -1)
6034 break;
6035 }
6036 return;
6037
6038 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006039 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006040 // This must be a multiple of 4 between 0 and 1020, for
6041 // ADD sp + immediate.
6042 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6043 break;
6044 } else {
6045 // A power of two or a constant between 0 and 32. This is used in
6046 // GCC for the shift amount on shifted register operands, but it is
6047 // useful in general for any shift amounts.
6048 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6049 break;
6050 }
6051 return;
6052
6053 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006054 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006055 // This must be a constant between 0 and 31, for shift amounts.
6056 if (CVal >= 0 && CVal <= 31)
6057 break;
6058 }
6059 return;
6060
6061 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006062 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006063 // This must be a multiple of 4 between -508 and 508, for
6064 // ADD/SUB sp = sp + immediate.
6065 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6066 break;
6067 }
6068 return;
6069 }
6070 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6071 break;
6072 }
6073
6074 if (Result.getNode()) {
6075 Ops.push_back(Result);
6076 return;
6077 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006078 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006079}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006080
6081bool
6082ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6083 // The ARM target isn't yet aware of offsets.
6084 return false;
6085}
Evan Cheng39382422009-10-28 01:44:26 +00006086
6087int ARM::getVFPf32Imm(const APFloat &FPImm) {
6088 APInt Imm = FPImm.bitcastToAPInt();
6089 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6090 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6091 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6092
6093 // We can handle 4 bits of mantissa.
6094 // mantissa = (16+UInt(e:f:g:h))/16.
6095 if (Mantissa & 0x7ffff)
6096 return -1;
6097 Mantissa >>= 19;
6098 if ((Mantissa & 0xf) != Mantissa)
6099 return -1;
6100
6101 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6102 if (Exp < -3 || Exp > 4)
6103 return -1;
6104 Exp = ((Exp+3) & 0x7) ^ 4;
6105
6106 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6107}
6108
6109int ARM::getVFPf64Imm(const APFloat &FPImm) {
6110 APInt Imm = FPImm.bitcastToAPInt();
6111 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6112 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6113 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6114
6115 // We can handle 4 bits of mantissa.
6116 // mantissa = (16+UInt(e:f:g:h))/16.
6117 if (Mantissa & 0xffffffffffffLL)
6118 return -1;
6119 Mantissa >>= 48;
6120 if ((Mantissa & 0xf) != Mantissa)
6121 return -1;
6122
6123 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6124 if (Exp < -3 || Exp > 4)
6125 return -1;
6126 Exp = ((Exp+3) & 0x7) ^ 4;
6127
6128 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6129}
6130
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006131bool ARM::isBitFieldInvertedMask(unsigned v) {
6132 if (v == 0xffffffff)
6133 return 0;
6134 // there can be 1's on either or both "outsides", all the "inside"
6135 // bits must be 0's
6136 unsigned int lsb = 0, msb = 31;
6137 while (v & (1 << msb)) --msb;
6138 while (v & (1 << lsb)) ++lsb;
6139 for (unsigned int i = lsb; i <= msb; ++i) {
6140 if (v & (1 << i))
6141 return 0;
6142 }
6143 return 1;
6144}
6145
Evan Cheng39382422009-10-28 01:44:26 +00006146/// isFPImmLegal - Returns true if the target can instruction select the
6147/// specified FP immediate natively. If false, the legalizer will
6148/// materialize the FP immediate as a load from a constant pool.
6149bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6150 if (!Subtarget->hasVFP3())
6151 return false;
6152 if (VT == MVT::f32)
6153 return ARM::getVFPf32Imm(Imm) != -1;
6154 if (VT == MVT::f64)
6155 return ARM::getVFPf64Imm(Imm) != -1;
6156 return false;
6157}
Bob Wilson65ffec42010-09-21 17:56:22 +00006158
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006159/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006160/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6161/// specified in the intrinsic calls.
6162bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6163 const CallInst &I,
6164 unsigned Intrinsic) const {
6165 switch (Intrinsic) {
6166 case Intrinsic::arm_neon_vld1:
6167 case Intrinsic::arm_neon_vld2:
6168 case Intrinsic::arm_neon_vld3:
6169 case Intrinsic::arm_neon_vld4:
6170 case Intrinsic::arm_neon_vld2lane:
6171 case Intrinsic::arm_neon_vld3lane:
6172 case Intrinsic::arm_neon_vld4lane: {
6173 Info.opc = ISD::INTRINSIC_W_CHAIN;
6174 // Conservatively set memVT to the entire set of vectors loaded.
6175 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
6176 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6177 Info.ptrVal = I.getArgOperand(0);
6178 Info.offset = 0;
6179 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6180 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6181 Info.vol = false; // volatile loads with NEON intrinsics not supported
6182 Info.readMem = true;
6183 Info.writeMem = false;
6184 return true;
6185 }
6186 case Intrinsic::arm_neon_vst1:
6187 case Intrinsic::arm_neon_vst2:
6188 case Intrinsic::arm_neon_vst3:
6189 case Intrinsic::arm_neon_vst4:
6190 case Intrinsic::arm_neon_vst2lane:
6191 case Intrinsic::arm_neon_vst3lane:
6192 case Intrinsic::arm_neon_vst4lane: {
6193 Info.opc = ISD::INTRINSIC_VOID;
6194 // Conservatively set memVT to the entire set of vectors stored.
6195 unsigned NumElts = 0;
6196 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
6197 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
6198 if (!ArgTy->isVectorTy())
6199 break;
6200 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
6201 }
6202 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6203 Info.ptrVal = I.getArgOperand(0);
6204 Info.offset = 0;
6205 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6206 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6207 Info.vol = false; // volatile stores with NEON intrinsics not supported
6208 Info.readMem = false;
6209 Info.writeMem = true;
6210 return true;
6211 }
6212 default:
6213 break;
6214 }
6215
6216 return false;
6217}