blob: a6c28587946ba98a226c26e1088c9bfe2b8c781f [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000024#include "llvm/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000025#include "llvm/DerivedTypes.h"
26#include "llvm/Function.h"
27#include "llvm/GlobalVariable.h"
28#include "llvm/InlineAsm.h"
29#include "llvm/Instructions.h"
30#include "llvm/Intrinsics.h"
31#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000032#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000033#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000034#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000036#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000037#include "llvm/CodeGen/GCStrategy.h"
38#include "llvm/CodeGen/GCMetadata.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineFrameInfo.h"
41#include "llvm/CodeGen/MachineInstrBuilder.h"
42#include "llvm/CodeGen/MachineJumpTableInfo.h"
43#include "llvm/CodeGen/MachineModuleInfo.h"
44#include "llvm/CodeGen/MachineRegisterInfo.h"
45#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Stepan Dyatkovskiy0aa32d52012-05-29 12:26:47 +000054#include "llvm/Support/IntegersSubsetMapping.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000087static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000088
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000164 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000201 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000207 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000356 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
357 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000358 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000359 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
360 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000361 if (PartVT == MVT::x86mmx)
362 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 }
364 } else if (PartBits == ValueVT.getSizeInBits()) {
365 // Different types of the same size.
366 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000368 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
369 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000370 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
371 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 "Unknown mismatch!");
373 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
374 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000375 if (PartVT == MVT::x86mmx)
376 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000377 }
378
379 // The value may have changed - recompute ValueVT.
380 ValueVT = Val.getValueType();
381 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
382 "Failed to tile the value with PartVT!");
383
384 if (NumParts == 1) {
385 assert(PartVT == ValueVT && "Type conversion failed!");
386 Parts[0] = Val;
387 return;
388 }
389
390 // Expand the value into multiple parts.
391 if (NumParts & (NumParts - 1)) {
392 // The number of parts is not a power of 2. Split off and copy the tail.
393 assert(PartVT.isInteger() && ValueVT.isInteger() &&
394 "Do not know what to expand to!");
395 unsigned RoundParts = 1 << Log2_32(NumParts);
396 unsigned RoundBits = RoundParts * PartBits;
397 unsigned OddParts = NumParts - RoundParts;
398 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
399 DAG.getIntPtrConstant(RoundBits));
400 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
401
402 if (TLI.isBigEndian())
403 // The odd parts were reversed by getCopyToParts - unreverse them.
404 std::reverse(Parts + RoundParts, Parts + NumParts);
405
406 NumParts = RoundParts;
407 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
408 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
409 }
410
411 // The number of parts is a power of 2. Repeatedly bisect the value using
412 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000413 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000414 EVT::getIntegerVT(*DAG.getContext(),
415 ValueVT.getSizeInBits()),
416 Val);
417
418 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
419 for (unsigned i = 0; i < NumParts; i += StepSize) {
420 unsigned ThisBits = StepSize * PartBits / 2;
421 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
422 SDValue &Part0 = Parts[i];
423 SDValue &Part1 = Parts[i+StepSize/2];
424
425 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
426 ThisVT, Part0, DAG.getIntPtrConstant(1));
427 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
428 ThisVT, Part0, DAG.getIntPtrConstant(0));
429
430 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
432 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000433 }
434 }
435 }
436
437 if (TLI.isBigEndian())
438 std::reverse(Parts, Parts + OrigNumParts);
439}
440
441
442/// getCopyToPartsVector - Create a series of nodes that contain the specified
443/// value split into legal parts.
444static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
445 SDValue Val, SDValue *Parts, unsigned NumParts,
446 EVT PartVT) {
447 EVT ValueVT = Val.getValueType();
448 assert(ValueVT.isVector() && "Not a vector");
449 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnera13b8602010-08-24 23:10:06 +0000451 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 if (PartVT == ValueVT) {
453 // Nothing to do.
454 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
455 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000457 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000458 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000459 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
460 EVT ElementVT = PartVT.getVectorElementType();
461 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
462 // undef elements.
463 SmallVector<SDValue, 16> Ops;
464 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
465 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
466 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000467
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 for (unsigned i = ValueVT.getVectorNumElements(),
469 e = PartVT.getVectorNumElements(); i != e; ++i)
470 Ops.push_back(DAG.getUNDEF(ElementVT));
471
472 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
473
474 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnere6f7c262010-08-25 22:49:25 +0000476 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
477 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000478 } else if (PartVT.isVector() &&
479 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000480 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
482
483 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000484 bool Smaller = PartVT.bitsLE(ValueVT);
485 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
486 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000487 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000488 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000489 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000490 "Only trivial vector-to-scalar conversions should get here!");
491 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000493
494 bool Smaller = ValueVT.bitsLE(PartVT);
495 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
496 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000497 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000498
Chris Lattnera13b8602010-08-24 23:10:06 +0000499 Parts[0] = Val;
500 return;
501 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000504 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000506 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000507 IntermediateVT,
508 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
512 NumParts = NumRegs; // Silence a compiler warning.
513 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 // Split the vector into intermediate operands.
516 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000517 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000518 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000519 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000521 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000522 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000524 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000525 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 // Split the intermediate operands into legal parts.
528 if (NumParts == NumIntermediates) {
529 // If the register was not expanded, promote or copy the value,
530 // as appropriate.
531 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000532 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000533 } else if (NumParts > 0) {
534 // If the intermediate type was expanded, split each the value into
535 // legal parts.
536 assert(NumParts % NumIntermediates == 0 &&
537 "Must expand into a divisible number of parts!");
538 unsigned Factor = NumParts / NumIntermediates;
539 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000540 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000541 }
542}
543
Chris Lattnera13b8602010-08-24 23:10:06 +0000544
545
546
Dan Gohman462f6b52010-05-29 17:53:24 +0000547namespace {
548 /// RegsForValue - This struct represents the registers (physical or virtual)
549 /// that a particular set of values is assigned, and the type information
550 /// about the value. The most common situation is to represent one value at a
551 /// time, but struct or array values are handled element-wise as multiple
552 /// values. The splitting of aggregates is performed recursively, so that we
553 /// never have aggregate-typed registers. The values at this point do not
554 /// necessarily have legal types, so each value may require one or more
555 /// registers of some legal type.
556 ///
557 struct RegsForValue {
558 /// ValueVTs - The value types of the values, which may not be legal, and
559 /// may need be promoted or synthesized from one or more registers.
560 ///
561 SmallVector<EVT, 4> ValueVTs;
562
563 /// RegVTs - The value types of the registers. This is the same size as
564 /// ValueVTs and it records, for each value, what the type of the assigned
565 /// register or registers are. (Individual values are never synthesized
566 /// from more than one type of register.)
567 ///
568 /// With virtual registers, the contents of RegVTs is redundant with TLI's
569 /// getRegisterType member function, however when with physical registers
570 /// it is necessary to have a separate record of the types.
571 ///
572 SmallVector<EVT, 4> RegVTs;
573
574 /// Regs - This list holds the registers assigned to the values.
575 /// Each legal or promoted value requires one register, and each
576 /// expanded value requires multiple registers.
577 ///
578 SmallVector<unsigned, 4> Regs;
579
580 RegsForValue() {}
581
582 RegsForValue(const SmallVector<unsigned, 4> &regs,
583 EVT regvt, EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
585
Dan Gohman462f6b52010-05-29 17:53:24 +0000586 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000587 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000588 ComputeValueVTs(tli, Ty, ValueVTs);
589
590 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
591 EVT ValueVT = ValueVTs[Value];
592 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
593 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
594 for (unsigned i = 0; i != NumRegs; ++i)
595 Regs.push_back(Reg + i);
596 RegVTs.push_back(RegisterVT);
597 Reg += NumRegs;
598 }
599 }
600
601 /// areValueTypesLegal - Return true if types of all the values are legal.
602 bool areValueTypesLegal(const TargetLowering &TLI) {
603 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
604 EVT RegisterVT = RegVTs[Value];
605 if (!TLI.isTypeLegal(RegisterVT))
606 return false;
607 }
608 return true;
609 }
610
611 /// append - Add the specified values to this one.
612 void append(const RegsForValue &RHS) {
613 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
614 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
615 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
616 }
617
618 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
619 /// this value and returns the result as a ValueVTs value. This uses
620 /// Chain/Flag as the input and updates them for the output Chain/Flag.
621 /// If the Flag pointer is NULL, no flag is used.
622 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
623 DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
627 /// specified value into the registers specified by this object. This uses
628 /// Chain/Flag as the input and updates them for the output Chain/Flag.
629 /// If the Flag pointer is NULL, no flag is used.
630 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
631 SDValue &Chain, SDValue *Flag) const;
632
633 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
634 /// operand list. This adds the code marker, matching input operand index
635 /// (if applicable), and includes the number of values added into it.
636 void AddInlineAsmOperands(unsigned Kind,
637 bool HasMatching, unsigned MatchingIdx,
638 SelectionDAG &DAG,
639 std::vector<SDValue> &Ops) const;
640 };
641}
642
643/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
644/// this value and returns the result as a ValueVT value. This uses
645/// Chain/Flag as the input and updates them for the output Chain/Flag.
646/// If the Flag pointer is NULL, no flag is used.
647SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
648 FunctionLoweringInfo &FuncInfo,
649 DebugLoc dl,
650 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000651 // A Value with type {} or [0 x %t] needs no registers.
652 if (ValueVTs.empty())
653 return SDValue();
654
Dan Gohman462f6b52010-05-29 17:53:24 +0000655 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
656
657 // Assemble the legal parts into the final values.
658 SmallVector<SDValue, 4> Values(ValueVTs.size());
659 SmallVector<SDValue, 8> Parts;
660 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
661 // Copy the legal parts from the registers.
662 EVT ValueVT = ValueVTs[Value];
663 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
664 EVT RegisterVT = RegVTs[Value];
665
666 Parts.resize(NumRegs);
667 for (unsigned i = 0; i != NumRegs; ++i) {
668 SDValue P;
669 if (Flag == 0) {
670 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
671 } else {
672 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
673 *Flag = P.getValue(2);
674 }
675
676 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000678
679 // If the source register was virtual and if we know something about it,
680 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000681 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000682 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684
685 const FunctionLoweringInfo::LiveOutInfo *LOI =
686 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
687 if (!LOI)
688 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000689
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000690 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000691 unsigned NumSignBits = LOI->NumSignBits;
692 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000693
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000694 // FIXME: We capture more information than the dag can represent. For
695 // now, just use the tightest assertzext/assertsext possible.
696 bool isSExt = true;
697 EVT FromVT(MVT::Other);
698 if (NumSignBits == RegSize)
699 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
700 else if (NumZeroBits >= RegSize-1)
701 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
702 else if (NumSignBits > RegSize-8)
703 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
704 else if (NumZeroBits >= RegSize-8)
705 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
706 else if (NumSignBits > RegSize-16)
707 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
708 else if (NumZeroBits >= RegSize-16)
709 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
710 else if (NumSignBits > RegSize-32)
711 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
712 else if (NumZeroBits >= RegSize-32)
713 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
714 else
715 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000716
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000717 // Add an assertion node.
718 assert(FromVT != MVT::Other);
719 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
720 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000721 }
722
723 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
724 NumRegs, RegisterVT, ValueVT);
725 Part += NumRegs;
726 Parts.clear();
727 }
728
729 return DAG.getNode(ISD::MERGE_VALUES, dl,
730 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
731 &Values[0], ValueVTs.size());
732}
733
734/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
735/// specified value into the registers specified by this object. This uses
736/// Chain/Flag as the input and updates them for the output Chain/Flag.
737/// If the Flag pointer is NULL, no flag is used.
738void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
739 SDValue &Chain, SDValue *Flag) const {
740 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
741
742 // Get the list of the values's legal parts.
743 unsigned NumRegs = Regs.size();
744 SmallVector<SDValue, 8> Parts(NumRegs);
745 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
746 EVT ValueVT = ValueVTs[Value];
747 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
748 EVT RegisterVT = RegVTs[Value];
749
Chris Lattner3ac18842010-08-24 23:20:40 +0000750 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 &Parts[Part], NumParts, RegisterVT);
752 Part += NumParts;
753 }
754
755 // Copy the parts into the registers.
756 SmallVector<SDValue, 8> Chains(NumRegs);
757 for (unsigned i = 0; i != NumRegs; ++i) {
758 SDValue Part;
759 if (Flag == 0) {
760 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
761 } else {
762 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
763 *Flag = Part.getValue(1);
764 }
765
766 Chains[i] = Part.getValue(0);
767 }
768
769 if (NumRegs == 1 || Flag)
770 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
771 // flagged to it. That is the CopyToReg nodes and the user are considered
772 // a single scheduling unit. If we create a TokenFactor and return it as
773 // chain, then the TokenFactor is both a predecessor (operand) of the
774 // user as well as a successor (the TF operands are flagged to the user).
775 // c1, f1 = CopyToReg
776 // c2, f2 = CopyToReg
777 // c3 = TokenFactor c1, c2
778 // ...
779 // = op c3, ..., f2
780 Chain = Chains[NumRegs-1];
781 else
782 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
783}
784
785/// AddInlineAsmOperands - Add this value to the specified inlineasm node
786/// operand list. This adds the code marker and includes the number of
787/// values added into it.
788void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
789 unsigned MatchingIdx,
790 SelectionDAG &DAG,
791 std::vector<SDValue> &Ops) const {
792 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
793
794 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
795 if (HasMatching)
796 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000797 else if (!Regs.empty() &&
798 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
799 // Put the register class of the virtual registers in the flag word. That
800 // way, later passes can recompute register class constraints for inline
801 // assembly as well as normal instructions.
802 // Don't do this for tied operands that can use the regclass information
803 // from the def.
804 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
805 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
806 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
807 }
808
Dan Gohman462f6b52010-05-29 17:53:24 +0000809 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
810 Ops.push_back(Res);
811
812 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
813 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
814 EVT RegisterVT = RegVTs[Value];
815 for (unsigned i = 0; i != NumRegs; ++i) {
816 assert(Reg < Regs.size() && "Mismatch in # registers expected");
817 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
818 }
819 }
820}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821
Owen Anderson243eb9e2011-12-08 22:15:21 +0000822void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
823 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824 AA = &aa;
825 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000826 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000827 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000828 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829}
830
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000831/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000832/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000833/// for a new block. This doesn't clear out information about
834/// additional blocks that are needed to complete switch lowering
835/// or PHI node updating; that information is cleared out as it is
836/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000837void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000839 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840 PendingLoads.clear();
841 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000842 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000843 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844}
845
Devang Patel23385752011-05-23 17:44:13 +0000846/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000847/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000848/// information that is dangling in a basic block can be properly
849/// resolved in a different basic block. This allows the
850/// SelectionDAG to resolve dangling debug information attached
851/// to PHI nodes.
852void SelectionDAGBuilder::clearDanglingDebugInfo() {
853 DanglingDebugInfoMap.clear();
854}
855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000856/// getRoot - Return the current virtual root of the Selection DAG,
857/// flushing any PendingLoad items. This must be done before emitting
858/// a store or any other node that may need to be ordered after any
859/// prior load instructions.
860///
Dan Gohman2048b852009-11-23 18:04:58 +0000861SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862 if (PendingLoads.empty())
863 return DAG.getRoot();
864
865 if (PendingLoads.size() == 1) {
866 SDValue Root = PendingLoads[0];
867 DAG.setRoot(Root);
868 PendingLoads.clear();
869 return Root;
870 }
871
872 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874 &PendingLoads[0], PendingLoads.size());
875 PendingLoads.clear();
876 DAG.setRoot(Root);
877 return Root;
878}
879
880/// getControlRoot - Similar to getRoot, but instead of flushing all the
881/// PendingLoad items, flush all the PendingExports items. It is necessary
882/// to do this before emitting a terminator instruction.
883///
Dan Gohman2048b852009-11-23 18:04:58 +0000884SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000885 SDValue Root = DAG.getRoot();
886
887 if (PendingExports.empty())
888 return Root;
889
890 // Turn all of the CopyToReg chains into one factored node.
891 if (Root.getOpcode() != ISD::EntryToken) {
892 unsigned i = 0, e = PendingExports.size();
893 for (; i != e; ++i) {
894 assert(PendingExports[i].getNode()->getNumOperands() > 1);
895 if (PendingExports[i].getNode()->getOperand(0) == Root)
896 break; // Don't add the root if we already indirectly depend on it.
897 }
898
899 if (i == e)
900 PendingExports.push_back(Root);
901 }
902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingExports[0],
905 PendingExports.size());
906 PendingExports.clear();
907 DAG.setRoot(Root);
908 return Root;
909}
910
Bill Wendling4533cac2010-01-28 21:51:40 +0000911void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
912 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
913 DAG.AssignOrdering(Node, SDNodeOrder);
914
915 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
916 AssignOrderingToNode(Node->getOperand(I).getNode());
917}
918
Dan Gohman46510a72010-04-15 01:51:59 +0000919void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000920 // Set up outgoing PHI node register values before emitting the terminator.
921 if (isa<TerminatorInst>(&I))
922 HandlePHINodesInSuccessorBlocks(I.getParent());
923
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000924 CurDebugLoc = I.getDebugLoc();
925
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000926 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000927
Dan Gohman92884f72010-04-20 15:03:56 +0000928 if (!isa<TerminatorInst>(&I) && !HasTailCall)
929 CopyToExportRegsIfNeeded(&I);
930
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000931 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932}
933
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000934void SelectionDAGBuilder::visitPHI(const PHINode &) {
935 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
936}
937
Dan Gohman46510a72010-04-15 01:51:59 +0000938void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939 // Note: this doesn't use InstVisitor, because it has to work with
940 // ConstantExpr's in addition to instructions.
941 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000942 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 // Build the switch statement using the Instruction.def file.
944#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000945 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946#include "llvm/Instruction.def"
947 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000948
949 // Assign the ordering to the freshly created DAG nodes.
950 if (NodeMap.count(&I)) {
951 ++SDNodeOrder;
952 AssignOrderingToNode(getValue(&I).getNode());
953 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
957// generate the debug data structures now that we've seen its definition.
958void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
959 SDValue Val) {
960 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000961 if (DDI.getDI()) {
962 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000963 DebugLoc dl = DDI.getdl();
964 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000965 MDNode *Variable = DI->getVariable();
966 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000967 SDDbgValue *SDV;
968 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000969 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000970 SDV = DAG.getDbgValue(Variable, Val.getNode(),
971 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
972 DAG.AddDbgValue(SDV, Val.getNode(), false);
973 }
Owen Anderson95771af2011-02-25 21:41:48 +0000974 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000975 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000976 DanglingDebugInfoMap[V] = DanglingDebugInfo();
977 }
978}
979
Nick Lewycky8de34002011-09-30 22:19:53 +0000980/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000981SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000982 // If we already have an SDValue for this value, use it. It's important
983 // to do this first, so that we don't create a CopyFromReg if we already
984 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985 SDValue &N = NodeMap[V];
986 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000987
Dan Gohman28a17352010-07-01 01:59:43 +0000988 // If there's a virtual register allocated and initialized for this
989 // value, use it.
990 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
991 if (It != FuncInfo.ValueMap.end()) {
992 unsigned InReg = It->second;
993 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
994 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000995 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000996 resolveDanglingDebugInfo(V, N);
997 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000998 }
999
1000 // Otherwise create a new SDValue and remember it.
1001 SDValue Val = getValueImpl(V);
1002 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001003 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001004 return Val;
1005}
1006
1007/// getNonRegisterValue - Return an SDValue for the given Value, but
1008/// don't look in FuncInfo.ValueMap for a virtual register.
1009SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1010 // If we already have an SDValue for this value, use it.
1011 SDValue &N = NodeMap[V];
1012 if (N.getNode()) return N;
1013
1014 // Otherwise create a new SDValue and remember it.
1015 SDValue Val = getValueImpl(V);
1016 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001017 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001018 return Val;
1019}
1020
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001021/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001022/// Create an SDValue for the given value.
1023SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001024 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001025 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohman383b5f62010-04-17 15:32:28 +00001027 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029
Dan Gohman383b5f62010-04-17 15:32:28 +00001030 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001031 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001035
Dan Gohman383b5f62010-04-17 15:32:28 +00001036 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001037 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001038
Nate Begeman9008ca62009-04-27 18:41:29 +00001039 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001040 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041
Dan Gohman383b5f62010-04-17 15:32:28 +00001042 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 visit(CE->getOpcode(), *CE);
1044 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001045 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 return N1;
1047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1050 SmallVector<SDValue, 4> Constants;
1051 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1052 OI != OE; ++OI) {
1053 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001054 // If the operand is an empty aggregate, there are no values.
1055 if (!Val) continue;
1056 // Add each leaf value from the operand to the Constants list
1057 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1059 Constants.push_back(SDValue(Val, i));
1060 }
Bill Wendling87710f02009-12-21 23:47:40 +00001061
Bill Wendling4533cac2010-01-28 21:51:40 +00001062 return DAG.getMergeValues(&Constants[0], Constants.size(),
1063 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001064 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001065
1066 if (const ConstantDataSequential *CDS =
1067 dyn_cast<ConstantDataSequential>(C)) {
1068 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001069 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001070 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1071 // Add each leaf value from the operand to the Constants list
1072 // to form a flattened list of all the values.
1073 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1074 Ops.push_back(SDValue(Val, i));
1075 }
1076
1077 if (isa<ArrayType>(CDS->getType()))
1078 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1079 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1080 VT, &Ops[0], Ops.size());
1081 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082
Duncan Sands1df98592010-02-16 11:11:14 +00001083 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1085 "Unknown struct or array constant!");
1086
Owen Andersone50ed302009-08-10 22:56:29 +00001087 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1089 unsigned NumElts = ValueVTs.size();
1090 if (NumElts == 0)
1091 return SDValue(); // empty struct
1092 SmallVector<SDValue, 4> Constants(NumElts);
1093 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001094 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001095 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001096 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097 else if (EltVT.isFloatingPoint())
1098 Constants[i] = DAG.getConstantFP(0, EltVT);
1099 else
1100 Constants[i] = DAG.getConstant(0, EltVT);
1101 }
Bill Wendling87710f02009-12-21 23:47:40 +00001102
Bill Wendling4533cac2010-01-28 21:51:40 +00001103 return DAG.getMergeValues(&Constants[0], NumElts,
1104 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 }
1106
Dan Gohman383b5f62010-04-17 15:32:28 +00001107 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001108 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001109
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001110 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // Now that we know the number and type of the elements, get that number of
1114 // elements into the Ops array based on what kind of constant it is.
1115 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001116 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001118 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001119 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001120 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001121 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001122
1123 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001124 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 Op = DAG.getConstantFP(0, EltVT);
1126 else
1127 Op = DAG.getConstant(0, EltVT);
1128 Ops.assign(NumElements, Op);
1129 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001131 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001132 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1133 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 // If this is a static alloca, generate it as the frameindex instead of
1137 // computation.
1138 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1139 DenseMap<const AllocaInst*, int>::iterator SI =
1140 FuncInfo.StaticAllocaMap.find(AI);
1141 if (SI != FuncInfo.StaticAllocaMap.end())
1142 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001144
Dan Gohman28a17352010-07-01 01:59:43 +00001145 // If this is an instruction which fast-isel has deferred, select it now.
1146 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001147 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1148 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1149 SDValue Chain = DAG.getEntryNode();
1150 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001152
Dan Gohman28a17352010-07-01 01:59:43 +00001153 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154}
1155
Dan Gohman46510a72010-04-15 01:51:59 +00001156void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001157 SDValue Chain = getControlRoot();
1158 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001159 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001160
Dan Gohman7451d3e2010-05-29 17:03:36 +00001161 if (!FuncInfo.CanLowerReturn) {
1162 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 const Function *F = I.getParent()->getParent();
1164
1165 // Emit a store of the return value through the virtual register.
1166 // Leave Outs empty so that LowerReturn won't try to load return
1167 // registers the usual way.
1168 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001169 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001170 PtrValueVTs);
1171
1172 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1173 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001174
Owen Andersone50ed302009-08-10 22:56:29 +00001175 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176 SmallVector<uint64_t, 4> Offsets;
1177 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001178 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001179
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001180 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001181 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001182 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1183 RetPtr.getValueType(), RetPtr,
1184 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001185 Chains[i] =
1186 DAG.getStore(Chain, getCurDebugLoc(),
1187 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001188 // FIXME: better loc info would be nice.
1189 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001190 }
1191
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001192 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1193 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001194 } else if (I.getNumOperands() != 0) {
1195 SmallVector<EVT, 4> ValueVTs;
1196 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1197 unsigned NumValues = ValueVTs.size();
1198 if (NumValues) {
1199 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1201 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001203 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001204
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001205 const Function *F = I.getParent()->getParent();
1206 if (F->paramHasAttr(0, Attribute::SExt))
1207 ExtendKind = ISD::SIGN_EXTEND;
1208 else if (F->paramHasAttr(0, Attribute::ZExt))
1209 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001210
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001211 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1212 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001213
1214 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1215 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1216 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001217 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001218 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1219 &Parts[0], NumParts, PartVT, ExtendKind);
1220
1221 // 'inreg' on function refers to return value
1222 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1223 if (F->paramHasAttr(0, Attribute::InReg))
1224 Flags.setInReg();
1225
1226 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001227 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001228 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001229 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 Flags.setZExt();
1231
Dan Gohmanc9403652010-07-07 15:54:55 +00001232 for (unsigned i = 0; i < NumParts; ++i) {
1233 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1234 /*isfixed=*/true));
1235 OutVals.push_back(Parts[i]);
1236 }
Evan Cheng3927f432009-03-25 20:20:11 +00001237 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 }
1239 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240
1241 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001242 CallingConv::ID CallConv =
1243 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001245 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001246
1247 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001249 "LowerReturn didn't return a valid chain!");
1250
1251 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001252 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253}
1254
Dan Gohmanad62f532009-04-23 23:13:24 +00001255/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1256/// created for it, emit nodes to copy the value into the virtual
1257/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001258void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001259 // Skip empty types
1260 if (V->getType()->isEmptyTy())
1261 return;
1262
Dan Gohman33b7a292010-04-16 17:15:02 +00001263 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1264 if (VMI != FuncInfo.ValueMap.end()) {
1265 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1266 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001267 }
1268}
1269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1271/// the current basic block, add it to ValueMap now so that we'll get a
1272/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001273void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 // No need to export constants.
1275 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001277 // Already exported?
1278 if (FuncInfo.isExportedInst(V)) return;
1279
1280 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1281 CopyValueToVirtualRegister(V, Reg);
1282}
1283
Dan Gohman46510a72010-04-15 01:51:59 +00001284bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001285 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 // The operands of the setcc have to be in this block. We don't know
1287 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001288 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001289 // Can export from current BB.
1290 if (VI->getParent() == FromBB)
1291 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001293 // Is already exported, noop.
1294 return FuncInfo.isExportedInst(V);
1295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001297 // If this is an argument, we can export it if the BB is the entry block or
1298 // if it is already exported.
1299 if (isa<Argument>(V)) {
1300 if (FromBB == &FromBB->getParent()->getEntryBlock())
1301 return true;
1302
1303 // Otherwise, can only export this if it is already exported.
1304 return FuncInfo.isExportedInst(V);
1305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // Otherwise, constants can always be exported.
1308 return true;
1309}
1310
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001311/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001312uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1313 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001314 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1315 if (!BPI)
1316 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001317 const BasicBlock *SrcBB = Src->getBasicBlock();
1318 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001319 return BPI->getEdgeWeight(SrcBB, DstBB);
1320}
1321
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001322void SelectionDAGBuilder::
1323addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1324 uint32_t Weight /* = 0 */) {
1325 if (!Weight)
1326 Weight = getEdgeWeight(Src, Dst);
1327 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001328}
1329
1330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331static bool InBlock(const Value *V, const BasicBlock *BB) {
1332 if (const Instruction *I = dyn_cast<Instruction>(V))
1333 return I->getParent() == BB;
1334 return true;
1335}
1336
Dan Gohmanc2277342008-10-17 21:16:08 +00001337/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1338/// This function emits a branch and is used at the leaves of an OR or an
1339/// AND operator tree.
1340///
1341void
Dan Gohman46510a72010-04-15 01:51:59 +00001342SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001343 MachineBasicBlock *TBB,
1344 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001345 MachineBasicBlock *CurBB,
1346 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001347 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 // If the leaf of the tree is a comparison, merge the condition into
1350 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001351 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001352 // The operands of the cmp have to be in this block. We don't know
1353 // how to export them from some other block. If this is the first block
1354 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001355 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001356 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1357 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001359 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001360 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001361 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001362 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001363 if (TM.Options.NoNaNsFPMath)
1364 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 } else {
1366 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001367 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001369
1370 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1372 SwitchCases.push_back(CB);
1373 return;
1374 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001375 }
1376
1377 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001378 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001379 NULL, TBB, FBB, CurBB);
1380 SwitchCases.push_back(CB);
1381}
1382
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001383/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001384void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001385 MachineBasicBlock *TBB,
1386 MachineBasicBlock *FBB,
1387 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001389 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001390 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001391 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001393 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1394 BOp->getParent() != CurBB->getBasicBlock() ||
1395 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1396 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 return;
1399 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 // Create TmpBB after CurBB.
1402 MachineFunction::iterator BBI = CurBB;
1403 MachineFunction &MF = DAG.getMachineFunction();
1404 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1405 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 if (Opc == Instruction::Or) {
1408 // Codegen X | Y as:
1409 // jmp_if_X TBB
1410 // jmp TmpBB
1411 // TmpBB:
1412 // jmp_if_Y TBB
1413 // jmp FBB
1414 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001417 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 } else {
1422 assert(Opc == Instruction::And && "Unknown merge op!");
1423 // Codegen X & Y as:
1424 // jmp_if_X TmpBB
1425 // jmp FBB
1426 // TmpBB:
1427 // jmp_if_Y TBB
1428 // jmp FBB
1429 //
1430 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001436 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 }
1438}
1439
1440/// If the set of cases should be emitted as a series of branches, return true.
1441/// If we should emit this as a bunch of and/or'd together conditions, return
1442/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001443bool
Dan Gohman2048b852009-11-23 18:04:58 +00001444SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // If this is two comparisons of the same values or'd or and'd together, they
1448 // will get folded into a single comparison, so don't emit two blocks.
1449 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1450 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1451 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1452 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1453 return false;
1454 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001455
Chris Lattner133ce872010-01-02 00:00:03 +00001456 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1457 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1458 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1459 Cases[0].CC == Cases[1].CC &&
1460 isa<Constant>(Cases[0].CmpRHS) &&
1461 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1462 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1463 return false;
1464 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1465 return false;
1466 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 return true;
1469}
1470
Dan Gohman46510a72010-04-15 01:51:59 +00001471void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001472 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 // Update machine-CFG edges.
1475 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1476
1477 // Figure out which block is immediately after the current one.
1478 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001479 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001480 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 NextBlock = BBI;
1482
1483 if (I.isUnconditional()) {
1484 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001485 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001488 if (Succ0MBB != NextBlock)
1489 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001491 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 return;
1494 }
1495
1496 // If this condition is one of the special cases we handle, do special stuff
1497 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001498 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1500
1501 // If this is a series of conditions that are or'd or and'd together, emit
1502 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001503 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // For example, instead of something like:
1505 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001506 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001508 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 // or C, F
1510 // jnz foo
1511 // Emit:
1512 // cmp A, B
1513 // je foo
1514 // cmp D, E
1515 // jle foo
1516 //
Dan Gohman46510a72010-04-15 01:51:59 +00001517 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001518 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001519 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 (BOp->getOpcode() == Instruction::And ||
1521 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001522 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1523 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 // If the compares in later blocks need to use values not currently
1525 // exported from this block, export them now. This block should always
1526 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001527 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Allow some cases to be rejected.
1530 if (ShouldEmitAsBranches(SwitchCases)) {
1531 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1532 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1533 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1534 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001537 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SwitchCases.erase(SwitchCases.begin());
1539 return;
1540 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 // Okay, we decided not to do this, remove any inserted MBB's and clear
1543 // SwitchCases.
1544 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001545 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001546
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 SwitchCases.clear();
1548 }
1549 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001552 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // Use visitSwitchCase to actually insert the fast branch sequence for this
1556 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001557 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558}
1559
1560/// visitSwitchCase - Emits the necessary code to represent a single node in
1561/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001562void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1563 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 SDValue Cond;
1565 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001566 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
1568 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 if (CB.CmpMHS == NULL) {
1570 // Fold "(X == true)" to X and "(X == false)" to !X to
1571 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001572 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001573 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001575 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001576 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001582 assert(CB.CC == ISD::SETCC_INVALID &&
1583 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584
Anton Korobeynikov23218582008-12-23 22:25:27 +00001585 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1586 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587
1588 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001589 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001590
1591 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001593 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001595 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001596 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 DAG.getConstant(High-Low, VT), ISD::SETULE);
1599 }
1600 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001601
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001603 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1604 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001605
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 // Set NextBlock to be the MBB immediately after the current one, if any.
1607 // This is used to avoid emitting unnecessary branches to the next block.
1608 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001609 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001610 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 // If the lhs block is the next block, invert the condition so that we can
1614 // fall through to the lhs instead of the rhs block.
1615 if (CB.TrueBB == NextBlock) {
1616 std::swap(CB.TrueBB, CB.FalseBB);
1617 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001618 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001619 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001620
Dale Johannesenf5d97892009-02-04 01:48:28 +00001621 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001623 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001624
Evan Cheng266a99d2010-09-23 06:51:55 +00001625 // Insert the false branch. Do this even if it's a fall through branch,
1626 // this makes it easier to do DAG optimizations which require inverting
1627 // the branch condition.
1628 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1629 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001630
1631 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001632}
1633
1634/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001635void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636 // Emit the code for the jump table
1637 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001638 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001639 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1640 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001641 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001642 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1643 MVT::Other, Index.getValue(1),
1644 Table, Index);
1645 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646}
1647
1648/// visitJumpTableHeader - This function emits necessary code to produce index
1649/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001650void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001651 JumpTableHeader &JTH,
1652 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001653 // Subtract the lowest switch case value from the value being switched on and
1654 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 // difference between smallest and largest cases.
1656 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001657 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001658 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001659 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001660
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001661 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001662 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001663 // can be used as an index into the jump table in a subsequent basic block.
1664 // This value may be smaller or larger than the target's pointer type, and
1665 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001666 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001667
Dan Gohman89496d02010-07-02 00:10:16 +00001668 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001669 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1670 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671 JT.Reg = JumpTableReg;
1672
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001673 // Emit the range check for the jump table, and branch to the default block
1674 // for the switch statement if the value being switched on exceeds the largest
1675 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001676 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001677 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001678 DAG.getConstant(JTH.Last-JTH.First,VT),
1679 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001680
1681 // Set NextBlock to be the MBB immediately after the current one, if any.
1682 // This is used to avoid emitting unnecessary branches to the next block.
1683 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001684 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001685
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001686 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001687 NextBlock = BBI;
1688
Dale Johannesen66978ee2009-01-31 02:22:37 +00001689 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001691 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692
Bill Wendling4533cac2010-01-28 21:51:40 +00001693 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001694 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1695 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001696
Bill Wendling87710f02009-12-21 23:47:40 +00001697 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698}
1699
1700/// visitBitTestHeader - This function emits necessary code to produce value
1701/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001702void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1703 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 // Subtract the minimum value
1705 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001706 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001707 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001708 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709
1710 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001711 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001712 TLI.getSetCCResultType(Sub.getValueType()),
1713 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001714 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715
Evan Chengd08e5b42011-01-06 01:02:44 +00001716 // Determine the type of the test operands.
1717 bool UsePtrType = false;
1718 if (!TLI.isTypeLegal(VT))
1719 UsePtrType = true;
1720 else {
1721 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001722 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001723 // Switch table case range are encoded into series of masks.
1724 // Just use pointer type, it's guaranteed to fit.
1725 UsePtrType = true;
1726 break;
1727 }
1728 }
1729 if (UsePtrType) {
1730 VT = TLI.getPointerTy();
1731 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1732 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733
Evan Chengd08e5b42011-01-06 01:02:44 +00001734 B.RegVT = VT;
1735 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001736 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738
1739 // Set NextBlock to be the MBB immediately after the current one, if any.
1740 // This is used to avoid emitting unnecessary branches to the next block.
1741 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001742 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001743 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 NextBlock = BBI;
1745
1746 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1747
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001748 addSuccessorWithWeight(SwitchBB, B.Default);
1749 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750
Dale Johannesen66978ee2009-01-31 02:22:37 +00001751 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001753 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754
Evan Cheng8c1f4322010-09-23 18:32:19 +00001755 if (MBB != NextBlock)
1756 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1757 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001758
Bill Wendling87710f02009-12-21 23:47:40 +00001759 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001760}
1761
1762/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001763void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1764 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001765 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001766 BitTestCase &B,
1767 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001768 EVT VT = BB.RegVT;
1769 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1770 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001771 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001772 unsigned PopCount = CountPopulation_64(B.Mask);
1773 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001774 // Testing for a single bit; just compare the shift count with what it
1775 // would need to be to shift a 1 bit in that position.
1776 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001777 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001778 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001779 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001780 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001781 } else if (PopCount == BB.Range) {
1782 // There is only one zero bit in the range, test for it directly.
1783 Cmp = DAG.getSetCC(getCurDebugLoc(),
1784 TLI.getSetCCResultType(VT),
1785 ShiftOp,
1786 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1787 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001788 } else {
1789 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001790 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1791 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001792
Dan Gohman8e0163a2010-06-24 02:06:24 +00001793 // Emit bit tests and jumps
1794 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001795 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001796 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001797 TLI.getSetCCResultType(VT),
1798 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001799 ISD::SETNE);
1800 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001801
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001802 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1803 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001804
Dale Johannesen66978ee2009-01-31 02:22:37 +00001805 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001807 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808
1809 // Set NextBlock to be the MBB immediately after the current one, if any.
1810 // This is used to avoid emitting unnecessary branches to the next block.
1811 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001812 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001813 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 NextBlock = BBI;
1815
Evan Cheng8c1f4322010-09-23 18:32:19 +00001816 if (NextMBB != NextBlock)
1817 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1818 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001819
Bill Wendling87710f02009-12-21 23:47:40 +00001820 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821}
1822
Dan Gohman46510a72010-04-15 01:51:59 +00001823void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001824 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826 // Retrieve successors.
1827 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1828 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1829
Gabor Greifb67e6b32009-01-15 11:10:44 +00001830 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001831 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001832 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001834 else if (Fn && Fn->isIntrinsic()) {
1835 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001836 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001837 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001838 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839
1840 // If the value of the invoke is used outside of its defining block, make it
1841 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001842 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001843
1844 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001845 addSuccessorWithWeight(InvokeMBB, Return);
1846 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847
1848 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001849 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1850 MVT::Other, getControlRoot(),
1851 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001852}
1853
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001854void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1855 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1856}
1857
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001858void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1859 assert(FuncInfo.MBB->isLandingPad() &&
1860 "Call to landingpad not in landing pad!");
1861
1862 MachineBasicBlock *MBB = FuncInfo.MBB;
1863 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1864 AddLandingPadInfo(LP, MMI, MBB);
1865
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001866 // If there aren't registers to copy the values into (e.g., during SjLj
1867 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001868 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001869 TLI.getExceptionSelectorRegister() == 0)
1870 return;
1871
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001872 SmallVector<EVT, 2> ValueVTs;
1873 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1874
1875 // Insert the EXCEPTIONADDR instruction.
1876 assert(FuncInfo.MBB->isLandingPad() &&
1877 "Call to eh.exception not in landing pad!");
1878 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1879 SDValue Ops[2];
1880 Ops[0] = DAG.getRoot();
1881 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1882 SDValue Chain = Op1.getValue(1);
1883
1884 // Insert the EHSELECTION instruction.
1885 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1886 Ops[0] = Op1;
1887 Ops[1] = Chain;
1888 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1889 Chain = Op2.getValue(1);
1890 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1891
1892 Ops[0] = Op1;
1893 Ops[1] = Op2;
1894 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1895 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1896 &Ops[0], 2);
1897
1898 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1899 setValue(&LP, RetPair.first);
1900 DAG.setRoot(RetPair.second);
1901}
1902
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001903/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1904/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001905bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1906 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001907 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001908 MachineBasicBlock *Default,
1909 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001911 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001913 return false;
1914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915 // Get the MachineFunction which holds the current MBB. This is used when
1916 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001917 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918
1919 // Figure out which block is immediately after the current one.
1920 MachineBasicBlock *NextBlock = 0;
1921 MachineFunction::iterator BBI = CR.CaseBB;
1922
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001923 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924 NextBlock = BBI;
1925
Benjamin Kramerce750f02010-11-22 09:45:38 +00001926 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 // is the same as the other, but has one bit unset that the other has set,
1928 // use bit manipulation to do two compares at once. For example:
1929 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001930 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1931 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1932 if (Size == 2 && CR.CaseBB == SwitchBB) {
1933 Case &Small = *CR.Range.first;
1934 Case &Big = *(CR.Range.second-1);
1935
1936 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1937 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1938 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1939
1940 // Check that there is only one bit different.
1941 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1942 (SmallValue | BigValue) == BigValue) {
1943 // Isolate the common bit.
1944 APInt CommonBit = BigValue & ~SmallValue;
1945 assert((SmallValue | CommonBit) == BigValue &&
1946 CommonBit.countPopulation() == 1 && "Not a common bit?");
1947
1948 SDValue CondLHS = getValue(SV);
1949 EVT VT = CondLHS.getValueType();
1950 DebugLoc DL = getCurDebugLoc();
1951
1952 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1953 DAG.getConstant(CommonBit, VT));
1954 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1955 Or, DAG.getConstant(BigValue, VT),
1956 ISD::SETEQ);
1957
1958 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001959 addSuccessorWithWeight(SwitchBB, Small.BB);
1960 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001961
1962 // Insert the true branch.
1963 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1964 getControlRoot(), Cond,
1965 DAG.getBasicBlock(Small.BB));
1966
1967 // Insert the false branch.
1968 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1969 DAG.getBasicBlock(Default));
1970
1971 DAG.setRoot(BrCond);
1972 return true;
1973 }
1974 }
1975 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001977 // Order cases by weight so the most likely case will be checked first.
1978 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1979 if (BPI) {
1980 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
1981 uint32_t IWeight = BPI->getEdgeWeight(SwitchBB->getBasicBlock(),
1982 I->BB->getBasicBlock());
1983 for (CaseItr J = CR.Range.first; J < I; ++J) {
1984 uint32_t JWeight = BPI->getEdgeWeight(SwitchBB->getBasicBlock(),
1985 J->BB->getBasicBlock());
1986 if (IWeight > JWeight)
1987 std::swap(*I, *J);
1988 }
1989 }
1990 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001992 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00001993 if (Size > 1 &&
1994 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 // The last case block won't fall through into 'NextBlock' if we emit the
1996 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001997 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00001998 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999 if (I->BB == NextBlock) {
2000 std::swap(*I, BackCase);
2001 break;
2002 }
2003 }
2004 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002005
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002006 // Create a CaseBlock record representing a conditional branch to
2007 // the Case's target mbb if the value being switched on SV is equal
2008 // to C.
2009 MachineBasicBlock *CurBlock = CR.CaseBB;
2010 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2011 MachineBasicBlock *FallThrough;
2012 if (I != E-1) {
2013 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2014 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002015
2016 // Put SV in a virtual register to make it available from the new blocks.
2017 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 } else {
2019 // If the last case doesn't match, go to the default block.
2020 FallThrough = Default;
2021 }
2022
Dan Gohman46510a72010-04-15 01:51:59 +00002023 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 ISD::CondCode CC;
2025 if (I->High == I->Low) {
2026 // This is just small small case range :) containing exactly 1 case
2027 CC = ISD::SETEQ;
2028 LHS = SV; RHS = I->High; MHS = NULL;
2029 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002030 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 LHS = I->Low; MHS = SV; RHS = I->High;
2032 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002033
2034 uint32_t ExtraWeight = I->ExtraWeight;
2035 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2036 /* me */ CurBlock,
2037 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 // If emitting the first comparison, just call visitSwitchCase to emit the
2040 // code into the current block. Otherwise, push the CaseBlock onto the
2041 // vector to be later processed by SDISel, and insert the node's MBB
2042 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002043 if (CurBlock == SwitchBB)
2044 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 else
2046 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048 CurBlock = FallThrough;
2049 }
2050
2051 return true;
2052}
2053
2054static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002055 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2057 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002059
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002060static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002061 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002062 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002063 return (LastExt - FirstExt + 1ULL);
2064}
2065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002067bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2068 CaseRecVector &WorkList,
2069 const Value *SV,
2070 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002071 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 Case& FrontCase = *CR.Range.first;
2073 Case& BackCase = *(CR.Range.second-1);
2074
Chris Lattnere880efe2009-11-07 07:50:34 +00002075 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2076 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077
Chris Lattnere880efe2009-11-07 07:50:34 +00002078 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002079 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080 TSize += I->size();
2081
Dan Gohmane0567812010-04-08 23:03:40 +00002082 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002084
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002085 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002086 // The density is TSize / Range. Require at least 40%.
2087 // It should not be possible for IntTSize to saturate for sane code, but make
2088 // sure we handle Range saturation correctly.
2089 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2090 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2091 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 return false;
2093
David Greene4b69d992010-01-05 01:24:57 +00002094 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002095 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002096 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097
2098 // Get the MachineFunction which holds the current MBB. This is used when
2099 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002100 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002101
2102 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002104 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105
2106 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2107
2108 // Create a new basic block to hold the code for loading the address
2109 // of the jump table, and jumping to it. Update successor information;
2110 // we will either branch to the default case for the switch, or the jump
2111 // table.
2112 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2113 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002114
2115 addSuccessorWithWeight(CR.CaseBB, Default);
2116 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 // Build a vector of destination BBs, corresponding to each target
2119 // of the jump table. If the value of the jump table slot corresponds to
2120 // a case statement, push the case's BB onto the vector, otherwise, push
2121 // the default BB.
2122 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002123 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002125 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2126 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002128 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 DestBBs.push_back(I->BB);
2130 if (TEI==High)
2131 ++I;
2132 } else {
2133 DestBBs.push_back(Default);
2134 }
2135 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002138 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2139 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 E = DestBBs.end(); I != E; ++I) {
2141 if (!SuccsHandled[(*I)->getNumber()]) {
2142 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002143 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144 }
2145 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002146
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002147 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002148 unsigned JTEncoding = TLI.getJumpTableEncoding();
2149 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002150 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002151
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 // Set the jump table information so that we can codegen it as a second
2153 // MachineBasicBlock
2154 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002155 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2156 if (CR.CaseBB == SwitchBB)
2157 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 return true;
2161}
2162
2163/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2164/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002165bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2166 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002167 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002168 MachineBasicBlock *Default,
2169 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170 // Get the MachineFunction which holds the current MBB. This is used when
2171 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002172 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173
2174 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002176 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177
2178 Case& FrontCase = *CR.Range.first;
2179 Case& BackCase = *(CR.Range.second-1);
2180 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2181
2182 // Size is the number of Cases represented by this range.
2183 unsigned Size = CR.Range.second - CR.Range.first;
2184
Chris Lattnere880efe2009-11-07 07:50:34 +00002185 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2186 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 double FMetric = 0;
2188 CaseItr Pivot = CR.Range.first + Size/2;
2189
2190 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2191 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002192 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2194 I!=E; ++I)
2195 TSize += I->size();
2196
Chris Lattnere880efe2009-11-07 07:50:34 +00002197 APInt LSize = FrontCase.size();
2198 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002199 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002200 << "First: " << First << ", Last: " << Last <<'\n'
2201 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2203 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002204 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2205 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002206 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002207 assert((Range - 2ULL).isNonNegative() &&
2208 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002209 // Use volatile double here to avoid excess precision issues on some hosts,
2210 // e.g. that use 80-bit X87 registers.
2211 volatile double LDensity =
2212 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002213 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002214 volatile double RDensity =
2215 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002216 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002217 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002219 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002220 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2221 << "LDensity: " << LDensity
2222 << ", RDensity: " << RDensity << '\n'
2223 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 if (FMetric < Metric) {
2225 Pivot = J;
2226 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002227 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 }
2229
2230 LSize += J->size();
2231 RSize -= J->size();
2232 }
2233 if (areJTsAllowed(TLI)) {
2234 // If our case is dense we *really* should handle it earlier!
2235 assert((FMetric > 0) && "Should handle dense range earlier!");
2236 } else {
2237 Pivot = CR.Range.first + Size/2;
2238 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 CaseRange LHSR(CR.Range.first, Pivot);
2241 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002242 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002246 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002248 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 // Pivot's Value, then we can branch directly to the LHS's Target,
2250 // rather than creating a leaf node for it.
2251 if ((LHSR.second - LHSR.first) == 1 &&
2252 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002253 cast<ConstantInt>(C)->getValue() ==
2254 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 TrueBB = LHSR.first->BB;
2256 } else {
2257 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2258 CurMF->insert(BBI, TrueBB);
2259 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002260
2261 // Put SV in a virtual register to make it available from the new blocks.
2262 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002264
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 // Similar to the optimization above, if the Value being switched on is
2266 // known to be less than the Constant CR.LT, and the current Case Value
2267 // is CR.LT - 1, then we can branch directly to the target block for
2268 // the current Case Value, rather than emitting a RHS leaf node for it.
2269 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002270 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2271 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 FalseBB = RHSR.first->BB;
2273 } else {
2274 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2275 CurMF->insert(BBI, FalseBB);
2276 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002277
2278 // Put SV in a virtual register to make it available from the new blocks.
2279 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002280 }
2281
2282 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002283 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002285 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286
Dan Gohman99be8ae2010-04-19 22:41:47 +00002287 if (CR.CaseBB == SwitchBB)
2288 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289 else
2290 SwitchCases.push_back(CB);
2291
2292 return true;
2293}
2294
2295/// handleBitTestsSwitchCase - if current case range has few destination and
2296/// range span less, than machine word bitwidth, encode case range into series
2297/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002298bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2299 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002300 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002301 MachineBasicBlock* Default,
2302 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002303 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002304 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305
2306 Case& FrontCase = *CR.Range.first;
2307 Case& BackCase = *(CR.Range.second-1);
2308
2309 // Get the MachineFunction which holds the current MBB. This is used when
2310 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002311 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002313 // If target does not have legal shift left, do not emit bit tests at all.
2314 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2315 return false;
2316
Anton Korobeynikov23218582008-12-23 22:25:27 +00002317 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2319 I!=E; ++I) {
2320 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002321 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 // Count unique destinations
2325 SmallSet<MachineBasicBlock*, 4> Dests;
2326 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2327 Dests.insert(I->BB);
2328 if (Dests.size() > 3)
2329 // Don't bother the code below, if there are too much unique destinations
2330 return false;
2331 }
David Greene4b69d992010-01-05 01:24:57 +00002332 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002333 << Dests.size() << '\n'
2334 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002337 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2338 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002339 APInt cmpRange = maxValue - minValue;
2340
David Greene4b69d992010-01-05 01:24:57 +00002341 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002342 << "Low bound: " << minValue << '\n'
2343 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002344
Dan Gohmane0567812010-04-08 23:03:40 +00002345 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 (!(Dests.size() == 1 && numCmps >= 3) &&
2347 !(Dests.size() == 2 && numCmps >= 5) &&
2348 !(Dests.size() >= 3 && numCmps >= 6)))
2349 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002350
David Greene4b69d992010-01-05 01:24:57 +00002351 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002352 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 // Optimize the case where all the case values fit in a
2355 // word without having to subtract minValue. In this case,
2356 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002357 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002358 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002360 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 CaseBitsVector CasesBits;
2364 unsigned i, count = 0;
2365
2366 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2367 MachineBasicBlock* Dest = I->BB;
2368 for (i = 0; i < count; ++i)
2369 if (Dest == CasesBits[i].BB)
2370 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002371
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 if (i == count) {
2373 assert((count < 3) && "Too much destinations to test!");
2374 CasesBits.push_back(CaseBits(0, Dest, 0));
2375 count++;
2376 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002377
2378 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2379 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2380
2381 uint64_t lo = (lowValue - lowBound).getZExtValue();
2382 uint64_t hi = (highValue - lowBound).getZExtValue();
2383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 for (uint64_t j = lo; j <= hi; j++) {
2385 CasesBits[i].Mask |= 1ULL << j;
2386 CasesBits[i].Bits++;
2387 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 }
2390 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 BitTestInfo BTC;
2393
2394 // Figure out which block is immediately after the current one.
2395 MachineFunction::iterator BBI = CR.CaseBB;
2396 ++BBI;
2397
2398 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2399
David Greene4b69d992010-01-05 01:24:57 +00002400 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002402 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002403 << ", Bits: " << CasesBits[i].Bits
2404 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405
2406 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2407 CurMF->insert(BBI, CaseBB);
2408 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2409 CaseBB,
2410 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002411
2412 // Put SV in a virtual register to make it available from the new blocks.
2413 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002415
2416 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002417 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418 CR.CaseBB, Default, BTC);
2419
Dan Gohman99be8ae2010-04-19 22:41:47 +00002420 if (CR.CaseBB == SwitchBB)
2421 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 BitTestCases.push_back(BTB);
2424
2425 return true;
2426}
2427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002429size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2430 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002431
2432 /// Use a shorter form of declaration, and also
2433 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002434 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002435
2436 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437
2438 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002439 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002440 i != e; ++i) {
2441 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002442 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2443
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002444 TheClusterifier.add(i.getCaseValueEx(), SMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002446
2447 TheClusterifier.optimize();
2448
2449 BranchProbabilityInfo *BPI = FuncInfo.BPI;
2450 size_t numCmps = 0;
2451 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2452 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002453 Clusterifier::Cluster &C = *i;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002454 unsigned W = 0;
2455 if (BPI) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002456 W = BPI->getEdgeWeight(SI.getParent(), C.second->getBasicBlock());
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002457 if (!W)
2458 W = 16;
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002459 W *= C.first.Weight;
2460 BPI->setEdgeWeight(SI.getParent(), C.second->getBasicBlock(), W);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002461 }
2462
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002463 // FIXME: Currently work with ConstantInt based numbers.
2464 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002465 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2466 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002467
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002468 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002469 // A range counts double, since it requires two compares.
2470 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002471 }
2472
2473 return numCmps;
2474}
2475
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002476void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2477 MachineBasicBlock *Last) {
2478 // Update JTCases.
2479 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2480 if (JTCases[i].first.HeaderBB == First)
2481 JTCases[i].first.HeaderBB = Last;
2482
2483 // Update BitTestCases.
2484 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2485 if (BitTestCases[i].Parent == First)
2486 BitTestCases[i].Parent = Last;
2487}
2488
Dan Gohman46510a72010-04-15 01:51:59 +00002489void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002490 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492 // Figure out which block is immediately after the current one.
2493 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2495
2496 // If there is only the default destination, branch to it if it is not the
2497 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002498 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499 // Update machine-CFG edges.
2500
2501 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002502 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002503 if (Default != NextBlock)
2504 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2505 MVT::Other, getControlRoot(),
2506 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 return;
2509 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 // If there are any non-default case statements, create a vector of Cases
2512 // representing each one, and sort the vector so that we can efficiently
2513 // create a binary search tree from them.
2514 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002515 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002516 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002517 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002518 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519
2520 // Get the Value to be switched on and default basic blocks, which will be
2521 // inserted into CaseBlock records, representing basic blocks in the binary
2522 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002523 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524
2525 // Push the initial CaseRec onto the worklist
2526 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002527 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2528 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529
2530 while (!WorkList.empty()) {
2531 // Grab a record representing a case range to process off the worklist
2532 CaseRec CR = WorkList.back();
2533 WorkList.pop_back();
2534
Dan Gohman99be8ae2010-04-19 22:41:47 +00002535 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538 // If the range has few cases (two or less) emit a series of specific
2539 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002540 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002542
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002543 // If the switch has more than 5 blocks, and at least 40% dense, and the
2544 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002546 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002547 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002548
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2550 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002551 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552 }
2553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002556 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002557
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002558 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002559 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002560 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002561 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002562 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002563 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002564 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002565 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2566 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2567 addSuccessorWithWeight(IndirectBrMBB, Succ);
2568 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002569
Bill Wendling4533cac2010-01-28 21:51:40 +00002570 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2571 MVT::Other, getControlRoot(),
2572 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002573}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574
Dan Gohman46510a72010-04-15 01:51:59 +00002575void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002576 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002577 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002578 if (isa<Constant>(I.getOperand(0)) &&
2579 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2580 SDValue Op2 = getValue(I.getOperand(1));
2581 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2582 Op2.getValueType(), Op2));
2583 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002584 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002585
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002586 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587}
2588
Dan Gohman46510a72010-04-15 01:51:59 +00002589void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 SDValue Op1 = getValue(I.getOperand(0));
2591 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002592 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2593 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594}
2595
Dan Gohman46510a72010-04-15 01:51:59 +00002596void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597 SDValue Op1 = getValue(I.getOperand(0));
2598 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002599
2600 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2601
Chris Lattnerd3027732011-02-13 09:02:52 +00002602 // Coerce the shift amount to the right type if we can.
2603 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002604 unsigned ShiftSize = ShiftTy.getSizeInBits();
2605 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002606 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002607
Dan Gohman57fc82d2009-04-09 03:51:29 +00002608 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002609 if (ShiftSize > Op2Size)
2610 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002611
Dan Gohman57fc82d2009-04-09 03:51:29 +00002612 // If the operand is larger than the shift count type but the shift
2613 // count type has enough bits to represent any shift value, truncate
2614 // it now. This is a common case and it exposes the truncate to
2615 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002616 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2617 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2618 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002619 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002620 else
Chris Lattnere0751182011-02-13 19:09:16 +00002621 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002623
Bill Wendling4533cac2010-01-28 21:51:40 +00002624 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2625 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626}
2627
Benjamin Kramer9c640302011-07-08 10:31:30 +00002628void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002629 SDValue Op1 = getValue(I.getOperand(0));
2630 SDValue Op2 = getValue(I.getOperand(1));
2631
2632 // Turn exact SDivs into multiplications.
2633 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2634 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002635 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2636 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002637 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2638 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2639 else
2640 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2641 Op1, Op2));
2642}
2643
Dan Gohman46510a72010-04-15 01:51:59 +00002644void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002646 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002648 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649 predicate = ICmpInst::Predicate(IC->getPredicate());
2650 SDValue Op1 = getValue(I.getOperand(0));
2651 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002652 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002653
Owen Andersone50ed302009-08-10 22:56:29 +00002654 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002655 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002656}
2657
Dan Gohman46510a72010-04-15 01:51:59 +00002658void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002659 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002660 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002661 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002662 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002663 predicate = FCmpInst::Predicate(FC->getPredicate());
2664 SDValue Op1 = getValue(I.getOperand(0));
2665 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002666 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002667 if (TM.Options.NoNaNsFPMath)
2668 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002669 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002670 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671}
2672
Dan Gohman46510a72010-04-15 01:51:59 +00002673void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002674 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002675 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2676 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002677 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002678
Bill Wendling49fcff82009-12-21 22:30:11 +00002679 SmallVector<SDValue, 4> Values(NumValues);
2680 SDValue Cond = getValue(I.getOperand(0));
2681 SDValue TrueVal = getValue(I.getOperand(1));
2682 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002683 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2684 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002685
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002687 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2688 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002689 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002690 SDValue(TrueVal.getNode(),
2691 TrueVal.getResNo() + i),
2692 SDValue(FalseVal.getNode(),
2693 FalseVal.getResNo() + i));
2694
Bill Wendling4533cac2010-01-28 21:51:40 +00002695 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2696 DAG.getVTList(&ValueVTs[0], NumValues),
2697 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002698}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699
Dan Gohman46510a72010-04-15 01:51:59 +00002700void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2702 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002703 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002704 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705}
2706
Dan Gohman46510a72010-04-15 01:51:59 +00002707void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2709 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2710 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002711 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002712 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713}
2714
Dan Gohman46510a72010-04-15 01:51:59 +00002715void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2717 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2718 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002720 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721}
2722
Dan Gohman46510a72010-04-15 01:51:59 +00002723void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724 // FPTrunc is never a no-op cast, no need to check
2725 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002727 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002728 DestVT, N,
2729 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730}
2731
Dan Gohman46510a72010-04-15 01:51:59 +00002732void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002733 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002735 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002736 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737}
2738
Dan Gohman46510a72010-04-15 01:51:59 +00002739void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740 // FPToUI is never a no-op cast, no need to check
2741 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002742 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002743 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744}
2745
Dan Gohman46510a72010-04-15 01:51:59 +00002746void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747 // FPToSI is never a no-op cast, no need to check
2748 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002749 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002750 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751}
2752
Dan Gohman46510a72010-04-15 01:51:59 +00002753void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002754 // UIToFP is never a no-op cast, no need to check
2755 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002756 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002757 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758}
2759
Dan Gohman46510a72010-04-15 01:51:59 +00002760void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002761 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002763 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002764 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765}
2766
Dan Gohman46510a72010-04-15 01:51:59 +00002767void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768 // What to do depends on the size of the integer and the size of the pointer.
2769 // We can either truncate, zero extend, or no-op, accordingly.
2770 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002771 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002772 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773}
2774
Dan Gohman46510a72010-04-15 01:51:59 +00002775void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776 // What to do depends on the size of the integer and the size of the pointer.
2777 // We can either truncate, zero extend, or no-op, accordingly.
2778 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002779 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002780 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002781}
2782
Dan Gohman46510a72010-04-15 01:51:59 +00002783void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002785 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002786
Bill Wendling49fcff82009-12-21 22:30:11 +00002787 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002788 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002789 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002790 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002791 DestVT, N)); // convert types.
2792 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002793 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794}
2795
Dan Gohman46510a72010-04-15 01:51:59 +00002796void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797 SDValue InVec = getValue(I.getOperand(0));
2798 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002799 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002800 TLI.getPointerTy(),
2801 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002802 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2803 TLI.getValueType(I.getType()),
2804 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002805}
2806
Dan Gohman46510a72010-04-15 01:51:59 +00002807void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002809 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002810 TLI.getPointerTy(),
2811 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002812 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2813 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814}
2815
Craig Topper51578342012-01-04 09:23:09 +00002816// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002817// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002818// specified sequential range [L, L+Pos). or is undef.
2819static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002820 unsigned Pos, unsigned Size, int Low) {
2821 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002822 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002824 return true;
2825}
2826
Dan Gohman46510a72010-04-15 01:51:59 +00002827void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002828 SDValue Src1 = getValue(I.getOperand(0));
2829 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830
Chris Lattner56243b82012-01-26 02:51:13 +00002831 SmallVector<int, 8> Mask;
2832 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2833 unsigned MaskNumElts = Mask.size();
2834
Owen Andersone50ed302009-08-10 22:56:29 +00002835 EVT VT = TLI.getValueType(I.getType());
2836 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002837 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002838
Mon P Wangc7849c22008-11-16 05:06:27 +00002839 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002840 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2841 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002842 return;
2843 }
2844
2845 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002846 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2847 // Mask is longer than the source vectors and is a multiple of the source
2848 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002849 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002850 if (SrcNumElts*2 == MaskNumElts) {
2851 // First check for Src1 in low and Src2 in high
2852 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2853 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2854 // The shuffle is concatenating two vectors together.
2855 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2856 VT, Src1, Src2));
2857 return;
2858 }
2859 // Then check for Src2 in low and Src1 in high
2860 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2861 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2862 // The shuffle is concatenating two vectors together.
2863 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2864 VT, Src2, Src1));
2865 return;
2866 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002867 }
2868
Mon P Wangc7849c22008-11-16 05:06:27 +00002869 // Pad both vectors with undefs to make them the same length as the mask.
2870 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2872 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002873 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002874
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2876 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002877 MOps1[0] = Src1;
2878 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002879
2880 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2881 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 &MOps1[0], NumConcat);
2883 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002884 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002886
Mon P Wangaeb06d22008-11-10 04:46:22 +00002887 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002889 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002891 if (Idx >= (int)SrcNumElts)
2892 Idx -= SrcNumElts - MaskNumElts;
2893 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002894 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002895
Bill Wendling4533cac2010-01-28 21:51:40 +00002896 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2897 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002898 return;
2899 }
2900
Mon P Wangc7849c22008-11-16 05:06:27 +00002901 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002902 // Analyze the access pattern of the vector to see if we can extract
2903 // two subvectors and do the shuffle. The analysis is done by calculating
2904 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002905 int MinRange[2] = { static_cast<int>(SrcNumElts),
2906 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002907 int MaxRange[2] = {-1, -1};
2908
Nate Begeman5a5ca152009-04-29 05:20:52 +00002909 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002911 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 if (Idx < 0)
2913 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002914
Nate Begeman5a5ca152009-04-29 05:20:52 +00002915 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 Input = 1;
2917 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002918 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 if (Idx > MaxRange[Input])
2920 MaxRange[Input] = Idx;
2921 if (Idx < MinRange[Input])
2922 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002923 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002924
Mon P Wangc7849c22008-11-16 05:06:27 +00002925 // Check if the access is smaller than the vector size and can we find
2926 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002927 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2928 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002929 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002930 for (unsigned Input = 0; Input < 2; ++Input) {
2931 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002932 RangeUse[Input] = 0; // Unused
2933 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002934 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002935 }
Craig Topperf873dde2012-04-08 17:53:33 +00002936
2937 // Find a good start index that is a multiple of the mask length. Then
2938 // see if the rest of the elements are in range.
2939 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2940 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2941 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2942 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002943 }
2944
Bill Wendling636e2582009-08-21 18:16:06 +00002945 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002946 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002947 return;
2948 }
Craig Topper10612dc2012-04-08 23:15:04 +00002949 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002950 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00002951 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002952 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002953 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002954 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002955 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002956 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002957 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002958 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002959
Mon P Wangc7849c22008-11-16 05:06:27 +00002960 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002962 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002964 if (Idx >= 0) {
2965 if (Idx < (int)SrcNumElts)
2966 Idx -= StartIdx[0];
2967 else
2968 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2969 }
2970 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00002971 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002972
Bill Wendling4533cac2010-01-28 21:51:40 +00002973 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2974 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002975 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002976 }
2977 }
2978
Mon P Wangc7849c22008-11-16 05:06:27 +00002979 // We can't use either concat vectors or extract subvectors so fall back to
2980 // replacing the shuffle with extract and build vector.
2981 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002982 EVT EltVT = VT.getVectorElementType();
2983 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002984 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002985 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00002986 int Idx = Mask[i];
2987 SDValue Res;
2988
2989 if (Idx < 0) {
2990 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002991 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00002992 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2993 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002994
Craig Topper23de31b2012-04-11 03:06:35 +00002995 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2996 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002997 }
Craig Topper23de31b2012-04-11 03:06:35 +00002998
2999 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003000 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003001
Bill Wendling4533cac2010-01-28 21:51:40 +00003002 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3003 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004}
3005
Dan Gohman46510a72010-04-15 01:51:59 +00003006void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 const Value *Op0 = I.getOperand(0);
3008 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003009 Type *AggTy = I.getType();
3010 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003011 bool IntoUndef = isa<UndefValue>(Op0);
3012 bool FromUndef = isa<UndefValue>(Op1);
3013
Jay Foadfc6d3a42011-07-13 10:26:04 +00003014 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015
Owen Andersone50ed302009-08-10 22:56:29 +00003016 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003018 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3020
3021 unsigned NumAggValues = AggValueVTs.size();
3022 unsigned NumValValues = ValValueVTs.size();
3023 SmallVector<SDValue, 4> Values(NumAggValues);
3024
3025 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026 unsigned i = 0;
3027 // Copy the beginning value(s) from the original aggregate.
3028 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003029 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003030 SDValue(Agg.getNode(), Agg.getResNo() + i);
3031 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003032 if (NumValValues) {
3033 SDValue Val = getValue(Op1);
3034 for (; i != LinearIndex + NumValValues; ++i)
3035 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3036 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3037 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003038 // Copy remaining value(s) from the original aggregate.
3039 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003040 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003041 SDValue(Agg.getNode(), Agg.getResNo() + i);
3042
Bill Wendling4533cac2010-01-28 21:51:40 +00003043 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3044 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3045 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003046}
3047
Dan Gohman46510a72010-04-15 01:51:59 +00003048void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003049 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003050 Type *AggTy = Op0->getType();
3051 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052 bool OutOfUndef = isa<UndefValue>(Op0);
3053
Jay Foadfc6d3a42011-07-13 10:26:04 +00003054 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055
Owen Andersone50ed302009-08-10 22:56:29 +00003056 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3058
3059 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003060
3061 // Ignore a extractvalue that produces an empty object
3062 if (!NumValValues) {
3063 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3064 return;
3065 }
3066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 SmallVector<SDValue, 4> Values(NumValValues);
3068
3069 SDValue Agg = getValue(Op0);
3070 // Copy out the selected value(s).
3071 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3072 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003073 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003074 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003075 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076
Bill Wendling4533cac2010-01-28 21:51:40 +00003077 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3078 DAG.getVTList(&ValValueVTs[0], NumValValues),
3079 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080}
3081
Dan Gohman46510a72010-04-15 01:51:59 +00003082void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003084 // Note that the pointer operand may be a vector of pointers. Take the scalar
3085 // element which holds a pointer.
3086 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087
Dan Gohman46510a72010-04-15 01:51:59 +00003088 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003090 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003091 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3093 if (Field) {
3094 // N = N + Offset
3095 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003096 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003097 DAG.getIntPtrConstant(Offset));
3098 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100 Ty = StTy->getElementType(Field);
3101 } else {
3102 Ty = cast<SequentialType>(Ty)->getElementType();
3103
3104 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003105 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003106 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003107 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003108 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003109 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003110 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003111 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003112 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003113 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3114 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003116 else
Evan Chengb1032a82009-02-09 20:54:38 +00003117 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003118
Dale Johannesen66978ee2009-01-31 02:22:37 +00003119 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003120 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003121 continue;
3122 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003124 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003125 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3126 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003127 SDValue IdxN = getValue(Idx);
3128
3129 // If the index is smaller or larger than intptr_t, truncate or extend
3130 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003131 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003132
3133 // If this is a multiply by a power of two, turn it into a shl
3134 // immediately. This is a very common case.
3135 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003136 if (ElementSize.isPowerOf2()) {
3137 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003138 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003139 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003140 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003142 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003143 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003144 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003145 }
3146 }
3147
Scott Michelfdc40a02009-02-17 22:15:04 +00003148 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003149 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 }
3151 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 setValue(&I, N);
3154}
3155
Dan Gohman46510a72010-04-15 01:51:59 +00003156void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157 // If this is a fixed sized alloca in the entry block of the function,
3158 // allocate it statically on the stack.
3159 if (FuncInfo.StaticAllocaMap.count(&I))
3160 return; // getValue will auto-populate this.
3161
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003162 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003163 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164 unsigned Align =
3165 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3166 I.getAlignment());
3167
3168 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003169
Owen Andersone50ed302009-08-10 22:56:29 +00003170 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003171 if (AllocSize.getValueType() != IntPtr)
3172 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3173
3174 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3175 AllocSize,
3176 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 // Handle alignment. If the requested alignment is less than or equal to
3179 // the stack alignment, ignore it. If the size is greater than or equal to
3180 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003181 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 if (Align <= StackAlign)
3183 Align = 0;
3184
3185 // Round the size of the allocation up to the stack alignment size
3186 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003187 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003188 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003189 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003192 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003193 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003194 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3195
3196 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003198 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003199 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200 setValue(&I, DSA);
3201 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003203 // Inform the Frame Information that we have just allocated a variable-sized
3204 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003205 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003206}
3207
Dan Gohman46510a72010-04-15 01:51:59 +00003208void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003209 if (I.isAtomic())
3210 return visitAtomicLoad(I);
3211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003212 const Value *SV = I.getOperand(0);
3213 SDValue Ptr = getValue(SV);
3214
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003215 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003217 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003218 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003219 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003220 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003221 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003222 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003223
Owen Andersone50ed302009-08-10 22:56:29 +00003224 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003225 SmallVector<uint64_t, 4> Offsets;
3226 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3227 unsigned NumValues = ValueVTs.size();
3228 if (NumValues == 0)
3229 return;
3230
3231 SDValue Root;
3232 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003233 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003234 // Serialize volatile loads with other side effects.
3235 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003236 else if (AA->pointsToConstantMemory(
3237 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003238 // Do not serialize (non-volatile) loads of constant memory with anything.
3239 Root = DAG.getEntryNode();
3240 ConstantMemory = true;
3241 } else {
3242 // Do not serialize non-volatile loads against each other.
3243 Root = DAG.getRoot();
3244 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003247 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3248 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003249 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003250 unsigned ChainI = 0;
3251 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3252 // Serializing loads here may result in excessive register pressure, and
3253 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3254 // could recover a bit by hoisting nodes upward in the chain by recognizing
3255 // they are side-effect free or do not alias. The optimizer should really
3256 // avoid this case by converting large object/array copies to llvm.memcpy
3257 // (MaxParallelChains should always remain as failsafe).
3258 if (ChainI == MaxParallelChains) {
3259 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3260 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3261 MVT::Other, &Chains[0], ChainI);
3262 Root = Chain;
3263 ChainI = 0;
3264 }
Bill Wendling856ff412009-12-22 00:12:37 +00003265 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3266 PtrVT, Ptr,
3267 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003268 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003269 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003270 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3271 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003273 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003274 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003275 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003277 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003278 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003279 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003280 if (isVolatile)
3281 DAG.setRoot(Chain);
3282 else
3283 PendingLoads.push_back(Chain);
3284 }
3285
Bill Wendling4533cac2010-01-28 21:51:40 +00003286 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3287 DAG.getVTList(&ValueVTs[0], NumValues),
3288 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003289}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003290
Dan Gohman46510a72010-04-15 01:51:59 +00003291void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003292 if (I.isAtomic())
3293 return visitAtomicStore(I);
3294
Dan Gohman46510a72010-04-15 01:51:59 +00003295 const Value *SrcV = I.getOperand(0);
3296 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003297
Owen Andersone50ed302009-08-10 22:56:29 +00003298 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003299 SmallVector<uint64_t, 4> Offsets;
3300 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3301 unsigned NumValues = ValueVTs.size();
3302 if (NumValues == 0)
3303 return;
3304
3305 // Get the lowered operands. Note that we do this after
3306 // checking if NumResults is zero, because with zero results
3307 // the operands won't have values in the map.
3308 SDValue Src = getValue(SrcV);
3309 SDValue Ptr = getValue(PtrV);
3310
3311 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003312 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3313 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003314 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003315 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003316 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003317 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003318 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003319
Andrew Trickde91f3c2010-11-12 17:50:46 +00003320 unsigned ChainI = 0;
3321 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3322 // See visitLoad comments.
3323 if (ChainI == MaxParallelChains) {
3324 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3325 MVT::Other, &Chains[0], ChainI);
3326 Root = Chain;
3327 ChainI = 0;
3328 }
Bill Wendling856ff412009-12-22 00:12:37 +00003329 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3330 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003331 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3332 SDValue(Src.getNode(), Src.getResNo() + i),
3333 Add, MachinePointerInfo(PtrV, Offsets[i]),
3334 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3335 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003336 }
3337
Devang Patel7e13efa2010-10-26 22:14:52 +00003338 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003339 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003340 ++SDNodeOrder;
3341 AssignOrderingToNode(StoreNode.getNode());
3342 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003343}
3344
Eli Friedman26689ac2011-08-03 21:06:02 +00003345static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003346 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003347 bool Before, DebugLoc dl,
3348 SelectionDAG &DAG,
3349 const TargetLowering &TLI) {
3350 // Fence, if necessary
3351 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003352 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003353 Order = Release;
3354 else if (Order == Acquire || Order == Monotonic)
3355 return Chain;
3356 } else {
3357 if (Order == AcquireRelease)
3358 Order = Acquire;
3359 else if (Order == Release || Order == Monotonic)
3360 return Chain;
3361 }
3362 SDValue Ops[3];
3363 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003364 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3365 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003366 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3367}
3368
Eli Friedmanff030482011-07-28 21:48:00 +00003369void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003370 DebugLoc dl = getCurDebugLoc();
3371 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003372 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003373
3374 SDValue InChain = getRoot();
3375
3376 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003377 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3378 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003379
Eli Friedman55ba8162011-07-29 03:05:32 +00003380 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003381 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003382 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003383 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003384 getValue(I.getPointerOperand()),
3385 getValue(I.getCompareOperand()),
3386 getValue(I.getNewValOperand()),
3387 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003388 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3389 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003390
3391 SDValue OutChain = L.getValue(1);
3392
3393 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003394 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3395 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003396
Eli Friedman55ba8162011-07-29 03:05:32 +00003397 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003398 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003399}
3400
3401void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003402 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003403 ISD::NodeType NT;
3404 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003405 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003406 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3407 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3408 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3409 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3410 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3411 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3412 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3413 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3414 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3415 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3416 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3417 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003418 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003419 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003420
3421 SDValue InChain = getRoot();
3422
3423 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003424 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3425 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003426
Eli Friedman55ba8162011-07-29 03:05:32 +00003427 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003428 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003429 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003430 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003431 getValue(I.getPointerOperand()),
3432 getValue(I.getValOperand()),
3433 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003434 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003435 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003436
3437 SDValue OutChain = L.getValue(1);
3438
3439 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003440 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3441 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003442
Eli Friedman55ba8162011-07-29 03:05:32 +00003443 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003444 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003445}
3446
Eli Friedman47f35132011-07-25 23:16:38 +00003447void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003448 DebugLoc dl = getCurDebugLoc();
3449 SDValue Ops[3];
3450 Ops[0] = getRoot();
3451 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3452 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3453 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003454}
3455
Eli Friedman327236c2011-08-24 20:50:09 +00003456void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3457 DebugLoc dl = getCurDebugLoc();
3458 AtomicOrdering Order = I.getOrdering();
3459 SynchronizationScope Scope = I.getSynchScope();
3460
3461 SDValue InChain = getRoot();
3462
Eli Friedman327236c2011-08-24 20:50:09 +00003463 EVT VT = EVT::getEVT(I.getType());
3464
Eli Friedman596f4472011-09-13 22:19:59 +00003465 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003466 report_fatal_error("Cannot generate unaligned atomic load");
3467
Eli Friedman327236c2011-08-24 20:50:09 +00003468 SDValue L =
3469 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3470 getValue(I.getPointerOperand()),
3471 I.getPointerOperand(), I.getAlignment(),
3472 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3473 Scope);
3474
3475 SDValue OutChain = L.getValue(1);
3476
3477 if (TLI.getInsertFencesForAtomic())
3478 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3479 DAG, TLI);
3480
3481 setValue(&I, L);
3482 DAG.setRoot(OutChain);
3483}
3484
3485void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3486 DebugLoc dl = getCurDebugLoc();
3487
3488 AtomicOrdering Order = I.getOrdering();
3489 SynchronizationScope Scope = I.getSynchScope();
3490
3491 SDValue InChain = getRoot();
3492
Eli Friedmanfe731212011-09-13 20:50:54 +00003493 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3494
Eli Friedman596f4472011-09-13 22:19:59 +00003495 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003496 report_fatal_error("Cannot generate unaligned atomic store");
3497
Eli Friedman327236c2011-08-24 20:50:09 +00003498 if (TLI.getInsertFencesForAtomic())
3499 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3500 DAG, TLI);
3501
3502 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003503 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003504 InChain,
3505 getValue(I.getPointerOperand()),
3506 getValue(I.getValueOperand()),
3507 I.getPointerOperand(), I.getAlignment(),
3508 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3509 Scope);
3510
3511 if (TLI.getInsertFencesForAtomic())
3512 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3513 DAG, TLI);
3514
3515 DAG.setRoot(OutChain);
3516}
3517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003518/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3519/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003520void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003521 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003522 bool HasChain = !I.doesNotAccessMemory();
3523 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3524
3525 // Build the operand list.
3526 SmallVector<SDValue, 8> Ops;
3527 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3528 if (OnlyLoad) {
3529 // We don't need to serialize loads against other loads.
3530 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003531 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003532 Ops.push_back(getRoot());
3533 }
3534 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003535
3536 // Info is set by getTgtMemInstrinsic
3537 TargetLowering::IntrinsicInfo Info;
3538 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3539
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003540 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003541 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3542 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003543 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003544
3545 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003546 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3547 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003548 Ops.push_back(Op);
3549 }
3550
Owen Andersone50ed302009-08-10 22:56:29 +00003551 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003552 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003554 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003556
Bob Wilson8d919552009-07-31 22:41:21 +00003557 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003558
3559 // Create the node.
3560 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003561 if (IsTgtIntrinsic) {
3562 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003563 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003564 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003565 Info.memVT,
3566 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003567 Info.align, Info.vol,
3568 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003569 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003570 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003571 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003572 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003573 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003574 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003575 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003576 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003577 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003578 }
3579
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003580 if (HasChain) {
3581 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3582 if (OnlyLoad)
3583 PendingLoads.push_back(Chain);
3584 else
3585 DAG.setRoot(Chain);
3586 }
Bill Wendling856ff412009-12-22 00:12:37 +00003587
Benjamin Kramerf0127052010-01-05 13:12:22 +00003588 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003589 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003590 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003591 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003592 }
Bill Wendling856ff412009-12-22 00:12:37 +00003593
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003594 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003595 } else {
3596 // Assign order to result here. If the intrinsic does not produce a result,
3597 // it won't be mapped to a SDNode and visit() will not assign it an order
3598 // number.
3599 ++SDNodeOrder;
3600 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003601 }
3602}
3603
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604/// GetSignificand - Get the significand and build it into a floating-point
3605/// number with exponent of 1:
3606///
3607/// Op = (Op & 0x007fffff) | 0x3f800000;
3608///
3609/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003610static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003611GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3613 DAG.getConstant(0x007fffff, MVT::i32));
3614 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3615 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003616 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003617}
3618
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003619/// GetExponent - Get the exponent:
3620///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003621/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003622///
3623/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003624static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003625GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003626 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3628 DAG.getConstant(0x7f800000, MVT::i32));
3629 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003630 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3632 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003633 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003634}
3635
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636/// getF32Constant - Get 32-bit floating point constant.
3637static SDValue
3638getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003640}
3641
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003642/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3643/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003644void
Dan Gohman46510a72010-04-15 01:51:59 +00003645SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003646 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003647 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003648
Gabor Greif0635f352010-06-25 09:38:13 +00003649 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003650 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003651 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003652
3653 // Put the exponent in the right bit position for later addition to the
3654 // final result:
3655 //
3656 // #define LOG2OFe 1.4426950f
3657 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003661
3662 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3664 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003665
3666 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003668 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003669
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003670 if (LimitFloatPrecision <= 6) {
3671 // For floating-point precision of 6:
3672 //
3673 // TwoToFractionalPartOfX =
3674 // 0.997535578f +
3675 // (0.735607626f + 0.252464424f * x) * x;
3676 //
3677 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3683 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003685 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003686
3687 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003689 TwoToFracPartOfX, IntegerPartOfX);
3690
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003691 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003692 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3693 // For floating-point precision of 12:
3694 //
3695 // TwoToFractionalPartOfX =
3696 // 0.999892986f +
3697 // (0.696457318f +
3698 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3699 //
3700 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3706 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3709 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003711 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003712
3713 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003715 TwoToFracPartOfX, IntegerPartOfX);
3716
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003717 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003718 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3719 // For floating-point precision of 18:
3720 //
3721 // TwoToFractionalPartOfX =
3722 // 0.999999982f +
3723 // (0.693148872f +
3724 // (0.240227044f +
3725 // (0.554906021e-1f +
3726 // (0.961591928e-2f +
3727 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3728 //
3729 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003731 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003733 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3735 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3738 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3741 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3744 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003745 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3747 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003749 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003751
3752 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003754 TwoToFracPartOfX, IntegerPartOfX);
3755
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003756 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003757 }
3758 } else {
3759 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003760 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003761 getValue(I.getArgOperand(0)).getValueType(),
3762 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003763 }
3764
Dale Johannesen59e577f2008-09-05 18:38:42 +00003765 setValue(&I, result);
3766}
3767
Bill Wendling39150252008-09-09 20:39:27 +00003768/// visitLog - Lower a log intrinsic. Handles the special sequences for
3769/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003770void
Dan Gohman46510a72010-04-15 01:51:59 +00003771SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003772 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003773 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003774
Gabor Greif0635f352010-06-25 09:38:13 +00003775 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003776 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003777 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003778 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003779
3780 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003781 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003784
3785 // Get the significand and build it into a floating-point number with
3786 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003787 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003788
3789 if (LimitFloatPrecision <= 6) {
3790 // For floating-point precision of 6:
3791 //
3792 // LogofMantissa =
3793 // -1.1609546f +
3794 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003795 //
Bill Wendling39150252008-09-09 20:39:27 +00003796 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003800 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3802 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003804
Scott Michelfdc40a02009-02-17 22:15:04 +00003805 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003807 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3808 // For floating-point precision of 12:
3809 //
3810 // LogOfMantissa =
3811 // -1.7417939f +
3812 // (2.8212026f +
3813 // (-1.4699568f +
3814 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3815 //
3816 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003818 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3822 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003823 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3825 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3828 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003829 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003830
Scott Michelfdc40a02009-02-17 22:15:04 +00003831 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003833 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3834 // For floating-point precision of 18:
3835 //
3836 // LogOfMantissa =
3837 // -2.1072184f +
3838 // (4.2372794f +
3839 // (-3.7029485f +
3840 // (2.2781945f +
3841 // (-0.87823314f +
3842 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3843 //
3844 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003846 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3850 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003851 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3853 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003854 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3856 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003857 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3859 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003860 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3862 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003863 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003864
Scott Michelfdc40a02009-02-17 22:15:04 +00003865 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003867 }
3868 } else {
3869 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003870 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003871 getValue(I.getArgOperand(0)).getValueType(),
3872 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003873 }
3874
Dale Johannesen59e577f2008-09-05 18:38:42 +00003875 setValue(&I, result);
3876}
3877
Bill Wendling3eb59402008-09-09 00:28:24 +00003878/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3879/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003880void
Dan Gohman46510a72010-04-15 01:51:59 +00003881SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003882 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003883 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003884
Gabor Greif0635f352010-06-25 09:38:13 +00003885 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003886 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003887 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003888 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003889
Bill Wendling39150252008-09-09 20:39:27 +00003890 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003891 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003892
Bill Wendling3eb59402008-09-09 00:28:24 +00003893 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003894 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003895 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003896
Bill Wendling3eb59402008-09-09 00:28:24 +00003897 // Different possible minimax approximations of significand in
3898 // floating-point for various degrees of accuracy over [1,2].
3899 if (LimitFloatPrecision <= 6) {
3900 // For floating-point precision of 6:
3901 //
3902 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3903 //
3904 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3910 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003912
Scott Michelfdc40a02009-02-17 22:15:04 +00003913 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003915 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3916 // For floating-point precision of 12:
3917 //
3918 // Log2ofMantissa =
3919 // -2.51285454f +
3920 // (4.07009056f +
3921 // (-2.12067489f +
3922 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003923 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003924 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003926 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3930 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3933 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3936 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003938
Scott Michelfdc40a02009-02-17 22:15:04 +00003939 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003941 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3942 // For floating-point precision of 18:
3943 //
3944 // Log2ofMantissa =
3945 // -3.0400495f +
3946 // (6.1129976f +
3947 // (-5.3420409f +
3948 // (3.2865683f +
3949 // (-1.2669343f +
3950 // (0.27515199f -
3951 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3952 //
3953 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003955 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3959 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3962 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003963 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3965 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3968 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3971 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003972 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003973
Scott Michelfdc40a02009-02-17 22:15:04 +00003974 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003976 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003977 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003978 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003979 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003980 getValue(I.getArgOperand(0)).getValueType(),
3981 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003982 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003983
Dale Johannesen59e577f2008-09-05 18:38:42 +00003984 setValue(&I, result);
3985}
3986
Bill Wendling3eb59402008-09-09 00:28:24 +00003987/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3988/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003989void
Dan Gohman46510a72010-04-15 01:51:59 +00003990SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003991 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003992 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003993
Gabor Greif0635f352010-06-25 09:38:13 +00003994 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003995 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003996 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003997 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003998
Bill Wendling39150252008-09-09 20:39:27 +00003999 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004000 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004002 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004003
4004 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004005 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004006 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004007
4008 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004009 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004010 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004011 // Log10ofMantissa =
4012 // -0.50419619f +
4013 // (0.60948995f - 0.10380950f * x) * x;
4014 //
4015 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004019 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4021 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004022 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004023
Scott Michelfdc40a02009-02-17 22:15:04 +00004024 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004026 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4027 // For floating-point precision of 12:
4028 //
4029 // Log10ofMantissa =
4030 // -0.64831180f +
4031 // (0.91751397f +
4032 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4033 //
4034 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004036 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4040 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4043 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004045
Scott Michelfdc40a02009-02-17 22:15:04 +00004046 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004047 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004048 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004049 // For floating-point precision of 18:
4050 //
4051 // Log10ofMantissa =
4052 // -0.84299375f +
4053 // (1.5327582f +
4054 // (-1.0688956f +
4055 // (0.49102474f +
4056 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4057 //
4058 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004060 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004062 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4064 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4067 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004068 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4070 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004071 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4073 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004074 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004075
Scott Michelfdc40a02009-02-17 22:15:04 +00004076 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004078 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004079 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004080 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004081 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004082 getValue(I.getArgOperand(0)).getValueType(),
4083 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004084 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004085
Dale Johannesen59e577f2008-09-05 18:38:42 +00004086 setValue(&I, result);
4087}
4088
Bill Wendlinge10c8142008-09-09 22:39:21 +00004089/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4090/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004091void
Dan Gohman46510a72010-04-15 01:51:59 +00004092SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004093 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004094 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004095
Gabor Greif0635f352010-06-25 09:38:13 +00004096 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004097 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004098 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004099
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004101
4102 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4104 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004105
4106 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004108 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004109
4110 if (LimitFloatPrecision <= 6) {
4111 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004112 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004113 // TwoToFractionalPartOfX =
4114 // 0.997535578f +
4115 // (0.735607626f + 0.252464424f * x) * x;
4116 //
4117 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004119 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004121 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4123 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004124 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004125 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004126 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004128
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004129 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004131 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4132 // For floating-point precision of 12:
4133 //
4134 // TwoToFractionalPartOfX =
4135 // 0.999892986f +
4136 // (0.696457318f +
4137 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4138 //
4139 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004141 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004143 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4145 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4148 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004150 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004151 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004153
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004154 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004156 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4157 // For floating-point precision of 18:
4158 //
4159 // TwoToFractionalPartOfX =
4160 // 0.999999982f +
4161 // (0.693148872f +
4162 // (0.240227044f +
4163 // (0.554906021e-1f +
4164 // (0.961591928e-2f +
4165 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4166 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004168 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004170 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4172 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004173 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4175 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004176 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4178 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004179 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4181 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004182 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4184 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004185 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004186 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004187 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004189
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004190 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004192 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004193 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004194 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004195 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004196 getValue(I.getArgOperand(0)).getValueType(),
4197 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004198 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004199
Dale Johannesen601d3c02008-09-05 01:48:15 +00004200 setValue(&I, result);
4201}
4202
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004203/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4204/// limited-precision mode with x == 10.0f.
4205void
Dan Gohman46510a72010-04-15 01:51:59 +00004206SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004207 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004208 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004209 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004210 bool IsExp10 = false;
4211
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004213 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004214 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4215 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4216 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4217 APFloat Ten(10.0f);
4218 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4219 }
4220 }
4221 }
4222
4223 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004224 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004225
4226 // Put the exponent in the right bit position for later addition to the
4227 // final result:
4228 //
4229 // #define LOG2OF10 3.3219281f
4230 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004232 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004234
4235 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4237 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004238
4239 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004241 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004242
4243 if (LimitFloatPrecision <= 6) {
4244 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004245 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004246 // twoToFractionalPartOfX =
4247 // 0.997535578f +
4248 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004249 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004250 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004254 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4256 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004257 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004258 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004259 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004261
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004262 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004264 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4265 // For floating-point precision of 12:
4266 //
4267 // TwoToFractionalPartOfX =
4268 // 0.999892986f +
4269 // (0.696457318f +
4270 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4271 //
4272 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004274 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004276 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4278 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4281 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004282 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004283 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004284 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004286
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004287 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004289 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4290 // For floating-point precision of 18:
4291 //
4292 // TwoToFractionalPartOfX =
4293 // 0.999999982f +
4294 // (0.693148872f +
4295 // (0.240227044f +
4296 // (0.554906021e-1f +
4297 // (0.961591928e-2f +
4298 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4299 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004301 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004302 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004303 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4305 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004306 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4308 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004309 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4311 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004312 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4314 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004315 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4317 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004318 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004319 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004320 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004322
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004323 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004325 }
4326 } else {
4327 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004328 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004329 getValue(I.getArgOperand(0)).getValueType(),
4330 getValue(I.getArgOperand(0)),
4331 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004332 }
4333
4334 setValue(&I, result);
4335}
4336
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004337
4338/// ExpandPowI - Expand a llvm.powi intrinsic.
4339static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4340 SelectionDAG &DAG) {
4341 // If RHS is a constant, we can expand this out to a multiplication tree,
4342 // otherwise we end up lowering to a call to __powidf2 (for example). When
4343 // optimizing for size, we only want to do this if the expansion would produce
4344 // a small number of multiplies, otherwise we do the full expansion.
4345 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4346 // Get the exponent as a positive value.
4347 unsigned Val = RHSC->getSExtValue();
4348 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004349
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004350 // powi(x, 0) -> 1.0
4351 if (Val == 0)
4352 return DAG.getConstantFP(1.0, LHS.getValueType());
4353
Dan Gohmanae541aa2010-04-15 04:33:49 +00004354 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004355 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4356 // If optimizing for size, don't insert too many multiplies. This
4357 // inserts up to 5 multiplies.
4358 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4359 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004360 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004361 // powi(x,15) generates one more multiply than it should), but this has
4362 // the benefit of being both really simple and much better than a libcall.
4363 SDValue Res; // Logically starts equal to 1.0
4364 SDValue CurSquare = LHS;
4365 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004366 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004367 if (Res.getNode())
4368 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4369 else
4370 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004371 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004372
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004373 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4374 CurSquare, CurSquare);
4375 Val >>= 1;
4376 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004377
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004378 // If the original was negative, invert the result, producing 1/(x*x*x).
4379 if (RHSC->getSExtValue() < 0)
4380 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4381 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4382 return Res;
4383 }
4384 }
4385
4386 // Otherwise, expand to a libcall.
4387 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4388}
4389
Devang Patel227dfdb2011-05-16 21:24:05 +00004390// getTruncatedArgReg - Find underlying register used for an truncated
4391// argument.
4392static unsigned getTruncatedArgReg(const SDValue &N) {
4393 if (N.getOpcode() != ISD::TRUNCATE)
4394 return 0;
4395
4396 const SDValue &Ext = N.getOperand(0);
4397 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4398 const SDValue &CFR = Ext.getOperand(0);
4399 if (CFR.getOpcode() == ISD::CopyFromReg)
4400 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004401 if (CFR.getOpcode() == ISD::TRUNCATE)
4402 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004403 }
4404 return 0;
4405}
4406
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004407/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4408/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4409/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004410bool
Devang Patel78a06e52010-08-25 20:39:26 +00004411SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004412 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004413 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004414 const Argument *Arg = dyn_cast<Argument>(V);
4415 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004416 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004417
Devang Patel719f6a92010-04-29 20:40:36 +00004418 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004419 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4420 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4421
Devang Patela83ce982010-04-29 18:50:36 +00004422 // Ignore inlined function arguments here.
4423 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004424 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004425 return false;
4426
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004427 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004428 // Some arguments' frame index is recorded during argument lowering.
4429 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4430 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004431 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004432
Devang Patel9aee3352011-09-08 22:59:09 +00004433 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004434 if (N.getOpcode() == ISD::CopyFromReg)
4435 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4436 else
4437 Reg = getTruncatedArgReg(N);
4438 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004439 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4440 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4441 if (PR)
4442 Reg = PR;
4443 }
4444 }
4445
Evan Chenga36acad2010-04-29 06:33:38 +00004446 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004447 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004448 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004449 if (VMI != FuncInfo.ValueMap.end())
4450 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004451 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004452
Devang Patel8bc9ef72010-11-02 17:19:03 +00004453 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004454 // Check if frame index is available.
4455 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004456 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004457 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4458 Reg = TRI->getFrameRegister(MF);
4459 Offset = FINode->getIndex();
4460 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004461 }
4462
4463 if (!Reg)
4464 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004465
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004466 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4467 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004468 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004469 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004470 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004471}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004472
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004473// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004474#if defined(_MSC_VER) && defined(setjmp) && \
4475 !defined(setjmp_undefined_for_msvc)
4476# pragma push_macro("setjmp")
4477# undef setjmp
4478# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004479#endif
4480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4482/// we want to emit this as a call to a named external function, return the name
4483/// otherwise lower it and return null.
4484const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004485SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004486 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004487 SDValue Res;
4488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004489 switch (Intrinsic) {
4490 default:
4491 // By default, turn this into a target intrinsic node.
4492 visitTargetIntrinsic(I, Intrinsic);
4493 return 0;
4494 case Intrinsic::vastart: visitVAStart(I); return 0;
4495 case Intrinsic::vaend: visitVAEnd(I); return 0;
4496 case Intrinsic::vacopy: visitVACopy(I); return 0;
4497 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004498 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004499 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004500 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004501 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004502 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004503 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004504 return 0;
4505 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004506 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004508 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004509 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004510 // Assert for address < 256 since we support only user defined address
4511 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004512 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004513 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004514 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004515 < 256 &&
4516 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004517 SDValue Op1 = getValue(I.getArgOperand(0));
4518 SDValue Op2 = getValue(I.getArgOperand(1));
4519 SDValue Op3 = getValue(I.getArgOperand(2));
4520 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4521 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004522 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004523 MachinePointerInfo(I.getArgOperand(0)),
4524 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004525 return 0;
4526 }
Chris Lattner824b9582008-11-21 16:42:48 +00004527 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004528 // Assert for address < 256 since we support only user defined address
4529 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004530 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004531 < 256 &&
4532 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004533 SDValue Op1 = getValue(I.getArgOperand(0));
4534 SDValue Op2 = getValue(I.getArgOperand(1));
4535 SDValue Op3 = getValue(I.getArgOperand(2));
4536 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4537 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004538 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004539 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004540 return 0;
4541 }
Chris Lattner824b9582008-11-21 16:42:48 +00004542 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004543 // Assert for address < 256 since we support only user defined address
4544 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004545 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004546 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004547 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004548 < 256 &&
4549 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004550 SDValue Op1 = getValue(I.getArgOperand(0));
4551 SDValue Op2 = getValue(I.getArgOperand(1));
4552 SDValue Op3 = getValue(I.getArgOperand(2));
4553 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4554 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004555 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004556 MachinePointerInfo(I.getArgOperand(0)),
4557 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004558 return 0;
4559 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004560 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004561 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004562 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004563 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004564 if (!Address || !DIVariable(Variable).Verify()) {
4565 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004566 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004567 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004568
4569 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4570 // but do not always have a corresponding SDNode built. The SDNodeOrder
4571 // absolute, but not relative, values are different depending on whether
4572 // debug info exists.
4573 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004574
4575 // Check if address has undef value.
4576 if (isa<UndefValue>(Address) ||
4577 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004578 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004579 return 0;
4580 }
4581
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004582 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004583 if (!N.getNode() && isa<Argument>(Address))
4584 // Check unused arguments map.
4585 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004586 SDDbgValue *SDV;
4587 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004588 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4589 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004590 // Parameters are handled specially.
4591 bool isParameter =
4592 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4593 isa<Argument>(Address));
4594
Devang Patel8e741ed2010-09-02 21:02:27 +00004595 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4596
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004597 if (isParameter && !AI) {
4598 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4599 if (FINode)
4600 // Byval parameter. We have a frame index at this point.
4601 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4602 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004603 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004604 // Address is an argument, so try to emit its dbg value using
4605 // virtual register info from the FuncInfo.ValueMap.
4606 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004607 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004608 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004609 } else if (AI)
4610 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4611 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004612 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004613 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004614 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004615 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4616 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004617 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004618 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004619 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4620 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004621 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004622 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004623 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004624 // If variable is pinned by a alloca in dominating bb then
4625 // use StaticAllocaMap.
4626 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004627 if (AI->getParent() != DI.getParent()) {
4628 DenseMap<const AllocaInst*, int>::iterator SI =
4629 FuncInfo.StaticAllocaMap.find(AI);
4630 if (SI != FuncInfo.StaticAllocaMap.end()) {
4631 SDV = DAG.getDbgValue(Variable, SI->second,
4632 0, dl, SDNodeOrder);
4633 DAG.AddDbgValue(SDV, 0, false);
4634 return 0;
4635 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004636 }
4637 }
Eric Christopher0822e012012-02-23 03:39:43 +00004638 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004639 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004640 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004642 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004643 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004644 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004645 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004646 return 0;
4647
4648 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004649 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004650 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004651 if (!V)
4652 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004653
4654 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4655 // but do not always have a corresponding SDNode built. The SDNodeOrder
4656 // absolute, but not relative, values are different depending on whether
4657 // debug info exists.
4658 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004659 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004660 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004661 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4662 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004663 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004664 // Do not use getValue() in here; we don't want to generate code at
4665 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004666 SDValue N = NodeMap[V];
4667 if (!N.getNode() && isa<Argument>(V))
4668 // Check unused arguments map.
4669 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004670 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004671 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004672 SDV = DAG.getDbgValue(Variable, N.getNode(),
4673 N.getResNo(), Offset, dl, SDNodeOrder);
4674 DAG.AddDbgValue(SDV, N.getNode(), false);
4675 }
Devang Patela778f5c2011-02-18 22:43:42 +00004676 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004677 // Do not call getValue(V) yet, as we don't want to generate code.
4678 // Remember it for later.
4679 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4680 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004681 } else {
Devang Patel00190342010-03-15 19:15:44 +00004682 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004683 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004684 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004685 }
Devang Patel00190342010-03-15 19:15:44 +00004686 }
4687
4688 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004689 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004690 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004691 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004692 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004693 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004694 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4695 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004696 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004697 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004698 DenseMap<const AllocaInst*, int>::iterator SI =
4699 FuncInfo.StaticAllocaMap.find(AI);
4700 if (SI == FuncInfo.StaticAllocaMap.end())
4701 return 0; // VLAs.
4702 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004703
Chris Lattner512063d2010-04-05 06:19:28 +00004704 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4705 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4706 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004707 return 0;
4708 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004710 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004711 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004712 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004713 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4714 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004715 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004716 return 0;
4717 }
4718
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004719 case Intrinsic::eh_return_i32:
4720 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004721 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4722 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4723 MVT::Other,
4724 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004725 getValue(I.getArgOperand(0)),
4726 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004728 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004729 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004730 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004731 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004732 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004733 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004734 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004735 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004736 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004737 TLI.getPointerTy()),
4738 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004739 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004740 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004741 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004742 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4743 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004744 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004746 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004747 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004748 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004749 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004750 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004751
Chris Lattner512063d2010-04-05 06:19:28 +00004752 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004753 return 0;
4754 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004755 case Intrinsic::eh_sjlj_functioncontext: {
4756 // Get and store the index of the function context.
4757 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004758 AllocaInst *FnCtx =
4759 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004760 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4761 MFI->setFunctionContextIndex(FI);
4762 return 0;
4763 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004764 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004765 SDValue Ops[2];
4766 Ops[0] = getRoot();
4767 Ops[1] = getValue(I.getArgOperand(0));
4768 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4769 DAG.getVTList(MVT::i32, MVT::Other),
4770 Ops, 2);
4771 setValue(&I, Op.getValue(0));
4772 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004773 return 0;
4774 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004775 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004776 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004777 getRoot(), getValue(I.getArgOperand(0))));
4778 return 0;
4779 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004780
Dale Johannesen0488fb62010-09-30 23:57:10 +00004781 case Intrinsic::x86_mmx_pslli_w:
4782 case Intrinsic::x86_mmx_pslli_d:
4783 case Intrinsic::x86_mmx_pslli_q:
4784 case Intrinsic::x86_mmx_psrli_w:
4785 case Intrinsic::x86_mmx_psrli_d:
4786 case Intrinsic::x86_mmx_psrli_q:
4787 case Intrinsic::x86_mmx_psrai_w:
4788 case Intrinsic::x86_mmx_psrai_d: {
4789 SDValue ShAmt = getValue(I.getArgOperand(1));
4790 if (isa<ConstantSDNode>(ShAmt)) {
4791 visitTargetIntrinsic(I, Intrinsic);
4792 return 0;
4793 }
4794 unsigned NewIntrinsic = 0;
4795 EVT ShAmtVT = MVT::v2i32;
4796 switch (Intrinsic) {
4797 case Intrinsic::x86_mmx_pslli_w:
4798 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4799 break;
4800 case Intrinsic::x86_mmx_pslli_d:
4801 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4802 break;
4803 case Intrinsic::x86_mmx_pslli_q:
4804 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4805 break;
4806 case Intrinsic::x86_mmx_psrli_w:
4807 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4808 break;
4809 case Intrinsic::x86_mmx_psrli_d:
4810 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4811 break;
4812 case Intrinsic::x86_mmx_psrli_q:
4813 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4814 break;
4815 case Intrinsic::x86_mmx_psrai_w:
4816 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4817 break;
4818 case Intrinsic::x86_mmx_psrai_d:
4819 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4820 break;
4821 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4822 }
4823
4824 // The vector shift intrinsics with scalars uses 32b shift amounts but
4825 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4826 // to be zero.
4827 // We must do this early because v2i32 is not a legal type.
4828 DebugLoc dl = getCurDebugLoc();
4829 SDValue ShOps[2];
4830 ShOps[0] = ShAmt;
4831 ShOps[1] = DAG.getConstant(0, MVT::i32);
4832 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4833 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004834 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004835 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4836 DAG.getConstant(NewIntrinsic, MVT::i32),
4837 getValue(I.getArgOperand(0)), ShAmt);
4838 setValue(&I, Res);
4839 return 0;
4840 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004841 case Intrinsic::x86_avx_vinsertf128_pd_256:
4842 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004843 case Intrinsic::x86_avx_vinsertf128_si_256:
4844 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004845 DebugLoc dl = getCurDebugLoc();
4846 EVT DestVT = TLI.getValueType(I.getType());
4847 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4848 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4849 ElVT.getVectorNumElements();
4850 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4851 getValue(I.getArgOperand(0)),
4852 getValue(I.getArgOperand(1)),
4853 DAG.getConstant(Idx, MVT::i32));
4854 setValue(&I, Res);
4855 return 0;
4856 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004857 case Intrinsic::convertff:
4858 case Intrinsic::convertfsi:
4859 case Intrinsic::convertfui:
4860 case Intrinsic::convertsif:
4861 case Intrinsic::convertuif:
4862 case Intrinsic::convertss:
4863 case Intrinsic::convertsu:
4864 case Intrinsic::convertus:
4865 case Intrinsic::convertuu: {
4866 ISD::CvtCode Code = ISD::CVT_INVALID;
4867 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004868 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004869 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4870 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4871 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4872 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4873 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4874 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4875 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4876 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4877 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4878 }
Owen Andersone50ed302009-08-10 22:56:29 +00004879 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004880 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004881 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4882 DAG.getValueType(DestVT),
4883 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004884 getValue(I.getArgOperand(1)),
4885 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004886 Code);
4887 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004888 return 0;
4889 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004890 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004891 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004892 getValue(I.getArgOperand(0)).getValueType(),
4893 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 return 0;
4895 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004896 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4897 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004898 return 0;
4899 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004900 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004901 getValue(I.getArgOperand(0)).getValueType(),
4902 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004903 return 0;
4904 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004905 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004906 getValue(I.getArgOperand(0)).getValueType(),
4907 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004909 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004910 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004911 return 0;
4912 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004913 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004914 return 0;
4915 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004916 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004917 return 0;
4918 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004919 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004920 return 0;
4921 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004922 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004923 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004924 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004925 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004926 return 0;
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004927 case Intrinsic::fabs:
4928 setValue(&I, DAG.getNode(ISD::FABS, dl,
4929 getValue(I.getArgOperand(0)).getValueType(),
4930 getValue(I.getArgOperand(0))));
4931 return 0;
Dan Gohman27db99f2012-07-26 17:43:27 +00004932 case Intrinsic::floor:
4933 setValue(&I, DAG.getNode(ISD::FFLOOR, dl,
4934 getValue(I.getArgOperand(0)).getValueType(),
4935 getValue(I.getArgOperand(0))));
4936 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004937 case Intrinsic::fma:
4938 setValue(&I, DAG.getNode(ISD::FMA, dl,
4939 getValue(I.getArgOperand(0)).getValueType(),
4940 getValue(I.getArgOperand(0)),
4941 getValue(I.getArgOperand(1)),
4942 getValue(I.getArgOperand(2))));
4943 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004944 case Intrinsic::fmuladd: {
4945 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004946 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
4947 TLI.isOperationLegal(ISD::FMA, VT) &&
4948 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004949 setValue(&I, DAG.getNode(ISD::FMA, dl,
4950 getValue(I.getArgOperand(0)).getValueType(),
4951 getValue(I.getArgOperand(0)),
4952 getValue(I.getArgOperand(1)),
4953 getValue(I.getArgOperand(2))));
4954 } else {
4955 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4956 getValue(I.getArgOperand(0)).getValueType(),
4957 getValue(I.getArgOperand(0)),
4958 getValue(I.getArgOperand(1)));
4959 SDValue Add = DAG.getNode(ISD::FADD, dl,
4960 getValue(I.getArgOperand(0)).getValueType(),
4961 Mul,
4962 getValue(I.getArgOperand(2)));
4963 setValue(&I, Add);
4964 }
4965 return 0;
4966 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004967 case Intrinsic::convert_to_fp16:
4968 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004969 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004970 return 0;
4971 case Intrinsic::convert_from_fp16:
4972 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004973 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004974 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004975 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004976 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004977 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978 return 0;
4979 }
4980 case Intrinsic::readcyclecounter: {
4981 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004982 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4983 DAG.getVTList(MVT::i64, MVT::Other),
4984 &Op, 1);
4985 setValue(&I, Res);
4986 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004987 return 0;
4988 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004989 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004990 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004991 getValue(I.getArgOperand(0)).getValueType(),
4992 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004993 return 0;
4994 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004995 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004996 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004997 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004998 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4999 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005000 return 0;
5001 }
5002 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005003 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005004 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005005 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005006 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
5007 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005008 return 0;
5009 }
5010 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00005011 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00005012 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00005013 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014 return 0;
5015 }
5016 case Intrinsic::stacksave: {
5017 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005018 Res = DAG.getNode(ISD::STACKSAVE, dl,
5019 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
5020 setValue(&I, Res);
5021 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005022 return 0;
5023 }
5024 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00005025 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00005026 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 return 0;
5028 }
Bill Wendling57344502008-11-18 11:01:33 +00005029 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005030 // Emit code into the DAG to store the stack guard onto the stack.
5031 MachineFunction &MF = DAG.getMachineFunction();
5032 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005033 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005034
Gabor Greif0635f352010-06-25 09:38:13 +00005035 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5036 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005037
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005038 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005039 MFI->setStackProtectorIndex(FI);
5040
5041 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5042
5043 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005044 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005045 MachinePointerInfo::getFixedStack(FI),
5046 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005047 setValue(&I, Res);
5048 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005049 return 0;
5050 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005051 case Intrinsic::objectsize: {
5052 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005053 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005054
5055 assert(CI && "Non-constant type in __builtin_object_size?");
5056
Gabor Greif0635f352010-06-25 09:38:13 +00005057 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005058 EVT Ty = Arg.getValueType();
5059
Dan Gohmane368b462010-06-18 14:22:04 +00005060 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005061 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005062 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005063 Res = DAG.getConstant(0, Ty);
5064
5065 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005066 return 0;
5067 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005068 case Intrinsic::var_annotation:
5069 // Discard annotate attributes
5070 return 0;
5071
5072 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005073 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005074
5075 SDValue Ops[6];
5076 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005077 Ops[1] = getValue(I.getArgOperand(0));
5078 Ops[2] = getValue(I.getArgOperand(1));
5079 Ops[3] = getValue(I.getArgOperand(2));
5080 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005081 Ops[5] = DAG.getSrcValue(F);
5082
Duncan Sands4a544a72011-09-06 13:37:06 +00005083 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005084
Duncan Sands4a544a72011-09-06 13:37:06 +00005085 DAG.setRoot(Res);
5086 return 0;
5087 }
5088 case Intrinsic::adjust_trampoline: {
5089 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5090 TLI.getPointerTy(),
5091 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005092 return 0;
5093 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005094 case Intrinsic::gcroot:
5095 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005096 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005097 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005098
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005099 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5100 GFI->addStackRoot(FI->getIndex(), TypeMap);
5101 }
5102 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005103 case Intrinsic::gcread:
5104 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005105 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005106 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005107 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005108 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005109
5110 case Intrinsic::expect: {
5111 // Just replace __builtin_expect(exp, c) with EXP.
5112 setValue(&I, getValue(I.getArgOperand(0)));
5113 return 0;
5114 }
5115
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005116 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005117 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005118 if (TrapFuncName.empty()) {
5119 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5120 return 0;
5121 }
5122 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005123 TargetLowering::
5124 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005125 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005126 /*isTailCall=*/false,
5127 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005128 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5129 Args, DAG, getCurDebugLoc());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005130 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005131 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005133 }
Dan Gohmana6063c62012-05-14 18:58:10 +00005134 case Intrinsic::debugtrap: {
5135 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, dl,MVT::Other, getRoot()));
Dan Gohmand4347e12012-05-11 00:19:32 +00005136 return 0;
5137 }
Bill Wendlingef375462008-11-21 02:38:44 +00005138 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005139 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005140 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005141 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005142 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005143 case Intrinsic::smul_with_overflow: {
5144 ISD::NodeType Op;
5145 switch (Intrinsic) {
5146 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5147 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5148 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5149 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5150 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5151 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5152 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5153 }
5154 SDValue Op1 = getValue(I.getArgOperand(0));
5155 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005156
Craig Topperc42e6402012-04-11 04:34:11 +00005157 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
5158 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
5159 return 0;
5160 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005161 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005162 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005163 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005164 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005165 Ops[1] = getValue(I.getArgOperand(0));
5166 Ops[2] = getValue(I.getArgOperand(1));
5167 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005168 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005169 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5170 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005171 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005172 EVT::getIntegerVT(*Context, 8),
5173 MachinePointerInfo(I.getArgOperand(0)),
5174 0, /* align */
5175 false, /* volatile */
5176 rw==0, /* read */
5177 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 return 0;
5179 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005180
5181 case Intrinsic::invariant_start:
5182 case Intrinsic::lifetime_start:
5183 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005184 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005185 return 0;
5186 case Intrinsic::invariant_end:
5187 case Intrinsic::lifetime_end:
5188 // Discard region information.
5189 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005190 case Intrinsic::donothing:
5191 // ignore
5192 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005193 }
5194}
5195
Dan Gohman46510a72010-04-15 01:51:59 +00005196void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005197 bool isTailCall,
5198 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005199 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5200 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5201 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005202 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005203 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005204
5205 TargetLowering::ArgListTy Args;
5206 TargetLowering::ArgListEntry Entry;
5207 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005208
5209 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005210 SmallVector<ISD::OutputArg, 4> Outs;
Dan Gohman84023e02010-07-10 09:00:22 +00005211 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005212 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005213
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005214 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005215 DAG.getMachineFunction(),
5216 FTy->isVarArg(), Outs,
5217 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005218
5219 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005220 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005221
5222 if (!CanLowerReturn) {
5223 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5224 FTy->getReturnType());
5225 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5226 FTy->getReturnType());
5227 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005228 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005229 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005230
Chris Lattnerecf42c42010-09-21 16:36:31 +00005231 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005232 Entry.Node = DemoteStackSlot;
5233 Entry.Ty = StackSlotPtrType;
5234 Entry.isSExt = false;
5235 Entry.isZExt = false;
5236 Entry.isInReg = false;
5237 Entry.isSRet = true;
5238 Entry.isNest = false;
5239 Entry.isByVal = false;
5240 Entry.Alignment = Align;
5241 Args.push_back(Entry);
5242 RetTy = Type::getVoidTy(FTy->getContext());
5243 }
5244
Dan Gohman46510a72010-04-15 01:51:59 +00005245 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005246 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005247 const Value *V = *i;
5248
5249 // Skip empty types
5250 if (V->getType()->isEmptyTy())
5251 continue;
5252
5253 SDValue ArgNode = getValue(V);
5254 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005255
5256 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005257 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5258 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5259 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5260 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5261 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5262 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005263 Entry.Alignment = CS.getParamAlignment(attrInd);
5264 Args.push_back(Entry);
5265 }
5266
Chris Lattner512063d2010-04-05 06:19:28 +00005267 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005268 // Insert a label before the invoke call to mark the try range. This can be
5269 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005270 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005271
Jim Grosbachca752c92010-01-28 01:45:32 +00005272 // For SjLj, keep track of which landing pads go with which invokes
5273 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005274 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005275 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005276 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005277 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005278
Jim Grosbachca752c92010-01-28 01:45:32 +00005279 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005280 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005281 }
5282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005283 // Both PendingLoads and PendingExports must be flushed here;
5284 // this call might not return.
5285 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005286 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005287 }
5288
Dan Gohman98ca4f22009-08-05 01:29:28 +00005289 // Check if target-independent constraints permit a tail call here.
5290 // Target-dependent constraints are checked within TLI.LowerCallTo.
5291 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005292 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005293 isTailCall = false;
5294
Dan Gohmanbadcda42010-08-28 00:51:03 +00005295 // If there's a possibility that fast-isel has already selected some amount
5296 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005297 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005298 isTailCall = false;
5299
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005300 TargetLowering::
5301 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5302 getCurDebugLoc(), CS);
5303 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005304 assert((isTailCall || Result.second.getNode()) &&
5305 "Non-null chain expected with non-tail call!");
5306 assert((Result.second.getNode() || !Result.first.getNode()) &&
5307 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005308 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005310 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005311 // The instruction result is the result of loading from the
5312 // hidden sret parameter.
5313 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005314 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005315
5316 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5317 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5318 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005319
5320 SmallVector<EVT, 4> RetTys;
5321 SmallVector<uint64_t, 4> Offsets;
5322 RetTy = FTy->getReturnType();
5323 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5324
5325 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005326 SmallVector<SDValue, 4> Values(NumValues);
5327 SmallVector<SDValue, 4> Chains(NumValues);
5328
5329 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005330 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5331 DemoteStackSlot,
5332 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005333 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005334 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005335 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005336 Values[i] = L;
5337 Chains[i] = L.getValue(1);
5338 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005339
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005340 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5341 MVT::Other, &Chains[0], NumValues);
5342 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005343
Bill Wendling4533cac2010-01-28 21:51:40 +00005344 setValue(CS.getInstruction(),
5345 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5346 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005347 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005348 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005349
Evan Chengc249e482011-04-01 19:57:01 +00005350 // Assign order to nodes here. If the call does not produce a result, it won't
5351 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005352 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005353 // As a special case, a null chain means that a tail call has been emitted and
5354 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005355 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005356 ++SDNodeOrder;
5357 AssignOrderingToNode(DAG.getRoot().getNode());
5358 } else {
5359 DAG.setRoot(Result.second);
5360 ++SDNodeOrder;
5361 AssignOrderingToNode(Result.second.getNode());
5362 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363
Chris Lattner512063d2010-04-05 06:19:28 +00005364 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 // Insert a label at the end of the invoke call to mark the try range. This
5366 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005367 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005368 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369
5370 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005371 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 }
5373}
5374
Chris Lattner8047d9a2009-12-24 00:37:38 +00005375/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5376/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005377static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5378 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005379 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005380 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005381 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005382 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005383 if (C->isNullValue())
5384 continue;
5385 // Unknown instruction.
5386 return false;
5387 }
5388 return true;
5389}
5390
Dan Gohman46510a72010-04-15 01:51:59 +00005391static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005392 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005393 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005394
Chris Lattner8047d9a2009-12-24 00:37:38 +00005395 // Check to see if this load can be trivially constant folded, e.g. if the
5396 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005397 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005398 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005399 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005400 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005401
Dan Gohman46510a72010-04-15 01:51:59 +00005402 if (const Constant *LoadCst =
5403 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5404 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005405 return Builder.getValue(LoadCst);
5406 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005407
Chris Lattner8047d9a2009-12-24 00:37:38 +00005408 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5409 // still constant memory, the input chain can be the entry node.
5410 SDValue Root;
5411 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005412
Chris Lattner8047d9a2009-12-24 00:37:38 +00005413 // Do not serialize (non-volatile) loads of constant memory with anything.
5414 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5415 Root = Builder.DAG.getEntryNode();
5416 ConstantMemory = true;
5417 } else {
5418 // Do not serialize non-volatile loads against each other.
5419 Root = Builder.DAG.getRoot();
5420 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005421
Chris Lattner8047d9a2009-12-24 00:37:38 +00005422 SDValue Ptr = Builder.getValue(PtrVal);
5423 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005424 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005425 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005426 false /*nontemporal*/,
5427 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005428
Chris Lattner8047d9a2009-12-24 00:37:38 +00005429 if (!ConstantMemory)
5430 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5431 return LoadVal;
5432}
5433
5434
5435/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5436/// If so, return true and lower it, otherwise return false and it will be
5437/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005438bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005439 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005440 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005441 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005442
Gabor Greif0635f352010-06-25 09:38:13 +00005443 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005444 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005445 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005446 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005447 return false;
5448
Gabor Greif0635f352010-06-25 09:38:13 +00005449 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005450
Chris Lattner8047d9a2009-12-24 00:37:38 +00005451 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5452 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005453 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5454 bool ActuallyDoIt = true;
5455 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005456 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005457 switch (Size->getZExtValue()) {
5458 default:
5459 LoadVT = MVT::Other;
5460 LoadTy = 0;
5461 ActuallyDoIt = false;
5462 break;
5463 case 2:
5464 LoadVT = MVT::i16;
5465 LoadTy = Type::getInt16Ty(Size->getContext());
5466 break;
5467 case 4:
5468 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005469 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005470 break;
5471 case 8:
5472 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005473 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005474 break;
5475 /*
5476 case 16:
5477 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005478 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005479 LoadTy = VectorType::get(LoadTy, 4);
5480 break;
5481 */
5482 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005483
Chris Lattner04b091a2009-12-24 01:07:17 +00005484 // This turns into unaligned loads. We only do this if the target natively
5485 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5486 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005487
Chris Lattner04b091a2009-12-24 01:07:17 +00005488 // Require that we can find a legal MVT, and only do this if the target
5489 // supports unaligned loads of that type. Expanding into byte loads would
5490 // bloat the code.
5491 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5492 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5493 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5494 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5495 ActuallyDoIt = false;
5496 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005497
Chris Lattner04b091a2009-12-24 01:07:17 +00005498 if (ActuallyDoIt) {
5499 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5500 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005501
Chris Lattner04b091a2009-12-24 01:07:17 +00005502 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5503 ISD::SETNE);
5504 EVT CallVT = TLI.getValueType(I.getType(), true);
5505 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5506 return true;
5507 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005508 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005509
5510
Chris Lattner8047d9a2009-12-24 00:37:38 +00005511 return false;
5512}
5513
5514
Dan Gohman46510a72010-04-15 01:51:59 +00005515void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005516 // Handle inline assembly differently.
5517 if (isa<InlineAsm>(I.getCalledValue())) {
5518 visitInlineAsm(&I);
5519 return;
5520 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005521
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005522 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005523 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 const char *RenameFn = 0;
5526 if (Function *F = I.getCalledFunction()) {
5527 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005528 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005529 if (unsigned IID = II->getIntrinsicID(F)) {
5530 RenameFn = visitIntrinsicCall(I, IID);
5531 if (!RenameFn)
5532 return;
5533 }
5534 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535 if (unsigned IID = F->getIntrinsicID()) {
5536 RenameFn = visitIntrinsicCall(I, IID);
5537 if (!RenameFn)
5538 return;
5539 }
5540 }
5541
5542 // Check for well-known libc/libm calls. If the function is internal, it
5543 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005544 LibFunc::Func Func;
5545 if (!F->hasLocalLinkage() && F->hasName() &&
5546 LibInfo->getLibFunc(F->getName(), Func) &&
5547 LibInfo->hasOptimizedCodeGen(Func)) {
5548 switch (Func) {
5549 default: break;
5550 case LibFunc::copysign:
5551 case LibFunc::copysignf:
5552 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005553 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005554 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5555 I.getType() == I.getArgOperand(0)->getType() &&
5556 I.getType() == I.getArgOperand(1)->getType()) {
5557 SDValue LHS = getValue(I.getArgOperand(0));
5558 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005559 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5560 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561 return;
5562 }
Bob Wilson982dc842012-08-03 21:26:24 +00005563 break;
5564 case LibFunc::fabs:
5565 case LibFunc::fabsf:
5566 case LibFunc::fabsl:
Gabor Greif37387d52010-06-30 12:55:46 +00005567 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005568 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5569 I.getType() == I.getArgOperand(0)->getType()) {
5570 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005571 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5572 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 return;
5574 }
Bob Wilson982dc842012-08-03 21:26:24 +00005575 break;
5576 case LibFunc::sin:
5577 case LibFunc::sinf:
5578 case LibFunc::sinl:
Gabor Greif37387d52010-06-30 12:55:46 +00005579 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005580 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5581 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005582 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005583 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005584 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5585 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 return;
5587 }
Bob Wilson982dc842012-08-03 21:26:24 +00005588 break;
5589 case LibFunc::cos:
5590 case LibFunc::cosf:
5591 case LibFunc::cosl:
Gabor Greif37387d52010-06-30 12:55:46 +00005592 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005593 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5594 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005595 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005596 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005597 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5598 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 return;
5600 }
Bob Wilson982dc842012-08-03 21:26:24 +00005601 break;
5602 case LibFunc::sqrt:
5603 case LibFunc::sqrtf:
5604 case LibFunc::sqrtl:
Gabor Greif37387d52010-06-30 12:55:46 +00005605 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005606 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5607 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005608 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005609 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005610 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5611 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005612 return;
5613 }
Bob Wilson982dc842012-08-03 21:26:24 +00005614 break;
5615 case LibFunc::floor:
5616 case LibFunc::floorf:
5617 case LibFunc::floorl:
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005618 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5619 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5620 I.getType() == I.getArgOperand(0)->getType()) {
5621 SDValue Tmp = getValue(I.getArgOperand(0));
5622 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5623 Tmp.getValueType(), Tmp));
5624 return;
5625 }
Bob Wilson982dc842012-08-03 21:26:24 +00005626 break;
5627 case LibFunc::nearbyint:
5628 case LibFunc::nearbyintf:
5629 case LibFunc::nearbyintl:
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005630 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5631 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5632 I.getType() == I.getArgOperand(0)->getType()) {
5633 SDValue Tmp = getValue(I.getArgOperand(0));
5634 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5635 Tmp.getValueType(), Tmp));
5636 return;
5637 }
Bob Wilson982dc842012-08-03 21:26:24 +00005638 break;
5639 case LibFunc::ceil:
5640 case LibFunc::ceilf:
5641 case LibFunc::ceill:
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005642 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5643 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5644 I.getType() == I.getArgOperand(0)->getType()) {
5645 SDValue Tmp = getValue(I.getArgOperand(0));
5646 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5647 Tmp.getValueType(), Tmp));
5648 return;
5649 }
Bob Wilson982dc842012-08-03 21:26:24 +00005650 break;
5651 case LibFunc::rint:
5652 case LibFunc::rintf:
5653 case LibFunc::rintl:
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005654 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5655 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5656 I.getType() == I.getArgOperand(0)->getType()) {
5657 SDValue Tmp = getValue(I.getArgOperand(0));
5658 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5659 Tmp.getValueType(), Tmp));
5660 return;
5661 }
Bob Wilson982dc842012-08-03 21:26:24 +00005662 break;
5663 case LibFunc::trunc:
5664 case LibFunc::truncf:
5665 case LibFunc::truncl:
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005666 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5667 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5668 I.getType() == I.getArgOperand(0)->getType()) {
5669 SDValue Tmp = getValue(I.getArgOperand(0));
5670 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5671 Tmp.getValueType(), Tmp));
5672 return;
5673 }
Bob Wilson982dc842012-08-03 21:26:24 +00005674 break;
5675 case LibFunc::log2:
5676 case LibFunc::log2f:
5677 case LibFunc::log2l:
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005678 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5679 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
James Molloy39101602012-03-01 14:32:18 +00005680 I.getType() == I.getArgOperand(0)->getType() &&
5681 I.onlyReadsMemory()) {
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005682 SDValue Tmp = getValue(I.getArgOperand(0));
5683 setValue(&I, DAG.getNode(ISD::FLOG2, getCurDebugLoc(),
5684 Tmp.getValueType(), Tmp));
5685 return;
5686 }
Bob Wilson982dc842012-08-03 21:26:24 +00005687 break;
5688 case LibFunc::exp2:
5689 case LibFunc::exp2f:
5690 case LibFunc::exp2l:
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005691 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5692 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
James Molloy39101602012-03-01 14:32:18 +00005693 I.getType() == I.getArgOperand(0)->getType() &&
5694 I.onlyReadsMemory()) {
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005695 SDValue Tmp = getValue(I.getArgOperand(0));
5696 setValue(&I, DAG.getNode(ISD::FEXP2, getCurDebugLoc(),
5697 Tmp.getValueType(), Tmp));
5698 return;
5699 }
Bob Wilson982dc842012-08-03 21:26:24 +00005700 break;
5701 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005702 if (visitMemCmpCall(I))
5703 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005704 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705 }
5706 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005708
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 SDValue Callee;
5710 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005711 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005712 else
Bill Wendling056292f2008-09-16 21:48:12 +00005713 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005714
Bill Wendling0d580132009-12-23 01:28:19 +00005715 // Check if we can potentially perform a tail call. More detailed checking is
5716 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005717 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005718}
5719
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005720namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722/// AsmOperandInfo - This contains information for each constraint that we are
5723/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005724class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005725public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726 /// CallOperand - If this is the result output operand or a clobber
5727 /// this is null, otherwise it is the incoming operand to the CallInst.
5728 /// This gets modified as the asm is processed.
5729 SDValue CallOperand;
5730
5731 /// AssignedRegs - If this is a register or register class operand, this
5732 /// contains the set of register corresponding to the operand.
5733 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005734
John Thompsoneac6e1d2010-09-13 18:15:37 +00005735 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5737 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005738
Owen Andersone50ed302009-08-10 22:56:29 +00005739 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005740 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005742 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005743 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005744 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005746
Chris Lattner81249c92008-10-17 17:05:25 +00005747 if (isa<BasicBlock>(CallOperandVal))
5748 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005749
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005750 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005751
Eric Christophercef81b72011-05-09 20:04:43 +00005752 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005753 // If this is an indirect operand, the operand is a pointer to the
5754 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005755 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005756 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005757 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005758 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005759 OpTy = PtrTy->getElementType();
5760 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005761
Eric Christophercef81b72011-05-09 20:04:43 +00005762 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005763 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005764 if (STy->getNumElements() == 1)
5765 OpTy = STy->getElementType(0);
5766
Chris Lattner81249c92008-10-17 17:05:25 +00005767 // If OpTy is not a single value, it may be a struct/union that we
5768 // can tile with integers.
5769 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5770 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5771 switch (BitSize) {
5772 default: break;
5773 case 1:
5774 case 8:
5775 case 16:
5776 case 32:
5777 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005778 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005779 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005780 break;
5781 }
5782 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005783
Chris Lattner81249c92008-10-17 17:05:25 +00005784 return TLI.getValueType(OpTy, true);
5785 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786};
Dan Gohman462f6b52010-05-29 17:53:24 +00005787
John Thompson44ab89e2010-10-29 17:29:13 +00005788typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5789
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005790} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792/// GetRegistersForValue - Assign registers (virtual or physical) for the
5793/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005794/// register allocator to handle the assignment process. However, if the asm
5795/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796/// allocation. This produces generally horrible, but correct, code.
5797///
5798/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005800static void GetRegistersForValue(SelectionDAG &DAG,
5801 const TargetLowering &TLI,
5802 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005803 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005804 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 MachineFunction &MF = DAG.getMachineFunction();
5807 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005809 // If this is a constraint for a single physreg, or a constraint for a
5810 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005811 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5813 OpInfo.ConstraintVT);
5814
5815 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005817 // If this is a FP input in an integer register (or visa versa) insert a bit
5818 // cast of the input value. More generally, handle any case where the input
5819 // value disagrees with the register class we plan to stick this in.
5820 if (OpInfo.Type == InlineAsm::isInput &&
5821 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005822 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005823 // types are identical size, use a bitcast to convert (e.g. two differing
5824 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005825 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005826 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005827 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005828 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005829 OpInfo.ConstraintVT = RegVT;
5830 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5831 // If the input is a FP value and we want it in FP registers, do a
5832 // bitcast to the corresponding integer type. This turns an f64 value
5833 // into i64, which can be passed with two i32 values on a 32-bit
5834 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005835 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005836 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005837 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005838 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005839 OpInfo.ConstraintVT = RegVT;
5840 }
5841 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005842
Owen Anderson23b9b192009-08-12 00:36:31 +00005843 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005844 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005845
Owen Andersone50ed302009-08-10 22:56:29 +00005846 EVT RegVT;
5847 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005848
5849 // If this is a constraint for a specific physical register, like {r17},
5850 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005851 if (unsigned AssignedReg = PhysReg.first) {
5852 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005854 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 // Get the actual register value type. This is important, because the user
5857 // may have asked for (e.g.) the AX register in i32 type. We need to
5858 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005859 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005862 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863
5864 // If this is an expanded reference, add the rest of the regs to Regs.
5865 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005866 TargetRegisterClass::iterator I = RC->begin();
5867 for (; *I != AssignedReg; ++I)
5868 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 // Already added the first reg.
5871 --NumRegs; ++I;
5872 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005873 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 Regs.push_back(*I);
5875 }
5876 }
Bill Wendling651ad132009-12-22 01:25:10 +00005877
Dan Gohman7451d3e2010-05-29 17:03:36 +00005878 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 return;
5880 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 // Otherwise, if this was a reference to an LLVM register class, create vregs
5883 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005884 if (const TargetRegisterClass *RC = PhysReg.second) {
5885 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005887 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888
Evan Chengfb112882009-03-23 08:01:15 +00005889 // Create the appropriate number of virtual registers.
5890 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5891 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005892 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005893
Dan Gohman7451d3e2010-05-29 17:03:36 +00005894 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005895 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898 // Otherwise, we couldn't allocate enough registers for this.
5899}
5900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901/// visitInlineAsm - Handle a call to an InlineAsm object.
5902///
Dan Gohman46510a72010-04-15 01:51:59 +00005903void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5904 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905
5906 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005907 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005908
Evan Chengce1cdac2011-05-06 20:52:23 +00005909 TargetLowering::AsmOperandInfoVector
5910 TargetConstraints = TLI.ParseConstraints(CS);
5911
John Thompsoneac6e1d2010-09-13 18:15:37 +00005912 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005914 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5915 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005916 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5917 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005918 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005919
Owen Anderson825b72b2009-08-11 20:47:22 +00005920 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005921
5922 // Compute the value type for each operand.
5923 switch (OpInfo.Type) {
5924 case InlineAsm::isOutput:
5925 // Indirect outputs just consume an argument.
5926 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005927 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005928 break;
5929 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005930
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 // The return value of the call is this value. As such, there is no
5932 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005933 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005934 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005935 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5936 } else {
5937 assert(ResNo == 0 && "Asm only has one result!");
5938 OpVT = TLI.getValueType(CS.getType());
5939 }
5940 ++ResNo;
5941 break;
5942 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005943 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005944 break;
5945 case InlineAsm::isClobber:
5946 // Nothing to do.
5947 break;
5948 }
5949
5950 // If this is an input or an indirect output, process the call argument.
5951 // BasicBlocks are labels, currently appearing only in asm's.
5952 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005953 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005954 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005955 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005957 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005958
Owen Anderson1d0be152009-08-13 21:58:54 +00005959 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005960 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005962 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005963
John Thompsoneac6e1d2010-09-13 18:15:37 +00005964 // Indirect operand accesses access memory.
5965 if (OpInfo.isIndirect)
5966 hasMemory = true;
5967 else {
5968 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005969 TargetLowering::ConstraintType
5970 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005971 if (CType == TargetLowering::C_Memory) {
5972 hasMemory = true;
5973 break;
5974 }
5975 }
5976 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978
John Thompsoneac6e1d2010-09-13 18:15:37 +00005979 SDValue Chain, Flag;
5980
5981 // We won't need to flush pending loads if this asm doesn't touch
5982 // memory and is nonvolatile.
5983 if (hasMemory || IA->hasSideEffects())
5984 Chain = getRoot();
5985 else
5986 Chain = DAG.getRoot();
5987
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005988 // Second pass over the constraints: compute which constraint option to use
5989 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005990 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005991 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
John Thompson54584742010-09-24 22:24:05 +00005993 // If this is an output operand with a matching input operand, look up the
5994 // matching input. If their types mismatch, e.g. one is an integer, the
5995 // other is floating point, or their sizes are different, flag it as an
5996 // error.
5997 if (OpInfo.hasMatchingInput()) {
5998 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005999
John Thompson54584742010-09-24 22:24:05 +00006000 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00006001 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
6002 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00006003 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00006004 std::pair<unsigned, const TargetRegisterClass*> InputRC =
6005 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00006006 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00006007 if ((OpInfo.ConstraintVT.isInteger() !=
6008 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00006009 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00006010 report_fatal_error("Unsupported asm: input constraint"
6011 " with a matching output constraint of"
6012 " incompatible type!");
6013 }
6014 Input.ConstraintVT = OpInfo.ConstraintVT;
6015 }
6016 }
6017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006018 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00006019 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006021 // If this is a memory input, and if the operand is not indirect, do what we
6022 // need to to provide an address for the memory input.
6023 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6024 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006025 assert((OpInfo.isMultipleAlternative ||
6026 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006028
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006029 // Memory operands really want the address of the value. If we don't have
6030 // an indirect input, put it in the constpool if we can, otherwise spill
6031 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006032 // TODO: This isn't quite right. We need to handle these according to
6033 // the addressing mode that the constraint wants. Also, this may take
6034 // an additional register for the computation and we don't want that
6035 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006036
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006037 // If the operand is a float, integer, or vector constant, spill to a
6038 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006039 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006040 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00006041 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6043 TLI.getPointerTy());
6044 } else {
6045 // Otherwise, create a stack slot and emit a store to it before the
6046 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006047 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006048 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006049 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6050 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006051 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006052 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006053 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006054 OpInfo.CallOperand, StackSlot,
6055 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006056 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057 OpInfo.CallOperand = StackSlot;
6058 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 // There is no longer a Value* corresponding to this operand.
6061 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 // It is now an indirect operand.
6064 OpInfo.isIndirect = true;
6065 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 // If this constraint is for a specific register, allocate it before
6068 // anything else.
6069 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006070 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006072
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006074 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006075 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6076 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006078 // C_Register operands have already been allocated, Other/Memory don't need
6079 // to be.
6080 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006081 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006082 }
6083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006084 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6085 std::vector<SDValue> AsmNodeOperands;
6086 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6087 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006088 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6089 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006090
Chris Lattnerdecc2672010-04-07 05:20:54 +00006091 // If we have a !srcloc metadata node associated with it, we want to attach
6092 // this to the ultimately generated inline asm machineinstr. To do this, we
6093 // pass in the third operand as this (potentially null) inline asm MDNode.
6094 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6095 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006096
Evan Chengc36b7062011-01-07 23:50:32 +00006097 // Remember the HasSideEffect and AlignStack bits as operand 3.
6098 unsigned ExtraInfo = 0;
6099 if (IA->hasSideEffects())
6100 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6101 if (IA->isAlignStack())
6102 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6103 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6104 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106 // Loop over all of the inputs, copying the operand values into the
6107 // appropriate registers and processing the output regs.
6108 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6111 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6114 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6115
6116 switch (OpInfo.Type) {
6117 case InlineAsm::isOutput: {
6118 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6119 OpInfo.ConstraintType != TargetLowering::C_Register) {
6120 // Memory output, or 'other' output (e.g. 'X' constraint).
6121 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6122
6123 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006124 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6125 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006126 TLI.getPointerTy()));
6127 AsmNodeOperands.push_back(OpInfo.CallOperand);
6128 break;
6129 }
6130
6131 // Otherwise, this is a register or register class output.
6132
6133 // Copy the output from the appropriate register. Find a register that
6134 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006135 if (OpInfo.AssignedRegs.Regs.empty()) {
6136 LLVMContext &Ctx = *DAG.getContext();
6137 Ctx.emitError(CS.getInstruction(),
6138 "couldn't allocate output register for constraint '" +
6139 Twine(OpInfo.ConstraintCode) + "'");
6140 break;
6141 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006142
6143 // If this is an indirect operand, store through the pointer after the
6144 // asm.
6145 if (OpInfo.isIndirect) {
6146 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6147 OpInfo.CallOperandVal));
6148 } else {
6149 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006150 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 // Concatenate this output onto the outputs list.
6152 RetValRegs.append(OpInfo.AssignedRegs);
6153 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006155 // Add information to the INLINEASM node to know that this register is
6156 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006157 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006158 InlineAsm::Kind_RegDefEarlyClobber :
6159 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006160 false,
6161 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006162 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006163 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164 break;
6165 }
6166 case InlineAsm::isInput: {
6167 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006168
Chris Lattner6bdcda32008-10-17 16:47:46 +00006169 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006170 // If this is required to match an output register we have already set,
6171 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006172 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174 // Scan until we find the definition we already emitted of this operand.
6175 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006176 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177 for (; OperandNo; --OperandNo) {
6178 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006179 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006180 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006181 assert((InlineAsm::isRegDefKind(OpFlag) ||
6182 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6183 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006184 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185 }
6186
Evan Cheng697cbbf2009-03-20 18:03:34 +00006187 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006188 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006189 if (InlineAsm::isRegDefKind(OpFlag) ||
6190 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006191 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006192 if (OpInfo.isIndirect) {
6193 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006194 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006195 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6196 " don't know how to handle tied "
6197 "indirect register inputs");
6198 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006200 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006201 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006202 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006203 MatchedRegs.RegVTs.push_back(RegVT);
6204 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006205 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006206 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006207 MatchedRegs.Regs.push_back
6208 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006209
6210 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006211 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006212 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006213 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006214 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006215 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006218
Chris Lattnerdecc2672010-04-07 05:20:54 +00006219 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6220 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6221 "Unexpected number of operands");
6222 // Add information to the INLINEASM node to know about this input.
6223 // See InlineAsm.h isUseOperandTiedToDef.
6224 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6225 OpInfo.getMatchedOperand());
6226 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6227 TLI.getPointerTy()));
6228 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6229 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006231
Dale Johannesenb5611a62010-07-13 20:17:05 +00006232 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006233 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6234 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006235 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006236
Dale Johannesenb5611a62010-07-13 20:17:05 +00006237 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006238 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006239 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006240 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006241 if (Ops.empty()) {
6242 LLVMContext &Ctx = *DAG.getContext();
6243 Ctx.emitError(CS.getInstruction(),
6244 "invalid operand for inline asm constraint '" +
6245 Twine(OpInfo.ConstraintCode) + "'");
6246 break;
6247 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006249 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006250 unsigned ResOpType =
6251 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006252 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006253 TLI.getPointerTy()));
6254 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6255 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006256 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006257
Chris Lattnerdecc2672010-04-07 05:20:54 +00006258 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006259 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6260 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6261 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006262
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006263 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006264 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006265 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006266 TLI.getPointerTy()));
6267 AsmNodeOperands.push_back(InOperandVal);
6268 break;
6269 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006271 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6272 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6273 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006274
6275 // TODO: Support this.
6276 if (OpInfo.isIndirect) {
6277 LLVMContext &Ctx = *DAG.getContext();
6278 Ctx.emitError(CS.getInstruction(),
6279 "Don't know how to handle indirect register inputs yet "
6280 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6281 break;
6282 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006283
6284 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006285 if (OpInfo.AssignedRegs.Regs.empty()) {
6286 LLVMContext &Ctx = *DAG.getContext();
6287 Ctx.emitError(CS.getInstruction(),
6288 "couldn't allocate input reg for constraint '" +
6289 Twine(OpInfo.ConstraintCode) + "'");
6290 break;
6291 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006292
Dale Johannesen66978ee2009-01-31 02:22:37 +00006293 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006294 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006295
Chris Lattnerdecc2672010-04-07 05:20:54 +00006296 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006297 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006298 break;
6299 }
6300 case InlineAsm::isClobber: {
6301 // Add the clobbered value to the operand list, so that the register
6302 // allocator is aware that the physreg got clobbered.
6303 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006304 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006305 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006306 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006307 break;
6308 }
6309 }
6310 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006311
Chris Lattnerdecc2672010-04-07 05:20:54 +00006312 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006313 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006314 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006315
Dale Johannesen66978ee2009-01-31 02:22:37 +00006316 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006317 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006318 &AsmNodeOperands[0], AsmNodeOperands.size());
6319 Flag = Chain.getValue(1);
6320
6321 // If this asm returns a register value, copy the result from that register
6322 // and set it as the value of the call.
6323 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006324 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006325 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006326
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006327 // FIXME: Why don't we do this for inline asms with MRVs?
6328 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006329 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006330
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006331 // If any of the results of the inline asm is a vector, it may have the
6332 // wrong width/num elts. This can happen for register classes that can
6333 // contain multiple different value types. The preg or vreg allocated may
6334 // not have the same VT as was expected. Convert it to the right type
6335 // with bit_convert.
6336 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006337 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006338 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006339
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006340 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006341 ResultType.isInteger() && Val.getValueType().isInteger()) {
6342 // If a result value was tied to an input value, the computed result may
6343 // have a wider width than the expected result. Extract the relevant
6344 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006345 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006346 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006347
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006348 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006349 }
Dan Gohman95915732008-10-18 01:03:45 +00006350
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006351 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006352 // Don't need to use this as a chain in this case.
6353 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6354 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006355 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006356
Dan Gohman46510a72010-04-15 01:51:59 +00006357 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006358
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006359 // Process indirect outputs, first output all of the flagged copies out of
6360 // physregs.
6361 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6362 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006363 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006364 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006365 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6367 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006369 // Emit the non-flagged stores from the physregs.
6370 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006371 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6372 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6373 StoresToEmit[i].first,
6374 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006375 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006376 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006377 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006378 }
6379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006380 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006381 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006382 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384 DAG.setRoot(Chain);
6385}
6386
Dan Gohman46510a72010-04-15 01:51:59 +00006387void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006388 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6389 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006390 getValue(I.getArgOperand(0)),
6391 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392}
6393
Dan Gohman46510a72010-04-15 01:51:59 +00006394void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006395 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006396 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6397 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006398 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006399 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 setValue(&I, V);
6401 DAG.setRoot(V.getValue(1));
6402}
6403
Dan Gohman46510a72010-04-15 01:51:59 +00006404void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006405 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6406 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006407 getValue(I.getArgOperand(0)),
6408 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409}
6410
Dan Gohman46510a72010-04-15 01:51:59 +00006411void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006412 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6413 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006414 getValue(I.getArgOperand(0)),
6415 getValue(I.getArgOperand(1)),
6416 DAG.getSrcValue(I.getArgOperand(0)),
6417 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006418}
6419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006421/// implementation, which just calls LowerCall.
6422/// FIXME: When all targets are
6423/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006425TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006426 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006427 CLI.Outs.clear();
6428 CLI.OutVals.clear();
6429 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006431 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6433 for (unsigned Value = 0, NumValues = ValueVTs.size();
6434 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006435 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006436 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006437 SDValue Op = SDValue(Args[i].Node.getNode(),
6438 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439 ISD::ArgFlagsTy Flags;
6440 unsigned OriginalAlignment =
6441 getTargetData()->getABITypeAlignment(ArgTy);
6442
6443 if (Args[i].isZExt)
6444 Flags.setZExt();
6445 if (Args[i].isSExt)
6446 Flags.setSExt();
6447 if (Args[i].isInReg)
6448 Flags.setInReg();
6449 if (Args[i].isSRet)
6450 Flags.setSRet();
6451 if (Args[i].isByVal) {
6452 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006453 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6454 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006455 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006456 // For ByVal, alignment should come from FE. BE will guess if this
6457 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006458 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006459 if (Args[i].Alignment)
6460 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006461 else
6462 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006463 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006464 }
6465 if (Args[i].isNest)
6466 Flags.setNest();
6467 Flags.setOrigAlign(OriginalAlignment);
6468
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006469 EVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
6470 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006471 SmallVector<SDValue, 4> Parts(NumParts);
6472 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6473
6474 if (Args[i].isSExt)
6475 ExtendKind = ISD::SIGN_EXTEND;
6476 else if (Args[i].isZExt)
6477 ExtendKind = ISD::ZERO_EXTEND;
6478
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006479 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006480 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006481
Dan Gohman98ca4f22009-08-05 01:29:28 +00006482 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006483 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006484 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006485 i < CLI.NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006486 if (NumParts > 1 && j == 0)
6487 MyFlags.Flags.setSplit();
6488 else if (j != 0)
6489 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006490
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006491 CLI.Outs.push_back(MyFlags);
6492 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006493 }
6494 }
6495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006496
Dan Gohman98ca4f22009-08-05 01:29:28 +00006497 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006498 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006499 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006500 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006501 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006502 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006503 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6504 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006505 for (unsigned i = 0; i != NumRegs; ++i) {
6506 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006507 MyFlags.VT = RegisterVT.getSimpleVT();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006508 MyFlags.Used = CLI.IsReturnValueUsed;
6509 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006510 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006511 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006512 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006513 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006514 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006515 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006516 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006517 }
6518
Dan Gohman98ca4f22009-08-05 01:29:28 +00006519 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006520 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006521
6522 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006523 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006524 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006525 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006526 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006527 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006528 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006529
6530 // For a tail call, the return value is merely live-out and there aren't
6531 // any nodes in the DAG representing it. Return a special value to
6532 // indicate that a tail call has been emitted and no more Instructions
6533 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006534 if (CLI.IsTailCall) {
6535 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006536 return std::make_pair(SDValue(), SDValue());
6537 }
6538
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006539 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006540 assert(InVals[i].getNode() &&
6541 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006542 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006543 "LowerCall emitted a value with the wrong type!");
6544 });
6545
Dan Gohman98ca4f22009-08-05 01:29:28 +00006546 // Collect the legal value parts into potentially illegal values
6547 // that correspond to the original function's return values.
6548 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006549 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006550 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006551 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006552 AssertOp = ISD::AssertZext;
6553 SmallVector<SDValue, 4> ReturnValues;
6554 unsigned CurReg = 0;
6555 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006556 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006557 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6558 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006559
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006560 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006561 NumRegs, RegisterVT, VT,
6562 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006563 CurReg += NumRegs;
6564 }
6565
6566 // For a function returning void, there is no return value. We can't create
6567 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006568 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006569 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006570 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006571
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006572 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6573 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006574 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006575 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006576}
6577
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006578void TargetLowering::LowerOperationWrapper(SDNode *N,
6579 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006580 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006581 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006582 if (Res.getNode())
6583 Results.push_back(Res);
6584}
6585
Dan Gohmand858e902010-04-17 15:26:15 +00006586SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006587 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006588}
6589
Dan Gohman46510a72010-04-15 01:51:59 +00006590void
6591SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006592 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006593 assert((Op.getOpcode() != ISD::CopyFromReg ||
6594 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6595 "Copy from a reg to the same reg!");
6596 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6597
Owen Anderson23b9b192009-08-12 00:36:31 +00006598 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006599 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006600 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006601 PendingExports.push_back(Chain);
6602}
6603
6604#include "llvm/CodeGen/SelectionDAGISel.h"
6605
Eli Friedman23d32432011-05-05 16:53:34 +00006606/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6607/// entry block, return true. This includes arguments used by switches, since
6608/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006609static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006610 // With FastISel active, we may be splitting blocks, so force creation
6611 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006612 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006613 return A->use_empty();
6614
6615 const BasicBlock *Entry = A->getParent()->begin();
6616 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6617 UI != E; ++UI) {
6618 const User *U = *UI;
6619 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6620 return false; // Use not in entry block.
6621 }
6622 return true;
6623}
6624
Dan Gohman46510a72010-04-15 01:51:59 +00006625void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006626 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006627 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006628 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006629 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006630 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006631 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006632
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006633 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006634 SmallVector<ISD::OutputArg, 4> Outs;
6635 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6636 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006637
Dan Gohman7451d3e2010-05-29 17:03:36 +00006638 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006639 // Put in an sret pointer parameter before all the other parameters.
6640 SmallVector<EVT, 1> ValueVTs;
6641 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6642
6643 // NOTE: Assuming that a pointer will never break down to more than one VT
6644 // or one register.
6645 ISD::ArgFlagsTy Flags;
6646 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006647 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006648 ISD::InputArg RetArg(Flags, RegisterVT, true);
6649 Ins.push_back(RetArg);
6650 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006651
Dan Gohman98ca4f22009-08-05 01:29:28 +00006652 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006653 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006654 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006655 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006656 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006657 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6658 bool isArgValueUsed = !I->use_empty();
6659 for (unsigned Value = 0, NumValues = ValueVTs.size();
6660 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006661 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006662 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006663 ISD::ArgFlagsTy Flags;
6664 unsigned OriginalAlignment =
6665 TD->getABITypeAlignment(ArgTy);
6666
6667 if (F.paramHasAttr(Idx, Attribute::ZExt))
6668 Flags.setZExt();
6669 if (F.paramHasAttr(Idx, Attribute::SExt))
6670 Flags.setSExt();
6671 if (F.paramHasAttr(Idx, Attribute::InReg))
6672 Flags.setInReg();
6673 if (F.paramHasAttr(Idx, Attribute::StructRet))
6674 Flags.setSRet();
6675 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6676 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006677 PointerType *Ty = cast<PointerType>(I->getType());
6678 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006679 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006680 // For ByVal, alignment should be passed from FE. BE will guess if
6681 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006682 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006683 if (F.getParamAlignment(Idx))
6684 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006685 else
6686 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006687 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006688 }
6689 if (F.paramHasAttr(Idx, Attribute::Nest))
6690 Flags.setNest();
6691 Flags.setOrigAlign(OriginalAlignment);
6692
Owen Anderson23b9b192009-08-12 00:36:31 +00006693 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6694 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006695 for (unsigned i = 0; i != NumRegs; ++i) {
6696 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6697 if (NumRegs > 1 && i == 0)
6698 MyFlags.Flags.setSplit();
6699 // if it isn't first piece, alignment must be 1
6700 else if (i > 0)
6701 MyFlags.Flags.setOrigAlign(1);
6702 Ins.push_back(MyFlags);
6703 }
6704 }
6705 }
6706
6707 // Call the target to set up the argument values.
6708 SmallVector<SDValue, 8> InVals;
6709 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6710 F.isVarArg(), Ins,
6711 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006712
6713 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006715 "LowerFormalArguments didn't return a valid chain!");
6716 assert(InVals.size() == Ins.size() &&
6717 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006718 DEBUG({
6719 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6720 assert(InVals[i].getNode() &&
6721 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006722 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006723 "LowerFormalArguments emitted a value with the wrong type!");
6724 }
6725 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006726
Dan Gohman5e866062009-08-06 15:37:27 +00006727 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006728 DAG.setRoot(NewRoot);
6729
6730 // Set up the argument values.
6731 unsigned i = 0;
6732 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006733 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006734 // Create a virtual register for the sret pointer, and put in a copy
6735 // from the sret argument into it.
6736 SmallVector<EVT, 1> ValueVTs;
6737 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6738 EVT VT = ValueVTs[0];
6739 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6740 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006741 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006742 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006743
Dan Gohman2048b852009-11-23 18:04:58 +00006744 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006745 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6746 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006747 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006748 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6749 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006750 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006751
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006752 // i indexes lowered arguments. Bump it past the hidden sret argument.
6753 // Idx indexes LLVM arguments. Don't touch it.
6754 ++i;
6755 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006756
Dan Gohman46510a72010-04-15 01:51:59 +00006757 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006758 ++I, ++Idx) {
6759 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006760 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006761 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006762 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006763
6764 // If this argument is unused then remember its value. It is used to generate
6765 // debugging information.
6766 if (I->use_empty() && NumValues)
6767 SDB->setUnusedArgValue(I, InVals[i]);
6768
Eli Friedman23d32432011-05-05 16:53:34 +00006769 for (unsigned Val = 0; Val != NumValues; ++Val) {
6770 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006771 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6772 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006773
6774 if (!I->use_empty()) {
6775 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6776 if (F.paramHasAttr(Idx, Attribute::SExt))
6777 AssertOp = ISD::AssertSext;
6778 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6779 AssertOp = ISD::AssertZext;
6780
Bill Wendling46ada192010-03-02 01:55:18 +00006781 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006782 NumParts, PartVT, VT,
6783 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006784 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006785
Dan Gohman98ca4f22009-08-05 01:29:28 +00006786 i += NumParts;
6787 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006788
Eli Friedman23d32432011-05-05 16:53:34 +00006789 // We don't need to do anything else for unused arguments.
6790 if (ArgValues.empty())
6791 continue;
6792
Devang Patel9aee3352011-09-08 22:59:09 +00006793 // Note down frame index.
6794 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006795 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006796 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006797
Eli Friedman23d32432011-05-05 16:53:34 +00006798 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6799 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006800
Eli Friedman23d32432011-05-05 16:53:34 +00006801 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006802 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006803 if (LoadSDNode *LNode =
6804 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6805 if (FrameIndexSDNode *FI =
6806 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6807 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6808 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006809
Eli Friedman23d32432011-05-05 16:53:34 +00006810 // If this argument is live outside of the entry block, insert a copy from
6811 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006812 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006813 // If we can, though, try to skip creating an unnecessary vreg.
6814 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006815 // general. It's also subtly incompatible with the hacks FastISel
6816 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006817 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6818 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6819 FuncInfo->ValueMap[I] = Reg;
6820 continue;
6821 }
6822 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006823 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006824 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006825 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006826 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006827 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006828
Dan Gohman98ca4f22009-08-05 01:29:28 +00006829 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006830
6831 // Finally, if the target has anything special to do, allow it to do so.
6832 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006833 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006834}
6835
6836/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6837/// ensure constants are generated when needed. Remember the virtual registers
6838/// that need to be added to the Machine PHI nodes as input. We cannot just
6839/// directly add them, because expansion might result in multiple MBB's for one
6840/// BB. As such, the start of the BB might correspond to a different MBB than
6841/// the end.
6842///
6843void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006844SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006845 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006846
6847 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6848
6849 // Check successor nodes' PHI nodes that expect a constant to be available
6850 // from this block.
6851 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006852 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006853 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006854 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006856 // If this terminator has multiple identical successors (common for
6857 // switches), only handle each succ once.
6858 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006860 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006861
6862 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6863 // nodes and Machine PHI nodes, but the incoming operands have not been
6864 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006865 for (BasicBlock::const_iterator I = SuccBB->begin();
6866 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006867 // Ignore dead phi's.
6868 if (PN->use_empty()) continue;
6869
Rafael Espindola3fa82832011-05-13 15:18:06 +00006870 // Skip empty types
6871 if (PN->getType()->isEmptyTy())
6872 continue;
6873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006874 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006875 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006876
Dan Gohman46510a72010-04-15 01:51:59 +00006877 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006878 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006879 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006880 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006881 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006882 }
6883 Reg = RegOut;
6884 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006885 DenseMap<const Value *, unsigned>::iterator I =
6886 FuncInfo.ValueMap.find(PHIOp);
6887 if (I != FuncInfo.ValueMap.end())
6888 Reg = I->second;
6889 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006890 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006891 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006892 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006893 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006894 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006895 }
6896 }
6897
6898 // Remember that this register needs to added to the machine PHI node as
6899 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006900 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006901 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6902 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006903 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006904 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006905 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006906 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006907 Reg += NumRegisters;
6908 }
6909 }
6910 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006911 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006912}