blob: 9f136f43d24b203fdc2c58eb5e4b971d2b0223b9 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka2b861be2012-10-19 21:47:33 +000040STATISTIC(NumTailCalls, "Number of tail calls");
41
42static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000043LargeGOT("mxgot", cl::Hidden,
44 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
45
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000046static const uint16_t O32IntRegs[4] = {
47 Mips::A0, Mips::A1, Mips::A2, Mips::A3
48};
49
50static const uint16_t Mips64IntRegs[8] = {
51 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
52 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
53};
54
55static const uint16_t Mips64DPRegs[8] = {
56 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
57 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
58};
59
Jia Liubb481f82012-02-28 07:46:26 +000060// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000061// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000062// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000063static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000064 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000065 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000066
Akira Hatanakad6bc5232011-12-05 21:26:34 +000067 Size = CountPopulation_64(I);
68 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000069 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000070}
71
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000072SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000073 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
74 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
75}
76
Akira Hatanaka6b28b802012-11-21 20:26:38 +000077static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
78 EVT Ty = Op.getValueType();
79
80 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
81 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
82 Flag);
83 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
84 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
85 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
86 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
87 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
88 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
89 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
90 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
91 N->getOffset(), Flag);
92
93 llvm_unreachable("Unexpected node type.");
94 return SDValue();
95}
96
97static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
98 DebugLoc DL = Op.getDebugLoc();
99 EVT Ty = Op.getValueType();
100 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
101 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
102 return DAG.getNode(ISD::ADD, DL, Ty,
103 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
104 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
105}
106
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000107SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
108 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000109 DebugLoc DL = Op.getDebugLoc();
110 EVT Ty = Op.getValueType();
111 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000112 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000113 getTargetNode(Op, DAG, GOTFlag));
114 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
115 MachinePointerInfo::getGOT(), false, false, false,
116 0);
117 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
118 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
119 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
120}
121
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000122SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
123 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000124 DebugLoc DL = Op.getDebugLoc();
125 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000126 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000127 getTargetNode(Op, DAG, Flag));
128 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
129 MachinePointerInfo::getGOT(), false, false, false, 0);
130}
131
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000132SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
133 unsigned HiFlag,
134 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000135 DebugLoc DL = Op.getDebugLoc();
136 EVT Ty = Op.getValueType();
137 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000138 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000139 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
140 getTargetNode(Op, DAG, LoFlag));
141 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
142 MachinePointerInfo::getGOT(), false, false, false, 0);
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
146 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000147 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000148 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000149 case MipsISD::Hi: return "MipsISD::Hi";
150 case MipsISD::Lo: return "MipsISD::Lo";
151 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000152 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000153 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000154 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000155 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
156 case MipsISD::FPCmp: return "MipsISD::FPCmp";
157 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
158 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
159 case MipsISD::FPRound: return "MipsISD::FPRound";
Akira Hatanakadd958922013-03-30 01:14:04 +0000160 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
161 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
162 case MipsISD::Mult: return "MipsISD::Mult";
163 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::MAdd: return "MipsISD::MAdd";
165 case MipsISD::MAddu: return "MipsISD::MAddu";
166 case MipsISD::MSub: return "MipsISD::MSub";
167 case MipsISD::MSubu: return "MipsISD::MSubu";
168 case MipsISD::DivRem: return "MipsISD::DivRem";
169 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000170 case MipsISD::DivRem16: return "MipsISD::DivRem16";
171 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000172 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
173 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000174 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000175 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000176 case MipsISD::Ext: return "MipsISD::Ext";
177 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000178 case MipsISD::LWL: return "MipsISD::LWL";
179 case MipsISD::LWR: return "MipsISD::LWR";
180 case MipsISD::SWL: return "MipsISD::SWL";
181 case MipsISD::SWR: return "MipsISD::SWR";
182 case MipsISD::LDL: return "MipsISD::LDL";
183 case MipsISD::LDR: return "MipsISD::LDR";
184 case MipsISD::SDL: return "MipsISD::SDL";
185 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000186 case MipsISD::EXTP: return "MipsISD::EXTP";
187 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
188 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
189 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
190 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
191 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
192 case MipsISD::SHILO: return "MipsISD::SHILO";
193 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
194 case MipsISD::MULT: return "MipsISD::MULT";
195 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000196 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000197 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
198 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
199 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka97a62bf2013-04-19 23:21:32 +0000200 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
201 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
202 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000203 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000204 }
205}
206
207MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000208MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000209 : TargetLowering(TM, new MipsTargetObjectFile()),
210 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000211 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
212 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000213 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000214 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000215 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000216 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000217
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000218 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
220 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
221 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222
Eli Friedman6055a6a2009-07-17 04:07:24 +0000223 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
225 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000226
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000227 // Used by legalize types to correctly generate the setcc result.
228 // Without this, every float setcc comes with a AND/OR with the result,
229 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000230 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000232
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000233 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000234 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000236 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
238 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
239 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
240 setOperationAction(ISD::SELECT, MVT::f32, Custom);
241 setOperationAction(ISD::SELECT, MVT::f64, Custom);
242 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000243 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
244 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000245 setOperationAction(ISD::SETCC, MVT::f32, Custom);
246 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000248 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000249 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
250 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000251
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000252 if (!TM.Options.NoNaNsFPMath) {
253 setOperationAction(ISD::FABS, MVT::f32, Custom);
254 setOperationAction(ISD::FABS, MVT::f64, Custom);
255 }
256
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000257 if (HasMips64) {
258 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
259 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
260 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
261 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
262 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
263 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000264 setOperationAction(ISD::LOAD, MVT::i64, Custom);
265 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000266 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000267
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000268 if (!HasMips64) {
269 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
270 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
271 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
272 }
273
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000274 setOperationAction(ISD::ADD, MVT::i32, Custom);
275 if (HasMips64)
276 setOperationAction(ISD::ADD, MVT::i64, Custom);
277
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000278 setOperationAction(ISD::SDIV, MVT::i32, Expand);
279 setOperationAction(ISD::SREM, MVT::i32, Expand);
280 setOperationAction(ISD::UDIV, MVT::i32, Expand);
281 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000282 setOperationAction(ISD::SDIV, MVT::i64, Expand);
283 setOperationAction(ISD::SREM, MVT::i64, Expand);
284 setOperationAction(ISD::UDIV, MVT::i64, Expand);
285 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000286
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000287 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000288 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
290 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
291 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
293 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000294 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000296 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
298 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000299 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000301 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000302 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
303 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
304 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
305 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000307 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000308 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
309 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000310
Akira Hatanaka56633442011-09-20 23:53:09 +0000311 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000312 setOperationAction(ISD::ROTR, MVT::i32, Expand);
313
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000314 if (!Subtarget->hasMips64r2())
315 setOperationAction(ISD::ROTR, MVT::i64, Expand);
316
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000318 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000320 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000321 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
322 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
324 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000325 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FLOG, MVT::f32, Expand);
327 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
328 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
329 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000330 setOperationAction(ISD::FMA, MVT::f32, Expand);
331 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000332 setOperationAction(ISD::FREM, MVT::f32, Expand);
333 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000334
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000335 if (!TM.Options.NoNaNsFPMath) {
336 setOperationAction(ISD::FNEG, MVT::f32, Expand);
337 setOperationAction(ISD::FNEG, MVT::f64, Expand);
338 }
339
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000340 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000341 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000342 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000343 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000344
Akira Hatanaka544cc212013-01-30 00:26:49 +0000345 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
346
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000347 setOperationAction(ISD::VAARG, MVT::Other, Expand);
348 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
349 setOperationAction(ISD::VAEND, MVT::Other, Expand);
350
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000351 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
353 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000354
Jia Liubb481f82012-02-28 07:46:26 +0000355 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
356 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
357 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
358 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000359
Eli Friedman26689ac2011-08-03 21:06:02 +0000360 setInsertFencesForAtomic(true);
361
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000362 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
364 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000365 }
366
Akira Hatanakac79507a2011-12-21 00:20:27 +0000367 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000369 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
370 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000371
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000372 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000374 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
375 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000376
Akira Hatanaka7664f052012-06-02 00:04:42 +0000377 if (HasMips64) {
378 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
379 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
381 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
382 }
383
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000384 setTargetDAGCombine(ISD::SDIVREM);
385 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000386 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000387 setTargetDAGCombine(ISD::AND);
388 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000389 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000390
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000391 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000392
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000393 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000394
Akira Hatanaka590baca2012-02-02 03:13:40 +0000395 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
396 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000397
Jim Grosbach3450f802013-02-20 21:13:59 +0000398 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399}
400
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000401const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
402 if (TM.getSubtargetImpl()->inMips16Mode())
403 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000404
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000405 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000406}
407
Duncan Sands28b77e92011-09-06 19:07:46 +0000408EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000409 if (!VT.isVector())
410 return MVT::i32;
411 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000412}
413
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000414static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000415 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000416 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000417 if (DCI.isBeforeLegalizeOps())
418 return SDValue();
419
Akira Hatanakadda4a072011-10-03 21:06:13 +0000420 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000421 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
422 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000423 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
424 MipsISD::DivRemU16;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000425 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000426
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000427 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000428 N->getOperand(0), N->getOperand(1));
429 SDValue InChain = DAG.getEntryNode();
430 SDValue InGlue = DivRem;
431
432 // insert MFLO
433 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000434 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000435 InGlue);
436 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
437 InChain = CopyFromLo.getValue(1);
438 InGlue = CopyFromLo.getValue(2);
439 }
440
441 // insert MFHI
442 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000443 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000444 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000445 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
446 }
447
448 return SDValue();
449}
450
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000451static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000452 switch (CC) {
453 default: llvm_unreachable("Unknown fp condition code!");
454 case ISD::SETEQ:
455 case ISD::SETOEQ: return Mips::FCOND_OEQ;
456 case ISD::SETUNE: return Mips::FCOND_UNE;
457 case ISD::SETLT:
458 case ISD::SETOLT: return Mips::FCOND_OLT;
459 case ISD::SETGT:
460 case ISD::SETOGT: return Mips::FCOND_OGT;
461 case ISD::SETLE:
462 case ISD::SETOLE: return Mips::FCOND_OLE;
463 case ISD::SETGE:
464 case ISD::SETOGE: return Mips::FCOND_OGE;
465 case ISD::SETULT: return Mips::FCOND_ULT;
466 case ISD::SETULE: return Mips::FCOND_ULE;
467 case ISD::SETUGT: return Mips::FCOND_UGT;
468 case ISD::SETUGE: return Mips::FCOND_UGE;
469 case ISD::SETUO: return Mips::FCOND_UN;
470 case ISD::SETO: return Mips::FCOND_OR;
471 case ISD::SETNE:
472 case ISD::SETONE: return Mips::FCOND_ONE;
473 case ISD::SETUEQ: return Mips::FCOND_UEQ;
474 }
475}
476
477
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000478/// This function returns true if the floating point conditional branches and
479/// conditional moves which use condition code CC should be inverted.
480static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000481 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
482 return false;
483
Akira Hatanaka82099682011-12-19 19:52:25 +0000484 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
485 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000486
Akira Hatanaka82099682011-12-19 19:52:25 +0000487 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000488}
489
490// Creates and returns an FPCmp node from a setcc node.
491// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000492static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000493 // must be a SETCC node
494 if (Op.getOpcode() != ISD::SETCC)
495 return Op;
496
497 SDValue LHS = Op.getOperand(0);
498
499 if (!LHS.getValueType().isFloatingPoint())
500 return Op;
501
502 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000503 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000504
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000505 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
506 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000507 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
508
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000509 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000510 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000511}
512
513// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000514static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000515 SDValue False, DebugLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000516 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
517 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000518
519 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
520 True.getValueType(), True, False, Cond);
521}
522
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000523static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000524 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000525 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000526 if (DCI.isBeforeLegalizeOps())
527 return SDValue();
528
529 SDValue SetCC = N->getOperand(0);
530
531 if ((SetCC.getOpcode() != ISD::SETCC) ||
532 !SetCC.getOperand(0).getValueType().isInteger())
533 return SDValue();
534
535 SDValue False = N->getOperand(2);
536 EVT FalseTy = False.getValueType();
537
538 if (!FalseTy.isInteger())
539 return SDValue();
540
541 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
542
543 if (!CN || CN->getZExtValue())
544 return SDValue();
545
546 const DebugLoc DL = N->getDebugLoc();
547 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
548 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000549
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000550 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
551 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000552
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000553 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
554}
555
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000556static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000557 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000558 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000559 // Pattern match EXT.
560 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
561 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000562 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000563 return SDValue();
564
565 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000566 unsigned ShiftRightOpc = ShiftRight.getOpcode();
567
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000568 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000569 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000570 return SDValue();
571
572 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000573 ConstantSDNode *CN;
574 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
575 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000576
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000577 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000578 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000579
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000580 // Op's second operand must be a shifted mask.
581 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000582 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000583 return SDValue();
584
585 // Return if the shifted mask does not start at bit 0 or the sum of its size
586 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000587 EVT ValTy = N->getValueType(0);
588 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000589 return SDValue();
590
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000591 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000592 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000593 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000594}
Jia Liubb481f82012-02-28 07:46:26 +0000595
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000596static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000597 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000598 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000599 // Pattern match INS.
600 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000601 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000602 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000603 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000604 return SDValue();
605
606 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
607 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
608 ConstantSDNode *CN;
609
610 // See if Op's first operand matches (and $src1 , mask0).
611 if (And0.getOpcode() != ISD::AND)
612 return SDValue();
613
614 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000615 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000616 return SDValue();
617
618 // See if Op's second operand matches (and (shl $src, pos), mask1).
619 if (And1.getOpcode() != ISD::AND)
620 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000621
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000622 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000623 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 return SDValue();
625
626 // The shift masks must have the same position and size.
627 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
628 return SDValue();
629
630 SDValue Shl = And1.getOperand(0);
631 if (Shl.getOpcode() != ISD::SHL)
632 return SDValue();
633
634 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
635 return SDValue();
636
637 unsigned Shamt = CN->getZExtValue();
638
639 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000640 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000641 EVT ValTy = N->getValueType(0);
642 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000643 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000644
Akira Hatanaka82099682011-12-19 19:52:25 +0000645 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000647 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000648}
Jia Liubb481f82012-02-28 07:46:26 +0000649
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000650static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000651 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000652 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000653 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
654
655 if (DCI.isBeforeLegalizeOps())
656 return SDValue();
657
658 SDValue Add = N->getOperand(1);
659
660 if (Add.getOpcode() != ISD::ADD)
661 return SDValue();
662
663 SDValue Lo = Add.getOperand(1);
664
665 if ((Lo.getOpcode() != MipsISD::Lo) ||
666 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
667 return SDValue();
668
669 EVT ValTy = N->getValueType(0);
670 DebugLoc DL = N->getDebugLoc();
671
672 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
673 Add.getOperand(0));
674 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
675}
676
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000677SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000678 const {
679 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000680 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000681
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000682 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000683 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000684 case ISD::SDIVREM:
685 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000686 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000687 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000688 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000690 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000691 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000692 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000693 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000694 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000695 }
696
697 return SDValue();
698}
699
Akira Hatanakab430cec2012-09-21 23:58:31 +0000700void
701MipsTargetLowering::LowerOperationWrapper(SDNode *N,
702 SmallVectorImpl<SDValue> &Results,
703 SelectionDAG &DAG) const {
704 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
705
706 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
707 Results.push_back(Res.getValue(I));
708}
709
710void
711MipsTargetLowering::ReplaceNodeResults(SDNode *N,
712 SmallVectorImpl<SDValue> &Results,
713 SelectionDAG &DAG) const {
714 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
715
716 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
717 Results.push_back(Res.getValue(I));
718}
719
Dan Gohman475871a2008-07-27 21:46:04 +0000720SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000721LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000722{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000723 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000724 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000725 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
726 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
727 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
728 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
729 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
730 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
731 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
732 case ISD::SELECT: return lowerSELECT(Op, DAG);
733 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
734 case ISD::SETCC: return lowerSETCC(Op, DAG);
735 case ISD::VASTART: return lowerVASTART(Op, DAG);
736 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
737 case ISD::FABS: return lowerFABS(Op, DAG);
738 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
739 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
740 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
741 case ISD::MEMBARRIER: return lowerMEMBARRIER(Op, DAG);
742 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
743 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
744 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
745 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
746 case ISD::LOAD: return lowerLOAD(Op, DAG);
747 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000748 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000749 }
Dan Gohman475871a2008-07-27 21:46:04 +0000750 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000751}
752
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000753//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000754// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000755//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000756
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000757// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000758// MachineFunction as a live in value. It also creates a corresponding
759// virtual register for it.
760static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000761addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000762{
Chris Lattner84bc5422007-12-31 04:13:23 +0000763 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
764 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765 return VReg;
766}
767
Akira Hatanaka01f70892012-09-27 02:15:57 +0000768MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000769MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000770 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000771 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000772 default:
773 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000774 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000775 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000776 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000777 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000778 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000779 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000780 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000781 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000782 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000783 case Mips::ATOMIC_LOAD_ADD_I64:
784 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000785 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000786
787 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000788 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000789 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000790 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000791 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000792 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000793 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000794 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000795 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000796 case Mips::ATOMIC_LOAD_AND_I64:
797 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000798 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000799
800 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000801 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000802 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000803 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000804 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000805 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000806 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000807 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000808 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000809 case Mips::ATOMIC_LOAD_OR_I64:
810 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000811 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000812
813 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000814 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000815 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000816 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000817 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000818 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000821 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000822 case Mips::ATOMIC_LOAD_XOR_I64:
823 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000824 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000825
826 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000827 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000828 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000831 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000832 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000834 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000835 case Mips::ATOMIC_LOAD_NAND_I64:
836 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000837 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000838
839 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000840 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000841 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000842 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000844 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000847 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000848 case Mips::ATOMIC_LOAD_SUB_I64:
849 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000850 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000851
852 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000853 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000854 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000857 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000860 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000861 case Mips::ATOMIC_SWAP_I64:
862 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000863 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000864
865 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000866 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000867 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000870 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000873 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000874 case Mips::ATOMIC_CMP_SWAP_I64:
875 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000876 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000877 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000878}
879
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000880// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
881// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
882MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000883MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000884 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000885 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000887
888 MachineFunction *MF = BB->getParent();
889 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000891 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000892 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 unsigned LL, SC, AND, NOR, ZERO, BEQ;
894
895 if (Size == 4) {
896 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
897 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
898 AND = Mips::AND;
899 NOR = Mips::NOR;
900 ZERO = Mips::ZERO;
901 BEQ = Mips::BEQ;
902 }
903 else {
904 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
905 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
906 AND = Mips::AND64;
907 NOR = Mips::NOR64;
908 ZERO = Mips::ZERO_64;
909 BEQ = Mips::BEQ64;
910 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911
Akira Hatanaka4061da12011-07-19 20:11:17 +0000912 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000913 unsigned Ptr = MI->getOperand(1).getReg();
914 unsigned Incr = MI->getOperand(2).getReg();
915
Akira Hatanaka4061da12011-07-19 20:11:17 +0000916 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
917 unsigned AndRes = RegInfo.createVirtualRegister(RC);
918 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000919
920 // insert new blocks after the current block
921 const BasicBlock *LLVM_BB = BB->getBasicBlock();
922 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
923 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
924 MachineFunction::iterator It = BB;
925 ++It;
926 MF->insert(It, loopMBB);
927 MF->insert(It, exitMBB);
928
929 // Transfer the remainder of BB and its successor edges to exitMBB.
930 exitMBB->splice(exitMBB->begin(), BB,
931 llvm::next(MachineBasicBlock::iterator(MI)),
932 BB->end());
933 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
934
935 // thisMBB:
936 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000939 loopMBB->addSuccessor(loopMBB);
940 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941
942 // loopMBB:
943 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000944 // <binop> storeval, oldval, incr
945 // sc success, storeval, 0(ptr)
946 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000948 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000950 // and andres, oldval, incr
951 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000952 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
953 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000955 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000956 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000957 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000958 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000960 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
961 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000962
963 MI->eraseFromParent(); // The instruction is gone now.
964
Akira Hatanaka939ece12011-07-19 03:42:13 +0000965 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966}
967
968MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000969MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000970 MachineBasicBlock *BB,
971 unsigned Size, unsigned BinOpcode,
972 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000973 assert((Size == 1 || Size == 2) &&
974 "Unsupported size for EmitAtomicBinaryPartial.");
975
976 MachineFunction *MF = BB->getParent();
977 MachineRegisterInfo &RegInfo = MF->getRegInfo();
978 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
979 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000980 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000981 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
982 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000983
984 unsigned Dest = MI->getOperand(0).getReg();
985 unsigned Ptr = MI->getOperand(1).getReg();
986 unsigned Incr = MI->getOperand(2).getReg();
987
Akira Hatanaka4061da12011-07-19 20:11:17 +0000988 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
989 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990 unsigned Mask = RegInfo.createVirtualRegister(RC);
991 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000992 unsigned NewVal = RegInfo.createVirtualRegister(RC);
993 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000995 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
996 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
997 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
998 unsigned AndRes = RegInfo.createVirtualRegister(RC);
999 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001000 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001001 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1002 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1003 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1004 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1005 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001006
1007 // insert new blocks after the current block
1008 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1009 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001010 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001011 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1012 MachineFunction::iterator It = BB;
1013 ++It;
1014 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001015 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016 MF->insert(It, exitMBB);
1017
1018 // Transfer the remainder of BB and its successor edges to exitMBB.
1019 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001020 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1022
Akira Hatanaka81b44112011-07-19 17:09:53 +00001023 BB->addSuccessor(loopMBB);
1024 loopMBB->addSuccessor(loopMBB);
1025 loopMBB->addSuccessor(sinkMBB);
1026 sinkMBB->addSuccessor(exitMBB);
1027
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001029 // addiu masklsb2,$0,-4 # 0xfffffffc
1030 // and alignedaddr,ptr,masklsb2
1031 // andi ptrlsb2,ptr,3
1032 // sll shiftamt,ptrlsb2,3
1033 // ori maskupper,$0,255 # 0xff
1034 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001035 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001036 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001037
1038 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001039 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001040 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001041 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001042 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001043 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1044 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1045 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001046 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001047 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001048 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001049 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1050 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001051
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001052 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001054 // ll oldval,0(alignedaddr)
1055 // binop binopres,oldval,incr2
1056 // and newval,binopres,mask
1057 // and maskedoldval0,oldval,mask2
1058 // or storeval,maskedoldval0,newval
1059 // sc success,storeval,0(alignedaddr)
1060 // beq success,$0,loopMBB
1061
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001062 // atomic.swap
1063 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001064 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001065 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001066 // and maskedoldval0,oldval,mask2
1067 // or storeval,maskedoldval0,newval
1068 // sc success,storeval,0(alignedaddr)
1069 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001070
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001071 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001072 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001073 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001074 // and andres, oldval, incr2
1075 // nor binopres, $0, andres
1076 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001077 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1078 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001079 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001080 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001081 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001082 // <binop> binopres, oldval, incr2
1083 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001084 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1085 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001086 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001087 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001088 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001089 }
Jia Liubb481f82012-02-28 07:46:26 +00001090
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001091 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001092 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001093 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001094 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001095 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001096 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001097 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001099
Akira Hatanaka939ece12011-07-19 03:42:13 +00001100 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001101 // and maskedoldval1,oldval,mask
1102 // srl srlres,maskedoldval1,shiftamt
1103 // sll sllres,srlres,24
1104 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001105 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001107
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001108 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001109 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001110 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001111 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001112 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001114 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001115 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116
1117 MI->eraseFromParent(); // The instruction is gone now.
1118
Akira Hatanaka939ece12011-07-19 03:42:13 +00001119 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001120}
1121
1122MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001123MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001124 MachineBasicBlock *BB,
1125 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001126 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127
1128 MachineFunction *MF = BB->getParent();
1129 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001130 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001131 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001132 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001133 unsigned LL, SC, ZERO, BNE, BEQ;
1134
1135 if (Size == 4) {
1136 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1137 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1138 ZERO = Mips::ZERO;
1139 BNE = Mips::BNE;
1140 BEQ = Mips::BEQ;
1141 }
1142 else {
1143 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1144 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1145 ZERO = Mips::ZERO_64;
1146 BNE = Mips::BNE64;
1147 BEQ = Mips::BEQ64;
1148 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001149
1150 unsigned Dest = MI->getOperand(0).getReg();
1151 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001152 unsigned OldVal = MI->getOperand(2).getReg();
1153 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154
Akira Hatanaka4061da12011-07-19 20:11:17 +00001155 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001156
1157 // insert new blocks after the current block
1158 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1159 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1160 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1161 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1162 MachineFunction::iterator It = BB;
1163 ++It;
1164 MF->insert(It, loop1MBB);
1165 MF->insert(It, loop2MBB);
1166 MF->insert(It, exitMBB);
1167
1168 // Transfer the remainder of BB and its successor edges to exitMBB.
1169 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001170 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1172
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 // thisMBB:
1174 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001175 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001177 loop1MBB->addSuccessor(exitMBB);
1178 loop1MBB->addSuccessor(loop2MBB);
1179 loop2MBB->addSuccessor(loop1MBB);
1180 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001181
1182 // loop1MBB:
1183 // ll dest, 0(ptr)
1184 // bne dest, oldval, exitMBB
1185 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001186 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1187 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001188 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189
1190 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001191 // sc success, newval, 0(ptr)
1192 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001193 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001194 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001195 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001196 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001197 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198
1199 MI->eraseFromParent(); // The instruction is gone now.
1200
Akira Hatanaka939ece12011-07-19 03:42:13 +00001201 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001202}
1203
1204MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001205MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001206 MachineBasicBlock *BB,
1207 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 assert((Size == 1 || Size == 2) &&
1209 "Unsupported size for EmitAtomicCmpSwapPartial.");
1210
1211 MachineFunction *MF = BB->getParent();
1212 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1213 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1214 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001215 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001216 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1217 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218
1219 unsigned Dest = MI->getOperand(0).getReg();
1220 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001221 unsigned CmpVal = MI->getOperand(2).getReg();
1222 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223
Akira Hatanaka4061da12011-07-19 20:11:17 +00001224 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1225 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226 unsigned Mask = RegInfo.createVirtualRegister(RC);
1227 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001228 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1229 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1230 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1231 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1232 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1233 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1234 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1235 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1236 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1237 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1238 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1239 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1240 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1241 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001242
1243 // insert new blocks after the current block
1244 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1245 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1246 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001247 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001248 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1249 MachineFunction::iterator It = BB;
1250 ++It;
1251 MF->insert(It, loop1MBB);
1252 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001253 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001254 MF->insert(It, exitMBB);
1255
1256 // Transfer the remainder of BB and its successor edges to exitMBB.
1257 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001258 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1260
Akira Hatanaka81b44112011-07-19 17:09:53 +00001261 BB->addSuccessor(loop1MBB);
1262 loop1MBB->addSuccessor(sinkMBB);
1263 loop1MBB->addSuccessor(loop2MBB);
1264 loop2MBB->addSuccessor(loop1MBB);
1265 loop2MBB->addSuccessor(sinkMBB);
1266 sinkMBB->addSuccessor(exitMBB);
1267
Akira Hatanaka70564a92011-07-19 18:14:26 +00001268 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001269 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001270 // addiu masklsb2,$0,-4 # 0xfffffffc
1271 // and alignedaddr,ptr,masklsb2
1272 // andi ptrlsb2,ptr,3
1273 // sll shiftamt,ptrlsb2,3
1274 // ori maskupper,$0,255 # 0xff
1275 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001277 // andi maskedcmpval,cmpval,255
1278 // sll shiftedcmpval,maskedcmpval,shiftamt
1279 // andi maskednewval,newval,255
1280 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001282 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001283 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001284 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001285 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001286 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1287 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1288 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001289 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001290 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001291 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001292 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1293 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001294 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001295 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001296 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001297 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001298 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001299 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001300 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301
1302 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001303 // ll oldval,0(alginedaddr)
1304 // and maskedoldval0,oldval,mask
1305 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001306 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001307 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1308 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001309 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001310 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001311 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001312
1313 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001314 // and maskedoldval1,oldval,mask2
1315 // or storeval,maskedoldval1,shiftednewval
1316 // sc success,storeval,0(alignedaddr)
1317 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001318 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001319 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001320 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001321 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001322 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001323 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001324 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001325 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001326 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327
Akira Hatanaka939ece12011-07-19 03:42:13 +00001328 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001329 // srl srlres,maskedoldval0,shiftamt
1330 // sll sllres,srlres,24
1331 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001332 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001334
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001335 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001336 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001337 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001338 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001339 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001340 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001341
1342 MI->eraseFromParent(); // The instruction is gone now.
1343
Akira Hatanaka939ece12011-07-19 03:42:13 +00001344 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345}
1346
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001347//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001348// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001349//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001350SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001351 SDValue Chain = Op.getOperand(0);
1352 SDValue Table = Op.getOperand(1);
1353 SDValue Index = Op.getOperand(2);
1354 DebugLoc DL = Op.getDebugLoc();
1355 EVT PTy = getPointerTy();
1356 unsigned EntrySize =
1357 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1358
1359 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1360 DAG.getConstant(EntrySize, PTy));
1361 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1362
1363 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1364 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1365 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1366 0);
1367 Chain = Addr.getValue(1);
1368
1369 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1370 // For PIC, the sequence is:
1371 // BRIND(load(Jumptable + index) + RelocBase)
1372 // RelocBase can be JumpTable, GOT or some sort of global base.
1373 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1374 getPICJumpTableRelocBase(Table, DAG));
1375 }
1376
1377 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1378}
1379
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001380SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001381lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001382{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001383 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001384 // the block to branch to if the condition is true.
1385 SDValue Chain = Op.getOperand(0);
1386 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001387 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001388
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001389 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001390
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001391 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001392 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001393 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001394
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001395 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001396 Mips::CondCode CC =
1397 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001398 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1399 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001400 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001401 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001402}
1403
1404SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001405lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001406{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001407 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001408
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001409 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001410 if (Cond.getOpcode() != MipsISD::FPCmp)
1411 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001412
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001413 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001414 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001415}
1416
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001417SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001418lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001419{
1420 DebugLoc DL = Op.getDebugLoc();
1421 EVT Ty = Op.getOperand(0).getValueType();
1422 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1423 Op.getOperand(0), Op.getOperand(1),
1424 Op.getOperand(4));
1425
1426 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1427 Op.getOperand(3));
1428}
1429
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001430SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1431 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001432
1433 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1434 "Floating point operand expected.");
1435
1436 SDValue True = DAG.getConstant(1, MVT::i32);
1437 SDValue False = DAG.getConstant(0, MVT::i32);
1438
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001439 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001440}
1441
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001442SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001443 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001444 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001445 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001446 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001447
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001448 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001449 const MipsTargetObjectFile &TLOF =
1450 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001451
Chris Lattnere3736f82009-08-13 05:41:27 +00001452 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001453 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001454 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001455 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001456 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001457 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001458 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001459 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001460 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001461
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001462 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001463 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001464 }
1465
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001466 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1467 return getAddrLocal(Op, DAG, HasMips64);
1468
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001469 if (LargeGOT)
1470 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1471 MipsII::MO_GOT_LO16);
1472
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001473 return getAddrGlobal(Op, DAG,
1474 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001475}
1476
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001477SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001478 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001479 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1480 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001481
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001482 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001483}
1484
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001485SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001486lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001487{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001488 // If the relocation model is PIC, use the General Dynamic TLS Model or
1489 // Local Dynamic TLS model, otherwise use the Initial Exec or
1490 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001491
1492 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001493 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001494 const GlobalValue *GV = GA->getGlobal();
1495 EVT PtrVT = getPointerTy();
1496
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001497 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1498
1499 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001500 // General Dynamic and Local Dynamic TLS Model.
1501 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1502 : MipsII::MO_TLSGD;
1503
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001504 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1505 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1506 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001507 unsigned PtrSize = PtrVT.getSizeInBits();
1508 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1509
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001510 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001511
1512 ArgListTy Args;
1513 ArgListEntry Entry;
1514 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001515 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001516 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001517
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001518 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001519 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001520 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001521 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001522 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001523 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001524
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001525 SDValue Ret = CallResult.first;
1526
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001527 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001528 return Ret;
1529
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001530 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001531 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001532 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1533 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001534 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001535 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1536 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1537 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001538 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001539
1540 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001541 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001542 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001543 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001544 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001545 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001546 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001547 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001548 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001549 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001550 } else {
1551 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001552 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001553 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001554 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001555 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001556 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001557 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1558 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1559 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001560 }
1561
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001562 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1563 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001564}
1565
1566SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001567lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001568{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001569 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1570 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001571
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001572 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001573}
1574
Dan Gohman475871a2008-07-27 21:46:04 +00001575SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001576lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001577{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001578 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001579 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001580 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001581 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001582 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001583 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1585 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001586 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001587
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001588 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1589 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001590
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001591 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001592}
1593
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001594SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001595 MachineFunction &MF = DAG.getMachineFunction();
1596 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1597
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001598 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001599 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1600 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001601
1602 // vastart just stores the address of the VarArgsFrameIndex slot into the
1603 // memory location argument.
1604 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001605 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001606 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001607}
Jia Liubb481f82012-02-28 07:46:26 +00001608
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001609static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001610 EVT TyX = Op.getOperand(0).getValueType();
1611 EVT TyY = Op.getOperand(1).getValueType();
1612 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1613 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1614 DebugLoc DL = Op.getDebugLoc();
1615 SDValue Res;
1616
1617 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1618 // to i32.
1619 SDValue X = (TyX == MVT::f32) ?
1620 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1621 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1622 Const1);
1623 SDValue Y = (TyY == MVT::f32) ?
1624 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1625 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1626 Const1);
1627
1628 if (HasR2) {
1629 // ext E, Y, 31, 1 ; extract bit31 of Y
1630 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1631 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1632 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1633 } else {
1634 // sll SllX, X, 1
1635 // srl SrlX, SllX, 1
1636 // srl SrlY, Y, 31
1637 // sll SllY, SrlX, 31
1638 // or Or, SrlX, SllY
1639 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1640 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1641 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1642 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1643 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1644 }
1645
1646 if (TyX == MVT::f32)
1647 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1648
1649 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1650 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1651 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001652}
1653
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001654static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001655 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1656 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1657 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1658 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1659 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001660
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001661 // Bitcast to integer nodes.
1662 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1663 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001664
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001665 if (HasR2) {
1666 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1667 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1668 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1669 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001670
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001671 if (WidthX > WidthY)
1672 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1673 else if (WidthY > WidthX)
1674 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001675
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001676 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1677 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1678 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1679 }
1680
1681 // (d)sll SllX, X, 1
1682 // (d)srl SrlX, SllX, 1
1683 // (d)srl SrlY, Y, width(Y)-1
1684 // (d)sll SllY, SrlX, width(Y)-1
1685 // or Or, SrlX, SllY
1686 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1687 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1688 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1689 DAG.getConstant(WidthY - 1, MVT::i32));
1690
1691 if (WidthX > WidthY)
1692 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1693 else if (WidthY > WidthX)
1694 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1695
1696 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1697 DAG.getConstant(WidthX - 1, MVT::i32));
1698 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1699 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001700}
1701
Akira Hatanaka82099682011-12-19 19:52:25 +00001702SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001703MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001704 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001705 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001706
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001707 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001708}
1709
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001710static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001711 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1712 DebugLoc DL = Op.getDebugLoc();
1713
1714 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1715 // to i32.
1716 SDValue X = (Op.getValueType() == MVT::f32) ?
1717 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1718 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1719 Const1);
1720
1721 // Clear MSB.
1722 if (HasR2)
1723 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1724 DAG.getRegister(Mips::ZERO, MVT::i32),
1725 DAG.getConstant(31, MVT::i32), Const1, X);
1726 else {
1727 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1728 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1729 }
1730
1731 if (Op.getValueType() == MVT::f32)
1732 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1733
1734 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1735 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1736 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1737}
1738
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001739static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001740 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1741 DebugLoc DL = Op.getDebugLoc();
1742
1743 // Bitcast to integer node.
1744 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1745
1746 // Clear MSB.
1747 if (HasR2)
1748 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1749 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1750 DAG.getConstant(63, MVT::i32), Const1, X);
1751 else {
1752 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1753 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1754 }
1755
1756 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1757}
1758
1759SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001760MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001761 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001762 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001763
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001764 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001765}
1766
Akira Hatanaka2e591472011-06-02 00:24:44 +00001767SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001768lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001769 // check the depth
1770 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001771 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001772
1773 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1774 MFI->setFrameAddressIsTaken(true);
1775 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001776 DebugLoc DL = Op.getDebugLoc();
1777 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001778 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001779 return FrameAddr;
1780}
1781
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001782SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001783 SelectionDAG &DAG) const {
1784 // check the depth
1785 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1786 "Return address can be determined only for current frame.");
1787
1788 MachineFunction &MF = DAG.getMachineFunction();
1789 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001790 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001791 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1792 MFI->setReturnAddressIsTaken(true);
1793
1794 // Return RA, which contains the return address. Mark it an implicit live-in.
1795 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1796 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1797}
1798
Akira Hatanaka544cc212013-01-30 00:26:49 +00001799// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1800// generated from __builtin_eh_return (offset, handler)
1801// The effect of this is to adjust the stack pointer by "offset"
1802// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001803SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001804 const {
1805 MachineFunction &MF = DAG.getMachineFunction();
1806 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1807
1808 MipsFI->setCallsEhReturn();
1809 SDValue Chain = Op.getOperand(0);
1810 SDValue Offset = Op.getOperand(1);
1811 SDValue Handler = Op.getOperand(2);
1812 DebugLoc DL = Op.getDebugLoc();
1813 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1814
1815 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1816 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1817 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1818 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1819 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1820 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1821 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1822 DAG.getRegister(OffsetReg, Ty),
1823 DAG.getRegister(AddrReg, getPointerTy()),
1824 Chain.getValue(1));
1825}
1826
Akira Hatanakadb548262011-07-19 23:30:50 +00001827// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001828SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001829MipsTargetLowering::lowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001830 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001831 DebugLoc DL = Op.getDebugLoc();
1832 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Akira Hatanakadb548262011-07-19 23:30:50 +00001833 DAG.getConstant(SType, MVT::i32));
1834}
1835
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001836SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001837 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001838 // FIXME: Need pseudo-fence for 'singlethread' fences
1839 // FIXME: Set SType for weaker fences where supported/appropriate.
1840 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001841 DebugLoc DL = Op.getDebugLoc();
1842 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001843 DAG.getConstant(SType, MVT::i32));
1844}
1845
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001846SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001847 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001848 DebugLoc DL = Op.getDebugLoc();
1849 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1850 SDValue Shamt = Op.getOperand(2);
1851
1852 // if shamt < 32:
1853 // lo = (shl lo, shamt)
1854 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1855 // else:
1856 // lo = 0
1857 // hi = (shl lo, shamt[4:0])
1858 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1859 DAG.getConstant(-1, MVT::i32));
1860 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1861 DAG.getConstant(1, MVT::i32));
1862 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1863 Not);
1864 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1865 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1866 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1867 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1868 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001869 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1870 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001871 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1872
1873 SDValue Ops[2] = {Lo, Hi};
1874 return DAG.getMergeValues(Ops, 2, DL);
1875}
1876
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001877SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001878 bool IsSRA) const {
1879 DebugLoc DL = Op.getDebugLoc();
1880 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1881 SDValue Shamt = Op.getOperand(2);
1882
1883 // if shamt < 32:
1884 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1885 // if isSRA:
1886 // hi = (sra hi, shamt)
1887 // else:
1888 // hi = (srl hi, shamt)
1889 // else:
1890 // if isSRA:
1891 // lo = (sra hi, shamt[4:0])
1892 // hi = (sra hi, 31)
1893 // else:
1894 // lo = (srl hi, shamt[4:0])
1895 // hi = 0
1896 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1897 DAG.getConstant(-1, MVT::i32));
1898 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1899 DAG.getConstant(1, MVT::i32));
1900 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1901 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1902 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1903 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1904 Hi, Shamt);
1905 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1906 DAG.getConstant(0x20, MVT::i32));
1907 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1908 DAG.getConstant(31, MVT::i32));
1909 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1910 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1911 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1912 ShiftRightHi);
1913
1914 SDValue Ops[2] = {Lo, Hi};
1915 return DAG.getMergeValues(Ops, 2, DL);
1916}
1917
Akira Hatanakafee62c12013-04-11 19:07:14 +00001918static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001919 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001920 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001921 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001922 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001923 DebugLoc DL = LD->getDebugLoc();
1924 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1925
1926 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001927 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001928 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001929
1930 SDValue Ops[] = { Chain, Ptr, Src };
1931 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1932 LD->getMemOperand());
1933}
1934
1935// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001936SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001937 LoadSDNode *LD = cast<LoadSDNode>(Op);
1938 EVT MemVT = LD->getMemoryVT();
1939
1940 // Return if load is aligned or if MemVT is neither i32 nor i64.
1941 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1942 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1943 return SDValue();
1944
1945 bool IsLittle = Subtarget->isLittle();
1946 EVT VT = Op.getValueType();
1947 ISD::LoadExtType ExtType = LD->getExtensionType();
1948 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1949
1950 assert((VT == MVT::i32) || (VT == MVT::i64));
1951
1952 // Expand
1953 // (set dst, (i64 (load baseptr)))
1954 // to
1955 // (set tmp, (ldl (add baseptr, 7), undef))
1956 // (set dst, (ldr baseptr, tmp))
1957 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001958 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001959 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001960 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001961 IsLittle ? 0 : 7);
1962 }
1963
Akira Hatanakafee62c12013-04-11 19:07:14 +00001964 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001965 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001966 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001967 IsLittle ? 0 : 3);
1968
1969 // Expand
1970 // (set dst, (i32 (load baseptr))) or
1971 // (set dst, (i64 (sextload baseptr))) or
1972 // (set dst, (i64 (extload baseptr)))
1973 // to
1974 // (set tmp, (lwl (add baseptr, 3), undef))
1975 // (set dst, (lwr baseptr, tmp))
1976 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1977 (ExtType == ISD::EXTLOAD))
1978 return LWR;
1979
1980 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1981
1982 // Expand
1983 // (set dst, (i64 (zextload baseptr)))
1984 // to
1985 // (set tmp0, (lwl (add baseptr, 3), undef))
1986 // (set tmp1, (lwr baseptr, tmp0))
1987 // (set tmp2, (shl tmp1, 32))
1988 // (set dst, (srl tmp2, 32))
1989 DebugLoc DL = LD->getDebugLoc();
1990 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1991 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00001992 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1993 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001994 return DAG.getMergeValues(Ops, 2, DL);
1995}
1996
Akira Hatanakafee62c12013-04-11 19:07:14 +00001997static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001998 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001999 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2000 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002001 DebugLoc DL = SD->getDebugLoc();
2002 SDVTList VTList = DAG.getVTList(MVT::Other);
2003
2004 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002005 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002006 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002007
2008 SDValue Ops[] = { Chain, Value, Ptr };
2009 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2010 SD->getMemOperand());
2011}
2012
2013// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002014SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002015 StoreSDNode *SD = cast<StoreSDNode>(Op);
2016 EVT MemVT = SD->getMemoryVT();
2017
2018 // Return if store is aligned or if MemVT is neither i32 nor i64.
2019 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2020 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2021 return SDValue();
2022
2023 bool IsLittle = Subtarget->isLittle();
2024 SDValue Value = SD->getValue(), Chain = SD->getChain();
2025 EVT VT = Value.getValueType();
2026
2027 // Expand
2028 // (store val, baseptr) or
2029 // (truncstore val, baseptr)
2030 // to
2031 // (swl val, (add baseptr, 3))
2032 // (swr val, baseptr)
2033 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002034 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002035 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002036 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002037 }
2038
2039 assert(VT == MVT::i64);
2040
2041 // Expand
2042 // (store val, baseptr)
2043 // to
2044 // (sdl val, (add baseptr, 7))
2045 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002046 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2047 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002048}
2049
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002050SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002051 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2052 || cast<ConstantSDNode>
2053 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2054 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2055 return SDValue();
2056
2057 // The pattern
2058 // (add (frameaddr 0), (frame_to_args_offset))
2059 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2060 // (add FrameObject, 0)
2061 // where FrameObject is a fixed StackObject with offset 0 which points to
2062 // the old stack pointer.
2063 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2064 EVT ValTy = Op->getValueType(0);
2065 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2066 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2067 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2068 DAG.getConstant(0, ValTy));
2069}
2070
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002071//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002072// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002073//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002074
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002075//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002076// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002077// Mips O32 ABI rules:
2078// ---
2079// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002080// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002081// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002082// f64 - Only passed in two aliased f32 registers if no int reg has been used
2083// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002084// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2085// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002086//
2087// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002088//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002089
Duncan Sands1e96bab2010-11-04 10:49:57 +00002090static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002091 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002092 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2093
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002094 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002095
Craig Topperc5eaae42012-03-11 07:57:25 +00002096 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002097 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2098 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002099 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002100 Mips::F12, Mips::F14
2101 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002102 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002103 Mips::D6, Mips::D7
2104 };
2105
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002106 // Do not process byval args here.
2107 if (ArgFlags.isByVal())
2108 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002109
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002110 // Promote i8 and i16
2111 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2112 LocVT = MVT::i32;
2113 if (ArgFlags.isSExt())
2114 LocInfo = CCValAssign::SExt;
2115 else if (ArgFlags.isZExt())
2116 LocInfo = CCValAssign::ZExt;
2117 else
2118 LocInfo = CCValAssign::AExt;
2119 }
2120
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002121 unsigned Reg;
2122
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002123 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2124 // is true: function is vararg, argument is 3rd or higher, there is previous
2125 // argument which is not f32 or f64.
2126 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2127 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002128 unsigned OrigAlign = ArgFlags.getOrigAlign();
2129 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002130
2131 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002132 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002133 // If this is the first part of an i64 arg,
2134 // the allocated register must be either A0 or A2.
2135 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2136 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002137 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002138 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2139 // Allocate int register and shadow next int register. If first
2140 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002141 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2142 if (Reg == Mips::A1 || Reg == Mips::A3)
2143 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2144 State.AllocateReg(IntRegs, IntRegsSize);
2145 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002146 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2147 // we are guaranteed to find an available float register
2148 if (ValVT == MVT::f32) {
2149 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2150 // Shadow int register
2151 State.AllocateReg(IntRegs, IntRegsSize);
2152 } else {
2153 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2154 // Shadow int registers
2155 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2156 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2157 State.AllocateReg(IntRegs, IntRegsSize);
2158 State.AllocateReg(IntRegs, IntRegsSize);
2159 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002160 } else
2161 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002162
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002163 if (!Reg) {
2164 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2165 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002166 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002167 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002168 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002169
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002170 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002171}
2172
2173#include "MipsGenCallingConv.inc"
2174
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002175//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002177//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002178
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002179static const unsigned O32IntRegsSize = 4;
2180
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002181// Return next O32 integer argument register.
2182static unsigned getNextIntArgReg(unsigned Reg) {
2183 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2184 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2185}
2186
Akira Hatanaka7d712092012-10-30 19:23:25 +00002187SDValue
2188MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2189 SDValue Chain, SDValue Arg, DebugLoc DL,
2190 bool IsTailCall, SelectionDAG &DAG) const {
2191 if (!IsTailCall) {
2192 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2193 DAG.getIntPtrConstant(Offset));
2194 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2195 false, 0);
2196 }
2197
2198 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2199 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2200 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2201 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2202 /*isVolatile=*/ true, false, 0);
2203}
2204
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002205void MipsTargetLowering::
2206getOpndList(SmallVectorImpl<SDValue> &Ops,
2207 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2208 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2209 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2210 // Insert node "GP copy globalreg" before call to function.
2211 //
2212 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2213 // in PIC mode) allow symbols to be resolved via lazy binding.
2214 // The lazy binding stub requires GP to point to the GOT.
2215 if (IsPICCall && !InternalLinkage) {
2216 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2217 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2218 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2219 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002220
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002221 // Build a sequence of copy-to-reg nodes chained together with token
2222 // chain and flag operands which copy the outgoing args into registers.
2223 // The InFlag in necessary since all emitted instructions must be
2224 // stuck together.
2225 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002226
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002227 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2228 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2229 RegsToPass[i].second, InFlag);
2230 InFlag = Chain.getValue(1);
2231 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002232
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002233 // Add argument registers to the end of the list so that they are
2234 // known live into the call.
2235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2236 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2237 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002238
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002239 // Add a register mask operand representing the call-preserved registers.
2240 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2241 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2242 assert(Mask && "Missing call preserved mask for calling convention");
2243 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2244
2245 if (InFlag.getNode())
2246 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002247}
2248
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002250/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002252MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002253 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002254 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002255 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002256 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2257 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2258 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002259 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002260 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002261 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002262 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002263 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002264
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002265 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002266 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002267 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002268 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002269
2270 // Analyze operands of the call, assigning locations to each operand.
2271 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002272 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002273 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002274 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002275
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002276 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002277 getTargetMachine().Options.UseSoftFloat,
2278 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002279
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002280 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002281 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002282
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002283 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002284 if (IsTailCall)
2285 IsTailCall =
2286 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002287 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002288
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002289 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002290 ++NumTailCalls;
2291
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002292 // Chain is the output chain of the last Load/Store or CopyToReg node.
2293 // ByValChain is the output chain of the last Memcpy node created for copying
2294 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002295 unsigned StackAlignment = TFL->getStackAlignment();
2296 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002297 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002298
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002299 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002300 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002301
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002302 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002303 IsN64 ? Mips::SP_64 : Mips::SP,
2304 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002305
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002306 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002307 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002308 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002309 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002310
2311 // Walk the register/memloc assignments, inserting copies/loads.
2312 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002313 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002314 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002315 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002316 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2317
2318 // ByVal Arg.
2319 if (Flags.isByVal()) {
2320 assert(Flags.getByValSize() &&
2321 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002322 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002323 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002324 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002325 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002326 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2327 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002328 continue;
2329 }
Jia Liubb481f82012-02-28 07:46:26 +00002330
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002331 // Promote the value if needed.
2332 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002333 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002334 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002335 if (VA.isRegLoc()) {
2336 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002337 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2338 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002339 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002340 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002341 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002342 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002343 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002344 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002345 if (!Subtarget->isLittle())
2346 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002347 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002348 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2349 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2350 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002351 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002352 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002353 }
2354 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002355 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002356 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002357 break;
2358 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002359 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002360 break;
2361 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002362 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002363 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002364 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002365
2366 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002367 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002368 if (VA.isRegLoc()) {
2369 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002370 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002371 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002372
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002373 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002374 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002375
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002376 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002377 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002378 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002379 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002380 }
2381
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002382 // Transform all store nodes into one single node because all store
2383 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002384 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002385 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002386 &MemOpChains[0], MemOpChains.size());
2387
Bill Wendling056292f2008-09-16 21:48:12 +00002388 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002389 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2390 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002391 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002392 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002393 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002394
2395 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002396 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002397 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2398
2399 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002400 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002401 else if (LargeGOT)
2402 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2403 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002404 else
2405 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2406 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002407 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002408 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002409 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002410 }
2411 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002412 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002413 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2414 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002415 else if (LargeGOT)
2416 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2417 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002418 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002419 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2420
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002421 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002422 }
2423
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002424 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002425 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002426
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002427 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2428 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002429
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002430 if (IsTailCall)
2431 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002432
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002433 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002434 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002435
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002436 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002437 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002438 DAG.getIntPtrConstant(0, true), InFlag);
2439 InFlag = Chain.getValue(1);
2440
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002441 // Handle result values, copying them out of physregs into vregs that we
2442 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002443 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2444 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002445}
2446
Dan Gohman98ca4f22009-08-05 01:29:28 +00002447/// LowerCallResult - Lower the result values of a call into the
2448/// appropriate copies out of appropriate physical registers.
2449SDValue
2450MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002451 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002453 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002454 SmallVectorImpl<SDValue> &InVals,
2455 const SDNode *CallNode,
2456 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002457 // Assign locations to each value returned by this call.
2458 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002459 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002460 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002461 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002462
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002463 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2464 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002465
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002466 // Copy all of the result registers out of their specified physreg.
2467 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002468 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002469 RVLocs[i].getLocVT(), InFlag);
2470 Chain = Val.getValue(1);
2471 InFlag = Val.getValue(2);
2472
2473 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002474 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002475
2476 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002477 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002478
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002480}
2481
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002482//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002483// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002484//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002485/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002486/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002487SDValue
2488MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002489 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002490 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002491 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002492 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002493 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002494 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002495 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002496 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002497 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002498
Dan Gohman1e93df62010-04-17 14:41:14 +00002499 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002500
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002501 // Used with vargs to acumulate store chains.
2502 std::vector<SDValue> OutChains;
2503
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002504 // Assign locations to all of the incoming arguments.
2505 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002506 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002507 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002508 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002509 Function::const_arg_iterator FuncArg =
2510 DAG.getMachineFunction().getFunction()->arg_begin();
2511 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002512
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002513 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002514 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2515 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002516
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002517 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002518 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002519
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002520 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002521 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002522 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2523 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002524 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002525 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2526 bool IsRegLoc = VA.isRegLoc();
2527
2528 if (Flags.isByVal()) {
2529 assert(Flags.getByValSize() &&
2530 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002531 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002532 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002533 MipsCCInfo, *ByValArg);
2534 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002535 continue;
2536 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002537
2538 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002539 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002540 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002541 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002542 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002543
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002545 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2546 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002547 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002548 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002549 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002550 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002551 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002552 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002553 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002554 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002555
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002556 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002557 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002558 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2559 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002560
2561 // If this is an 8 or 16-bit value, it has been passed promoted
2562 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002563 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002564 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002565 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002566 if (VA.getLocInfo() == CCValAssign::SExt)
2567 Opcode = ISD::AssertSext;
2568 else if (VA.getLocInfo() == CCValAssign::ZExt)
2569 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002570 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002571 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002572 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002573 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002574 }
2575
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002576 // Handle floating point arguments passed in integer registers and
2577 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002578 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002579 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2580 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002581 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002582 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002583 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002584 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002585 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002586 if (!Subtarget->isLittle())
2587 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002588 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002589 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002590 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002591
Dan Gohman98ca4f22009-08-05 01:29:28 +00002592 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002593 } else { // VA.isRegLoc()
2594
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002595 // sanity check
2596 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002597
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002598 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002599 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002600 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002601
2602 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002603 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002604 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002605 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002606 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002607 }
2608 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002609
2610 // The mips ABIs for returning structs by value requires that we copy
2611 // the sret argument into $v0 for the return. Save the argument into
2612 // a virtual register so that we can access it from the return points.
2613 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2614 unsigned Reg = MipsFI->getSRetReturnReg();
2615 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002616 Reg = MF.getRegInfo().
2617 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002618 MipsFI->setSRetReturnReg(Reg);
2619 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002620 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2621 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002622 }
2623
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002624 if (IsVarArg)
2625 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002626
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002628 // the size of Ins and InVals. This only happens when on varg functions
2629 if (!OutChains.empty()) {
2630 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002631 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002632 &OutChains[0], OutChains.size());
2633 }
2634
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002636}
2637
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002638//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002639// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002640//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002641
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002642bool
2643MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002644 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002645 const SmallVectorImpl<ISD::OutputArg> &Outs,
2646 LLVMContext &Context) const {
2647 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002648 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002649 RVLocs, Context);
2650 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2651}
2652
Dan Gohman98ca4f22009-08-05 01:29:28 +00002653SDValue
2654MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002655 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002656 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002657 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002658 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002659 // CCValAssign - represent the assignment of
2660 // the return value to a location
2661 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002662 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002663
2664 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002665 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002666 *DAG.getContext());
2667 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002668
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002669 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002670 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2671 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002672
Dan Gohman475871a2008-07-27 21:46:04 +00002673 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002674 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002675
2676 // Copy the result values into the output registers.
2677 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002678 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002679 CCValAssign &VA = RVLocs[i];
2680 assert(VA.isRegLoc() && "Can only return in registers!");
2681
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002682 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002683 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002684
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002685 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002686
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002687 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002688 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002689 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002690 }
2691
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002692 // The mips ABIs for returning structs by value requires that we copy
2693 // the sret argument into $v0 for the return. We saved the argument into
2694 // a virtual register in the entry block, so now we copy the value out
2695 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002696 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002697 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2698 unsigned Reg = MipsFI->getSRetReturnReg();
2699
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002700 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002701 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002702 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002703 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002704
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002705 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002706 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002707 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002708 }
2709
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002710 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002711
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002712 // Add the flag if we have it.
2713 if (Flag.getNode())
2714 RetOps.push_back(Flag);
2715
2716 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002717 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002718}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002719
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002720//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002721// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002722//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002723
2724/// getConstraintType - Given a constraint letter, return the type of
2725/// constraint it is for this target.
2726MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002727getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002728{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002729 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002730 // GCC config/mips/constraints.md
2731 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002732 // 'd' : An address register. Equivalent to r
2733 // unless generating MIPS16 code.
2734 // 'y' : Equivalent to r; retained for
2735 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002736 // 'c' : A register suitable for use in an indirect
2737 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002738 // 'l' : The lo register. 1 word storage.
2739 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002740 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002741 switch (Constraint[0]) {
2742 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002743 case 'd':
2744 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002745 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002746 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002747 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002748 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002749 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002750 case 'R':
2751 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002752 }
2753 }
2754 return TargetLowering::getConstraintType(Constraint);
2755}
2756
John Thompson44ab89e2010-10-29 17:29:13 +00002757/// Examine constraint type and operand type and determine a weight value.
2758/// This object must already have been set up with the operand type
2759/// and the current alternative constraint selected.
2760TargetLowering::ConstraintWeight
2761MipsTargetLowering::getSingleConstraintMatchWeight(
2762 AsmOperandInfo &info, const char *constraint) const {
2763 ConstraintWeight weight = CW_Invalid;
2764 Value *CallOperandVal = info.CallOperandVal;
2765 // If we don't have a value, we can't do a match,
2766 // but allow it at the lowest weight.
2767 if (CallOperandVal == NULL)
2768 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002769 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002770 // Look at the constraint type.
2771 switch (*constraint) {
2772 default:
2773 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2774 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002775 case 'd':
2776 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002777 if (type->isIntegerTy())
2778 weight = CW_Register;
2779 break;
2780 case 'f':
2781 if (type->isFloatTy())
2782 weight = CW_Register;
2783 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002784 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002785 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002786 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002787 if (type->isIntegerTy())
2788 weight = CW_SpecificReg;
2789 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002790 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002791 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002792 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002793 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002794 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002795 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002796 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002797 if (isa<ConstantInt>(CallOperandVal))
2798 weight = CW_Constant;
2799 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002800 case 'R':
2801 weight = CW_Memory;
2802 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002803 }
2804 return weight;
2805}
2806
Eric Christopher38d64262011-06-29 19:33:04 +00002807/// Given a register class constraint, like 'r', if this corresponds directly
2808/// to an LLVM register class, return a register of 0 and the register class
2809/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002810std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002811getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002812{
2813 if (Constraint.size() == 1) {
2814 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002815 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2816 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002817 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002818 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2819 if (Subtarget->inMips16Mode())
2820 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002821 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002822 }
Jack Carter10de0252012-07-02 23:35:23 +00002823 if (VT == MVT::i64 && !HasMips64)
2824 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002825 if (VT == MVT::i64 && HasMips64)
2826 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2827 // This will generate an error message
2828 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002829 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002831 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002832 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2833 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002834 return std::make_pair(0U, &Mips::FGR64RegClass);
2835 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002836 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002837 break;
2838 case 'c': // register suitable for indirect jump
2839 if (VT == MVT::i32)
2840 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
2841 assert(VT == MVT::i64 && "Unexpected type.");
2842 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002843 case 'l': // register suitable for indirect jump
2844 if (VT == MVT::i32)
2845 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
2846 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002847 case 'x': // register suitable for indirect jump
2848 // Fixme: Not triggering the use of both hi and low
2849 // This will generate an error message
2850 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002851 }
2852 }
2853 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2854}
2855
Eric Christopher50ab0392012-05-07 03:13:32 +00002856/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2857/// vector. If it is invalid, don't add anything to Ops.
2858void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2859 std::string &Constraint,
2860 std::vector<SDValue>&Ops,
2861 SelectionDAG &DAG) const {
2862 SDValue Result(0, 0);
2863
2864 // Only support length 1 constraints for now.
2865 if (Constraint.length() > 1) return;
2866
2867 char ConstraintLetter = Constraint[0];
2868 switch (ConstraintLetter) {
2869 default: break; // This will fall through to the generic implementation
2870 case 'I': // Signed 16 bit constant
2871 // If this fails, the parent routine will give an error
2872 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2873 EVT Type = Op.getValueType();
2874 int64_t Val = C->getSExtValue();
2875 if (isInt<16>(Val)) {
2876 Result = DAG.getTargetConstant(Val, Type);
2877 break;
2878 }
2879 }
2880 return;
Eric Christophere5076d42012-05-07 03:13:42 +00002881 case 'J': // integer zero
2882 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2883 EVT Type = Op.getValueType();
2884 int64_t Val = C->getZExtValue();
2885 if (Val == 0) {
2886 Result = DAG.getTargetConstant(0, Type);
2887 break;
2888 }
2889 }
2890 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00002891 case 'K': // unsigned 16 bit immediate
2892 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2893 EVT Type = Op.getValueType();
2894 uint64_t Val = (uint64_t)C->getZExtValue();
2895 if (isUInt<16>(Val)) {
2896 Result = DAG.getTargetConstant(Val, Type);
2897 break;
2898 }
2899 }
2900 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002901 case 'L': // signed 32 bit immediate where lower 16 bits are 0
2902 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2903 EVT Type = Op.getValueType();
2904 int64_t Val = C->getSExtValue();
2905 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
2906 Result = DAG.getTargetConstant(Val, Type);
2907 break;
2908 }
2909 }
2910 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00002911 case 'N': // immediate in the range of -65535 to -1 (inclusive)
2912 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2913 EVT Type = Op.getValueType();
2914 int64_t Val = C->getSExtValue();
2915 if ((Val >= -65535) && (Val <= -1)) {
2916 Result = DAG.getTargetConstant(Val, Type);
2917 break;
2918 }
2919 }
2920 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00002921 case 'O': // signed 15 bit immediate
2922 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2923 EVT Type = Op.getValueType();
2924 int64_t Val = C->getSExtValue();
2925 if ((isInt<15>(Val))) {
2926 Result = DAG.getTargetConstant(Val, Type);
2927 break;
2928 }
2929 }
2930 return;
Eric Christopher54412a72012-05-07 06:25:02 +00002931 case 'P': // immediate in the range of 1 to 65535 (inclusive)
2932 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2933 EVT Type = Op.getValueType();
2934 int64_t Val = C->getSExtValue();
2935 if ((Val <= 65535) && (Val >= 1)) {
2936 Result = DAG.getTargetConstant(Val, Type);
2937 break;
2938 }
2939 }
2940 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00002941 }
2942
2943 if (Result.getNode()) {
2944 Ops.push_back(Result);
2945 return;
2946 }
2947
2948 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2949}
2950
Dan Gohman6520e202008-10-18 02:06:02 +00002951bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00002952MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
2953 // No global is ever allowed as a base.
2954 if (AM.BaseGV)
2955 return false;
2956
2957 switch (AM.Scale) {
2958 case 0: // "r+i" or just "i", depending on HasBaseReg.
2959 break;
2960 case 1:
2961 if (!AM.HasBaseReg) // allow "r+i".
2962 break;
2963 return false; // disallow "r+r" or "r+r+i".
2964 default:
2965 return false;
2966 }
2967
2968 return true;
2969}
2970
2971bool
Dan Gohman6520e202008-10-18 02:06:02 +00002972MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2973 // The Mips target isn't yet aware of offsets.
2974 return false;
2975}
Evan Chengeb2f9692009-10-27 19:56:55 +00002976
Akira Hatanakae193b322012-06-13 19:33:32 +00002977EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00002978 unsigned SrcAlign,
2979 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00002980 bool MemcpyStrSrc,
2981 MachineFunction &MF) const {
2982 if (Subtarget->hasMips64())
2983 return MVT::i64;
2984
2985 return MVT::i32;
2986}
2987
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002988bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2989 if (VT != MVT::f32 && VT != MVT::f64)
2990 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002991 if (Imm.isNegZero())
2992 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002993 return Imm.isZero();
2994}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002995
2996unsigned MipsTargetLowering::getJumpTableEncoding() const {
2997 if (IsN64)
2998 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002999
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003000 return TargetLowering::getJumpTableEncoding();
3001}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003002
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003003/// This function returns true if CallSym is a long double emulation routine.
3004static bool isF128SoftLibCall(const char *CallSym) {
3005 const char *const LibCalls[] =
3006 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3007 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3008 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3009 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3010 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3011 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3012 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3013 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3014 "truncl"};
3015
3016 const char * const *End = LibCalls + array_lengthof(LibCalls);
3017
3018 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003019 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003020
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003021#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003022 for (const char * const *I = LibCalls; I < End - 1; ++I)
3023 assert(Comp(*I, *(I + 1)));
3024#endif
3025
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003026 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003027}
3028
3029/// This function returns true if Ty is fp128 or i128 which was originally a
3030/// fp128.
3031static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3032 if (Ty->isFP128Ty())
3033 return true;
3034
3035 const ExternalSymbolSDNode *ES =
3036 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3037
3038 // If the Ty is i128 and the function being called is a long double emulation
3039 // routine, then the original type is f128.
3040 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3041}
3042
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003043MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3044 CCState &Info)
3045 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003046 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003047 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003048}
3049
3050void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003051analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003052 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3053 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003054 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3055 "CallingConv::Fast shouldn't be used for vararg functions.");
3056
Akira Hatanaka7887c902012-10-26 23:56:38 +00003057 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003058 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003059
3060 for (unsigned I = 0; I != NumOpnds; ++I) {
3061 MVT ArgVT = Args[I].VT;
3062 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3063 bool R;
3064
3065 if (ArgFlags.isByVal()) {
3066 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3067 continue;
3068 }
3069
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003070 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003071 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003072 else {
3073 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3074 IsSoftFloat);
3075 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3076 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003077
3078 if (R) {
3079#ifndef NDEBUG
3080 dbgs() << "Call operand #" << I << " has unhandled type "
3081 << EVT(ArgVT).getEVTString();
3082#endif
3083 llvm_unreachable(0);
3084 }
3085 }
3086}
3087
3088void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003089analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3090 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003091 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003092 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003093 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003094
3095 for (unsigned I = 0; I != NumArgs; ++I) {
3096 MVT ArgVT = Args[I].VT;
3097 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003098 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3099 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003100
3101 if (ArgFlags.isByVal()) {
3102 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3103 continue;
3104 }
3105
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003106 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3107
3108 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003109 continue;
3110
3111#ifndef NDEBUG
3112 dbgs() << "Formal Arg #" << I << " has unhandled type "
3113 << EVT(ArgVT).getEVTString();
3114#endif
3115 llvm_unreachable(0);
3116 }
3117}
3118
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003119template<typename Ty>
3120void MipsTargetLowering::MipsCC::
3121analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3122 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003123 CCAssignFn *Fn;
3124
3125 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3126 Fn = RetCC_F128Soft;
3127 else
3128 Fn = RetCC_Mips;
3129
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003130 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3131 MVT VT = RetVals[I].VT;
3132 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3133 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3134
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003135 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003136#ifndef NDEBUG
3137 dbgs() << "Call result #" << I << " has unhandled type "
3138 << EVT(VT).getEVTString() << '\n';
3139#endif
3140 llvm_unreachable(0);
3141 }
3142 }
3143}
3144
3145void MipsTargetLowering::MipsCC::
3146analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3147 const SDNode *CallNode, const Type *RetTy) const {
3148 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3149}
3150
3151void MipsTargetLowering::MipsCC::
3152analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3153 const Type *RetTy) const {
3154 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3155}
3156
Akira Hatanaka7887c902012-10-26 23:56:38 +00003157void
3158MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3159 MVT LocVT,
3160 CCValAssign::LocInfo LocInfo,
3161 ISD::ArgFlagsTy ArgFlags) {
3162 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3163
3164 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003165 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003166 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3167 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3168 RegSize * 2);
3169
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003170 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003171 allocateRegs(ByVal, ByValSize, Align);
3172
3173 // Allocate space on caller's stack.
3174 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3175 Align);
3176 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3177 LocInfo));
3178 ByValArgs.push_back(ByVal);
3179}
3180
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003181unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3182 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3183}
3184
3185unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3186 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3187}
3188
3189const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3190 return IsO32 ? O32IntRegs : Mips64IntRegs;
3191}
3192
3193llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3194 if (CallConv == CallingConv::Fast)
3195 return CC_Mips_FastCC;
3196
3197 return IsO32 ? CC_MipsO32 : CC_MipsN;
3198}
3199
3200llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3201 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3202}
3203
3204const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3205 return IsO32 ? O32IntRegs : Mips64DPRegs;
3206}
3207
Akira Hatanaka7887c902012-10-26 23:56:38 +00003208void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3209 unsigned ByValSize,
3210 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003211 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3212 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003213 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3214 "Byval argument's size and alignment should be a multiple of"
3215 "RegSize.");
3216
3217 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3218
3219 // If Align > RegSize, the first arg register must be even.
3220 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3221 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3222 ++ByVal.FirstIdx;
3223 }
3224
3225 // Mark the registers allocated.
3226 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3227 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3228 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3229}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003230
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003231MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3232 const SDNode *CallNode,
3233 bool IsSoftFloat) const {
3234 if (IsSoftFloat || IsO32)
3235 return VT;
3236
3237 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003238 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003239 assert(VT == MVT::i64);
3240 return MVT::f64;
3241 }
3242
3243 return VT;
3244}
3245
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003246void MipsTargetLowering::
3247copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3248 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3249 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3250 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3251 MachineFunction &MF = DAG.getMachineFunction();
3252 MachineFrameInfo *MFI = MF.getFrameInfo();
3253 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3254 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3255 int FrameObjOffset;
3256
3257 if (RegAreaSize)
3258 FrameObjOffset = (int)CC.reservedArgArea() -
3259 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3260 else
3261 FrameObjOffset = ByVal.Address;
3262
3263 // Create frame object.
3264 EVT PtrTy = getPointerTy();
3265 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3266 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3267 InVals.push_back(FIN);
3268
3269 if (!ByVal.NumRegs)
3270 return;
3271
3272 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003273 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003274 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3275
3276 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3277 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003278 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003279 unsigned Offset = I * CC.regSize();
3280 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3281 DAG.getConstant(Offset, PtrTy));
3282 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3283 StorePtr, MachinePointerInfo(FuncArg, Offset),
3284 false, false, 0);
3285 OutChains.push_back(Store);
3286 }
3287}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003288
3289// Copy byVal arg to registers and stack.
3290void MipsTargetLowering::
3291passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003292 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003293 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3294 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3295 const MipsCC &CC, const ByValArgInfo &ByVal,
3296 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3297 unsigned ByValSize = Flags.getByValSize();
3298 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3299 unsigned RegSize = CC.regSize();
3300 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3301 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3302
3303 if (ByVal.NumRegs) {
3304 const uint16_t *ArgRegs = CC.intArgRegs();
3305 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3306 unsigned I = 0;
3307
3308 // Copy words to registers.
3309 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3310 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3311 DAG.getConstant(Offset, PtrTy));
3312 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3313 MachinePointerInfo(), false, false, false,
3314 Alignment);
3315 MemOpChains.push_back(LoadVal.getValue(1));
3316 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3317 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3318 }
3319
3320 // Return if the struct has been fully copied.
3321 if (ByValSize == Offset)
3322 return;
3323
3324 // Copy the remainder of the byval argument with sub-word loads and shifts.
3325 if (LeftoverBytes) {
3326 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3327 "Size of the remainder should be smaller than RegSize.");
3328 SDValue Val;
3329
3330 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3331 Offset < ByValSize; LoadSize /= 2) {
3332 unsigned RemSize = ByValSize - Offset;
3333
3334 if (RemSize < LoadSize)
3335 continue;
3336
3337 // Load subword.
3338 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3339 DAG.getConstant(Offset, PtrTy));
3340 SDValue LoadVal =
3341 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3342 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3343 false, false, Alignment);
3344 MemOpChains.push_back(LoadVal.getValue(1));
3345
3346 // Shift the loaded value.
3347 unsigned Shamt;
3348
3349 if (isLittle)
3350 Shamt = TotalSizeLoaded;
3351 else
3352 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3353
3354 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3355 DAG.getConstant(Shamt, MVT::i32));
3356
3357 if (Val.getNode())
3358 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3359 else
3360 Val = Shift;
3361
3362 Offset += LoadSize;
3363 TotalSizeLoaded += LoadSize;
3364 Alignment = std::min(Alignment, LoadSize);
3365 }
3366
3367 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3368 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3369 return;
3370 }
3371 }
3372
3373 // Copy remainder of byval arg to it with memcpy.
3374 unsigned MemCpySize = ByValSize - Offset;
3375 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3376 DAG.getConstant(Offset, PtrTy));
3377 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3378 DAG.getIntPtrConstant(ByVal.Address));
3379 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3380 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3381 /*isVolatile=*/false, /*AlwaysInline=*/false,
3382 MachinePointerInfo(0), MachinePointerInfo(0));
3383 MemOpChains.push_back(Chain);
3384}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003385
3386void
3387MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3388 const MipsCC &CC, SDValue Chain,
3389 DebugLoc DL, SelectionDAG &DAG) const {
3390 unsigned NumRegs = CC.numIntArgRegs();
3391 const uint16_t *ArgRegs = CC.intArgRegs();
3392 const CCState &CCInfo = CC.getCCInfo();
3393 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3394 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003395 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003396 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3397 MachineFunction &MF = DAG.getMachineFunction();
3398 MachineFrameInfo *MFI = MF.getFrameInfo();
3399 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3400
3401 // Offset of the first variable argument from stack pointer.
3402 int VaArgOffset;
3403
3404 if (NumRegs == Idx)
3405 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3406 else
3407 VaArgOffset =
3408 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3409
3410 // Record the frame index of the first variable argument
3411 // which is a value necessary to VASTART.
3412 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3413 MipsFI->setVarArgsFrameIndex(FI);
3414
3415 // Copy the integer registers that have not been used for argument passing
3416 // to the argument register save area. For O32, the save area is allocated
3417 // in the caller's stack frame, while for N32/64, it is allocated in the
3418 // callee's stack frame.
3419 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003420 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003421 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3422 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3423 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3424 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3425 MachinePointerInfo(), false, false, 0);
3426 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3427 OutChains.push_back(Store);
3428 }
3429}