blob: 1aca833c3c2ff8366e17c2d8c81aca6a59b04e01 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000200 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209}
210
Chris Lattner3ac18842010-08-24 23:20:40 +0000211/// getCopyFromParts - Create a value that contains the specified legal parts
212/// combined into the value they represent. If the parts combine to a type
213/// larger then ValueVT then AssertOp can be used to specify whether the extra
214/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
215/// (ISD::AssertSext).
216static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
217 const SDValue *Parts, unsigned NumParts,
218 EVT PartVT, EVT ValueVT) {
219 assert(ValueVT.isVector() && "Not a vector value");
220 assert(NumParts > 0 && "No parts to assemble!");
221 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
222 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000223
Chris Lattner3ac18842010-08-24 23:20:40 +0000224 // Handle a multi-element vector.
225 if (NumParts > 1) {
226 EVT IntermediateVT, RegisterVT;
227 unsigned NumIntermediates;
228 unsigned NumRegs =
229 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
230 NumIntermediates, RegisterVT);
231 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
232 NumParts = NumRegs; // Silence a compiler warning.
233 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
234 assert(RegisterVT == Parts[0].getValueType() &&
235 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000236
Chris Lattner3ac18842010-08-24 23:20:40 +0000237 // Assemble the parts into intermediate operands.
238 SmallVector<SDValue, 8> Ops(NumIntermediates);
239 if (NumIntermediates == NumParts) {
240 // If the register was not expanded, truncate or copy the value,
241 // as appropriate.
242 for (unsigned i = 0; i != NumParts; ++i)
243 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
244 PartVT, IntermediateVT);
245 } else if (NumParts > 0) {
246 // If the intermediate type was expanded, build the intermediate
247 // operands from the parts.
248 assert(NumParts % NumIntermediates == 0 &&
249 "Must expand into a divisible number of parts!");
250 unsigned Factor = NumParts / NumIntermediates;
251 for (unsigned i = 0; i != NumIntermediates; ++i)
252 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
253 PartVT, IntermediateVT);
254 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000255
Chris Lattner3ac18842010-08-24 23:20:40 +0000256 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
257 // intermediate operands.
258 Val = DAG.getNode(IntermediateVT.isVector() ?
259 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
260 ValueVT, &Ops[0], NumIntermediates);
261 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000262
Chris Lattner3ac18842010-08-24 23:20:40 +0000263 // There is now one part, held in Val. Correct it to match ValueVT.
264 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000265
Chris Lattner3ac18842010-08-24 23:20:40 +0000266 if (PartVT == ValueVT)
267 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000268
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 if (PartVT.isVector()) {
270 // If the element type of the source/dest vectors are the same, but the
271 // parts vector has more elements than the value vector, then we have a
272 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
273 // elements we want.
274 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
275 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
276 "Cannot narrow, it would be a lossy transformation");
277 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
278 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000279 }
280
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000282 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
284
285 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
286 "Cannot handle this kind of promotion");
287 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000288 bool Smaller = ValueVT.bitsLE(PartVT);
289 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
290 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000291
Chris Lattnere6f7c262010-08-25 22:49:25 +0000292 }
Eric Christopher471e4222011-06-08 23:55:35 +0000293
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000294 // Trivial bitcast if the types are the same size and the destination
295 // vector type is legal.
296 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
297 TLI.isTypeLegal(ValueVT))
298 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000300 // Handle cases such as i8 -> <1 x i1>
301 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000302 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000303
304 if (ValueVT.getVectorNumElements() == 1 &&
305 ValueVT.getVectorElementType() != PartVT) {
306 bool Smaller = ValueVT.bitsLE(PartVT);
307 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
308 DL, ValueVT.getScalarType(), Val);
309 }
310
Chris Lattner3ac18842010-08-24 23:20:40 +0000311 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
312}
313
314
315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316
317static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
318 SDValue Val, SDValue *Parts, unsigned NumParts,
319 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321/// getCopyToParts - Create a series of nodes that contain the specified value
322/// split into legal parts. If the parts contain more bits than Val, then, for
323/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000324static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000325 SDValue Val, SDValue *Parts, unsigned NumParts,
326 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000328 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 // Handle the vector case separately.
331 if (ValueVT.isVector())
332 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Chris Lattnera13b8602010-08-24 23:10:06 +0000334 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000336 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000337 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
338
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 return;
341
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
343 if (PartVT == ValueVT) {
344 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000345 Parts[0] = Val;
346 return;
347 }
348
Chris Lattnera13b8602010-08-24 23:10:06 +0000349 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
350 // If the parts cover more bits than the value has, promote the value.
351 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
352 assert(NumParts == 1 && "Do not know what to promote to!");
353 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
354 } else {
355 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000356 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000357 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
358 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
359 }
360 } else if (PartBits == ValueVT.getSizeInBits()) {
361 // Different types of the same size.
362 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000363 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000364 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
365 // If the parts cover less bits than value has, truncate the value.
366 assert(PartVT.isInteger() && ValueVT.isInteger() &&
367 "Unknown mismatch!");
368 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
369 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
370 }
371
372 // The value may have changed - recompute ValueVT.
373 ValueVT = Val.getValueType();
374 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
375 "Failed to tile the value with PartVT!");
376
377 if (NumParts == 1) {
378 assert(PartVT == ValueVT && "Type conversion failed!");
379 Parts[0] = Val;
380 return;
381 }
382
383 // Expand the value into multiple parts.
384 if (NumParts & (NumParts - 1)) {
385 // The number of parts is not a power of 2. Split off and copy the tail.
386 assert(PartVT.isInteger() && ValueVT.isInteger() &&
387 "Do not know what to expand to!");
388 unsigned RoundParts = 1 << Log2_32(NumParts);
389 unsigned RoundBits = RoundParts * PartBits;
390 unsigned OddParts = NumParts - RoundParts;
391 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
392 DAG.getIntPtrConstant(RoundBits));
393 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
394
395 if (TLI.isBigEndian())
396 // The odd parts were reversed by getCopyToParts - unreverse them.
397 std::reverse(Parts + RoundParts, Parts + NumParts);
398
399 NumParts = RoundParts;
400 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
401 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
402 }
403
404 // The number of parts is a power of 2. Repeatedly bisect the value using
405 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000406 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 EVT::getIntegerVT(*DAG.getContext(),
408 ValueVT.getSizeInBits()),
409 Val);
410
411 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
412 for (unsigned i = 0; i < NumParts; i += StepSize) {
413 unsigned ThisBits = StepSize * PartBits / 2;
414 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
415 SDValue &Part0 = Parts[i];
416 SDValue &Part1 = Parts[i+StepSize/2];
417
418 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
419 ThisVT, Part0, DAG.getIntPtrConstant(1));
420 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
421 ThisVT, Part0, DAG.getIntPtrConstant(0));
422
423 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000424 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
425 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 }
427 }
428 }
429
430 if (TLI.isBigEndian())
431 std::reverse(Parts, Parts + OrigNumParts);
432}
433
434
435/// getCopyToPartsVector - Create a series of nodes that contain the specified
436/// value split into legal parts.
437static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
438 SDValue Val, SDValue *Parts, unsigned NumParts,
439 EVT PartVT) {
440 EVT ValueVT = Val.getValueType();
441 assert(ValueVT.isVector() && "Not a vector");
442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000443
Chris Lattnera13b8602010-08-24 23:10:06 +0000444 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000445 if (PartVT == ValueVT) {
446 // Nothing to do.
447 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
448 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000449 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000450 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000451 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
453 EVT ElementVT = PartVT.getVectorElementType();
454 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
455 // undef elements.
456 SmallVector<SDValue, 16> Ops;
457 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
458 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000460
Chris Lattnere6f7c262010-08-25 22:49:25 +0000461 for (unsigned i = ValueVT.getVectorNumElements(),
462 e = PartVT.getVectorNumElements(); i != e; ++i)
463 Ops.push_back(DAG.getUNDEF(ElementVT));
464
465 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
466
467 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000468
Chris Lattnere6f7c262010-08-25 22:49:25 +0000469 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
470 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000471 } else if (PartVT.isVector() &&
472 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000473 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000474 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
475
476 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000477 bool Smaller = PartVT.bitsLE(ValueVT);
478 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
479 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000480 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000481 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000482 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 "Only trivial vector-to-scalar conversions should get here!");
484 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
485 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000486
487 bool Smaller = ValueVT.bitsLE(PartVT);
488 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
489 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000490 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000491
Chris Lattnera13b8602010-08-24 23:10:06 +0000492 Parts[0] = Val;
493 return;
494 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000497 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000498 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000499 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000500 IntermediateVT,
501 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000502 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
505 NumParts = NumRegs; // Silence a compiler warning.
506 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000508 // Split the vector into intermediate operands.
509 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000510 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000512 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000514 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000516 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000517 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000518 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 // Split the intermediate operands into legal parts.
521 if (NumParts == NumIntermediates) {
522 // If the register was not expanded, promote or copy the value,
523 // as appropriate.
524 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 } else if (NumParts > 0) {
527 // If the intermediate type was expanded, split each the value into
528 // legal parts.
529 assert(NumParts % NumIntermediates == 0 &&
530 "Must expand into a divisible number of parts!");
531 unsigned Factor = NumParts / NumIntermediates;
532 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000533 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000534 }
535}
536
Chris Lattnera13b8602010-08-24 23:10:06 +0000537
538
539
Dan Gohman462f6b52010-05-29 17:53:24 +0000540namespace {
541 /// RegsForValue - This struct represents the registers (physical or virtual)
542 /// that a particular set of values is assigned, and the type information
543 /// about the value. The most common situation is to represent one value at a
544 /// time, but struct or array values are handled element-wise as multiple
545 /// values. The splitting of aggregates is performed recursively, so that we
546 /// never have aggregate-typed registers. The values at this point do not
547 /// necessarily have legal types, so each value may require one or more
548 /// registers of some legal type.
549 ///
550 struct RegsForValue {
551 /// ValueVTs - The value types of the values, which may not be legal, and
552 /// may need be promoted or synthesized from one or more registers.
553 ///
554 SmallVector<EVT, 4> ValueVTs;
555
556 /// RegVTs - The value types of the registers. This is the same size as
557 /// ValueVTs and it records, for each value, what the type of the assigned
558 /// register or registers are. (Individual values are never synthesized
559 /// from more than one type of register.)
560 ///
561 /// With virtual registers, the contents of RegVTs is redundant with TLI's
562 /// getRegisterType member function, however when with physical registers
563 /// it is necessary to have a separate record of the types.
564 ///
565 SmallVector<EVT, 4> RegVTs;
566
567 /// Regs - This list holds the registers assigned to the values.
568 /// Each legal or promoted value requires one register, and each
569 /// expanded value requires multiple registers.
570 ///
571 SmallVector<unsigned, 4> Regs;
572
573 RegsForValue() {}
574
575 RegsForValue(const SmallVector<unsigned, 4> &regs,
576 EVT regvt, EVT valuevt)
577 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
578
Dan Gohman462f6b52010-05-29 17:53:24 +0000579 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000580 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000581 ComputeValueVTs(tli, Ty, ValueVTs);
582
583 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
584 EVT ValueVT = ValueVTs[Value];
585 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
586 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
587 for (unsigned i = 0; i != NumRegs; ++i)
588 Regs.push_back(Reg + i);
589 RegVTs.push_back(RegisterVT);
590 Reg += NumRegs;
591 }
592 }
593
594 /// areValueTypesLegal - Return true if types of all the values are legal.
595 bool areValueTypesLegal(const TargetLowering &TLI) {
596 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
597 EVT RegisterVT = RegVTs[Value];
598 if (!TLI.isTypeLegal(RegisterVT))
599 return false;
600 }
601 return true;
602 }
603
604 /// append - Add the specified values to this one.
605 void append(const RegsForValue &RHS) {
606 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
607 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
608 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
609 }
610
611 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
612 /// this value and returns the result as a ValueVTs value. This uses
613 /// Chain/Flag as the input and updates them for the output Chain/Flag.
614 /// If the Flag pointer is NULL, no flag is used.
615 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
616 DebugLoc dl,
617 SDValue &Chain, SDValue *Flag) const;
618
619 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
620 /// specified value into the registers specified by this object. This uses
621 /// Chain/Flag as the input and updates them for the output Chain/Flag.
622 /// If the Flag pointer is NULL, no flag is used.
623 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
627 /// operand list. This adds the code marker, matching input operand index
628 /// (if applicable), and includes the number of values added into it.
629 void AddInlineAsmOperands(unsigned Kind,
630 bool HasMatching, unsigned MatchingIdx,
631 SelectionDAG &DAG,
632 std::vector<SDValue> &Ops) const;
633 };
634}
635
636/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637/// this value and returns the result as a ValueVT value. This uses
638/// Chain/Flag as the input and updates them for the output Chain/Flag.
639/// If the Flag pointer is NULL, no flag is used.
640SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
641 FunctionLoweringInfo &FuncInfo,
642 DebugLoc dl,
643 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000644 // A Value with type {} or [0 x %t] needs no registers.
645 if (ValueVTs.empty())
646 return SDValue();
647
Dan Gohman462f6b52010-05-29 17:53:24 +0000648 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
649
650 // Assemble the legal parts into the final values.
651 SmallVector<SDValue, 4> Values(ValueVTs.size());
652 SmallVector<SDValue, 8> Parts;
653 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
654 // Copy the legal parts from the registers.
655 EVT ValueVT = ValueVTs[Value];
656 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
657 EVT RegisterVT = RegVTs[Value];
658
659 Parts.resize(NumRegs);
660 for (unsigned i = 0; i != NumRegs; ++i) {
661 SDValue P;
662 if (Flag == 0) {
663 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
664 } else {
665 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
666 *Flag = P.getValue(2);
667 }
668
669 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000670 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000671
672 // If the source register was virtual and if we know something about it,
673 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000674 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000675 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000676 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000677
678 const FunctionLoweringInfo::LiveOutInfo *LOI =
679 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
680 if (!LOI)
681 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000682
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684 unsigned NumSignBits = LOI->NumSignBits;
685 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000686
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000687 // FIXME: We capture more information than the dag can represent. For
688 // now, just use the tightest assertzext/assertsext possible.
689 bool isSExt = true;
690 EVT FromVT(MVT::Other);
691 if (NumSignBits == RegSize)
692 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
693 else if (NumZeroBits >= RegSize-1)
694 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
695 else if (NumSignBits > RegSize-8)
696 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
697 else if (NumZeroBits >= RegSize-8)
698 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
699 else if (NumSignBits > RegSize-16)
700 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
701 else if (NumZeroBits >= RegSize-16)
702 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
703 else if (NumSignBits > RegSize-32)
704 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
705 else if (NumZeroBits >= RegSize-32)
706 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
707 else
708 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000709
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000710 // Add an assertion node.
711 assert(FromVT != MVT::Other);
712 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
713 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000714 }
715
716 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
717 NumRegs, RegisterVT, ValueVT);
718 Part += NumRegs;
719 Parts.clear();
720 }
721
722 return DAG.getNode(ISD::MERGE_VALUES, dl,
723 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
724 &Values[0], ValueVTs.size());
725}
726
727/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
728/// specified value into the registers specified by this object. This uses
729/// Chain/Flag as the input and updates them for the output Chain/Flag.
730/// If the Flag pointer is NULL, no flag is used.
731void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
732 SDValue &Chain, SDValue *Flag) const {
733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
734
735 // Get the list of the values's legal parts.
736 unsigned NumRegs = Regs.size();
737 SmallVector<SDValue, 8> Parts(NumRegs);
738 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
739 EVT ValueVT = ValueVTs[Value];
740 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
741 EVT RegisterVT = RegVTs[Value];
742
Chris Lattner3ac18842010-08-24 23:20:40 +0000743 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000744 &Parts[Part], NumParts, RegisterVT);
745 Part += NumParts;
746 }
747
748 // Copy the parts into the registers.
749 SmallVector<SDValue, 8> Chains(NumRegs);
750 for (unsigned i = 0; i != NumRegs; ++i) {
751 SDValue Part;
752 if (Flag == 0) {
753 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
754 } else {
755 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
756 *Flag = Part.getValue(1);
757 }
758
759 Chains[i] = Part.getValue(0);
760 }
761
762 if (NumRegs == 1 || Flag)
763 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
764 // flagged to it. That is the CopyToReg nodes and the user are considered
765 // a single scheduling unit. If we create a TokenFactor and return it as
766 // chain, then the TokenFactor is both a predecessor (operand) of the
767 // user as well as a successor (the TF operands are flagged to the user).
768 // c1, f1 = CopyToReg
769 // c2, f2 = CopyToReg
770 // c3 = TokenFactor c1, c2
771 // ...
772 // = op c3, ..., f2
773 Chain = Chains[NumRegs-1];
774 else
775 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
776}
777
778/// AddInlineAsmOperands - Add this value to the specified inlineasm node
779/// operand list. This adds the code marker and includes the number of
780/// values added into it.
781void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
782 unsigned MatchingIdx,
783 SelectionDAG &DAG,
784 std::vector<SDValue> &Ops) const {
785 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
786
787 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
788 if (HasMatching)
789 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000790 else if (!Regs.empty() &&
791 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
792 // Put the register class of the virtual registers in the flag word. That
793 // way, later passes can recompute register class constraints for inline
794 // assembly as well as normal instructions.
795 // Don't do this for tied operands that can use the regclass information
796 // from the def.
797 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
798 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
799 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
800 }
801
Dan Gohman462f6b52010-05-29 17:53:24 +0000802 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
803 Ops.push_back(Res);
804
805 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
806 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
807 EVT RegisterVT = RegVTs[Value];
808 for (unsigned i = 0; i != NumRegs; ++i) {
809 assert(Reg < Regs.size() && "Mismatch in # registers expected");
810 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
811 }
812 }
813}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814
Owen Anderson243eb9e2011-12-08 22:15:21 +0000815void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
816 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 AA = &aa;
818 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000819 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000820 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000821 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822}
823
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000824/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000825/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000826/// for a new block. This doesn't clear out information about
827/// additional blocks that are needed to complete switch lowering
828/// or PHI node updating; that information is cleared out as it is
829/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000830void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000832 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000833 PendingLoads.clear();
834 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000835 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000836 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837}
838
Devang Patel23385752011-05-23 17:44:13 +0000839/// clearDanglingDebugInfo - Clear the dangling debug information
840/// map. This function is seperated from the clear so that debug
841/// information that is dangling in a basic block can be properly
842/// resolved in a different basic block. This allows the
843/// SelectionDAG to resolve dangling debug information attached
844/// to PHI nodes.
845void SelectionDAGBuilder::clearDanglingDebugInfo() {
846 DanglingDebugInfoMap.clear();
847}
848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000849/// getRoot - Return the current virtual root of the Selection DAG,
850/// flushing any PendingLoad items. This must be done before emitting
851/// a store or any other node that may need to be ordered after any
852/// prior load instructions.
853///
Dan Gohman2048b852009-11-23 18:04:58 +0000854SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000855 if (PendingLoads.empty())
856 return DAG.getRoot();
857
858 if (PendingLoads.size() == 1) {
859 SDValue Root = PendingLoads[0];
860 DAG.setRoot(Root);
861 PendingLoads.clear();
862 return Root;
863 }
864
865 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000867 &PendingLoads[0], PendingLoads.size());
868 PendingLoads.clear();
869 DAG.setRoot(Root);
870 return Root;
871}
872
873/// getControlRoot - Similar to getRoot, but instead of flushing all the
874/// PendingLoad items, flush all the PendingExports items. It is necessary
875/// to do this before emitting a terminator instruction.
876///
Dan Gohman2048b852009-11-23 18:04:58 +0000877SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000878 SDValue Root = DAG.getRoot();
879
880 if (PendingExports.empty())
881 return Root;
882
883 // Turn all of the CopyToReg chains into one factored node.
884 if (Root.getOpcode() != ISD::EntryToken) {
885 unsigned i = 0, e = PendingExports.size();
886 for (; i != e; ++i) {
887 assert(PendingExports[i].getNode()->getNumOperands() > 1);
888 if (PendingExports[i].getNode()->getOperand(0) == Root)
889 break; // Don't add the root if we already indirectly depend on it.
890 }
891
892 if (i == e)
893 PendingExports.push_back(Root);
894 }
895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000897 &PendingExports[0],
898 PendingExports.size());
899 PendingExports.clear();
900 DAG.setRoot(Root);
901 return Root;
902}
903
Bill Wendling4533cac2010-01-28 21:51:40 +0000904void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
905 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
906 DAG.AssignOrdering(Node, SDNodeOrder);
907
908 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
909 AssignOrderingToNode(Node->getOperand(I).getNode());
910}
911
Dan Gohman46510a72010-04-15 01:51:59 +0000912void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000913 // Set up outgoing PHI node register values before emitting the terminator.
914 if (isa<TerminatorInst>(&I))
915 HandlePHINodesInSuccessorBlocks(I.getParent());
916
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000917 CurDebugLoc = I.getDebugLoc();
918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000919 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000920
Dan Gohman92884f72010-04-20 15:03:56 +0000921 if (!isa<TerminatorInst>(&I) && !HasTailCall)
922 CopyToExportRegsIfNeeded(&I);
923
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000924 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925}
926
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000927void SelectionDAGBuilder::visitPHI(const PHINode &) {
928 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
929}
930
Dan Gohman46510a72010-04-15 01:51:59 +0000931void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 // Note: this doesn't use InstVisitor, because it has to work with
933 // ConstantExpr's in addition to instructions.
934 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000935 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000936 // Build the switch statement using the Instruction.def file.
937#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000938 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939#include "llvm/Instruction.def"
940 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000941
942 // Assign the ordering to the freshly created DAG nodes.
943 if (NodeMap.count(&I)) {
944 ++SDNodeOrder;
945 AssignOrderingToNode(getValue(&I).getNode());
946 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000947}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000948
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000949// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
950// generate the debug data structures now that we've seen its definition.
951void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
952 SDValue Val) {
953 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000954 if (DDI.getDI()) {
955 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956 DebugLoc dl = DDI.getdl();
957 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000958 MDNode *Variable = DI->getVariable();
959 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000960 SDDbgValue *SDV;
961 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000962 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000963 SDV = DAG.getDbgValue(Variable, Val.getNode(),
964 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
965 DAG.AddDbgValue(SDV, Val.getNode(), false);
966 }
Owen Anderson95771af2011-02-25 21:41:48 +0000967 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000968 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000969 DanglingDebugInfoMap[V] = DanglingDebugInfo();
970 }
971}
972
Nick Lewycky8de34002011-09-30 22:19:53 +0000973/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000974SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000975 // If we already have an SDValue for this value, use it. It's important
976 // to do this first, so that we don't create a CopyFromReg if we already
977 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 SDValue &N = NodeMap[V];
979 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000980
Dan Gohman28a17352010-07-01 01:59:43 +0000981 // If there's a virtual register allocated and initialized for this
982 // value, use it.
983 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
984 if (It != FuncInfo.ValueMap.end()) {
985 unsigned InReg = It->second;
986 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
987 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000988 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000989 resolveDanglingDebugInfo(V, N);
990 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000991 }
992
993 // Otherwise create a new SDValue and remember it.
994 SDValue Val = getValueImpl(V);
995 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000997 return Val;
998}
999
1000/// getNonRegisterValue - Return an SDValue for the given Value, but
1001/// don't look in FuncInfo.ValueMap for a virtual register.
1002SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1003 // If we already have an SDValue for this value, use it.
1004 SDValue &N = NodeMap[V];
1005 if (N.getNode()) return N;
1006
1007 // Otherwise create a new SDValue and remember it.
1008 SDValue Val = getValueImpl(V);
1009 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001010 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001011 return Val;
1012}
1013
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001014/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001015/// Create an SDValue for the given value.
1016SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001017 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001018 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001019
Dan Gohman383b5f62010-04-17 15:32:28 +00001020 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001021 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022
Dan Gohman383b5f62010-04-17 15:32:28 +00001023 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001024 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001027 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001028
Dan Gohman383b5f62010-04-17 15:32:28 +00001029 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001030 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Nate Begeman9008ca62009-04-27 18:41:29 +00001032 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001033 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034
Dan Gohman383b5f62010-04-17 15:32:28 +00001035 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 visit(CE->getOpcode(), *CE);
1037 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001038 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039 return N1;
1040 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001042 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1043 SmallVector<SDValue, 4> Constants;
1044 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1045 OI != OE; ++OI) {
1046 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001047 // If the operand is an empty aggregate, there are no values.
1048 if (!Val) continue;
1049 // Add each leaf value from the operand to the Constants list
1050 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001051 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1052 Constants.push_back(SDValue(Val, i));
1053 }
Bill Wendling87710f02009-12-21 23:47:40 +00001054
Bill Wendling4533cac2010-01-28 21:51:40 +00001055 return DAG.getMergeValues(&Constants[0], Constants.size(),
1056 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001058
1059 if (const ConstantDataSequential *CDS =
1060 dyn_cast<ConstantDataSequential>(C)) {
1061 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001062 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001063 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1064 // Add each leaf value from the operand to the Constants list
1065 // to form a flattened list of all the values.
1066 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1067 Ops.push_back(SDValue(Val, i));
1068 }
1069
1070 if (isa<ArrayType>(CDS->getType()))
1071 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1072 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1073 VT, &Ops[0], Ops.size());
1074 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075
Duncan Sands1df98592010-02-16 11:11:14 +00001076 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001077 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1078 "Unknown struct or array constant!");
1079
Owen Andersone50ed302009-08-10 22:56:29 +00001080 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001081 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1082 unsigned NumElts = ValueVTs.size();
1083 if (NumElts == 0)
1084 return SDValue(); // empty struct
1085 SmallVector<SDValue, 4> Constants(NumElts);
1086 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001087 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001089 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001090 else if (EltVT.isFloatingPoint())
1091 Constants[i] = DAG.getConstantFP(0, EltVT);
1092 else
1093 Constants[i] = DAG.getConstant(0, EltVT);
1094 }
Bill Wendling87710f02009-12-21 23:47:40 +00001095
Bill Wendling4533cac2010-01-28 21:51:40 +00001096 return DAG.getMergeValues(&Constants[0], NumElts,
1097 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 }
1099
Dan Gohman383b5f62010-04-17 15:32:28 +00001100 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001101 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001102
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001103 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001106 // Now that we know the number and type of the elements, get that number of
1107 // elements into the Ops array based on what kind of constant it is.
1108 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001109 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001111 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001113 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001114 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001115
1116 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001117 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 Op = DAG.getConstantFP(0, EltVT);
1119 else
1120 Op = DAG.getConstant(0, EltVT);
1121 Ops.assign(NumElements, Op);
1122 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001125 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1126 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129 // If this is a static alloca, generate it as the frameindex instead of
1130 // computation.
1131 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1132 DenseMap<const AllocaInst*, int>::iterator SI =
1133 FuncInfo.StaticAllocaMap.find(AI);
1134 if (SI != FuncInfo.StaticAllocaMap.end())
1135 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1136 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001137
Dan Gohman28a17352010-07-01 01:59:43 +00001138 // If this is an instruction which fast-isel has deferred, select it now.
1139 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001140 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1141 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1142 SDValue Chain = DAG.getEntryNode();
1143 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001144 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001145
Dan Gohman28a17352010-07-01 01:59:43 +00001146 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147}
1148
Dan Gohman46510a72010-04-15 01:51:59 +00001149void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001150 SDValue Chain = getControlRoot();
1151 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001152 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001153
Dan Gohman7451d3e2010-05-29 17:03:36 +00001154 if (!FuncInfo.CanLowerReturn) {
1155 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001156 const Function *F = I.getParent()->getParent();
1157
1158 // Emit a store of the return value through the virtual register.
1159 // Leave Outs empty so that LowerReturn won't try to load return
1160 // registers the usual way.
1161 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001162 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 PtrValueVTs);
1164
1165 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1166 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001167
Owen Andersone50ed302009-08-10 22:56:29 +00001168 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001169 SmallVector<uint64_t, 4> Offsets;
1170 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001171 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001172
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001173 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001174 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001175 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1176 RetPtr.getValueType(), RetPtr,
1177 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001178 Chains[i] =
1179 DAG.getStore(Chain, getCurDebugLoc(),
1180 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001181 // FIXME: better loc info would be nice.
1182 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001183 }
1184
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001185 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1186 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001187 } else if (I.getNumOperands() != 0) {
1188 SmallVector<EVT, 4> ValueVTs;
1189 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1190 unsigned NumValues = ValueVTs.size();
1191 if (NumValues) {
1192 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1194 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001196 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001197
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001198 const Function *F = I.getParent()->getParent();
1199 if (F->paramHasAttr(0, Attribute::SExt))
1200 ExtendKind = ISD::SIGN_EXTEND;
1201 else if (F->paramHasAttr(0, Attribute::ZExt))
1202 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001204 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1205 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206
1207 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1208 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1209 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001210 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001211 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1212 &Parts[0], NumParts, PartVT, ExtendKind);
1213
1214 // 'inreg' on function refers to return value
1215 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1216 if (F->paramHasAttr(0, Attribute::InReg))
1217 Flags.setInReg();
1218
1219 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001220 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001221 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001222 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001223 Flags.setZExt();
1224
Dan Gohmanc9403652010-07-07 15:54:55 +00001225 for (unsigned i = 0; i < NumParts; ++i) {
1226 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1227 /*isfixed=*/true));
1228 OutVals.push_back(Parts[i]);
1229 }
Evan Cheng3927f432009-03-25 20:20:11 +00001230 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001231 }
1232 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233
1234 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001235 CallingConv::ID CallConv =
1236 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001238 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001239
1240 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001242 "LowerReturn didn't return a valid chain!");
1243
1244 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001246}
1247
Dan Gohmanad62f532009-04-23 23:13:24 +00001248/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1249/// created for it, emit nodes to copy the value into the virtual
1250/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001251void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001252 // Skip empty types
1253 if (V->getType()->isEmptyTy())
1254 return;
1255
Dan Gohman33b7a292010-04-16 17:15:02 +00001256 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1257 if (VMI != FuncInfo.ValueMap.end()) {
1258 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1259 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001260 }
1261}
1262
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1264/// the current basic block, add it to ValueMap now so that we'll get a
1265/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001266void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001267 // No need to export constants.
1268 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // Already exported?
1271 if (FuncInfo.isExportedInst(V)) return;
1272
1273 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1274 CopyValueToVirtualRegister(V, Reg);
1275}
1276
Dan Gohman46510a72010-04-15 01:51:59 +00001277bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001278 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001279 // The operands of the setcc have to be in this block. We don't know
1280 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001281 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 // Can export from current BB.
1283 if (VI->getParent() == FromBB)
1284 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 // Is already exported, noop.
1287 return FuncInfo.isExportedInst(V);
1288 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001290 // If this is an argument, we can export it if the BB is the entry block or
1291 // if it is already exported.
1292 if (isa<Argument>(V)) {
1293 if (FromBB == &FromBB->getParent()->getEntryBlock())
1294 return true;
1295
1296 // Otherwise, can only export this if it is already exported.
1297 return FuncInfo.isExportedInst(V);
1298 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 // Otherwise, constants can always be exported.
1301 return true;
1302}
1303
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001304/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001305uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1306 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001307 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1308 if (!BPI)
1309 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001310 const BasicBlock *SrcBB = Src->getBasicBlock();
1311 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001312 return BPI->getEdgeWeight(SrcBB, DstBB);
1313}
1314
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001315void SelectionDAGBuilder::
1316addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1317 uint32_t Weight /* = 0 */) {
1318 if (!Weight)
1319 Weight = getEdgeWeight(Src, Dst);
1320 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001321}
1322
1323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324static bool InBlock(const Value *V, const BasicBlock *BB) {
1325 if (const Instruction *I = dyn_cast<Instruction>(V))
1326 return I->getParent() == BB;
1327 return true;
1328}
1329
Dan Gohmanc2277342008-10-17 21:16:08 +00001330/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1331/// This function emits a branch and is used at the leaves of an OR or an
1332/// AND operator tree.
1333///
1334void
Dan Gohman46510a72010-04-15 01:51:59 +00001335SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001336 MachineBasicBlock *TBB,
1337 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001338 MachineBasicBlock *CurBB,
1339 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001340 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341
Dan Gohmanc2277342008-10-17 21:16:08 +00001342 // If the leaf of the tree is a comparison, merge the condition into
1343 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001344 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001345 // The operands of the cmp have to be in this block. We don't know
1346 // how to export them from some other block. If this is the first block
1347 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001348 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1350 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001351 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001352 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001353 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001354 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001355 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001356 if (TM.Options.NoNaNsFPMath)
1357 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 } else {
1359 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001360 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001362
1363 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1365 SwitchCases.push_back(CB);
1366 return;
1367 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001368 }
1369
1370 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001371 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001372 NULL, TBB, FBB, CurBB);
1373 SwitchCases.push_back(CB);
1374}
1375
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001376/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001377void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001378 MachineBasicBlock *TBB,
1379 MachineBasicBlock *FBB,
1380 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001381 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001382 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001383 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001384 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001385 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001386 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1387 BOp->getParent() != CurBB->getBasicBlock() ||
1388 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1389 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001390 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 return;
1392 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 // Create TmpBB after CurBB.
1395 MachineFunction::iterator BBI = CurBB;
1396 MachineFunction &MF = DAG.getMachineFunction();
1397 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1398 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 if (Opc == Instruction::Or) {
1401 // Codegen X | Y as:
1402 // jmp_if_X TBB
1403 // jmp TmpBB
1404 // TmpBB:
1405 // jmp_if_Y TBB
1406 // jmp FBB
1407 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001410 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001413 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001414 } else {
1415 assert(Opc == Instruction::And && "Unknown merge op!");
1416 // Codegen X & Y as:
1417 // jmp_if_X TmpBB
1418 // jmp FBB
1419 // TmpBB:
1420 // jmp_if_Y TBB
1421 // jmp FBB
1422 //
1423 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001426 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001428 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001429 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 }
1431}
1432
1433/// If the set of cases should be emitted as a series of branches, return true.
1434/// If we should emit this as a bunch of and/or'd together conditions, return
1435/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001436bool
Dan Gohman2048b852009-11-23 18:04:58 +00001437SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 // If this is two comparisons of the same values or'd or and'd together, they
1441 // will get folded into a single comparison, so don't emit two blocks.
1442 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1443 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1444 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1445 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1446 return false;
1447 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Chris Lattner133ce872010-01-02 00:00:03 +00001449 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1450 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1451 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1452 Cases[0].CC == Cases[1].CC &&
1453 isa<Constant>(Cases[0].CmpRHS) &&
1454 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1455 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1456 return false;
1457 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1458 return false;
1459 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 return true;
1462}
1463
Dan Gohman46510a72010-04-15 01:51:59 +00001464void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001465 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 // Update machine-CFG edges.
1468 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1469
1470 // Figure out which block is immediately after the current one.
1471 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001472 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001473 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 NextBlock = BBI;
1475
1476 if (I.isUnconditional()) {
1477 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001478 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001479
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001481 if (Succ0MBB != NextBlock)
1482 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001484 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486 return;
1487 }
1488
1489 // If this condition is one of the special cases we handle, do special stuff
1490 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001491 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1493
1494 // If this is a series of conditions that are or'd or and'd together, emit
1495 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001496 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // For example, instead of something like:
1498 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001499 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001501 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // or C, F
1503 // jnz foo
1504 // Emit:
1505 // cmp A, B
1506 // je foo
1507 // cmp D, E
1508 // jle foo
1509 //
Dan Gohman46510a72010-04-15 01:51:59 +00001510 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001511 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001512 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 (BOp->getOpcode() == Instruction::And ||
1514 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001515 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1516 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517 // If the compares in later blocks need to use values not currently
1518 // exported from this block, export them now. This block should always
1519 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001520 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001522 // Allow some cases to be rejected.
1523 if (ShouldEmitAsBranches(SwitchCases)) {
1524 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1525 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1526 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1527 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001530 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531 SwitchCases.erase(SwitchCases.begin());
1532 return;
1533 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001534
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 // Okay, we decided not to do this, remove any inserted MBB's and clear
1536 // SwitchCases.
1537 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001538 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001539
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 SwitchCases.clear();
1541 }
1542 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001544 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001545 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001546 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 // Use visitSwitchCase to actually insert the fast branch sequence for this
1549 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001550 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551}
1552
1553/// visitSwitchCase - Emits the necessary code to represent a single node in
1554/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001555void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1556 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 SDValue Cond;
1558 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001559 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001560
1561 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 if (CB.CmpMHS == NULL) {
1563 // Fold "(X == true)" to X and "(X == false)" to !X to
1564 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001565 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001566 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001568 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001569 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001571 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574 } else {
1575 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1576
Anton Korobeynikov23218582008-12-23 22:25:27 +00001577 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1578 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579
1580 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001581 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582
1583 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001585 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001587 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001588 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590 DAG.getConstant(High-Low, VT), ISD::SETULE);
1591 }
1592 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001593
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001595 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1596 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001597
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 // Set NextBlock to be the MBB immediately after the current one, if any.
1599 // This is used to avoid emitting unnecessary branches to the next block.
1600 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001601 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001602 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001604
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605 // If the lhs block is the next block, invert the condition so that we can
1606 // fall through to the lhs instead of the rhs block.
1607 if (CB.TrueBB == NextBlock) {
1608 std::swap(CB.TrueBB, CB.FalseBB);
1609 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001610 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001612
Dale Johannesenf5d97892009-02-04 01:48:28 +00001613 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001615 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001616
Evan Cheng266a99d2010-09-23 06:51:55 +00001617 // Insert the false branch. Do this even if it's a fall through branch,
1618 // this makes it easier to do DAG optimizations which require inverting
1619 // the branch condition.
1620 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1621 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001622
1623 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624}
1625
1626/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001627void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 // Emit the code for the jump table
1629 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001630 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001631 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1632 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001633 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001634 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1635 MVT::Other, Index.getValue(1),
1636 Table, Index);
1637 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638}
1639
1640/// visitJumpTableHeader - This function emits necessary code to produce index
1641/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001642void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001643 JumpTableHeader &JTH,
1644 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001645 // Subtract the lowest switch case value from the value being switched on and
1646 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 // difference between smallest and largest cases.
1648 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001649 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001650 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001652
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001653 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001654 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001655 // can be used as an index into the jump table in a subsequent basic block.
1656 // This value may be smaller or larger than the target's pointer type, and
1657 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001658 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001659
Dan Gohman89496d02010-07-02 00:10:16 +00001660 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001661 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1662 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001663 JT.Reg = JumpTableReg;
1664
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001665 // Emit the range check for the jump table, and branch to the default block
1666 // for the switch statement if the value being switched on exceeds the largest
1667 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001668 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001669 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001670 DAG.getConstant(JTH.Last-JTH.First,VT),
1671 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001672
1673 // Set NextBlock to be the MBB immediately after the current one, if any.
1674 // This is used to avoid emitting unnecessary branches to the next block.
1675 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001676 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001677
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001678 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001679 NextBlock = BBI;
1680
Dale Johannesen66978ee2009-01-31 02:22:37 +00001681 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001683 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001684
Bill Wendling4533cac2010-01-28 21:51:40 +00001685 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001686 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1687 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001688
Bill Wendling87710f02009-12-21 23:47:40 +00001689 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690}
1691
1692/// visitBitTestHeader - This function emits necessary code to produce value
1693/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001694void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1695 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696 // Subtract the minimum value
1697 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001698 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001699 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001700 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701
1702 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001703 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001704 TLI.getSetCCResultType(Sub.getValueType()),
1705 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001706 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707
Evan Chengd08e5b42011-01-06 01:02:44 +00001708 // Determine the type of the test operands.
1709 bool UsePtrType = false;
1710 if (!TLI.isTypeLegal(VT))
1711 UsePtrType = true;
1712 else {
1713 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001714 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001715 // Switch table case range are encoded into series of masks.
1716 // Just use pointer type, it's guaranteed to fit.
1717 UsePtrType = true;
1718 break;
1719 }
1720 }
1721 if (UsePtrType) {
1722 VT = TLI.getPointerTy();
1723 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1724 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725
Evan Chengd08e5b42011-01-06 01:02:44 +00001726 B.RegVT = VT;
1727 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001728 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001729 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001730
1731 // Set NextBlock to be the MBB immediately after the current one, if any.
1732 // This is used to avoid emitting unnecessary branches to the next block.
1733 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001734 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001735 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736 NextBlock = BBI;
1737
1738 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1739
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001740 addSuccessorWithWeight(SwitchBB, B.Default);
1741 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742
Dale Johannesen66978ee2009-01-31 02:22:37 +00001743 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001745 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001746
Evan Cheng8c1f4322010-09-23 18:32:19 +00001747 if (MBB != NextBlock)
1748 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1749 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001750
Bill Wendling87710f02009-12-21 23:47:40 +00001751 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001752}
1753
1754/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001755void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1756 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001757 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001758 BitTestCase &B,
1759 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001760 EVT VT = BB.RegVT;
1761 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1762 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001763 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001764 unsigned PopCount = CountPopulation_64(B.Mask);
1765 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001766 // Testing for a single bit; just compare the shift count with what it
1767 // would need to be to shift a 1 bit in that position.
1768 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001769 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001770 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001771 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001772 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001773 } else if (PopCount == BB.Range) {
1774 // There is only one zero bit in the range, test for it directly.
1775 Cmp = DAG.getSetCC(getCurDebugLoc(),
1776 TLI.getSetCCResultType(VT),
1777 ShiftOp,
1778 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1779 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001780 } else {
1781 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001782 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1783 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001784
Dan Gohman8e0163a2010-06-24 02:06:24 +00001785 // Emit bit tests and jumps
1786 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001787 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001788 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001789 TLI.getSetCCResultType(VT),
1790 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001791 ISD::SETNE);
1792 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001794 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1795 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001796
Dale Johannesen66978ee2009-01-31 02:22:37 +00001797 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001799 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001800
1801 // Set NextBlock to be the MBB immediately after the current one, if any.
1802 // This is used to avoid emitting unnecessary branches to the next block.
1803 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001804 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001805 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806 NextBlock = BBI;
1807
Evan Cheng8c1f4322010-09-23 18:32:19 +00001808 if (NextMBB != NextBlock)
1809 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1810 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001811
Bill Wendling87710f02009-12-21 23:47:40 +00001812 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001813}
1814
Dan Gohman46510a72010-04-15 01:51:59 +00001815void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001816 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818 // Retrieve successors.
1819 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1820 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1821
Gabor Greifb67e6b32009-01-15 11:10:44 +00001822 const Value *Callee(I.getCalledValue());
1823 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824 visitInlineAsm(&I);
1825 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001826 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001827
1828 // If the value of the invoke is used outside of its defining block, make it
1829 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001830 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831
1832 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001833 addSuccessorWithWeight(InvokeMBB, Return);
1834 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001835
1836 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001837 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1838 MVT::Other, getControlRoot(),
1839 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840}
1841
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001842void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1843 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1844}
1845
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001846void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1847 assert(FuncInfo.MBB->isLandingPad() &&
1848 "Call to landingpad not in landing pad!");
1849
1850 MachineBasicBlock *MBB = FuncInfo.MBB;
1851 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1852 AddLandingPadInfo(LP, MMI, MBB);
1853
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001854 // If there aren't registers to copy the values into (e.g., during SjLj
1855 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001856 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001857 TLI.getExceptionSelectorRegister() == 0)
1858 return;
1859
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001860 SmallVector<EVT, 2> ValueVTs;
1861 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1862
1863 // Insert the EXCEPTIONADDR instruction.
1864 assert(FuncInfo.MBB->isLandingPad() &&
1865 "Call to eh.exception not in landing pad!");
1866 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1867 SDValue Ops[2];
1868 Ops[0] = DAG.getRoot();
1869 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1870 SDValue Chain = Op1.getValue(1);
1871
1872 // Insert the EHSELECTION instruction.
1873 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1874 Ops[0] = Op1;
1875 Ops[1] = Chain;
1876 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1877 Chain = Op2.getValue(1);
1878 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1879
1880 Ops[0] = Op1;
1881 Ops[1] = Op2;
1882 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1883 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1884 &Ops[0], 2);
1885
1886 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1887 setValue(&LP, RetPair.first);
1888 DAG.setRoot(RetPair.second);
1889}
1890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1892/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001893bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1894 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001895 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001896 MachineBasicBlock *Default,
1897 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001901 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001903 return false;
1904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001905 // Get the MachineFunction which holds the current MBB. This is used when
1906 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001907 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908
1909 // Figure out which block is immediately after the current one.
1910 MachineBasicBlock *NextBlock = 0;
1911 MachineFunction::iterator BBI = CR.CaseBB;
1912
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001913 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914 NextBlock = BBI;
1915
Benjamin Kramerce750f02010-11-22 09:45:38 +00001916 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917 // is the same as the other, but has one bit unset that the other has set,
1918 // use bit manipulation to do two compares at once. For example:
1919 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001920 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1921 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1922 if (Size == 2 && CR.CaseBB == SwitchBB) {
1923 Case &Small = *CR.Range.first;
1924 Case &Big = *(CR.Range.second-1);
1925
1926 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1927 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1928 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1929
1930 // Check that there is only one bit different.
1931 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1932 (SmallValue | BigValue) == BigValue) {
1933 // Isolate the common bit.
1934 APInt CommonBit = BigValue & ~SmallValue;
1935 assert((SmallValue | CommonBit) == BigValue &&
1936 CommonBit.countPopulation() == 1 && "Not a common bit?");
1937
1938 SDValue CondLHS = getValue(SV);
1939 EVT VT = CondLHS.getValueType();
1940 DebugLoc DL = getCurDebugLoc();
1941
1942 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1943 DAG.getConstant(CommonBit, VT));
1944 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1945 Or, DAG.getConstant(BigValue, VT),
1946 ISD::SETEQ);
1947
1948 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001949 addSuccessorWithWeight(SwitchBB, Small.BB);
1950 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001951
1952 // Insert the true branch.
1953 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1954 getControlRoot(), Cond,
1955 DAG.getBasicBlock(Small.BB));
1956
1957 // Insert the false branch.
1958 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1959 DAG.getBasicBlock(Default));
1960
1961 DAG.setRoot(BrCond);
1962 return true;
1963 }
1964 }
1965 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 // Rearrange the case blocks so that the last one falls through if possible.
1968 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1969 // The last case block won't fall through into 'NextBlock' if we emit the
1970 // branches in this order. See if rearranging a case value would help.
1971 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1972 if (I->BB == NextBlock) {
1973 std::swap(*I, BackCase);
1974 break;
1975 }
1976 }
1977 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 // Create a CaseBlock record representing a conditional branch to
1980 // the Case's target mbb if the value being switched on SV is equal
1981 // to C.
1982 MachineBasicBlock *CurBlock = CR.CaseBB;
1983 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1984 MachineBasicBlock *FallThrough;
1985 if (I != E-1) {
1986 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1987 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001988
1989 // Put SV in a virtual register to make it available from the new blocks.
1990 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 } else {
1992 // If the last case doesn't match, go to the default block.
1993 FallThrough = Default;
1994 }
1995
Dan Gohman46510a72010-04-15 01:51:59 +00001996 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 ISD::CondCode CC;
1998 if (I->High == I->Low) {
1999 // This is just small small case range :) containing exactly 1 case
2000 CC = ISD::SETEQ;
2001 LHS = SV; RHS = I->High; MHS = NULL;
2002 } else {
2003 CC = ISD::SETLE;
2004 LHS = I->Low; MHS = SV; RHS = I->High;
2005 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002006
2007 uint32_t ExtraWeight = I->ExtraWeight;
2008 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2009 /* me */ CurBlock,
2010 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002012 // If emitting the first comparison, just call visitSwitchCase to emit the
2013 // code into the current block. Otherwise, push the CaseBlock onto the
2014 // vector to be later processed by SDISel, and insert the node's MBB
2015 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002016 if (CurBlock == SwitchBB)
2017 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 else
2019 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 CurBlock = FallThrough;
2022 }
2023
2024 return true;
2025}
2026
2027static inline bool areJTsAllowed(const TargetLowering &TLI) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002028 return !TLI.getTargetMachine().Options.DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2030 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002032
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002033static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002034 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002035 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002036 return (LastExt - FirstExt + 1ULL);
2037}
2038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002040bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2041 CaseRecVector &WorkList,
2042 const Value *SV,
2043 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002044 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 Case& FrontCase = *CR.Range.first;
2046 Case& BackCase = *(CR.Range.second-1);
2047
Chris Lattnere880efe2009-11-07 07:50:34 +00002048 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2049 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050
Chris Lattnere880efe2009-11-07 07:50:34 +00002051 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002052 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053 TSize += I->size();
2054
Dan Gohmane0567812010-04-08 23:03:40 +00002055 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002058 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002059 // The density is TSize / Range. Require at least 40%.
2060 // It should not be possible for IntTSize to saturate for sane code, but make
2061 // sure we handle Range saturation correctly.
2062 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2063 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2064 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 return false;
2066
David Greene4b69d992010-01-05 01:24:57 +00002067 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002068 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002069 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002070
2071 // Get the MachineFunction which holds the current MBB. This is used when
2072 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002073 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074
2075 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002077 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078
2079 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2080
2081 // Create a new basic block to hold the code for loading the address
2082 // of the jump table, and jumping to it. Update successor information;
2083 // we will either branch to the default case for the switch, or the jump
2084 // table.
2085 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2086 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002087
2088 addSuccessorWithWeight(CR.CaseBB, Default);
2089 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 // Build a vector of destination BBs, corresponding to each target
2092 // of the jump table. If the value of the jump table slot corresponds to
2093 // a case statement, push the case's BB onto the vector, otherwise, push
2094 // the default BB.
2095 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002098 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2099 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002100
2101 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 DestBBs.push_back(I->BB);
2103 if (TEI==High)
2104 ++I;
2105 } else {
2106 DestBBs.push_back(Default);
2107 }
2108 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002111 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2112 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002113 E = DestBBs.end(); I != E; ++I) {
2114 if (!SuccsHandled[(*I)->getNumber()]) {
2115 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002116 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 }
2118 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002119
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002120 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002121 unsigned JTEncoding = TLI.getJumpTableEncoding();
2122 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002123 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 // Set the jump table information so that we can codegen it as a second
2126 // MachineBasicBlock
2127 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002128 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2129 if (CR.CaseBB == SwitchBB)
2130 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002133 return true;
2134}
2135
2136/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2137/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002138bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2139 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002140 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002141 MachineBasicBlock *Default,
2142 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 // Get the MachineFunction which holds the current MBB. This is used when
2144 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002145 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146
2147 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002149 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150
2151 Case& FrontCase = *CR.Range.first;
2152 Case& BackCase = *(CR.Range.second-1);
2153 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2154
2155 // Size is the number of Cases represented by this range.
2156 unsigned Size = CR.Range.second - CR.Range.first;
2157
Chris Lattnere880efe2009-11-07 07:50:34 +00002158 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2159 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 double FMetric = 0;
2161 CaseItr Pivot = CR.Range.first + Size/2;
2162
2163 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2164 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002165 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2167 I!=E; ++I)
2168 TSize += I->size();
2169
Chris Lattnere880efe2009-11-07 07:50:34 +00002170 APInt LSize = FrontCase.size();
2171 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002172 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002173 << "First: " << First << ", Last: " << Last <<'\n'
2174 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2176 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002177 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2178 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002179 APInt Range = ComputeRange(LEnd, RBegin);
2180 assert((Range - 2ULL).isNonNegative() &&
2181 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002182 // Use volatile double here to avoid excess precision issues on some hosts,
2183 // e.g. that use 80-bit X87 registers.
2184 volatile double LDensity =
2185 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002186 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002187 volatile double RDensity =
2188 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002189 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002190 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002192 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002193 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2194 << "LDensity: " << LDensity
2195 << ", RDensity: " << RDensity << '\n'
2196 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 if (FMetric < Metric) {
2198 Pivot = J;
2199 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002200 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 }
2202
2203 LSize += J->size();
2204 RSize -= J->size();
2205 }
2206 if (areJTsAllowed(TLI)) {
2207 // If our case is dense we *really* should handle it earlier!
2208 assert((FMetric > 0) && "Should handle dense range earlier!");
2209 } else {
2210 Pivot = CR.Range.first + Size/2;
2211 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 CaseRange LHSR(CR.Range.first, Pivot);
2214 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002215 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002219 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002221 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 // Pivot's Value, then we can branch directly to the LHS's Target,
2223 // rather than creating a leaf node for it.
2224 if ((LHSR.second - LHSR.first) == 1 &&
2225 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002226 cast<ConstantInt>(C)->getValue() ==
2227 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 TrueBB = LHSR.first->BB;
2229 } else {
2230 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2231 CurMF->insert(BBI, TrueBB);
2232 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002233
2234 // Put SV in a virtual register to make it available from the new blocks.
2235 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238 // Similar to the optimization above, if the Value being switched on is
2239 // known to be less than the Constant CR.LT, and the current Case Value
2240 // is CR.LT - 1, then we can branch directly to the target block for
2241 // the current Case Value, rather than emitting a RHS leaf node for it.
2242 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002243 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2244 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 FalseBB = RHSR.first->BB;
2246 } else {
2247 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2248 CurMF->insert(BBI, FalseBB);
2249 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002250
2251 // Put SV in a virtual register to make it available from the new blocks.
2252 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 }
2254
2255 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002256 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257 // Otherwise, branch to LHS.
2258 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2259
Dan Gohman99be8ae2010-04-19 22:41:47 +00002260 if (CR.CaseBB == SwitchBB)
2261 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 else
2263 SwitchCases.push_back(CB);
2264
2265 return true;
2266}
2267
2268/// handleBitTestsSwitchCase - if current case range has few destination and
2269/// range span less, than machine word bitwidth, encode case range into series
2270/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002271bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2272 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002273 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002274 MachineBasicBlock* Default,
2275 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002276 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002277 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002278
2279 Case& FrontCase = *CR.Range.first;
2280 Case& BackCase = *(CR.Range.second-1);
2281
2282 // Get the MachineFunction which holds the current MBB. This is used when
2283 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002284 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002286 // If target does not have legal shift left, do not emit bit tests at all.
2287 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2288 return false;
2289
Anton Korobeynikov23218582008-12-23 22:25:27 +00002290 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2292 I!=E; ++I) {
2293 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002294 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 // Count unique destinations
2298 SmallSet<MachineBasicBlock*, 4> Dests;
2299 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2300 Dests.insert(I->BB);
2301 if (Dests.size() > 3)
2302 // Don't bother the code below, if there are too much unique destinations
2303 return false;
2304 }
David Greene4b69d992010-01-05 01:24:57 +00002305 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002306 << Dests.size() << '\n'
2307 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002310 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2311 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002312 APInt cmpRange = maxValue - minValue;
2313
David Greene4b69d992010-01-05 01:24:57 +00002314 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002315 << "Low bound: " << minValue << '\n'
2316 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002317
Dan Gohmane0567812010-04-08 23:03:40 +00002318 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 (!(Dests.size() == 1 && numCmps >= 3) &&
2320 !(Dests.size() == 2 && numCmps >= 5) &&
2321 !(Dests.size() >= 3 && numCmps >= 6)))
2322 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
David Greene4b69d992010-01-05 01:24:57 +00002324 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002325 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 // Optimize the case where all the case values fit in a
2328 // word without having to subtract minValue. In this case,
2329 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002330 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002331 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002333 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 CaseBitsVector CasesBits;
2337 unsigned i, count = 0;
2338
2339 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2340 MachineBasicBlock* Dest = I->BB;
2341 for (i = 0; i < count; ++i)
2342 if (Dest == CasesBits[i].BB)
2343 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 if (i == count) {
2346 assert((count < 3) && "Too much destinations to test!");
2347 CasesBits.push_back(CaseBits(0, Dest, 0));
2348 count++;
2349 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002350
2351 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2352 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2353
2354 uint64_t lo = (lowValue - lowBound).getZExtValue();
2355 uint64_t hi = (highValue - lowBound).getZExtValue();
2356
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357 for (uint64_t j = lo; j <= hi; j++) {
2358 CasesBits[i].Mask |= 1ULL << j;
2359 CasesBits[i].Bits++;
2360 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 }
2363 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365 BitTestInfo BTC;
2366
2367 // Figure out which block is immediately after the current one.
2368 MachineFunction::iterator BBI = CR.CaseBB;
2369 ++BBI;
2370
2371 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2372
David Greene4b69d992010-01-05 01:24:57 +00002373 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002374 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002375 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002376 << ", Bits: " << CasesBits[i].Bits
2377 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378
2379 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2380 CurMF->insert(BBI, CaseBB);
2381 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2382 CaseBB,
2383 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002384
2385 // Put SV in a virtual register to make it available from the new blocks.
2386 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002388
2389 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002390 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 CR.CaseBB, Default, BTC);
2392
Dan Gohman99be8ae2010-04-19 22:41:47 +00002393 if (CR.CaseBB == SwitchBB)
2394 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 BitTestCases.push_back(BTB);
2397
2398 return true;
2399}
2400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002402size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2403 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002404 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002406 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407 // Start with "simple" cases
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002408 for (size_t i = 0; i < SI.getNumCases(); ++i) {
2409 BasicBlock *SuccBB = SI.getCaseSuccessor(i);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002410 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2411
2412 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2413
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002414 Cases.push_back(Case(SI.getCaseValue(i),
2415 SI.getCaseValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002416 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 }
2418 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2419
2420 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002421 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 // Must recompute end() each iteration because it may be
2423 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002424 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2425 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002426 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2427 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 MachineBasicBlock* nextBB = J->BB;
2429 MachineBasicBlock* currentBB = I->BB;
2430
2431 // If the two neighboring cases go to the same destination, merge them
2432 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002433 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434 I->High = J->High;
2435 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002436
2437 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2438 uint32_t CurWeight = currentBB->getBasicBlock() ?
2439 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2440 uint32_t NextWeight = nextBB->getBasicBlock() ?
2441 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2442
2443 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2444 CurWeight + NextWeight);
2445 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 } else {
2447 I = J++;
2448 }
2449 }
2450
2451 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2452 if (I->Low != I->High)
2453 // A range counts double, since it requires two compares.
2454 ++numCmps;
2455 }
2456
2457 return numCmps;
2458}
2459
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002460void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2461 MachineBasicBlock *Last) {
2462 // Update JTCases.
2463 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2464 if (JTCases[i].first.HeaderBB == First)
2465 JTCases[i].first.HeaderBB = Last;
2466
2467 // Update BitTestCases.
2468 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2469 if (BitTestCases[i].Parent == First)
2470 BitTestCases[i].Parent = Last;
2471}
2472
Dan Gohman46510a72010-04-15 01:51:59 +00002473void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002474 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002475
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476 // Figure out which block is immediately after the current one.
2477 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2479
2480 // If there is only the default destination, branch to it if it is not the
2481 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002482 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483 // Update machine-CFG edges.
2484
2485 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002486 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002487 if (Default != NextBlock)
2488 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2489 MVT::Other, getControlRoot(),
2490 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492 return;
2493 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 // If there are any non-default case statements, create a vector of Cases
2496 // representing each one, and sort the vector so that we can efficiently
2497 // create a binary search tree from them.
2498 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002499 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002500 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002501 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002502 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503
2504 // Get the Value to be switched on and default basic blocks, which will be
2505 // inserted into CaseBlock records, representing basic blocks in the binary
2506 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002507 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508
2509 // Push the initial CaseRec onto the worklist
2510 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002511 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2512 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513
2514 while (!WorkList.empty()) {
2515 // Grab a record representing a case range to process off the worklist
2516 CaseRec CR = WorkList.back();
2517 WorkList.pop_back();
2518
Dan Gohman99be8ae2010-04-19 22:41:47 +00002519 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522 // If the range has few cases (two or less) emit a series of specific
2523 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002524 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002525 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002526
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002527 // If the switch has more than 5 blocks, and at least 40% dense, and the
2528 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002530 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2534 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002535 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536 }
2537}
2538
Dan Gohman46510a72010-04-15 01:51:59 +00002539void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002540 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002541
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002542 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002543 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002544 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002545 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002546 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002547 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002548 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002549 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2550 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2551 addSuccessorWithWeight(IndirectBrMBB, Succ);
2552 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002553
Bill Wendling4533cac2010-01-28 21:51:40 +00002554 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2555 MVT::Other, getControlRoot(),
2556 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002557}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558
Dan Gohman46510a72010-04-15 01:51:59 +00002559void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002561 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002562 if (isa<Constant>(I.getOperand(0)) &&
2563 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2564 SDValue Op2 = getValue(I.getOperand(1));
2565 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2566 Op2.getValueType(), Op2));
2567 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002568 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002569
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002570 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002571}
2572
Dan Gohman46510a72010-04-15 01:51:59 +00002573void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574 SDValue Op1 = getValue(I.getOperand(0));
2575 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002576 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2577 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578}
2579
Dan Gohman46510a72010-04-15 01:51:59 +00002580void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002581 SDValue Op1 = getValue(I.getOperand(0));
2582 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002583
2584 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2585
Chris Lattnerd3027732011-02-13 09:02:52 +00002586 // Coerce the shift amount to the right type if we can.
2587 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002588 unsigned ShiftSize = ShiftTy.getSizeInBits();
2589 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002590 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002591
Dan Gohman57fc82d2009-04-09 03:51:29 +00002592 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002593 if (ShiftSize > Op2Size)
2594 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002595
Dan Gohman57fc82d2009-04-09 03:51:29 +00002596 // If the operand is larger than the shift count type but the shift
2597 // count type has enough bits to represent any shift value, truncate
2598 // it now. This is a common case and it exposes the truncate to
2599 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002600 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2601 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2602 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002603 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002604 else
Chris Lattnere0751182011-02-13 19:09:16 +00002605 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002607
Bill Wendling4533cac2010-01-28 21:51:40 +00002608 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2609 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610}
2611
Benjamin Kramer9c640302011-07-08 10:31:30 +00002612void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002613 SDValue Op1 = getValue(I.getOperand(0));
2614 SDValue Op2 = getValue(I.getOperand(1));
2615
2616 // Turn exact SDivs into multiplications.
2617 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2618 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002619 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2620 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002621 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2622 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2623 else
2624 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2625 Op1, Op2));
2626}
2627
Dan Gohman46510a72010-04-15 01:51:59 +00002628void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002630 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002632 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002633 predicate = ICmpInst::Predicate(IC->getPredicate());
2634 SDValue Op1 = getValue(I.getOperand(0));
2635 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002636 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002637
Owen Andersone50ed302009-08-10 22:56:29 +00002638 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002639 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640}
2641
Dan Gohman46510a72010-04-15 01:51:59 +00002642void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002643 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002644 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002646 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647 predicate = FCmpInst::Predicate(FC->getPredicate());
2648 SDValue Op1 = getValue(I.getOperand(0));
2649 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002650 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002651 if (TM.Options.NoNaNsFPMath)
2652 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002653 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002654 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002655}
2656
Dan Gohman46510a72010-04-15 01:51:59 +00002657void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002658 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002659 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2660 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002661 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002662
Bill Wendling49fcff82009-12-21 22:30:11 +00002663 SmallVector<SDValue, 4> Values(NumValues);
2664 SDValue Cond = getValue(I.getOperand(0));
2665 SDValue TrueVal = getValue(I.getOperand(1));
2666 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002667 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2668 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002669
Bill Wendling4533cac2010-01-28 21:51:40 +00002670 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002671 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2672 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002673 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002674 SDValue(TrueVal.getNode(),
2675 TrueVal.getResNo() + i),
2676 SDValue(FalseVal.getNode(),
2677 FalseVal.getResNo() + i));
2678
Bill Wendling4533cac2010-01-28 21:51:40 +00002679 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2680 DAG.getVTList(&ValueVTs[0], NumValues),
2681 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002682}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683
Dan Gohman46510a72010-04-15 01:51:59 +00002684void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002685 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2686 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002687 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002688 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689}
2690
Dan Gohman46510a72010-04-15 01:51:59 +00002691void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2693 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2694 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002695 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002696 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002697}
2698
Dan Gohman46510a72010-04-15 01:51:59 +00002699void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002700 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2701 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2702 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002703 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002704 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705}
2706
Dan Gohman46510a72010-04-15 01:51:59 +00002707void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708 // FPTrunc is never a no-op cast, no need to check
2709 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002710 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002711 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002712 DestVT, N,
2713 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714}
2715
Dan Gohman46510a72010-04-15 01:51:59 +00002716void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002717 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002720 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721}
2722
Dan Gohman46510a72010-04-15 01:51:59 +00002723void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724 // FPToUI is never a no-op cast, no need to check
2725 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002727 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728}
2729
Dan Gohman46510a72010-04-15 01:51:59 +00002730void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731 // FPToSI is never a no-op cast, no need to check
2732 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002733 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002734 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002735}
2736
Dan Gohman46510a72010-04-15 01:51:59 +00002737void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 // UIToFP is never a no-op cast, no need to check
2739 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002740 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002741 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742}
2743
Dan Gohman46510a72010-04-15 01:51:59 +00002744void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002745 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002747 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002748 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749}
2750
Dan Gohman46510a72010-04-15 01:51:59 +00002751void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752 // What to do depends on the size of the integer and the size of the pointer.
2753 // We can either truncate, zero extend, or no-op, accordingly.
2754 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002755 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002756 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002757}
2758
Dan Gohman46510a72010-04-15 01:51:59 +00002759void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002760 // What to do depends on the size of the integer and the size of the pointer.
2761 // We can either truncate, zero extend, or no-op, accordingly.
2762 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002763 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002764 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765}
2766
Dan Gohman46510a72010-04-15 01:51:59 +00002767void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002769 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770
Bill Wendling49fcff82009-12-21 22:30:11 +00002771 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002772 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002773 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002774 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002775 DestVT, N)); // convert types.
2776 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002777 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002778}
2779
Dan Gohman46510a72010-04-15 01:51:59 +00002780void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002781 SDValue InVec = getValue(I.getOperand(0));
2782 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002783 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002784 TLI.getPointerTy(),
2785 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002786 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2787 TLI.getValueType(I.getType()),
2788 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002789}
2790
Dan Gohman46510a72010-04-15 01:51:59 +00002791void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002793 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002794 TLI.getPointerTy(),
2795 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002796 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2797 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798}
2799
Craig Topper51578342012-01-04 09:23:09 +00002800// Utility for visitShuffleVector - Return true if every element in Mask,
2801// begining // from position Pos and ending in Pos+Size, falls within the
2802// specified sequential range [L, L+Pos). or is undef.
2803static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
2804 int Pos, int Size, int Low) {
2805 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
2806 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002808 return true;
2809}
2810
Dan Gohman46510a72010-04-15 01:51:59 +00002811void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002812 SDValue Src1 = getValue(I.getOperand(0));
2813 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814
Chris Lattner56243b82012-01-26 02:51:13 +00002815 SmallVector<int, 8> Mask;
2816 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2817 unsigned MaskNumElts = Mask.size();
2818
Owen Andersone50ed302009-08-10 22:56:29 +00002819 EVT VT = TLI.getValueType(I.getType());
2820 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002821 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002822
Mon P Wangc7849c22008-11-16 05:06:27 +00002823 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002824 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2825 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002826 return;
2827 }
2828
2829 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002830 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2831 // Mask is longer than the source vectors and is a multiple of the source
2832 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002833 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002834 if (SrcNumElts*2 == MaskNumElts) {
2835 // First check for Src1 in low and Src2 in high
2836 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2837 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2838 // The shuffle is concatenating two vectors together.
2839 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2840 VT, Src1, Src2));
2841 return;
2842 }
2843 // Then check for Src2 in low and Src1 in high
2844 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2845 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2846 // The shuffle is concatenating two vectors together.
2847 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2848 VT, Src2, Src1));
2849 return;
2850 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002851 }
2852
Mon P Wangc7849c22008-11-16 05:06:27 +00002853 // Pad both vectors with undefs to make them the same length as the mask.
2854 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2856 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002857 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002858
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2860 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002861 MOps1[0] = Src1;
2862 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002863
2864 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2865 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 &MOps1[0], NumConcat);
2867 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002868 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002870
Mon P Wangaeb06d22008-11-10 04:46:22 +00002871 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002873 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002875 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 MappedOps.push_back(Idx);
2877 else
2878 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002879 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002880
Bill Wendling4533cac2010-01-28 21:51:40 +00002881 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2882 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002883 return;
2884 }
2885
Mon P Wangc7849c22008-11-16 05:06:27 +00002886 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002887 // Analyze the access pattern of the vector to see if we can extract
2888 // two subvectors and do the shuffle. The analysis is done by calculating
2889 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002890 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2891 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002892 int MaxRange[2] = {-1, -1};
2893
Nate Begeman5a5ca152009-04-29 05:20:52 +00002894 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 int Idx = Mask[i];
2896 int Input = 0;
2897 if (Idx < 0)
2898 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002899
Nate Begeman5a5ca152009-04-29 05:20:52 +00002900 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 Input = 1;
2902 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002903 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002904 if (Idx > MaxRange[Input])
2905 MaxRange[Input] = Idx;
2906 if (Idx < MinRange[Input])
2907 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002908 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002909
Mon P Wangc7849c22008-11-16 05:06:27 +00002910 // Check if the access is smaller than the vector size and can we find
2911 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002912 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2913 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002914 int StartIdx[2]; // StartIdx to extract from
2915 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002916 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002917 RangeUse[Input] = 0; // Unused
2918 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002919 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002920 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002921 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002922 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002923 RangeUse[Input] = 1; // Extract from beginning of the vector
2924 StartIdx[Input] = 0;
2925 } else {
2926 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002927 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002928 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002929 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002930 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002931 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002932 }
2933
Bill Wendling636e2582009-08-21 18:16:06 +00002934 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002935 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002936 return;
2937 }
2938 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2939 // Extract appropriate subvector and generate a vector shuffle
2940 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002941 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002942 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002943 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002944 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002945 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002946 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002947 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002948
Mon P Wangc7849c22008-11-16 05:06:27 +00002949 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002951 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 int Idx = Mask[i];
2953 if (Idx < 0)
2954 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002955 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 MappedOps.push_back(Idx - StartIdx[0]);
2957 else
2958 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002959 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002960
Bill Wendling4533cac2010-01-28 21:51:40 +00002961 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2962 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002963 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002964 }
2965 }
2966
Mon P Wangc7849c22008-11-16 05:06:27 +00002967 // We can't use either concat vectors or extract subvectors so fall back to
2968 // replacing the shuffle with extract and build vector.
2969 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002970 EVT EltVT = VT.getVectorElementType();
2971 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002972 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002973 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002975 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002976 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002978 SDValue Res;
2979
Nate Begeman5a5ca152009-04-29 05:20:52 +00002980 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002981 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2982 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002983 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002984 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2985 EltVT, Src2,
2986 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2987
2988 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002989 }
2990 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002991
Bill Wendling4533cac2010-01-28 21:51:40 +00002992 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2993 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994}
2995
Dan Gohman46510a72010-04-15 01:51:59 +00002996void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 const Value *Op0 = I.getOperand(0);
2998 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002999 Type *AggTy = I.getType();
3000 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003001 bool IntoUndef = isa<UndefValue>(Op0);
3002 bool FromUndef = isa<UndefValue>(Op1);
3003
Jay Foadfc6d3a42011-07-13 10:26:04 +00003004 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005
Owen Andersone50ed302009-08-10 22:56:29 +00003006 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003008 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3010
3011 unsigned NumAggValues = AggValueVTs.size();
3012 unsigned NumValValues = ValValueVTs.size();
3013 SmallVector<SDValue, 4> Values(NumAggValues);
3014
3015 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016 unsigned i = 0;
3017 // Copy the beginning value(s) from the original aggregate.
3018 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003019 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003020 SDValue(Agg.getNode(), Agg.getResNo() + i);
3021 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003022 if (NumValValues) {
3023 SDValue Val = getValue(Op1);
3024 for (; i != LinearIndex + NumValValues; ++i)
3025 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3026 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3027 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 // Copy remaining value(s) from the original aggregate.
3029 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003030 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031 SDValue(Agg.getNode(), Agg.getResNo() + i);
3032
Bill Wendling4533cac2010-01-28 21:51:40 +00003033 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3034 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3035 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003036}
3037
Dan Gohman46510a72010-04-15 01:51:59 +00003038void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003039 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003040 Type *AggTy = Op0->getType();
3041 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042 bool OutOfUndef = isa<UndefValue>(Op0);
3043
Jay Foadfc6d3a42011-07-13 10:26:04 +00003044 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045
Owen Andersone50ed302009-08-10 22:56:29 +00003046 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3048
3049 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003050
3051 // Ignore a extractvalue that produces an empty object
3052 if (!NumValValues) {
3053 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3054 return;
3055 }
3056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 SmallVector<SDValue, 4> Values(NumValValues);
3058
3059 SDValue Agg = getValue(Op0);
3060 // Copy out the selected value(s).
3061 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3062 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003063 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003064 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003065 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066
Bill Wendling4533cac2010-01-28 21:51:40 +00003067 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3068 DAG.getVTList(&ValValueVTs[0], NumValValues),
3069 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070}
3071
Dan Gohman46510a72010-04-15 01:51:59 +00003072void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003074 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075
Dan Gohman46510a72010-04-15 01:51:59 +00003076 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003077 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003078 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003079 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3081 if (Field) {
3082 // N = N + Offset
3083 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003084 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003085 DAG.getIntPtrConstant(Offset));
3086 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003087
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 Ty = StTy->getElementType(Field);
3089 } else {
3090 Ty = cast<SequentialType>(Ty)->getElementType();
3091
3092 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003093 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003094 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003095 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003096 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003097 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003098 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003099 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003100 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003101 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3102 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003103 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003104 else
Evan Chengb1032a82009-02-09 20:54:38 +00003105 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003106
Dale Johannesen66978ee2009-01-31 02:22:37 +00003107 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003108 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 continue;
3110 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003113 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3114 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115 SDValue IdxN = getValue(Idx);
3116
3117 // If the index is smaller or larger than intptr_t, truncate or extend
3118 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003119 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120
3121 // If this is a multiply by a power of two, turn it into a shl
3122 // immediately. This is a very common case.
3123 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003124 if (ElementSize.isPowerOf2()) {
3125 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003126 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003127 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003128 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003129 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003130 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003131 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003132 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133 }
3134 }
3135
Scott Michelfdc40a02009-02-17 22:15:04 +00003136 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003137 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003138 }
3139 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141 setValue(&I, N);
3142}
3143
Dan Gohman46510a72010-04-15 01:51:59 +00003144void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003145 // If this is a fixed sized alloca in the entry block of the function,
3146 // allocate it statically on the stack.
3147 if (FuncInfo.StaticAllocaMap.count(&I))
3148 return; // getValue will auto-populate this.
3149
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003150 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003151 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152 unsigned Align =
3153 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3154 I.getAlignment());
3155
3156 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003157
Owen Andersone50ed302009-08-10 22:56:29 +00003158 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003159 if (AllocSize.getValueType() != IntPtr)
3160 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3161
3162 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3163 AllocSize,
3164 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166 // Handle alignment. If the requested alignment is less than or equal to
3167 // the stack alignment, ignore it. If the size is greater than or equal to
3168 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003169 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003170 if (Align <= StackAlign)
3171 Align = 0;
3172
3173 // Round the size of the allocation up to the stack alignment size
3174 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003175 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003176 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003177 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003180 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003181 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3183
3184 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003186 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003187 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188 setValue(&I, DSA);
3189 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 // Inform the Frame Information that we have just allocated a variable-sized
3192 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003193 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003194}
3195
Dan Gohman46510a72010-04-15 01:51:59 +00003196void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003197 if (I.isAtomic())
3198 return visitAtomicLoad(I);
3199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200 const Value *SV = I.getOperand(0);
3201 SDValue Ptr = getValue(SV);
3202
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003203 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003205 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003206 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003207 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003208 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003209 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003210
Owen Andersone50ed302009-08-10 22:56:29 +00003211 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003212 SmallVector<uint64_t, 4> Offsets;
3213 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3214 unsigned NumValues = ValueVTs.size();
3215 if (NumValues == 0)
3216 return;
3217
3218 SDValue Root;
3219 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003220 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003221 // Serialize volatile loads with other side effects.
3222 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003223 else if (AA->pointsToConstantMemory(
3224 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003225 // Do not serialize (non-volatile) loads of constant memory with anything.
3226 Root = DAG.getEntryNode();
3227 ConstantMemory = true;
3228 } else {
3229 // Do not serialize non-volatile loads against each other.
3230 Root = DAG.getRoot();
3231 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003234 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3235 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003236 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003237 unsigned ChainI = 0;
3238 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3239 // Serializing loads here may result in excessive register pressure, and
3240 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3241 // could recover a bit by hoisting nodes upward in the chain by recognizing
3242 // they are side-effect free or do not alias. The optimizer should really
3243 // avoid this case by converting large object/array copies to llvm.memcpy
3244 // (MaxParallelChains should always remain as failsafe).
3245 if (ChainI == MaxParallelChains) {
3246 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3247 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3248 MVT::Other, &Chains[0], ChainI);
3249 Root = Chain;
3250 ChainI = 0;
3251 }
Bill Wendling856ff412009-12-22 00:12:37 +00003252 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3253 PtrVT, Ptr,
3254 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003255 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003256 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003257 isNonTemporal, isInvariant, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003258
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003259 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003260 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003261 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003262
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003263 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003264 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003265 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003266 if (isVolatile)
3267 DAG.setRoot(Chain);
3268 else
3269 PendingLoads.push_back(Chain);
3270 }
3271
Bill Wendling4533cac2010-01-28 21:51:40 +00003272 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3273 DAG.getVTList(&ValueVTs[0], NumValues),
3274 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003275}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003276
Dan Gohman46510a72010-04-15 01:51:59 +00003277void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003278 if (I.isAtomic())
3279 return visitAtomicStore(I);
3280
Dan Gohman46510a72010-04-15 01:51:59 +00003281 const Value *SrcV = I.getOperand(0);
3282 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003283
Owen Andersone50ed302009-08-10 22:56:29 +00003284 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003285 SmallVector<uint64_t, 4> Offsets;
3286 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3287 unsigned NumValues = ValueVTs.size();
3288 if (NumValues == 0)
3289 return;
3290
3291 // Get the lowered operands. Note that we do this after
3292 // checking if NumResults is zero, because with zero results
3293 // the operands won't have values in the map.
3294 SDValue Src = getValue(SrcV);
3295 SDValue Ptr = getValue(PtrV);
3296
3297 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003298 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3299 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003300 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003301 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003302 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003303 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003304 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003305
Andrew Trickde91f3c2010-11-12 17:50:46 +00003306 unsigned ChainI = 0;
3307 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3308 // See visitLoad comments.
3309 if (ChainI == MaxParallelChains) {
3310 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3311 MVT::Other, &Chains[0], ChainI);
3312 Root = Chain;
3313 ChainI = 0;
3314 }
Bill Wendling856ff412009-12-22 00:12:37 +00003315 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3316 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003317 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3318 SDValue(Src.getNode(), Src.getResNo() + i),
3319 Add, MachinePointerInfo(PtrV, Offsets[i]),
3320 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3321 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003322 }
3323
Devang Patel7e13efa2010-10-26 22:14:52 +00003324 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003325 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003326 ++SDNodeOrder;
3327 AssignOrderingToNode(StoreNode.getNode());
3328 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003329}
3330
Eli Friedman26689ac2011-08-03 21:06:02 +00003331static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003332 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003333 bool Before, DebugLoc dl,
3334 SelectionDAG &DAG,
3335 const TargetLowering &TLI) {
3336 // Fence, if necessary
3337 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003338 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003339 Order = Release;
3340 else if (Order == Acquire || Order == Monotonic)
3341 return Chain;
3342 } else {
3343 if (Order == AcquireRelease)
3344 Order = Acquire;
3345 else if (Order == Release || Order == Monotonic)
3346 return Chain;
3347 }
3348 SDValue Ops[3];
3349 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003350 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3351 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003352 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3353}
3354
Eli Friedmanff030482011-07-28 21:48:00 +00003355void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003356 DebugLoc dl = getCurDebugLoc();
3357 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003358 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003359
3360 SDValue InChain = getRoot();
3361
3362 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003363 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3364 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003365
Eli Friedman55ba8162011-07-29 03:05:32 +00003366 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003367 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003368 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003369 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003370 getValue(I.getPointerOperand()),
3371 getValue(I.getCompareOperand()),
3372 getValue(I.getNewValOperand()),
3373 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003374 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3375 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003376
3377 SDValue OutChain = L.getValue(1);
3378
3379 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003380 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3381 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003382
Eli Friedman55ba8162011-07-29 03:05:32 +00003383 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003384 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003385}
3386
3387void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003388 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003389 ISD::NodeType NT;
3390 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003391 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003392 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3393 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3394 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3395 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3396 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3397 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3398 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3399 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3400 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3401 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3402 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3403 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003404 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003405 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003406
3407 SDValue InChain = getRoot();
3408
3409 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003410 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3411 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003412
Eli Friedman55ba8162011-07-29 03:05:32 +00003413 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003414 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003415 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003416 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003417 getValue(I.getPointerOperand()),
3418 getValue(I.getValOperand()),
3419 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003420 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003421 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003422
3423 SDValue OutChain = L.getValue(1);
3424
3425 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003426 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3427 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003428
Eli Friedman55ba8162011-07-29 03:05:32 +00003429 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003430 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003431}
3432
Eli Friedman47f35132011-07-25 23:16:38 +00003433void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003434 DebugLoc dl = getCurDebugLoc();
3435 SDValue Ops[3];
3436 Ops[0] = getRoot();
3437 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3438 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3439 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003440}
3441
Eli Friedman327236c2011-08-24 20:50:09 +00003442void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3443 DebugLoc dl = getCurDebugLoc();
3444 AtomicOrdering Order = I.getOrdering();
3445 SynchronizationScope Scope = I.getSynchScope();
3446
3447 SDValue InChain = getRoot();
3448
Eli Friedman327236c2011-08-24 20:50:09 +00003449 EVT VT = EVT::getEVT(I.getType());
3450
Eli Friedman596f4472011-09-13 22:19:59 +00003451 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003452 report_fatal_error("Cannot generate unaligned atomic load");
3453
Eli Friedman327236c2011-08-24 20:50:09 +00003454 SDValue L =
3455 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3456 getValue(I.getPointerOperand()),
3457 I.getPointerOperand(), I.getAlignment(),
3458 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3459 Scope);
3460
3461 SDValue OutChain = L.getValue(1);
3462
3463 if (TLI.getInsertFencesForAtomic())
3464 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3465 DAG, TLI);
3466
3467 setValue(&I, L);
3468 DAG.setRoot(OutChain);
3469}
3470
3471void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3472 DebugLoc dl = getCurDebugLoc();
3473
3474 AtomicOrdering Order = I.getOrdering();
3475 SynchronizationScope Scope = I.getSynchScope();
3476
3477 SDValue InChain = getRoot();
3478
Eli Friedmanfe731212011-09-13 20:50:54 +00003479 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3480
Eli Friedman596f4472011-09-13 22:19:59 +00003481 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003482 report_fatal_error("Cannot generate unaligned atomic store");
3483
Eli Friedman327236c2011-08-24 20:50:09 +00003484 if (TLI.getInsertFencesForAtomic())
3485 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3486 DAG, TLI);
3487
3488 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003489 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003490 InChain,
3491 getValue(I.getPointerOperand()),
3492 getValue(I.getValueOperand()),
3493 I.getPointerOperand(), I.getAlignment(),
3494 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3495 Scope);
3496
3497 if (TLI.getInsertFencesForAtomic())
3498 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3499 DAG, TLI);
3500
3501 DAG.setRoot(OutChain);
3502}
3503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003504/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3505/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003506void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003507 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003508 bool HasChain = !I.doesNotAccessMemory();
3509 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3510
3511 // Build the operand list.
3512 SmallVector<SDValue, 8> Ops;
3513 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3514 if (OnlyLoad) {
3515 // We don't need to serialize loads against other loads.
3516 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003517 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003518 Ops.push_back(getRoot());
3519 }
3520 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003521
3522 // Info is set by getTgtMemInstrinsic
3523 TargetLowering::IntrinsicInfo Info;
3524 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3525
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003526 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003527 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3528 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003529 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003530
3531 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003532 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3533 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003534 Ops.push_back(Op);
3535 }
3536
Owen Andersone50ed302009-08-10 22:56:29 +00003537 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003538 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003539
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003540 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003542
Bob Wilson8d919552009-07-31 22:41:21 +00003543 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003544
3545 // Create the node.
3546 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003547 if (IsTgtIntrinsic) {
3548 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003549 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003550 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003551 Info.memVT,
3552 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003553 Info.align, Info.vol,
3554 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003555 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003556 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003557 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003558 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003559 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003560 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003561 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003562 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003563 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003564 }
3565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003566 if (HasChain) {
3567 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3568 if (OnlyLoad)
3569 PendingLoads.push_back(Chain);
3570 else
3571 DAG.setRoot(Chain);
3572 }
Bill Wendling856ff412009-12-22 00:12:37 +00003573
Benjamin Kramerf0127052010-01-05 13:12:22 +00003574 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003575 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003576 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003577 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003578 }
Bill Wendling856ff412009-12-22 00:12:37 +00003579
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003580 setValue(&I, Result);
3581 }
3582}
3583
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584/// GetSignificand - Get the significand and build it into a floating-point
3585/// number with exponent of 1:
3586///
3587/// Op = (Op & 0x007fffff) | 0x3f800000;
3588///
3589/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003590static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003591GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3593 DAG.getConstant(0x007fffff, MVT::i32));
3594 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3595 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003596 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003597}
3598
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003599/// GetExponent - Get the exponent:
3600///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003601/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602///
3603/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003604static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003605GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003606 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3608 DAG.getConstant(0x7f800000, MVT::i32));
3609 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003610 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3612 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003613 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003614}
3615
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003616/// getF32Constant - Get 32-bit floating point constant.
3617static SDValue
3618getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620}
3621
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003622// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003623const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003624SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003625 SDValue Op1 = getValue(I.getArgOperand(0));
3626 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003627
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003629 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003630 return 0;
3631}
Bill Wendling74c37652008-12-09 22:08:41 +00003632
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003633/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3634/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003635void
Dan Gohman46510a72010-04-15 01:51:59 +00003636SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003637 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003638 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003639
Gabor Greif0635f352010-06-25 09:38:13 +00003640 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003641 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003642 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003643
3644 // Put the exponent in the right bit position for later addition to the
3645 // final result:
3646 //
3647 // #define LOG2OFe 1.4426950f
3648 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003652
3653 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3655 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003656
3657 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003659 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003660
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003661 if (LimitFloatPrecision <= 6) {
3662 // For floating-point precision of 6:
3663 //
3664 // TwoToFractionalPartOfX =
3665 // 0.997535578f +
3666 // (0.735607626f + 0.252464424f * x) * x;
3667 //
3668 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3674 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003676 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003677
3678 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003680 TwoToFracPartOfX, IntegerPartOfX);
3681
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003682 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003683 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3684 // For floating-point precision of 12:
3685 //
3686 // TwoToFractionalPartOfX =
3687 // 0.999892986f +
3688 // (0.696457318f +
3689 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3690 //
3691 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003693 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3697 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003698 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3700 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003702 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003703
3704 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003706 TwoToFracPartOfX, IntegerPartOfX);
3707
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003708 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003709 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3710 // For floating-point precision of 18:
3711 //
3712 // TwoToFractionalPartOfX =
3713 // 0.999999982f +
3714 // (0.693148872f +
3715 // (0.240227044f +
3716 // (0.554906021e-1f +
3717 // (0.961591928e-2f +
3718 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3719 //
3720 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003724 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3726 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003727 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3729 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3732 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003733 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3735 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3738 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003740 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003742
3743 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003745 TwoToFracPartOfX, IntegerPartOfX);
3746
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003747 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003748 }
3749 } else {
3750 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003751 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003752 getValue(I.getArgOperand(0)).getValueType(),
3753 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003754 }
3755
Dale Johannesen59e577f2008-09-05 18:38:42 +00003756 setValue(&I, result);
3757}
3758
Bill Wendling39150252008-09-09 20:39:27 +00003759/// visitLog - Lower a log intrinsic. Handles the special sequences for
3760/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003761void
Dan Gohman46510a72010-04-15 01:51:59 +00003762SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003763 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003764 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003765
Gabor Greif0635f352010-06-25 09:38:13 +00003766 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003767 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003768 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003769 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003770
3771 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003772 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003774 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003775
3776 // Get the significand and build it into a floating-point number with
3777 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003778 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003779
3780 if (LimitFloatPrecision <= 6) {
3781 // For floating-point precision of 6:
3782 //
3783 // LogofMantissa =
3784 // -1.1609546f +
3785 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003786 //
Bill Wendling39150252008-09-09 20:39:27 +00003787 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003791 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3793 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003794 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003795
Scott Michelfdc40a02009-02-17 22:15:04 +00003796 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003798 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3799 // For floating-point precision of 12:
3800 //
3801 // LogOfMantissa =
3802 // -1.7417939f +
3803 // (2.8212026f +
3804 // (-1.4699568f +
3805 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3806 //
3807 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003809 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003811 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3813 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3816 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3819 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003821
Scott Michelfdc40a02009-02-17 22:15:04 +00003822 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003824 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3825 // For floating-point precision of 18:
3826 //
3827 // LogOfMantissa =
3828 // -2.1072184f +
3829 // (4.2372794f +
3830 // (-3.7029485f +
3831 // (2.2781945f +
3832 // (-0.87823314f +
3833 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3834 //
3835 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003837 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3841 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003842 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3844 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3847 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3850 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003851 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3853 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003854 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003855
Scott Michelfdc40a02009-02-17 22:15:04 +00003856 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003858 }
3859 } else {
3860 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003861 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003862 getValue(I.getArgOperand(0)).getValueType(),
3863 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003864 }
3865
Dale Johannesen59e577f2008-09-05 18:38:42 +00003866 setValue(&I, result);
3867}
3868
Bill Wendling3eb59402008-09-09 00:28:24 +00003869/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3870/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003871void
Dan Gohman46510a72010-04-15 01:51:59 +00003872SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003873 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003874 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003875
Gabor Greif0635f352010-06-25 09:38:13 +00003876 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003877 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003878 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003879 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003880
Bill Wendling39150252008-09-09 20:39:27 +00003881 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003882 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003883
Bill Wendling3eb59402008-09-09 00:28:24 +00003884 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003885 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003886 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003887
Bill Wendling3eb59402008-09-09 00:28:24 +00003888 // Different possible minimax approximations of significand in
3889 // floating-point for various degrees of accuracy over [1,2].
3890 if (LimitFloatPrecision <= 6) {
3891 // For floating-point precision of 6:
3892 //
3893 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3894 //
3895 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003899 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3901 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003902 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003903
Scott Michelfdc40a02009-02-17 22:15:04 +00003904 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003906 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3907 // For floating-point precision of 12:
3908 //
3909 // Log2ofMantissa =
3910 // -2.51285454f +
3911 // (4.07009056f +
3912 // (-2.12067489f +
3913 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003914 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003915 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003917 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003919 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3921 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3924 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003925 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3927 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003929
Scott Michelfdc40a02009-02-17 22:15:04 +00003930 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003932 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3933 // For floating-point precision of 18:
3934 //
3935 // Log2ofMantissa =
3936 // -3.0400495f +
3937 // (6.1129976f +
3938 // (-5.3420409f +
3939 // (3.2865683f +
3940 // (-1.2669343f +
3941 // (0.27515199f -
3942 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3943 //
3944 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003948 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3950 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003951 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3953 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003954 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3956 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3959 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3962 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003963 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003964
Scott Michelfdc40a02009-02-17 22:15:04 +00003965 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003967 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003968 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003969 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003970 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003971 getValue(I.getArgOperand(0)).getValueType(),
3972 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003973 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003974
Dale Johannesen59e577f2008-09-05 18:38:42 +00003975 setValue(&I, result);
3976}
3977
Bill Wendling3eb59402008-09-09 00:28:24 +00003978/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3979/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003980void
Dan Gohman46510a72010-04-15 01:51:59 +00003981SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003982 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003983 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003984
Gabor Greif0635f352010-06-25 09:38:13 +00003985 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003986 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003987 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003988 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003989
Bill Wendling39150252008-09-09 20:39:27 +00003990 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003991 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003993 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003994
3995 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003996 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003997 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003998
3999 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004000 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004001 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004002 // Log10ofMantissa =
4003 // -0.50419619f +
4004 // (0.60948995f - 0.10380950f * x) * x;
4005 //
4006 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004008 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004010 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4012 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004013 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004014
Scott Michelfdc40a02009-02-17 22:15:04 +00004015 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004017 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4018 // For floating-point precision of 12:
4019 //
4020 // Log10ofMantissa =
4021 // -0.64831180f +
4022 // (0.91751397f +
4023 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4024 //
4025 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004027 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004029 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4031 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004032 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4034 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004036
Scott Michelfdc40a02009-02-17 22:15:04 +00004037 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004039 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004040 // For floating-point precision of 18:
4041 //
4042 // Log10ofMantissa =
4043 // -0.84299375f +
4044 // (1.5327582f +
4045 // (-1.0688956f +
4046 // (0.49102474f +
4047 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4048 //
4049 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004051 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004053 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4055 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004056 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4058 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004059 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4061 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004062 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4064 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004066
Scott Michelfdc40a02009-02-17 22:15:04 +00004067 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004069 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004070 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004071 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004072 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004073 getValue(I.getArgOperand(0)).getValueType(),
4074 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004075 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004076
Dale Johannesen59e577f2008-09-05 18:38:42 +00004077 setValue(&I, result);
4078}
4079
Bill Wendlinge10c8142008-09-09 22:39:21 +00004080/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4081/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004082void
Dan Gohman46510a72010-04-15 01:51:59 +00004083SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004084 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004085 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004086
Gabor Greif0635f352010-06-25 09:38:13 +00004087 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004088 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004089 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004090
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004092
4093 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4095 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004096
4097 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004099 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100
4101 if (LimitFloatPrecision <= 6) {
4102 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004103 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004104 // TwoToFractionalPartOfX =
4105 // 0.997535578f +
4106 // (0.735607626f + 0.252464424f * x) * x;
4107 //
4108 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004110 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4114 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004115 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004116 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004117 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004119
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004120 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004122 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4123 // For floating-point precision of 12:
4124 //
4125 // TwoToFractionalPartOfX =
4126 // 0.999892986f +
4127 // (0.696457318f +
4128 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4129 //
4130 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004132 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004134 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4136 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004137 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4139 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004140 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004141 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004142 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004144
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004145 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004147 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4148 // For floating-point precision of 18:
4149 //
4150 // TwoToFractionalPartOfX =
4151 // 0.999999982f +
4152 // (0.693148872f +
4153 // (0.240227044f +
4154 // (0.554906021e-1f +
4155 // (0.961591928e-2f +
4156 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4157 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004159 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004161 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4163 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004164 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4166 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004167 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4169 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004170 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4172 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004173 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4175 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004176 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004177 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004178 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004180
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004181 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004183 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004184 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004185 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004186 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004187 getValue(I.getArgOperand(0)).getValueType(),
4188 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004189 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004190
Dale Johannesen601d3c02008-09-05 01:48:15 +00004191 setValue(&I, result);
4192}
4193
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004194/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4195/// limited-precision mode with x == 10.0f.
4196void
Dan Gohman46510a72010-04-15 01:51:59 +00004197SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004198 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004199 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004200 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004201 bool IsExp10 = false;
4202
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004204 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004205 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4206 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4207 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4208 APFloat Ten(10.0f);
4209 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4210 }
4211 }
4212 }
4213
4214 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004215 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004216
4217 // Put the exponent in the right bit position for later addition to the
4218 // final result:
4219 //
4220 // #define LOG2OF10 3.3219281f
4221 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004223 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004225
4226 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4228 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004229
4230 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004232 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004233
4234 if (LimitFloatPrecision <= 6) {
4235 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004236 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004237 // twoToFractionalPartOfX =
4238 // 0.997535578f +
4239 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004240 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004241 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004243 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004245 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4247 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004248 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004249 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004250 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004252
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004253 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004255 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4256 // For floating-point precision of 12:
4257 //
4258 // TwoToFractionalPartOfX =
4259 // 0.999892986f +
4260 // (0.696457318f +
4261 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4262 //
4263 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004265 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004267 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4269 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004270 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4272 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004273 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004274 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004275 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004277
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004278 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004280 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4281 // For floating-point precision of 18:
4282 //
4283 // TwoToFractionalPartOfX =
4284 // 0.999999982f +
4285 // (0.693148872f +
4286 // (0.240227044f +
4287 // (0.554906021e-1f +
4288 // (0.961591928e-2f +
4289 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4290 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004292 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004294 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4296 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004297 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4299 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004300 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4302 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004303 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4305 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004306 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4308 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004309 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004310 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004311 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004313
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004314 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004316 }
4317 } else {
4318 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004319 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004320 getValue(I.getArgOperand(0)).getValueType(),
4321 getValue(I.getArgOperand(0)),
4322 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004323 }
4324
4325 setValue(&I, result);
4326}
4327
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004328
4329/// ExpandPowI - Expand a llvm.powi intrinsic.
4330static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4331 SelectionDAG &DAG) {
4332 // If RHS is a constant, we can expand this out to a multiplication tree,
4333 // otherwise we end up lowering to a call to __powidf2 (for example). When
4334 // optimizing for size, we only want to do this if the expansion would produce
4335 // a small number of multiplies, otherwise we do the full expansion.
4336 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4337 // Get the exponent as a positive value.
4338 unsigned Val = RHSC->getSExtValue();
4339 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004340
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004341 // powi(x, 0) -> 1.0
4342 if (Val == 0)
4343 return DAG.getConstantFP(1.0, LHS.getValueType());
4344
Dan Gohmanae541aa2010-04-15 04:33:49 +00004345 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004346 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4347 // If optimizing for size, don't insert too many multiplies. This
4348 // inserts up to 5 multiplies.
4349 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4350 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004351 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004352 // powi(x,15) generates one more multiply than it should), but this has
4353 // the benefit of being both really simple and much better than a libcall.
4354 SDValue Res; // Logically starts equal to 1.0
4355 SDValue CurSquare = LHS;
4356 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004357 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004358 if (Res.getNode())
4359 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4360 else
4361 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004362 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004363
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004364 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4365 CurSquare, CurSquare);
4366 Val >>= 1;
4367 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004368
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004369 // If the original was negative, invert the result, producing 1/(x*x*x).
4370 if (RHSC->getSExtValue() < 0)
4371 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4372 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4373 return Res;
4374 }
4375 }
4376
4377 // Otherwise, expand to a libcall.
4378 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4379}
4380
Devang Patel227dfdb2011-05-16 21:24:05 +00004381// getTruncatedArgReg - Find underlying register used for an truncated
4382// argument.
4383static unsigned getTruncatedArgReg(const SDValue &N) {
4384 if (N.getOpcode() != ISD::TRUNCATE)
4385 return 0;
4386
4387 const SDValue &Ext = N.getOperand(0);
4388 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4389 const SDValue &CFR = Ext.getOperand(0);
4390 if (CFR.getOpcode() == ISD::CopyFromReg)
4391 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4392 else
4393 if (CFR.getOpcode() == ISD::TRUNCATE)
4394 return getTruncatedArgReg(CFR);
4395 }
4396 return 0;
4397}
4398
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004399/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4400/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4401/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004402bool
Devang Patel78a06e52010-08-25 20:39:26 +00004403SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004404 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004405 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004406 const Argument *Arg = dyn_cast<Argument>(V);
4407 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004408 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004409
Devang Patel719f6a92010-04-29 20:40:36 +00004410 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004411 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4412 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4413
Devang Patela83ce982010-04-29 18:50:36 +00004414 // Ignore inlined function arguments here.
4415 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004416 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004417 return false;
4418
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004419 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004420 // Some arguments' frame index is recorded during argument lowering.
4421 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4422 if (Offset)
4423 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004424
Devang Patel9aee3352011-09-08 22:59:09 +00004425 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004426 if (N.getOpcode() == ISD::CopyFromReg)
4427 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4428 else
4429 Reg = getTruncatedArgReg(N);
4430 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004431 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4432 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4433 if (PR)
4434 Reg = PR;
4435 }
4436 }
4437
Evan Chenga36acad2010-04-29 06:33:38 +00004438 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004439 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004440 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004441 if (VMI != FuncInfo.ValueMap.end())
4442 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004443 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004444
Devang Patel8bc9ef72010-11-02 17:19:03 +00004445 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004446 // Check if frame index is available.
4447 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004448 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004449 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4450 Reg = TRI->getFrameRegister(MF);
4451 Offset = FINode->getIndex();
4452 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004453 }
4454
4455 if (!Reg)
4456 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004457
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004458 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4459 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004460 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004461 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004462 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004463}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004464
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004465// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004466#if defined(_MSC_VER) && defined(setjmp) && \
4467 !defined(setjmp_undefined_for_msvc)
4468# pragma push_macro("setjmp")
4469# undef setjmp
4470# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004471#endif
4472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4474/// we want to emit this as a call to a named external function, return the name
4475/// otherwise lower it and return null.
4476const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004477SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004478 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004479 SDValue Res;
4480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 switch (Intrinsic) {
4482 default:
4483 // By default, turn this into a target intrinsic node.
4484 visitTargetIntrinsic(I, Intrinsic);
4485 return 0;
4486 case Intrinsic::vastart: visitVAStart(I); return 0;
4487 case Intrinsic::vaend: visitVAEnd(I); return 0;
4488 case Intrinsic::vacopy: visitVACopy(I); return 0;
4489 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004490 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004491 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004492 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004493 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004494 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004495 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004496 return 0;
4497 case Intrinsic::setjmp:
4498 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004499 case Intrinsic::longjmp:
4500 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004501 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004502 // Assert for address < 256 since we support only user defined address
4503 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004504 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004505 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004506 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004507 < 256 &&
4508 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004509 SDValue Op1 = getValue(I.getArgOperand(0));
4510 SDValue Op2 = getValue(I.getArgOperand(1));
4511 SDValue Op3 = getValue(I.getArgOperand(2));
4512 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4513 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004514 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004515 MachinePointerInfo(I.getArgOperand(0)),
4516 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 return 0;
4518 }
Chris Lattner824b9582008-11-21 16:42:48 +00004519 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004520 // Assert for address < 256 since we support only user defined address
4521 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004522 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004523 < 256 &&
4524 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004525 SDValue Op1 = getValue(I.getArgOperand(0));
4526 SDValue Op2 = getValue(I.getArgOperand(1));
4527 SDValue Op3 = getValue(I.getArgOperand(2));
4528 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4529 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004530 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004531 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004532 return 0;
4533 }
Chris Lattner824b9582008-11-21 16:42:48 +00004534 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004535 // Assert for address < 256 since we support only user defined address
4536 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004537 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004538 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004539 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004540 < 256 &&
4541 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004542 SDValue Op1 = getValue(I.getArgOperand(0));
4543 SDValue Op2 = getValue(I.getArgOperand(1));
4544 SDValue Op3 = getValue(I.getArgOperand(2));
4545 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4546 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004547 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004548 MachinePointerInfo(I.getArgOperand(0)),
4549 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004550 return 0;
4551 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004552 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004553 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004554 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004555 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004556 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004557 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004558
4559 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4560 // but do not always have a corresponding SDNode built. The SDNodeOrder
4561 // absolute, but not relative, values are different depending on whether
4562 // debug info exists.
4563 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004564
4565 // Check if address has undef value.
4566 if (isa<UndefValue>(Address) ||
4567 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004568 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004569 return 0;
4570 }
4571
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004572 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004573 if (!N.getNode() && isa<Argument>(Address))
4574 // Check unused arguments map.
4575 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004576 SDDbgValue *SDV;
4577 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004578 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004579 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004580 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4581 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4582 Address = BCI->getOperand(0);
4583 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4584
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004585 if (isParameter && !AI) {
4586 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4587 if (FINode)
4588 // Byval parameter. We have a frame index at this point.
4589 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4590 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004591 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004592 // Address is an argument, so try to emit its dbg value using
4593 // virtual register info from the FuncInfo.ValueMap.
4594 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004595 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004596 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004597 } else if (AI)
4598 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4599 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004600 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004601 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004602 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004603 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004604 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004605 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4606 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004607 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004608 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004609 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004610 // If variable is pinned by a alloca in dominating bb then
4611 // use StaticAllocaMap.
4612 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004613 if (AI->getParent() != DI.getParent()) {
4614 DenseMap<const AllocaInst*, int>::iterator SI =
4615 FuncInfo.StaticAllocaMap.find(AI);
4616 if (SI != FuncInfo.StaticAllocaMap.end()) {
4617 SDV = DAG.getDbgValue(Variable, SI->second,
4618 0, dl, SDNodeOrder);
4619 DAG.AddDbgValue(SDV, 0, false);
4620 return 0;
4621 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004622 }
4623 }
Eric Christopher0822e012012-02-23 03:39:43 +00004624 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004625 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004626 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004627 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004628 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004629 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004630 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004631 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004632 return 0;
4633
4634 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004635 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004636 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004637 if (!V)
4638 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004639
4640 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4641 // but do not always have a corresponding SDNode built. The SDNodeOrder
4642 // absolute, but not relative, values are different depending on whether
4643 // debug info exists.
4644 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004645 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004646 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004647 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4648 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004649 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004650 // Do not use getValue() in here; we don't want to generate code at
4651 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004652 SDValue N = NodeMap[V];
4653 if (!N.getNode() && isa<Argument>(V))
4654 // Check unused arguments map.
4655 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004656 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004657 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004658 SDV = DAG.getDbgValue(Variable, N.getNode(),
4659 N.getResNo(), Offset, dl, SDNodeOrder);
4660 DAG.AddDbgValue(SDV, N.getNode(), false);
4661 }
Devang Patela778f5c2011-02-18 22:43:42 +00004662 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004663 // Do not call getValue(V) yet, as we don't want to generate code.
4664 // Remember it for later.
4665 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4666 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004667 } else {
Devang Patel00190342010-03-15 19:15:44 +00004668 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004669 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004670 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004671 }
Devang Patel00190342010-03-15 19:15:44 +00004672 }
4673
4674 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004675 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004676 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004677 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004678 // Don't handle byval struct arguments or VLAs, for example.
4679 if (!AI)
4680 return 0;
4681 DenseMap<const AllocaInst*, int>::iterator SI =
4682 FuncInfo.StaticAllocaMap.find(AI);
4683 if (SI == FuncInfo.StaticAllocaMap.end())
4684 return 0; // VLAs.
4685 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004686
Chris Lattner512063d2010-04-05 06:19:28 +00004687 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4688 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4689 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004690 return 0;
4691 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004692
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004693 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004694 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004695 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004696 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4697 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004698 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004699 return 0;
4700 }
4701
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004702 case Intrinsic::eh_return_i32:
4703 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004704 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4705 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4706 MVT::Other,
4707 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004708 getValue(I.getArgOperand(0)),
4709 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004711 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004712 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004713 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004714 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004715 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004716 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004717 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004718 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004719 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004720 TLI.getPointerTy()),
4721 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004722 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004723 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004724 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004725 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4726 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004727 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004728 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004729 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004730 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004731 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004732 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004733 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004734
Chris Lattner512063d2010-04-05 06:19:28 +00004735 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004736 return 0;
4737 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004738 case Intrinsic::eh_sjlj_functioncontext: {
4739 // Get and store the index of the function context.
4740 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004741 AllocaInst *FnCtx =
4742 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004743 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4744 MFI->setFunctionContextIndex(FI);
4745 return 0;
4746 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004747 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004748 SDValue Ops[2];
4749 Ops[0] = getRoot();
4750 Ops[1] = getValue(I.getArgOperand(0));
4751 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4752 DAG.getVTList(MVT::i32, MVT::Other),
4753 Ops, 2);
4754 setValue(&I, Op.getValue(0));
4755 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004756 return 0;
4757 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004758 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004759 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004760 getRoot(), getValue(I.getArgOperand(0))));
4761 return 0;
4762 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004763
Dale Johannesen0488fb62010-09-30 23:57:10 +00004764 case Intrinsic::x86_mmx_pslli_w:
4765 case Intrinsic::x86_mmx_pslli_d:
4766 case Intrinsic::x86_mmx_pslli_q:
4767 case Intrinsic::x86_mmx_psrli_w:
4768 case Intrinsic::x86_mmx_psrli_d:
4769 case Intrinsic::x86_mmx_psrli_q:
4770 case Intrinsic::x86_mmx_psrai_w:
4771 case Intrinsic::x86_mmx_psrai_d: {
4772 SDValue ShAmt = getValue(I.getArgOperand(1));
4773 if (isa<ConstantSDNode>(ShAmt)) {
4774 visitTargetIntrinsic(I, Intrinsic);
4775 return 0;
4776 }
4777 unsigned NewIntrinsic = 0;
4778 EVT ShAmtVT = MVT::v2i32;
4779 switch (Intrinsic) {
4780 case Intrinsic::x86_mmx_pslli_w:
4781 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4782 break;
4783 case Intrinsic::x86_mmx_pslli_d:
4784 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4785 break;
4786 case Intrinsic::x86_mmx_pslli_q:
4787 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4788 break;
4789 case Intrinsic::x86_mmx_psrli_w:
4790 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4791 break;
4792 case Intrinsic::x86_mmx_psrli_d:
4793 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4794 break;
4795 case Intrinsic::x86_mmx_psrli_q:
4796 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4797 break;
4798 case Intrinsic::x86_mmx_psrai_w:
4799 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4800 break;
4801 case Intrinsic::x86_mmx_psrai_d:
4802 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4803 break;
4804 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4805 }
4806
4807 // The vector shift intrinsics with scalars uses 32b shift amounts but
4808 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4809 // to be zero.
4810 // We must do this early because v2i32 is not a legal type.
4811 DebugLoc dl = getCurDebugLoc();
4812 SDValue ShOps[2];
4813 ShOps[0] = ShAmt;
4814 ShOps[1] = DAG.getConstant(0, MVT::i32);
4815 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4816 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004817 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004818 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4819 DAG.getConstant(NewIntrinsic, MVT::i32),
4820 getValue(I.getArgOperand(0)), ShAmt);
4821 setValue(&I, Res);
4822 return 0;
4823 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004824 case Intrinsic::convertff:
4825 case Intrinsic::convertfsi:
4826 case Intrinsic::convertfui:
4827 case Intrinsic::convertsif:
4828 case Intrinsic::convertuif:
4829 case Intrinsic::convertss:
4830 case Intrinsic::convertsu:
4831 case Intrinsic::convertus:
4832 case Intrinsic::convertuu: {
4833 ISD::CvtCode Code = ISD::CVT_INVALID;
4834 switch (Intrinsic) {
4835 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4836 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4837 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4838 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4839 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4840 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4841 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4842 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4843 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4844 }
Owen Andersone50ed302009-08-10 22:56:29 +00004845 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004846 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004847 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4848 DAG.getValueType(DestVT),
4849 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004850 getValue(I.getArgOperand(1)),
4851 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004852 Code);
4853 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004854 return 0;
4855 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004857 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004858 getValue(I.getArgOperand(0)).getValueType(),
4859 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004860 return 0;
4861 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004862 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4863 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004864 return 0;
4865 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004866 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004867 getValue(I.getArgOperand(0)).getValueType(),
4868 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004869 return 0;
4870 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004871 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004872 getValue(I.getArgOperand(0)).getValueType(),
4873 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004874 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004875 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004876 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004877 return 0;
4878 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004879 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004880 return 0;
4881 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004882 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004883 return 0;
4884 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004885 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004886 return 0;
4887 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004888 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004889 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004890 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004891 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004892 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004893 case Intrinsic::fma:
4894 setValue(&I, DAG.getNode(ISD::FMA, dl,
4895 getValue(I.getArgOperand(0)).getValueType(),
4896 getValue(I.getArgOperand(0)),
4897 getValue(I.getArgOperand(1)),
4898 getValue(I.getArgOperand(2))));
4899 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004900 case Intrinsic::convert_to_fp16:
4901 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004902 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004903 return 0;
4904 case Intrinsic::convert_from_fp16:
4905 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004906 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004907 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004909 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004910 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 return 0;
4912 }
4913 case Intrinsic::readcyclecounter: {
4914 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004915 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4916 DAG.getVTList(MVT::i64, MVT::Other),
4917 &Op, 1);
4918 setValue(&I, Res);
4919 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004920 return 0;
4921 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004922 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004923 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004924 getValue(I.getArgOperand(0)).getValueType(),
4925 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004926 return 0;
4927 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004928 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004929 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004930 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004931 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4932 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 return 0;
4934 }
4935 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004936 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004937 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004938 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004939 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4940 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004941 return 0;
4942 }
4943 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004944 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004945 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004946 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947 return 0;
4948 }
4949 case Intrinsic::stacksave: {
4950 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004951 Res = DAG.getNode(ISD::STACKSAVE, dl,
4952 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4953 setValue(&I, Res);
4954 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 return 0;
4956 }
4957 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004958 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004959 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 return 0;
4961 }
Bill Wendling57344502008-11-18 11:01:33 +00004962 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004963 // Emit code into the DAG to store the stack guard onto the stack.
4964 MachineFunction &MF = DAG.getMachineFunction();
4965 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004966 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004967
Gabor Greif0635f352010-06-25 09:38:13 +00004968 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4969 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004970
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004971 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004972 MFI->setStackProtectorIndex(FI);
4973
4974 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4975
4976 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004977 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004978 MachinePointerInfo::getFixedStack(FI),
4979 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004980 setValue(&I, Res);
4981 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004982 return 0;
4983 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004984 case Intrinsic::objectsize: {
4985 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004986 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004987
4988 assert(CI && "Non-constant type in __builtin_object_size?");
4989
Gabor Greif0635f352010-06-25 09:38:13 +00004990 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004991 EVT Ty = Arg.getValueType();
4992
Dan Gohmane368b462010-06-18 14:22:04 +00004993 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004994 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004995 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004996 Res = DAG.getConstant(0, Ty);
4997
4998 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004999 return 0;
5000 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005001 case Intrinsic::var_annotation:
5002 // Discard annotate attributes
5003 return 0;
5004
5005 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005006 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005007
5008 SDValue Ops[6];
5009 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005010 Ops[1] = getValue(I.getArgOperand(0));
5011 Ops[2] = getValue(I.getArgOperand(1));
5012 Ops[3] = getValue(I.getArgOperand(2));
5013 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014 Ops[5] = DAG.getSrcValue(F);
5015
Duncan Sands4a544a72011-09-06 13:37:06 +00005016 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005017
Duncan Sands4a544a72011-09-06 13:37:06 +00005018 DAG.setRoot(Res);
5019 return 0;
5020 }
5021 case Intrinsic::adjust_trampoline: {
5022 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5023 TLI.getPointerTy(),
5024 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025 return 0;
5026 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 case Intrinsic::gcroot:
5028 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005029 const Value *Alloca = I.getArgOperand(0);
5030 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005032 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5033 GFI->addStackRoot(FI->getIndex(), TypeMap);
5034 }
5035 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005036 case Intrinsic::gcread:
5037 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005038 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005039 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005040 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005041 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005042
5043 case Intrinsic::expect: {
5044 // Just replace __builtin_expect(exp, c) with EXP.
5045 setValue(&I, getValue(I.getArgOperand(0)));
5046 return 0;
5047 }
5048
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005049 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005050 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005051 if (TrapFuncName.empty()) {
5052 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5053 return 0;
5054 }
5055 TargetLowering::ArgListTy Args;
5056 std::pair<SDValue, SDValue> Result =
5057 TLI.LowerCallTo(getRoot(), I.getType(),
5058 false, false, false, false, 0, CallingConv::C,
5059 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5060 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5061 Args, DAG, getCurDebugLoc());
5062 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005064 }
Bill Wendlingef375462008-11-21 02:38:44 +00005065 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005066 return implVisitAluOverflow(I, ISD::UADDO);
5067 case Intrinsic::sadd_with_overflow:
5068 return implVisitAluOverflow(I, ISD::SADDO);
5069 case Intrinsic::usub_with_overflow:
5070 return implVisitAluOverflow(I, ISD::USUBO);
5071 case Intrinsic::ssub_with_overflow:
5072 return implVisitAluOverflow(I, ISD::SSUBO);
5073 case Intrinsic::umul_with_overflow:
5074 return implVisitAluOverflow(I, ISD::UMULO);
5075 case Intrinsic::smul_with_overflow:
5076 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005078 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005079 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005080 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005081 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005082 Ops[1] = getValue(I.getArgOperand(0));
5083 Ops[2] = getValue(I.getArgOperand(1));
5084 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005085 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005086 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5087 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005088 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005089 EVT::getIntegerVT(*Context, 8),
5090 MachinePointerInfo(I.getArgOperand(0)),
5091 0, /* align */
5092 false, /* volatile */
5093 rw==0, /* read */
5094 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 return 0;
5096 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005097
5098 case Intrinsic::invariant_start:
5099 case Intrinsic::lifetime_start:
5100 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005101 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005102 return 0;
5103 case Intrinsic::invariant_end:
5104 case Intrinsic::lifetime_end:
5105 // Discard region information.
5106 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005107 }
5108}
5109
Dan Gohman46510a72010-04-15 01:51:59 +00005110void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005111 bool isTailCall,
5112 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005113 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5114 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5115 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005116 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005117 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005118
5119 TargetLowering::ArgListTy Args;
5120 TargetLowering::ArgListEntry Entry;
5121 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005122
5123 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005124 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005125 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005126 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5127 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005128
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005129 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005130 DAG.getMachineFunction(),
5131 FTy->isVarArg(), Outs,
5132 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005133
5134 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005135 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005136
5137 if (!CanLowerReturn) {
5138 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5139 FTy->getReturnType());
5140 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5141 FTy->getReturnType());
5142 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005143 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005144 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005145
Chris Lattnerecf42c42010-09-21 16:36:31 +00005146 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005147 Entry.Node = DemoteStackSlot;
5148 Entry.Ty = StackSlotPtrType;
5149 Entry.isSExt = false;
5150 Entry.isZExt = false;
5151 Entry.isInReg = false;
5152 Entry.isSRet = true;
5153 Entry.isNest = false;
5154 Entry.isByVal = false;
5155 Entry.Alignment = Align;
5156 Args.push_back(Entry);
5157 RetTy = Type::getVoidTy(FTy->getContext());
5158 }
5159
Dan Gohman46510a72010-04-15 01:51:59 +00005160 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005161 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005162 const Value *V = *i;
5163
5164 // Skip empty types
5165 if (V->getType()->isEmptyTy())
5166 continue;
5167
5168 SDValue ArgNode = getValue(V);
5169 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005170
5171 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005172 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5173 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5174 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5175 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5176 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5177 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 Entry.Alignment = CS.getParamAlignment(attrInd);
5179 Args.push_back(Entry);
5180 }
5181
Chris Lattner512063d2010-04-05 06:19:28 +00005182 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183 // Insert a label before the invoke call to mark the try range. This can be
5184 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005185 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005186
Jim Grosbachca752c92010-01-28 01:45:32 +00005187 // For SjLj, keep track of which landing pads go with which invokes
5188 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005189 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005190 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005191 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005192 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005193
Jim Grosbachca752c92010-01-28 01:45:32 +00005194 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005195 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005196 }
5197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198 // Both PendingLoads and PendingExports must be flushed here;
5199 // this call might not return.
5200 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005201 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005202 }
5203
Dan Gohman98ca4f22009-08-05 01:29:28 +00005204 // Check if target-independent constraints permit a tail call here.
5205 // Target-dependent constraints are checked within TLI.LowerCallTo.
5206 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005207 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005208 isTailCall = false;
5209
Dan Gohmanbadcda42010-08-28 00:51:03 +00005210 // If there's a possibility that fast-isel has already selected some amount
5211 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005212 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005213 isTailCall = false;
5214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005216 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005217 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005218 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005219 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005220 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005221 isTailCall,
5222 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005223 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005224 assert((isTailCall || Result.second.getNode()) &&
5225 "Non-null chain expected with non-tail call!");
5226 assert((Result.second.getNode() || !Result.first.getNode()) &&
5227 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005228 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005230 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005231 // The instruction result is the result of loading from the
5232 // hidden sret parameter.
5233 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005234 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005235
5236 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5237 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5238 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005239 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005240 SmallVector<SDValue, 4> Values(NumValues);
5241 SmallVector<SDValue, 4> Chains(NumValues);
5242
5243 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005244 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5245 DemoteStackSlot,
5246 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005247 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005248 Add,
5249 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005250 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005251 Values[i] = L;
5252 Chains[i] = L.getValue(1);
5253 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005254
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005255 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5256 MVT::Other, &Chains[0], NumValues);
5257 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005258
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005259 // Collect the legal value parts into potentially illegal values
5260 // that correspond to the original function's return values.
5261 SmallVector<EVT, 4> RetTys;
5262 RetTy = FTy->getReturnType();
5263 ComputeValueVTs(TLI, RetTy, RetTys);
5264 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5265 SmallVector<SDValue, 4> ReturnValues;
5266 unsigned CurReg = 0;
5267 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5268 EVT VT = RetTys[I];
5269 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5270 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005271
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005272 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005273 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005274 RegisterVT, VT, AssertOp);
5275 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005276 CurReg += NumRegs;
5277 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005278
Bill Wendling4533cac2010-01-28 21:51:40 +00005279 setValue(CS.getInstruction(),
5280 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5281 DAG.getVTList(&RetTys[0], RetTys.size()),
5282 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005283 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005284
Evan Chengc249e482011-04-01 19:57:01 +00005285 // Assign order to nodes here. If the call does not produce a result, it won't
5286 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005287 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005288 // As a special case, a null chain means that a tail call has been emitted and
5289 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005290 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005291 ++SDNodeOrder;
5292 AssignOrderingToNode(DAG.getRoot().getNode());
5293 } else {
5294 DAG.setRoot(Result.second);
5295 ++SDNodeOrder;
5296 AssignOrderingToNode(Result.second.getNode());
5297 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298
Chris Lattner512063d2010-04-05 06:19:28 +00005299 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005300 // Insert a label at the end of the invoke call to mark the try range. This
5301 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005302 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005303 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005304
5305 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005306 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005307 }
5308}
5309
Chris Lattner8047d9a2009-12-24 00:37:38 +00005310/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5311/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005312static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5313 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005314 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005315 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005316 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005317 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005318 if (C->isNullValue())
5319 continue;
5320 // Unknown instruction.
5321 return false;
5322 }
5323 return true;
5324}
5325
Dan Gohman46510a72010-04-15 01:51:59 +00005326static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005327 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005328 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005329
Chris Lattner8047d9a2009-12-24 00:37:38 +00005330 // Check to see if this load can be trivially constant folded, e.g. if the
5331 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005332 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005333 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005334 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005335 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005336
Dan Gohman46510a72010-04-15 01:51:59 +00005337 if (const Constant *LoadCst =
5338 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5339 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005340 return Builder.getValue(LoadCst);
5341 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005342
Chris Lattner8047d9a2009-12-24 00:37:38 +00005343 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5344 // still constant memory, the input chain can be the entry node.
5345 SDValue Root;
5346 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005347
Chris Lattner8047d9a2009-12-24 00:37:38 +00005348 // Do not serialize (non-volatile) loads of constant memory with anything.
5349 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5350 Root = Builder.DAG.getEntryNode();
5351 ConstantMemory = true;
5352 } else {
5353 // Do not serialize non-volatile loads against each other.
5354 Root = Builder.DAG.getRoot();
5355 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005356
Chris Lattner8047d9a2009-12-24 00:37:38 +00005357 SDValue Ptr = Builder.getValue(PtrVal);
5358 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005359 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005360 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005361 false /*nontemporal*/,
5362 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005363
Chris Lattner8047d9a2009-12-24 00:37:38 +00005364 if (!ConstantMemory)
5365 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5366 return LoadVal;
5367}
5368
5369
5370/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5371/// If so, return true and lower it, otherwise return false and it will be
5372/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005373bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005374 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005375 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005376 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005377
Gabor Greif0635f352010-06-25 09:38:13 +00005378 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005379 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005380 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005381 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005382 return false;
5383
Gabor Greif0635f352010-06-25 09:38:13 +00005384 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005385
Chris Lattner8047d9a2009-12-24 00:37:38 +00005386 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5387 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005388 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5389 bool ActuallyDoIt = true;
5390 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005391 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005392 switch (Size->getZExtValue()) {
5393 default:
5394 LoadVT = MVT::Other;
5395 LoadTy = 0;
5396 ActuallyDoIt = false;
5397 break;
5398 case 2:
5399 LoadVT = MVT::i16;
5400 LoadTy = Type::getInt16Ty(Size->getContext());
5401 break;
5402 case 4:
5403 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005404 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005405 break;
5406 case 8:
5407 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005408 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005409 break;
5410 /*
5411 case 16:
5412 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005413 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005414 LoadTy = VectorType::get(LoadTy, 4);
5415 break;
5416 */
5417 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005418
Chris Lattner04b091a2009-12-24 01:07:17 +00005419 // This turns into unaligned loads. We only do this if the target natively
5420 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5421 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005422
Chris Lattner04b091a2009-12-24 01:07:17 +00005423 // Require that we can find a legal MVT, and only do this if the target
5424 // supports unaligned loads of that type. Expanding into byte loads would
5425 // bloat the code.
5426 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5427 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5428 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5429 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5430 ActuallyDoIt = false;
5431 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005432
Chris Lattner04b091a2009-12-24 01:07:17 +00005433 if (ActuallyDoIt) {
5434 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5435 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005436
Chris Lattner04b091a2009-12-24 01:07:17 +00005437 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5438 ISD::SETNE);
5439 EVT CallVT = TLI.getValueType(I.getType(), true);
5440 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5441 return true;
5442 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005443 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005444
5445
Chris Lattner8047d9a2009-12-24 00:37:38 +00005446 return false;
5447}
5448
5449
Dan Gohman46510a72010-04-15 01:51:59 +00005450void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005451 // Handle inline assembly differently.
5452 if (isa<InlineAsm>(I.getCalledValue())) {
5453 visitInlineAsm(&I);
5454 return;
5455 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005456
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005457 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005458 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460 const char *RenameFn = 0;
5461 if (Function *F = I.getCalledFunction()) {
5462 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005463 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005464 if (unsigned IID = II->getIntrinsicID(F)) {
5465 RenameFn = visitIntrinsicCall(I, IID);
5466 if (!RenameFn)
5467 return;
5468 }
5469 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470 if (unsigned IID = F->getIntrinsicID()) {
5471 RenameFn = visitIntrinsicCall(I, IID);
5472 if (!RenameFn)
5473 return;
5474 }
5475 }
5476
5477 // Check for well-known libc/libm calls. If the function is internal, it
5478 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005479 if (!F->hasLocalLinkage() && F->hasName()) {
5480 StringRef Name = F->getName();
Owen Anderson243eb9e2011-12-08 22:15:21 +00005481 if ((LibInfo->has(LibFunc::copysign) && Name == "copysign") ||
5482 (LibInfo->has(LibFunc::copysignf) && Name == "copysignf") ||
5483 (LibInfo->has(LibFunc::copysignl) && Name == "copysignl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005484 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005485 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5486 I.getType() == I.getArgOperand(0)->getType() &&
5487 I.getType() == I.getArgOperand(1)->getType()) {
5488 SDValue LHS = getValue(I.getArgOperand(0));
5489 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005490 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5491 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005492 return;
5493 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005494 } else if ((LibInfo->has(LibFunc::fabs) && Name == "fabs") ||
5495 (LibInfo->has(LibFunc::fabsf) && Name == "fabsf") ||
5496 (LibInfo->has(LibFunc::fabsl) && Name == "fabsl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005497 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005498 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5499 I.getType() == I.getArgOperand(0)->getType()) {
5500 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005501 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5502 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005503 return;
5504 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005505 } else if ((LibInfo->has(LibFunc::sin) && Name == "sin") ||
5506 (LibInfo->has(LibFunc::sinf) && Name == "sinf") ||
5507 (LibInfo->has(LibFunc::sinl) && Name == "sinl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005508 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005509 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5510 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005511 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005512 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005513 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5514 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515 return;
5516 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005517 } else if ((LibInfo->has(LibFunc::cos) && Name == "cos") ||
5518 (LibInfo->has(LibFunc::cosf) && Name == "cosf") ||
5519 (LibInfo->has(LibFunc::cosl) && Name == "cosl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005520 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005521 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5522 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005523 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005524 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005525 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5526 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 return;
5528 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005529 } else if ((LibInfo->has(LibFunc::sqrt) && Name == "sqrt") ||
5530 (LibInfo->has(LibFunc::sqrtf) && Name == "sqrtf") ||
5531 (LibInfo->has(LibFunc::sqrtl) && Name == "sqrtl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005532 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005533 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5534 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005535 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005536 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005537 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5538 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005539 return;
5540 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005541 } else if ((LibInfo->has(LibFunc::floor) && Name == "floor") ||
5542 (LibInfo->has(LibFunc::floorf) && Name == "floorf") ||
5543 (LibInfo->has(LibFunc::floorl) && Name == "floorl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005544 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5545 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5546 I.getType() == I.getArgOperand(0)->getType()) {
5547 SDValue Tmp = getValue(I.getArgOperand(0));
5548 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5549 Tmp.getValueType(), Tmp));
5550 return;
5551 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005552 } else if ((LibInfo->has(LibFunc::nearbyint) && Name == "nearbyint") ||
5553 (LibInfo->has(LibFunc::nearbyintf) && Name == "nearbyintf") ||
5554 (LibInfo->has(LibFunc::nearbyintl) && Name == "nearbyintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005555 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5556 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5557 I.getType() == I.getArgOperand(0)->getType()) {
5558 SDValue Tmp = getValue(I.getArgOperand(0));
5559 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5560 Tmp.getValueType(), Tmp));
5561 return;
5562 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005563 } else if ((LibInfo->has(LibFunc::ceil) && Name == "ceil") ||
5564 (LibInfo->has(LibFunc::ceilf) && Name == "ceilf") ||
5565 (LibInfo->has(LibFunc::ceill) && Name == "ceill")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005566 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5567 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5568 I.getType() == I.getArgOperand(0)->getType()) {
5569 SDValue Tmp = getValue(I.getArgOperand(0));
5570 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5571 Tmp.getValueType(), Tmp));
5572 return;
5573 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005574 } else if ((LibInfo->has(LibFunc::rint) && Name == "rint") ||
5575 (LibInfo->has(LibFunc::rintf) && Name == "rintf") ||
5576 (LibInfo->has(LibFunc::rintl) && Name == "rintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005577 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5578 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5579 I.getType() == I.getArgOperand(0)->getType()) {
5580 SDValue Tmp = getValue(I.getArgOperand(0));
5581 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5582 Tmp.getValueType(), Tmp));
5583 return;
5584 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005585 } else if ((LibInfo->has(LibFunc::trunc) && Name == "trunc") ||
5586 (LibInfo->has(LibFunc::truncf) && Name == "truncf") ||
5587 (LibInfo->has(LibFunc::truncl) && Name == "truncl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005588 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5589 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5590 I.getType() == I.getArgOperand(0)->getType()) {
5591 SDValue Tmp = getValue(I.getArgOperand(0));
5592 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5593 Tmp.getValueType(), Tmp));
5594 return;
5595 }
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005596 } else if ((LibInfo->has(LibFunc::log2) && Name == "log2") ||
5597 (LibInfo->has(LibFunc::log2f) && Name == "log2f") ||
5598 (LibInfo->has(LibFunc::log2l) && Name == "log2l")) {
5599 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5600 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5601 I.getType() == I.getArgOperand(0)->getType()) {
5602 SDValue Tmp = getValue(I.getArgOperand(0));
5603 setValue(&I, DAG.getNode(ISD::FLOG2, getCurDebugLoc(),
5604 Tmp.getValueType(), Tmp));
5605 return;
5606 }
5607 } else if ((LibInfo->has(LibFunc::exp2) && Name == "exp2") ||
5608 (LibInfo->has(LibFunc::exp2f) && Name == "exp2f") ||
5609 (LibInfo->has(LibFunc::exp2l) && Name == "exp2l")) {
5610 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5611 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5612 I.getType() == I.getArgOperand(0)->getType()) {
5613 SDValue Tmp = getValue(I.getArgOperand(0));
5614 setValue(&I, DAG.getNode(ISD::FEXP2, getCurDebugLoc(),
5615 Tmp.getValueType(), Tmp));
5616 return;
5617 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005618 } else if (Name == "memcmp") {
5619 if (visitMemCmpCall(I))
5620 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005621 }
5622 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005623 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005624
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005625 SDValue Callee;
5626 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005627 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005628 else
Bill Wendling056292f2008-09-16 21:48:12 +00005629 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005630
Bill Wendling0d580132009-12-23 01:28:19 +00005631 // Check if we can potentially perform a tail call. More detailed checking is
5632 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005633 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005634}
5635
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005636namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005637
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005638/// AsmOperandInfo - This contains information for each constraint that we are
5639/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005640class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005641public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005642 /// CallOperand - If this is the result output operand or a clobber
5643 /// this is null, otherwise it is the incoming operand to the CallInst.
5644 /// This gets modified as the asm is processed.
5645 SDValue CallOperand;
5646
5647 /// AssignedRegs - If this is a register or register class operand, this
5648 /// contains the set of register corresponding to the operand.
5649 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005650
John Thompsoneac6e1d2010-09-13 18:15:37 +00005651 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5653 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5656 /// busy in OutputRegs/InputRegs.
5657 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005658 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 std::set<unsigned> &InputRegs,
5660 const TargetRegisterInfo &TRI) const {
5661 if (isOutReg) {
5662 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5663 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5664 }
5665 if (isInReg) {
5666 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5667 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5668 }
5669 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005670
Owen Andersone50ed302009-08-10 22:56:29 +00005671 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005672 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005674 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005675 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005676 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005678
Chris Lattner81249c92008-10-17 17:05:25 +00005679 if (isa<BasicBlock>(CallOperandVal))
5680 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005681
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005682 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Eric Christophercef81b72011-05-09 20:04:43 +00005684 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005685 // If this is an indirect operand, the operand is a pointer to the
5686 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005687 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005688 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005689 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005690 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005691 OpTy = PtrTy->getElementType();
5692 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005693
Eric Christophercef81b72011-05-09 20:04:43 +00005694 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005695 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005696 if (STy->getNumElements() == 1)
5697 OpTy = STy->getElementType(0);
5698
Chris Lattner81249c92008-10-17 17:05:25 +00005699 // If OpTy is not a single value, it may be a struct/union that we
5700 // can tile with integers.
5701 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5702 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5703 switch (BitSize) {
5704 default: break;
5705 case 1:
5706 case 8:
5707 case 16:
5708 case 32:
5709 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005710 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005711 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005712 break;
5713 }
5714 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005715
Chris Lattner81249c92008-10-17 17:05:25 +00005716 return TLI.getValueType(OpTy, true);
5717 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719private:
5720 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5721 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005722 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 const TargetRegisterInfo &TRI) {
5724 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5725 Regs.insert(Reg);
5726 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5727 for (; *Aliases; ++Aliases)
5728 Regs.insert(*Aliases);
5729 }
5730};
Dan Gohman462f6b52010-05-29 17:53:24 +00005731
John Thompson44ab89e2010-10-29 17:29:13 +00005732typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5733
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005734} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736/// GetRegistersForValue - Assign registers (virtual or physical) for the
5737/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005738/// register allocator to handle the assignment process. However, if the asm
5739/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740/// allocation. This produces generally horrible, but correct, code.
5741///
5742/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743/// Input and OutputRegs are the set of already allocated physical registers.
5744///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005745static void GetRegistersForValue(SelectionDAG &DAG,
5746 const TargetLowering &TLI,
5747 DebugLoc DL,
5748 SDISelAsmOperandInfo &OpInfo,
5749 std::set<unsigned> &OutputRegs,
5750 std::set<unsigned> &InputRegs) {
5751 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 // Compute whether this value requires an input register, an output register,
5754 // or both.
5755 bool isOutReg = false;
5756 bool isInReg = false;
5757 switch (OpInfo.Type) {
5758 case InlineAsm::isOutput:
5759 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005760
5761 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005762 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005763 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005764 break;
5765 case InlineAsm::isInput:
5766 isInReg = true;
5767 isOutReg = false;
5768 break;
5769 case InlineAsm::isClobber:
5770 isOutReg = true;
5771 isInReg = true;
5772 break;
5773 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005774
5775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 MachineFunction &MF = DAG.getMachineFunction();
5777 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005778
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779 // If this is a constraint for a single physreg, or a constraint for a
5780 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005781 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005782 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5783 OpInfo.ConstraintVT);
5784
5785 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005787 // If this is a FP input in an integer register (or visa versa) insert a bit
5788 // cast of the input value. More generally, handle any case where the input
5789 // value disagrees with the register class we plan to stick this in.
5790 if (OpInfo.Type == InlineAsm::isInput &&
5791 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005792 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005793 // types are identical size, use a bitcast to convert (e.g. two differing
5794 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005795 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005796 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005797 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005798 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005799 OpInfo.ConstraintVT = RegVT;
5800 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5801 // If the input is a FP value and we want it in FP registers, do a
5802 // bitcast to the corresponding integer type. This turns an f64 value
5803 // into i64, which can be passed with two i32 values on a 32-bit
5804 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005805 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005806 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005807 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005808 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005809 OpInfo.ConstraintVT = RegVT;
5810 }
5811 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005812
Owen Anderson23b9b192009-08-12 00:36:31 +00005813 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005814 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005815
Owen Andersone50ed302009-08-10 22:56:29 +00005816 EVT RegVT;
5817 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818
5819 // If this is a constraint for a specific physical register, like {r17},
5820 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005821 if (unsigned AssignedReg = PhysReg.first) {
5822 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005824 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 // Get the actual register value type. This is important, because the user
5827 // may have asked for (e.g.) the AX register in i32 type. We need to
5828 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005829 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005830
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005831 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005832 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005833
5834 // If this is an expanded reference, add the rest of the regs to Regs.
5835 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005836 TargetRegisterClass::iterator I = RC->begin();
5837 for (; *I != AssignedReg; ++I)
5838 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 // Already added the first reg.
5841 --NumRegs; ++I;
5842 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005843 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844 Regs.push_back(*I);
5845 }
5846 }
Bill Wendling651ad132009-12-22 01:25:10 +00005847
Dan Gohman7451d3e2010-05-29 17:03:36 +00005848 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5850 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5851 return;
5852 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005853
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 // Otherwise, if this was a reference to an LLVM register class, create vregs
5855 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005856 if (const TargetRegisterClass *RC = PhysReg.second) {
5857 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005859 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005860
Evan Chengfb112882009-03-23 08:01:15 +00005861 // Create the appropriate number of virtual registers.
5862 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5863 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005864 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005865
Dan Gohman7451d3e2010-05-29 17:03:36 +00005866 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005867 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 // Otherwise, we couldn't allocate enough registers for this.
5871}
5872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873/// visitInlineAsm - Handle a call to an InlineAsm object.
5874///
Dan Gohman46510a72010-04-15 01:51:59 +00005875void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5876 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877
5878 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005879 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 std::set<unsigned> OutputRegs, InputRegs;
5882
Evan Chengce1cdac2011-05-06 20:52:23 +00005883 TargetLowering::AsmOperandInfoVector
5884 TargetConstraints = TLI.ParseConstraints(CS);
5885
John Thompsoneac6e1d2010-09-13 18:15:37 +00005886 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5889 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005890 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5891 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005893
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005895
5896 // Compute the value type for each operand.
5897 switch (OpInfo.Type) {
5898 case InlineAsm::isOutput:
5899 // Indirect outputs just consume an argument.
5900 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005901 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902 break;
5903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905 // The return value of the call is this value. As such, there is no
5906 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005907 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005908 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005909 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5910 } else {
5911 assert(ResNo == 0 && "Asm only has one result!");
5912 OpVT = TLI.getValueType(CS.getType());
5913 }
5914 ++ResNo;
5915 break;
5916 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005917 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005918 break;
5919 case InlineAsm::isClobber:
5920 // Nothing to do.
5921 break;
5922 }
5923
5924 // If this is an input or an indirect output, process the call argument.
5925 // BasicBlocks are labels, currently appearing only in asm's.
5926 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005927 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005928 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005929 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005932
Owen Anderson1d0be152009-08-13 21:58:54 +00005933 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005935
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005937
John Thompsoneac6e1d2010-09-13 18:15:37 +00005938 // Indirect operand accesses access memory.
5939 if (OpInfo.isIndirect)
5940 hasMemory = true;
5941 else {
5942 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005943 TargetLowering::ConstraintType
5944 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005945 if (CType == TargetLowering::C_Memory) {
5946 hasMemory = true;
5947 break;
5948 }
5949 }
5950 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005951 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005952
John Thompsoneac6e1d2010-09-13 18:15:37 +00005953 SDValue Chain, Flag;
5954
5955 // We won't need to flush pending loads if this asm doesn't touch
5956 // memory and is nonvolatile.
5957 if (hasMemory || IA->hasSideEffects())
5958 Chain = getRoot();
5959 else
5960 Chain = DAG.getRoot();
5961
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005962 // Second pass over the constraints: compute which constraint option to use
5963 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005964 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005965 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005966
John Thompson54584742010-09-24 22:24:05 +00005967 // If this is an output operand with a matching input operand, look up the
5968 // matching input. If their types mismatch, e.g. one is an integer, the
5969 // other is floating point, or their sizes are different, flag it as an
5970 // error.
5971 if (OpInfo.hasMatchingInput()) {
5972 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005973
John Thompson54584742010-09-24 22:24:05 +00005974 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005975 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005976 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5977 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005978 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005979 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5980 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005981 if ((OpInfo.ConstraintVT.isInteger() !=
5982 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005983 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005984 report_fatal_error("Unsupported asm: input constraint"
5985 " with a matching output constraint of"
5986 " incompatible type!");
5987 }
5988 Input.ConstraintVT = OpInfo.ConstraintVT;
5989 }
5990 }
5991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005993 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 // If this is a memory input, and if the operand is not indirect, do what we
5996 // need to to provide an address for the memory input.
5997 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5998 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005999 assert((OpInfo.isMultipleAlternative ||
6000 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006003 // Memory operands really want the address of the value. If we don't have
6004 // an indirect input, put it in the constpool if we can, otherwise spill
6005 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006006 // TODO: This isn't quite right. We need to handle these according to
6007 // the addressing mode that the constraint wants. Also, this may take
6008 // an additional register for the computation and we don't want that
6009 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006010
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006011 // If the operand is a float, integer, or vector constant, spill to a
6012 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006013 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006014 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00006015 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006016 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6017 TLI.getPointerTy());
6018 } else {
6019 // Otherwise, create a stack slot and emit a store to it before the
6020 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006021 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006022 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006023 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6024 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006025 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006026 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006027 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006028 OpInfo.CallOperand, StackSlot,
6029 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006030 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 OpInfo.CallOperand = StackSlot;
6032 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034 // There is no longer a Value* corresponding to this operand.
6035 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006036
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006037 // It is now an indirect operand.
6038 OpInfo.isIndirect = true;
6039 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006040
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 // If this constraint is for a specific register, allocate it before
6042 // anything else.
6043 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006044 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6045 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006048 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006049 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6051 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 // C_Register operands have already been allocated, Other/Memory don't need
6054 // to be.
6055 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006056 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6057 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006058 }
6059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6061 std::vector<SDValue> AsmNodeOperands;
6062 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6063 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006064 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6065 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006066
Chris Lattnerdecc2672010-04-07 05:20:54 +00006067 // If we have a !srcloc metadata node associated with it, we want to attach
6068 // this to the ultimately generated inline asm machineinstr. To do this, we
6069 // pass in the third operand as this (potentially null) inline asm MDNode.
6070 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6071 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006072
Evan Chengc36b7062011-01-07 23:50:32 +00006073 // Remember the HasSideEffect and AlignStack bits as operand 3.
6074 unsigned ExtraInfo = 0;
6075 if (IA->hasSideEffects())
6076 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6077 if (IA->isAlignStack())
6078 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6079 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6080 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006082 // Loop over all of the inputs, copying the operand values into the
6083 // appropriate registers and processing the output regs.
6084 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6087 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6090 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6091
6092 switch (OpInfo.Type) {
6093 case InlineAsm::isOutput: {
6094 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6095 OpInfo.ConstraintType != TargetLowering::C_Register) {
6096 // Memory output, or 'other' output (e.g. 'X' constraint).
6097 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6098
6099 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006100 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6101 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 TLI.getPointerTy()));
6103 AsmNodeOperands.push_back(OpInfo.CallOperand);
6104 break;
6105 }
6106
6107 // Otherwise, this is a register or register class output.
6108
6109 // Copy the output from the appropriate register. Find a register that
6110 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006111 if (OpInfo.AssignedRegs.Regs.empty()) {
6112 LLVMContext &Ctx = *DAG.getContext();
6113 Ctx.emitError(CS.getInstruction(),
6114 "couldn't allocate output register for constraint '" +
6115 Twine(OpInfo.ConstraintCode) + "'");
6116 break;
6117 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118
6119 // If this is an indirect operand, store through the pointer after the
6120 // asm.
6121 if (OpInfo.isIndirect) {
6122 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6123 OpInfo.CallOperandVal));
6124 } else {
6125 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006126 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 // Concatenate this output onto the outputs list.
6128 RetValRegs.append(OpInfo.AssignedRegs);
6129 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 // Add information to the INLINEASM node to know that this register is
6132 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006133 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006134 InlineAsm::Kind_RegDefEarlyClobber :
6135 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006136 false,
6137 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006138 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006139 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006140 break;
6141 }
6142 case InlineAsm::isInput: {
6143 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006144
Chris Lattner6bdcda32008-10-17 16:47:46 +00006145 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 // If this is required to match an output register we have already set,
6147 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006148 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 // Scan until we find the definition we already emitted of this operand.
6151 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006152 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006153 for (; OperandNo; --OperandNo) {
6154 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006155 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006156 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006157 assert((InlineAsm::isRegDefKind(OpFlag) ||
6158 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6159 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006160 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006161 }
6162
Evan Cheng697cbbf2009-03-20 18:03:34 +00006163 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006164 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006165 if (InlineAsm::isRegDefKind(OpFlag) ||
6166 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006167 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006168 if (OpInfo.isIndirect) {
6169 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006170 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006171 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6172 " don't know how to handle tied "
6173 "indirect register inputs");
6174 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006176 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006178 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006179 MatchedRegs.RegVTs.push_back(RegVT);
6180 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006181 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006182 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006183 MatchedRegs.Regs.push_back
6184 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006185
6186 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006187 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006188 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006189 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006190 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006191 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006192 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006194
Chris Lattnerdecc2672010-04-07 05:20:54 +00006195 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6196 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6197 "Unexpected number of operands");
6198 // Add information to the INLINEASM node to know about this input.
6199 // See InlineAsm.h isUseOperandTiedToDef.
6200 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6201 OpInfo.getMatchedOperand());
6202 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6203 TLI.getPointerTy()));
6204 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6205 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006207
Dale Johannesenb5611a62010-07-13 20:17:05 +00006208 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006209 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6210 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006211 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212
Dale Johannesenb5611a62010-07-13 20:17:05 +00006213 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006215 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006216 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006217 if (Ops.empty()) {
6218 LLVMContext &Ctx = *DAG.getContext();
6219 Ctx.emitError(CS.getInstruction(),
6220 "invalid operand for inline asm constraint '" +
6221 Twine(OpInfo.ConstraintCode) + "'");
6222 break;
6223 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006225 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006226 unsigned ResOpType =
6227 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006228 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006229 TLI.getPointerTy()));
6230 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6231 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006232 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006233
Chris Lattnerdecc2672010-04-07 05:20:54 +00006234 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006235 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6236 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6237 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006239 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006240 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006241 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242 TLI.getPointerTy()));
6243 AsmNodeOperands.push_back(InOperandVal);
6244 break;
6245 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006247 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6248 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6249 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006250 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006251 "Don't know how to handle indirect register inputs yet!");
6252
6253 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006254 if (OpInfo.AssignedRegs.Regs.empty()) {
6255 LLVMContext &Ctx = *DAG.getContext();
6256 Ctx.emitError(CS.getInstruction(),
6257 "couldn't allocate input reg for constraint '" +
6258 Twine(OpInfo.ConstraintCode) + "'");
6259 break;
6260 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006261
Dale Johannesen66978ee2009-01-31 02:22:37 +00006262 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006263 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006264
Chris Lattnerdecc2672010-04-07 05:20:54 +00006265 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006266 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006267 break;
6268 }
6269 case InlineAsm::isClobber: {
6270 // Add the clobbered value to the operand list, so that the register
6271 // allocator is aware that the physreg got clobbered.
6272 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006273 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006274 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006275 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006276 break;
6277 }
6278 }
6279 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006280
Chris Lattnerdecc2672010-04-07 05:20:54 +00006281 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006282 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006283 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006284
Dale Johannesen66978ee2009-01-31 02:22:37 +00006285 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006286 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006287 &AsmNodeOperands[0], AsmNodeOperands.size());
6288 Flag = Chain.getValue(1);
6289
6290 // If this asm returns a register value, copy the result from that register
6291 // and set it as the value of the call.
6292 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006293 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006294 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006295
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006296 // FIXME: Why don't we do this for inline asms with MRVs?
6297 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006298 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006299
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006300 // If any of the results of the inline asm is a vector, it may have the
6301 // wrong width/num elts. This can happen for register classes that can
6302 // contain multiple different value types. The preg or vreg allocated may
6303 // not have the same VT as was expected. Convert it to the right type
6304 // with bit_convert.
6305 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006306 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006307 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006308
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006309 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006310 ResultType.isInteger() && Val.getValueType().isInteger()) {
6311 // If a result value was tied to an input value, the computed result may
6312 // have a wider width than the expected result. Extract the relevant
6313 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006314 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006315 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006316
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006317 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006318 }
Dan Gohman95915732008-10-18 01:03:45 +00006319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006320 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006321 // Don't need to use this as a chain in this case.
6322 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6323 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006324 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006325
Dan Gohman46510a72010-04-15 01:51:59 +00006326 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006328 // Process indirect outputs, first output all of the flagged copies out of
6329 // physregs.
6330 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6331 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006332 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006333 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006334 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006335 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6336 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006338 // Emit the non-flagged stores from the physregs.
6339 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006340 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6341 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6342 StoresToEmit[i].first,
6343 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006344 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006345 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006346 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006347 }
6348
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006349 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006350 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006351 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006353 DAG.setRoot(Chain);
6354}
6355
Dan Gohman46510a72010-04-15 01:51:59 +00006356void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006357 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6358 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006359 getValue(I.getArgOperand(0)),
6360 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006361}
6362
Dan Gohman46510a72010-04-15 01:51:59 +00006363void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006364 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006365 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6366 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006367 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006368 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006369 setValue(&I, V);
6370 DAG.setRoot(V.getValue(1));
6371}
6372
Dan Gohman46510a72010-04-15 01:51:59 +00006373void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006374 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6375 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006376 getValue(I.getArgOperand(0)),
6377 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378}
6379
Dan Gohman46510a72010-04-15 01:51:59 +00006380void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006381 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6382 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006383 getValue(I.getArgOperand(0)),
6384 getValue(I.getArgOperand(1)),
6385 DAG.getSrcValue(I.getArgOperand(0)),
6386 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006387}
6388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006389/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006390/// implementation, which just calls LowerCall.
6391/// FIXME: When all targets are
6392/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006393std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006394TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006395 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006396 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006397 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006398 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006400 ArgListTy &Args, SelectionDAG &DAG,
6401 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006403 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006404 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006406 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006407 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6408 for (unsigned Value = 0, NumValues = ValueVTs.size();
6409 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006410 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006411 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006412 SDValue Op = SDValue(Args[i].Node.getNode(),
6413 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006414 ISD::ArgFlagsTy Flags;
6415 unsigned OriginalAlignment =
6416 getTargetData()->getABITypeAlignment(ArgTy);
6417
6418 if (Args[i].isZExt)
6419 Flags.setZExt();
6420 if (Args[i].isSExt)
6421 Flags.setSExt();
6422 if (Args[i].isInReg)
6423 Flags.setInReg();
6424 if (Args[i].isSRet)
6425 Flags.setSRet();
6426 if (Args[i].isByVal) {
6427 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006428 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6429 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006430 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006431 // For ByVal, alignment should come from FE. BE will guess if this
6432 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006433 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434 if (Args[i].Alignment)
6435 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006436 else
6437 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439 }
6440 if (Args[i].isNest)
6441 Flags.setNest();
6442 Flags.setOrigAlign(OriginalAlignment);
6443
Owen Anderson23b9b192009-08-12 00:36:31 +00006444 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6445 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446 SmallVector<SDValue, 4> Parts(NumParts);
6447 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6448
6449 if (Args[i].isSExt)
6450 ExtendKind = ISD::SIGN_EXTEND;
6451 else if (Args[i].isZExt)
6452 ExtendKind = ISD::ZERO_EXTEND;
6453
Bill Wendling46ada192010-03-02 01:55:18 +00006454 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006455 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006456
Dan Gohman98ca4f22009-08-05 01:29:28 +00006457 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006458 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006459 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6460 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 if (NumParts > 1 && j == 0)
6462 MyFlags.Flags.setSplit();
6463 else if (j != 0)
6464 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465
Dan Gohman98ca4f22009-08-05 01:29:28 +00006466 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006467 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 }
6469 }
6470 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006471
Dan Gohman98ca4f22009-08-05 01:29:28 +00006472 // Handle the incoming return values from the call.
6473 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006474 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006475 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006476 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006477 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006478 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6479 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006480 for (unsigned i = 0; i != NumRegs; ++i) {
6481 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006482 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006483 MyFlags.Used = isReturnValueUsed;
6484 if (RetSExt)
6485 MyFlags.Flags.setSExt();
6486 if (RetZExt)
6487 MyFlags.Flags.setZExt();
6488 if (isInreg)
6489 MyFlags.Flags.setInReg();
6490 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006491 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006492 }
6493
Dan Gohman98ca4f22009-08-05 01:29:28 +00006494 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006495 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006496 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006497
6498 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006499 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006500 "LowerCall didn't return a valid chain!");
6501 assert((!isTailCall || InVals.empty()) &&
6502 "LowerCall emitted a return value for a tail call!");
6503 assert((isTailCall || InVals.size() == Ins.size()) &&
6504 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006505
6506 // For a tail call, the return value is merely live-out and there aren't
6507 // any nodes in the DAG representing it. Return a special value to
6508 // indicate that a tail call has been emitted and no more Instructions
6509 // should be processed in the current block.
6510 if (isTailCall) {
6511 DAG.setRoot(Chain);
6512 return std::make_pair(SDValue(), SDValue());
6513 }
6514
Evan Chengaf1871f2010-03-11 19:38:18 +00006515 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6516 assert(InVals[i].getNode() &&
6517 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006518 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006519 "LowerCall emitted a value with the wrong type!");
6520 });
6521
Dan Gohman98ca4f22009-08-05 01:29:28 +00006522 // Collect the legal value parts into potentially illegal values
6523 // that correspond to the original function's return values.
6524 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6525 if (RetSExt)
6526 AssertOp = ISD::AssertSext;
6527 else if (RetZExt)
6528 AssertOp = ISD::AssertZext;
6529 SmallVector<SDValue, 4> ReturnValues;
6530 unsigned CurReg = 0;
6531 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006532 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006533 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6534 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006535
Bill Wendling46ada192010-03-02 01:55:18 +00006536 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006537 NumRegs, RegisterVT, VT,
6538 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006539 CurReg += NumRegs;
6540 }
6541
6542 // For a function returning void, there is no return value. We can't create
6543 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006544 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006545 if (ReturnValues.empty())
6546 return std::make_pair(SDValue(), Chain);
6547
6548 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6549 DAG.getVTList(&RetTys[0], RetTys.size()),
6550 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006551 return std::make_pair(Res, Chain);
6552}
6553
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006554void TargetLowering::LowerOperationWrapper(SDNode *N,
6555 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006556 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006557 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006558 if (Res.getNode())
6559 Results.push_back(Res);
6560}
6561
Dan Gohmand858e902010-04-17 15:26:15 +00006562SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006563 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006564}
6565
Dan Gohman46510a72010-04-15 01:51:59 +00006566void
6567SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006568 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006569 assert((Op.getOpcode() != ISD::CopyFromReg ||
6570 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6571 "Copy from a reg to the same reg!");
6572 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6573
Owen Anderson23b9b192009-08-12 00:36:31 +00006574 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006575 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006576 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006577 PendingExports.push_back(Chain);
6578}
6579
6580#include "llvm/CodeGen/SelectionDAGISel.h"
6581
Eli Friedman23d32432011-05-05 16:53:34 +00006582/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6583/// entry block, return true. This includes arguments used by switches, since
6584/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006585static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006586 // With FastISel active, we may be splitting blocks, so force creation
6587 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006588 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006589 return A->use_empty();
6590
6591 const BasicBlock *Entry = A->getParent()->begin();
6592 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6593 UI != E; ++UI) {
6594 const User *U = *UI;
6595 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6596 return false; // Use not in entry block.
6597 }
6598 return true;
6599}
6600
Dan Gohman46510a72010-04-15 01:51:59 +00006601void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006602 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006603 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006604 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006605 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006606 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006607 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006608
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006609 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006610 SmallVector<ISD::OutputArg, 4> Outs;
6611 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6612 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006613
Dan Gohman7451d3e2010-05-29 17:03:36 +00006614 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006615 // Put in an sret pointer parameter before all the other parameters.
6616 SmallVector<EVT, 1> ValueVTs;
6617 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6618
6619 // NOTE: Assuming that a pointer will never break down to more than one VT
6620 // or one register.
6621 ISD::ArgFlagsTy Flags;
6622 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006623 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006624 ISD::InputArg RetArg(Flags, RegisterVT, true);
6625 Ins.push_back(RetArg);
6626 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006627
Dan Gohman98ca4f22009-08-05 01:29:28 +00006628 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006629 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006630 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006631 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006632 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006633 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6634 bool isArgValueUsed = !I->use_empty();
6635 for (unsigned Value = 0, NumValues = ValueVTs.size();
6636 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006637 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006638 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006639 ISD::ArgFlagsTy Flags;
6640 unsigned OriginalAlignment =
6641 TD->getABITypeAlignment(ArgTy);
6642
6643 if (F.paramHasAttr(Idx, Attribute::ZExt))
6644 Flags.setZExt();
6645 if (F.paramHasAttr(Idx, Attribute::SExt))
6646 Flags.setSExt();
6647 if (F.paramHasAttr(Idx, Attribute::InReg))
6648 Flags.setInReg();
6649 if (F.paramHasAttr(Idx, Attribute::StructRet))
6650 Flags.setSRet();
6651 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6652 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006653 PointerType *Ty = cast<PointerType>(I->getType());
6654 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006655 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006656 // For ByVal, alignment should be passed from FE. BE will guess if
6657 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006658 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006659 if (F.getParamAlignment(Idx))
6660 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006661 else
6662 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006663 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006664 }
6665 if (F.paramHasAttr(Idx, Attribute::Nest))
6666 Flags.setNest();
6667 Flags.setOrigAlign(OriginalAlignment);
6668
Owen Anderson23b9b192009-08-12 00:36:31 +00006669 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6670 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006671 for (unsigned i = 0; i != NumRegs; ++i) {
6672 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6673 if (NumRegs > 1 && i == 0)
6674 MyFlags.Flags.setSplit();
6675 // if it isn't first piece, alignment must be 1
6676 else if (i > 0)
6677 MyFlags.Flags.setOrigAlign(1);
6678 Ins.push_back(MyFlags);
6679 }
6680 }
6681 }
6682
6683 // Call the target to set up the argument values.
6684 SmallVector<SDValue, 8> InVals;
6685 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6686 F.isVarArg(), Ins,
6687 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006688
6689 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006690 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006691 "LowerFormalArguments didn't return a valid chain!");
6692 assert(InVals.size() == Ins.size() &&
6693 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006694 DEBUG({
6695 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6696 assert(InVals[i].getNode() &&
6697 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006698 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006699 "LowerFormalArguments emitted a value with the wrong type!");
6700 }
6701 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006702
Dan Gohman5e866062009-08-06 15:37:27 +00006703 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006704 DAG.setRoot(NewRoot);
6705
6706 // Set up the argument values.
6707 unsigned i = 0;
6708 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006709 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006710 // Create a virtual register for the sret pointer, and put in a copy
6711 // from the sret argument into it.
6712 SmallVector<EVT, 1> ValueVTs;
6713 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6714 EVT VT = ValueVTs[0];
6715 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6716 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006717 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006718 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006719
Dan Gohman2048b852009-11-23 18:04:58 +00006720 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006721 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6722 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006723 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006724 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6725 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006726 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006727
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006728 // i indexes lowered arguments. Bump it past the hidden sret argument.
6729 // Idx indexes LLVM arguments. Don't touch it.
6730 ++i;
6731 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006732
Dan Gohman46510a72010-04-15 01:51:59 +00006733 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006734 ++I, ++Idx) {
6735 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006736 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006737 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006738 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006739
6740 // If this argument is unused then remember its value. It is used to generate
6741 // debugging information.
6742 if (I->use_empty() && NumValues)
6743 SDB->setUnusedArgValue(I, InVals[i]);
6744
Eli Friedman23d32432011-05-05 16:53:34 +00006745 for (unsigned Val = 0; Val != NumValues; ++Val) {
6746 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006747 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6748 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006749
6750 if (!I->use_empty()) {
6751 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6752 if (F.paramHasAttr(Idx, Attribute::SExt))
6753 AssertOp = ISD::AssertSext;
6754 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6755 AssertOp = ISD::AssertZext;
6756
Bill Wendling46ada192010-03-02 01:55:18 +00006757 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006758 NumParts, PartVT, VT,
6759 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006760 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006761
Dan Gohman98ca4f22009-08-05 01:29:28 +00006762 i += NumParts;
6763 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006764
Eli Friedman23d32432011-05-05 16:53:34 +00006765 // We don't need to do anything else for unused arguments.
6766 if (ArgValues.empty())
6767 continue;
6768
Devang Patel9aee3352011-09-08 22:59:09 +00006769 // Note down frame index.
6770 if (FrameIndexSDNode *FI =
6771 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6772 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006773
Eli Friedman23d32432011-05-05 16:53:34 +00006774 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6775 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006776
Eli Friedman23d32432011-05-05 16:53:34 +00006777 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006778 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006779 if (LoadSDNode *LNode =
6780 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6781 if (FrameIndexSDNode *FI =
6782 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6783 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6784 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006785
Eli Friedman23d32432011-05-05 16:53:34 +00006786 // If this argument is live outside of the entry block, insert a copy from
6787 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006788 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006789 // If we can, though, try to skip creating an unnecessary vreg.
6790 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006791 // general. It's also subtly incompatible with the hacks FastISel
6792 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006793 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6794 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6795 FuncInfo->ValueMap[I] = Reg;
6796 continue;
6797 }
6798 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006799 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006800 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006801 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006802 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006803 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006804
Dan Gohman98ca4f22009-08-05 01:29:28 +00006805 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006806
6807 // Finally, if the target has anything special to do, allow it to do so.
6808 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006809 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006810}
6811
6812/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6813/// ensure constants are generated when needed. Remember the virtual registers
6814/// that need to be added to the Machine PHI nodes as input. We cannot just
6815/// directly add them, because expansion might result in multiple MBB's for one
6816/// BB. As such, the start of the BB might correspond to a different MBB than
6817/// the end.
6818///
6819void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006820SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006821 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006822
6823 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6824
6825 // Check successor nodes' PHI nodes that expect a constant to be available
6826 // from this block.
6827 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006828 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006829 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006830 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006832 // If this terminator has multiple identical successors (common for
6833 // switches), only handle each succ once.
6834 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006835
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006836 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006837
6838 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6839 // nodes and Machine PHI nodes, but the incoming operands have not been
6840 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006841 for (BasicBlock::const_iterator I = SuccBB->begin();
6842 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006843 // Ignore dead phi's.
6844 if (PN->use_empty()) continue;
6845
Rafael Espindola3fa82832011-05-13 15:18:06 +00006846 // Skip empty types
6847 if (PN->getType()->isEmptyTy())
6848 continue;
6849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006850 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006851 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006852
Dan Gohman46510a72010-04-15 01:51:59 +00006853 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006854 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006855 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006856 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006857 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006858 }
6859 Reg = RegOut;
6860 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006861 DenseMap<const Value *, unsigned>::iterator I =
6862 FuncInfo.ValueMap.find(PHIOp);
6863 if (I != FuncInfo.ValueMap.end())
6864 Reg = I->second;
6865 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006866 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006867 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006868 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006869 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006870 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006871 }
6872 }
6873
6874 // Remember that this register needs to added to the machine PHI node as
6875 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006876 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006877 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6878 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006879 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006880 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006881 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006882 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006883 Reg += NumRegisters;
6884 }
6885 }
6886 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006887 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006888}