blob: 19230efe8b8b619355c6be39dbc5652a0dac26cd [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000065 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
66 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000067def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000068 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
69 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000071 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
72 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000073
Chris Lattner48be23c2008-01-15 22:02:54 +000074def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000075 [SDNPHasChain, SDNPOptInFlag]>;
76
77def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
78 [SDNPInFlag]>;
79def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
80 [SDNPInFlag]>;
81
82def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
83 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
84
85def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
86 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000087def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
88 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
90def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
91 [SDNPOutFlag]>;
92
David Goodwinc0309b42009-06-29 15:33:01 +000093def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
94 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000095
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
97
98def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
99def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
100def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000101
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000102def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000103def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000104
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000105def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000106 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000107def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
108 [SDNPHasChain]>;
109def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
110 [SDNPHasChain]>;
111def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000112 [SDNPHasChain]>;
113
Evan Chengf609bb82010-01-19 00:44:15 +0000114def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000117// ARM Instruction Predicate Definitions.
118//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000119def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
120def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000121def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
122def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
123def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000124def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000125def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000127def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000128def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
129def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
130def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000131def HasDivide : Predicate<"Subtarget->hasDivide()">;
132def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000133def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
134def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000135def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000136def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000137def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000138def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000139def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
140def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000141
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000142// FIXME: Eventually this will be just "hasV6T2Ops".
143def UseMovt : Predicate<"Subtarget->useMovt()">;
144def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
145
Jim Grosbach26767372010-03-24 22:31:46 +0000146def UseVMLx : Predicate<"Subtarget->useVMLx()">;
147
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000148//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000149// ARM Flag Definitions.
150
151class RegConstraint<string C> {
152 string Constraints = C;
153}
154
155//===----------------------------------------------------------------------===//
156// ARM specific transformation functions and pattern fragments.
157//
158
Evan Chenga8e29892007-01-19 07:51:42 +0000159// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
160// so_imm_neg def below.
161def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000163}]>;
164
165// so_imm_not_XFORM - Return a so_imm value packed into the format described for
166// so_imm_not def below.
167def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000169}]>;
170
171// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
172def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000173 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000174 return v == 8 || v == 16 || v == 24;
175}]>;
176
177/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
178def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000180}]>;
181
182/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
183def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000184 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000185}]>;
186
Jim Grosbach64171712010-02-16 21:07:46 +0000187def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 PatLeaf<(imm), [{
189 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
190 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chenga2515702007-03-19 07:09:02 +0000192def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000193 PatLeaf<(imm), [{
194 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
195 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000196
197// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
198def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000199 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000202/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
203/// e.g., 0xf000ffff
204def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000205 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000206 uint32_t v = (uint32_t)N->getZExtValue();
207 if (v == 0xffffffff)
208 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000209 // there can be 1's on either or both "outsides", all the "inside"
210 // bits must be 0's
211 unsigned int lsb = 0, msb = 31;
212 while (v & (1 << msb)) --msb;
213 while (v & (1 << lsb)) ++lsb;
214 for (unsigned int i = lsb; i <= msb; ++i) {
215 if (v & (1 << i))
216 return 0;
217 }
218 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000219}] > {
220 let PrintMethod = "printBitfieldInvMaskImmOperand";
221}
222
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000223/// Split a 32-bit immediate into two 16 bit parts.
224def lo16 : SDNodeXForm<imm, [{
225 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
226 MVT::i32);
227}]>;
228
229def hi16 : SDNodeXForm<imm, [{
230 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
231}]>;
232
233def lo16AllZero : PatLeaf<(i32 imm), [{
234 // Returns true if all low 16-bits are 0.
235 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000236}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237
Jim Grosbach64171712010-02-16 21:07:46 +0000238/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// [0.65535].
240def imm0_65535 : PatLeaf<(i32 imm), [{
241 return (uint32_t)N->getZExtValue() < 65536;
242}]>;
243
Evan Cheng37f25d92008-08-28 23:39:26 +0000244class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
245class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000246
Jim Grosbach0a145f32010-02-16 20:17:57 +0000247/// adde and sube predicates - True based on whether the carry flag output
248/// will be needed or not.
249def adde_dead_carry :
250 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
251 [{return !N->hasAnyUseOfValue(1);}]>;
252def sube_dead_carry :
253 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
254 [{return !N->hasAnyUseOfValue(1);}]>;
255def adde_live_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
257 [{return N->hasAnyUseOfValue(1);}]>;
258def sube_live_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
260 [{return N->hasAnyUseOfValue(1);}]>;
261
Evan Chenga8e29892007-01-19 07:51:42 +0000262//===----------------------------------------------------------------------===//
263// Operand Definitions.
264//
265
266// Branch target.
267def brtarget : Operand<OtherVT>;
268
Evan Chenga8e29892007-01-19 07:51:42 +0000269// A list of registers separated by comma. Used by load/store multiple.
270def reglist : Operand<i32> {
271 let PrintMethod = "printRegisterList";
272}
273
274// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
275def cpinst_operand : Operand<i32> {
276 let PrintMethod = "printCPInstOperand";
277}
278
279def jtblock_operand : Operand<i32> {
280 let PrintMethod = "printJTBlockOperand";
281}
Evan Cheng66ac5312009-07-25 00:33:29 +0000282def jt2block_operand : Operand<i32> {
283 let PrintMethod = "printJT2BlockOperand";
284}
Evan Chenga8e29892007-01-19 07:51:42 +0000285
286// Local PC labels.
287def pclabel : Operand<i32> {
288 let PrintMethod = "printPCLabel";
289}
290
291// shifter_operand operands: so_reg and so_imm.
292def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000293 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000294 [shl,srl,sra,rotr]> {
295 let PrintMethod = "printSORegOperand";
296 let MIOperandInfo = (ops GPR, GPR, i32imm);
297}
298
299// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
300// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
301// represented in the imm field in the same 12-bit form that they are encoded
302// into so_imm instructions: the 8-bit immediate is the least significant bits
303// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
304def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
307 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000308 let PrintMethod = "printSOImmOperand";
309}
310
Evan Chengc70d1842007-03-20 08:11:30 +0000311// Break so_imm's up into two pieces. This handles immediates with up to 16
312// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
313// get the first/second pieces.
314def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000315 PatLeaf<(imm), [{
316 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
317 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000318 let PrintMethod = "printSOImm2PartOperand";
319}
320
321def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000322 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000324}]>;
325
326def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000327 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000329}]>;
330
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000331def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
332 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
333 }]> {
334 let PrintMethod = "printSOImm2PartOperand";
335}
336
337def so_neg_imm2part_1 : SDNodeXForm<imm, [{
338 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
339 return CurDAG->getTargetConstant(V, MVT::i32);
340}]>;
341
342def so_neg_imm2part_2 : SDNodeXForm<imm, [{
343 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
344 return CurDAG->getTargetConstant(V, MVT::i32);
345}]>;
346
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000347/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
348def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
349 return (int32_t)N->getZExtValue() < 32;
350}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000351
352// Define ARM specific addressing modes.
353
354// addrmode2 := reg +/- reg shop imm
355// addrmode2 := reg +/- imm12
356//
357def addrmode2 : Operand<i32>,
358 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
359 let PrintMethod = "printAddrMode2Operand";
360 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
361}
362
363def am2offset : Operand<i32>,
364 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
365 let PrintMethod = "printAddrMode2OffsetOperand";
366 let MIOperandInfo = (ops GPR, i32imm);
367}
368
369// addrmode3 := reg +/- reg
370// addrmode3 := reg +/- imm8
371//
372def addrmode3 : Operand<i32>,
373 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
374 let PrintMethod = "printAddrMode3Operand";
375 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
376}
377
378def am3offset : Operand<i32>,
379 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
380 let PrintMethod = "printAddrMode3OffsetOperand";
381 let MIOperandInfo = (ops GPR, i32imm);
382}
383
384// addrmode4 := reg, <mode|W>
385//
386def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000387 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000388 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000389 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000390}
391
392// addrmode5 := reg +/- imm8*4
393//
394def addrmode5 : Operand<i32>,
395 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
396 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000397 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000398}
399
Bob Wilson8b024a52009-07-01 23:16:05 +0000400// addrmode6 := reg with optional writeback
401//
402def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000403 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000404 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000405 let MIOperandInfo = (ops GPR:$addr, i32imm);
406}
407
408def am6offset : Operand<i32> {
409 let PrintMethod = "printAddrMode6OffsetOperand";
410 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413// addrmodepc := pc + reg
414//
415def addrmodepc : Operand<i32>,
416 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
417 let PrintMethod = "printAddrModePCOperand";
418 let MIOperandInfo = (ops GPR, i32imm);
419}
420
Bob Wilson4f38b382009-08-21 21:58:55 +0000421def nohash_imm : Operand<i32> {
422 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000423}
424
Evan Chenga8e29892007-01-19 07:51:42 +0000425//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000426
Evan Cheng37f25d92008-08-28 23:39:26 +0000427include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000428
429//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000430// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000431//
432
Evan Cheng3924f782008-08-29 07:36:24 +0000433/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000434/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000435multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
436 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000437 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000438 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000439 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
440 let Inst{25} = 1;
441 }
Evan Chengedda31c2008-11-05 18:35:52 +0000442 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000443 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000444 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000445 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000446 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000447 let isCommutable = Commutable;
448 }
Evan Chengedda31c2008-11-05 18:35:52 +0000449 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000450 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
452 let Inst{25} = 0;
453 }
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
455
Evan Cheng1e249e32009-06-25 20:59:23 +0000456/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000457/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000458let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000459multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
460 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000461 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000462 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000464 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000465 let Inst{25} = 1;
466 }
Evan Chengedda31c2008-11-05 18:35:52 +0000467 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000468 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000469 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
470 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000471 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000472 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000473 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000474 }
Evan Chengedda31c2008-11-05 18:35:52 +0000475 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000476 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 0;
480 }
Evan Cheng071a2792007-09-11 19:55:27 +0000481}
Evan Chengc85e8322007-07-05 07:13:32 +0000482}
483
484/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000485/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000486/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000487let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000488multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
489 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000490 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000491 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000492 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000493 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000494 let Inst{25} = 1;
495 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000496 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000497 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000499 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000500 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000501 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 let isCommutable = Commutable;
503 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000505 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000506 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000507 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000508 let Inst{25} = 0;
509 }
Evan Cheng071a2792007-09-11 19:55:27 +0000510}
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Evan Chenga8e29892007-01-19 07:51:42 +0000513/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
514/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000515/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
516multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000517 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000518 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000519 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000520 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000521 let Inst{11-10} = 0b00;
522 let Inst{19-16} = 0b1111;
523 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000524 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000525 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000526 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000527 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000528 let Inst{19-16} = 0b1111;
529 }
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
Johnny Chen2ec5e492010-02-22 21:50:40 +0000532multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
533 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
534 IIC_iUNAr, opc, "\t$dst, $src",
535 [/* For disassembly only; pattern left blank */]>,
536 Requires<[IsARM, HasV6]> {
537 let Inst{11-10} = 0b00;
538 let Inst{19-16} = 0b1111;
539 }
540 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
541 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
542 [/* For disassembly only; pattern left blank */]>,
543 Requires<[IsARM, HasV6]> {
544 let Inst{19-16} = 0b1111;
545 }
546}
547
Evan Chenga8e29892007-01-19 07:51:42 +0000548/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
549/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000550multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
551 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000552 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000553 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000554 Requires<[IsARM, HasV6]> {
555 let Inst{11-10} = 0b00;
556 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000557 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
558 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000559 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000560 [(set GPR:$dst, (opnode GPR:$LHS,
561 (rotr GPR:$RHS, rot_imm:$rot)))]>,
562 Requires<[IsARM, HasV6]>;
563}
564
Johnny Chen2ec5e492010-02-22 21:50:40 +0000565// For disassembly only.
566multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
567 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
568 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
569 [/* For disassembly only; pattern left blank */]>,
570 Requires<[IsARM, HasV6]> {
571 let Inst{11-10} = 0b00;
572 }
573 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
574 i32imm:$rot),
575 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
576 [/* For disassembly only; pattern left blank */]>,
577 Requires<[IsARM, HasV6]>;
578}
579
Evan Cheng62674222009-06-25 23:34:10 +0000580/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
581let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000582multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
583 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000584 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000585 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000586 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000587 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 let Inst{25} = 1;
589 }
Evan Cheng62674222009-06-25 23:34:10 +0000590 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000591 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000592 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000593 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000594 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000595 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000597 }
Evan Cheng62674222009-06-25 23:34:10 +0000598 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000599 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000600 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000601 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 0;
603 }
Jim Grosbache5165492009-11-09 00:11:35 +0000604}
605// Carry setting variants
606let Defs = [CPSR] in {
607multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
608 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000609 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000610 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000611 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000612 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000613 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000615 }
Evan Cheng62674222009-06-25 23:34:10 +0000616 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000617 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000618 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000619 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000620 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000621 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000622 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 }
Evan Cheng62674222009-06-25 23:34:10 +0000624 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000625 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000626 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000627 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000628 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000629 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000630 }
Evan Cheng071a2792007-09-11 19:55:27 +0000631}
Evan Chengc85e8322007-07-05 07:13:32 +0000632}
Jim Grosbache5165492009-11-09 00:11:35 +0000633}
Evan Chengc85e8322007-07-05 07:13:32 +0000634
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000635//===----------------------------------------------------------------------===//
636// Instructions
637//===----------------------------------------------------------------------===//
638
Evan Chenga8e29892007-01-19 07:51:42 +0000639//===----------------------------------------------------------------------===//
640// Miscellaneous Instructions.
641//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000642
Evan Chenga8e29892007-01-19 07:51:42 +0000643/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
644/// the function. The first operand is the ID# for this instruction, the second
645/// is the index into the MachineConstantPool that this is, the third is the
646/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000647let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000648def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000649PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000650 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000651 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000652
Jim Grosbach4642ad32010-02-22 23:10:38 +0000653// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
654// from removing one half of the matched pairs. That breaks PEI, which assumes
655// these will always be in pairs, and asserts if it finds otherwise. Better way?
656let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000657def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000658PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000659 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000660 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000661
Jim Grosbach64171712010-02-16 21:07:46 +0000662def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000663PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000664 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000665 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000666}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000667
Johnny Chenf4d81052010-02-12 22:53:19 +0000668def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000669 [/* For disassembly only; pattern left blank */]>,
670 Requires<[IsARM, HasV6T2]> {
671 let Inst{27-16} = 0b001100100000;
672 let Inst{7-0} = 0b00000000;
673}
674
Johnny Chenf4d81052010-02-12 22:53:19 +0000675def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
676 [/* For disassembly only; pattern left blank */]>,
677 Requires<[IsARM, HasV6T2]> {
678 let Inst{27-16} = 0b001100100000;
679 let Inst{7-0} = 0b00000001;
680}
681
682def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
683 [/* For disassembly only; pattern left blank */]>,
684 Requires<[IsARM, HasV6T2]> {
685 let Inst{27-16} = 0b001100100000;
686 let Inst{7-0} = 0b00000010;
687}
688
689def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
690 [/* For disassembly only; pattern left blank */]>,
691 Requires<[IsARM, HasV6T2]> {
692 let Inst{27-16} = 0b001100100000;
693 let Inst{7-0} = 0b00000011;
694}
695
Johnny Chen2ec5e492010-02-22 21:50:40 +0000696def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
697 "\t$dst, $a, $b",
698 [/* For disassembly only; pattern left blank */]>,
699 Requires<[IsARM, HasV6]> {
700 let Inst{27-20} = 0b01101000;
701 let Inst{7-4} = 0b1011;
702}
703
Johnny Chenf4d81052010-02-12 22:53:19 +0000704def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
705 [/* For disassembly only; pattern left blank */]>,
706 Requires<[IsARM, HasV6T2]> {
707 let Inst{27-16} = 0b001100100000;
708 let Inst{7-0} = 0b00000100;
709}
710
Johnny Chenc6f7b272010-02-11 18:12:29 +0000711// The i32imm operand $val can be used by a debugger to store more information
712// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000713def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000714 [/* For disassembly only; pattern left blank */]>,
715 Requires<[IsARM]> {
716 let Inst{27-20} = 0b00010010;
717 let Inst{7-4} = 0b0111;
718}
719
Johnny Chenb98e1602010-02-12 18:55:33 +0000720// Change Processor State is a system instruction -- for disassembly only.
721// The singleton $opt operand contains the following information:
722// opt{4-0} = mode from Inst{4-0}
723// opt{5} = changemode from Inst{17}
724// opt{8-6} = AIF from Inst{8-6}
725// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000726def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000727 [/* For disassembly only; pattern left blank */]>,
728 Requires<[IsARM]> {
729 let Inst{31-28} = 0b1111;
730 let Inst{27-20} = 0b00010000;
731 let Inst{16} = 0;
732 let Inst{5} = 0;
733}
734
Johnny Chenb92a23f2010-02-21 04:42:01 +0000735// Preload signals the memory system of possible future data/instruction access.
736// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000737//
738// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
739// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000740multiclass APreLoad<bit data, bit read, string opc> {
741
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000742 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000743 !strconcat(opc, "\t[$base, $imm]"), []> {
744 let Inst{31-26} = 0b111101;
745 let Inst{25} = 0; // 0 for immediate form
746 let Inst{24} = data;
747 let Inst{22} = read;
748 let Inst{21-20} = 0b01;
749 }
750
751 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
752 !strconcat(opc, "\t$addr"), []> {
753 let Inst{31-26} = 0b111101;
754 let Inst{25} = 1; // 1 for register form
755 let Inst{24} = data;
756 let Inst{22} = read;
757 let Inst{21-20} = 0b01;
758 let Inst{4} = 0;
759 }
760}
761
762defm PLD : APreLoad<1, 1, "pld">;
763defm PLDW : APreLoad<1, 0, "pldw">;
764defm PLI : APreLoad<0, 1, "pli">;
765
Johnny Chena1e76212010-02-13 02:51:09 +0000766def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
767 [/* For disassembly only; pattern left blank */]>,
768 Requires<[IsARM]> {
769 let Inst{31-28} = 0b1111;
770 let Inst{27-20} = 0b00010000;
771 let Inst{16} = 1;
772 let Inst{9} = 1;
773 let Inst{7-4} = 0b0000;
774}
775
776def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
777 [/* For disassembly only; pattern left blank */]>,
778 Requires<[IsARM]> {
779 let Inst{31-28} = 0b1111;
780 let Inst{27-20} = 0b00010000;
781 let Inst{16} = 1;
782 let Inst{9} = 0;
783 let Inst{7-4} = 0b0000;
784}
785
Johnny Chenf4d81052010-02-12 22:53:19 +0000786def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000787 [/* For disassembly only; pattern left blank */]>,
788 Requires<[IsARM, HasV7]> {
789 let Inst{27-16} = 0b001100100000;
790 let Inst{7-4} = 0b1111;
791}
792
Johnny Chenba6e0332010-02-11 17:14:31 +0000793// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000794// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
795// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000796let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000797def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000798 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000799 Requires<[IsARM]> {
800 let Inst{27-25} = 0b011;
801 let Inst{24-20} = 0b11111;
802 let Inst{7-5} = 0b111;
803 let Inst{4} = 0b1;
804}
805
Evan Cheng12c3a532008-11-06 17:48:05 +0000806// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000807let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000808def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000809 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000810 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000811
Evan Cheng325474e2008-01-07 23:56:57 +0000812let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000813def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000814 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000815 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000816
Evan Chengd87293c2008-11-06 08:47:38 +0000817def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000818 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000819 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
820
Evan Chengd87293c2008-11-06 08:47:38 +0000821def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000822 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000823 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
824
Evan Chengd87293c2008-11-06 08:47:38 +0000825def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000826 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000827 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000830 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000831 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
832}
Chris Lattner13c63102008-01-06 05:55:01 +0000833let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000834def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000835 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000836 [(store GPR:$src, addrmodepc:$addr)]>;
837
Evan Chengd87293c2008-11-06 08:47:38 +0000838def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000839 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000840 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
841
Evan Chengd87293c2008-11-06 08:47:38 +0000842def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000843 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000844 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
845}
Evan Cheng12c3a532008-11-06 17:48:05 +0000846} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000847
Evan Chenge07715c2009-06-23 05:25:29 +0000848
849// LEApcrel - Load a pc-relative address into a register without offending the
850// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000851def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000852 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000853 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
854 "${:private}PCRELL${:uid}+8))\n"),
855 !strconcat("${:private}PCRELL${:uid}:\n\t",
856 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000857 []>;
858
Evan Cheng023dd3f2009-06-24 23:14:45 +0000859def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000860 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000861 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000862 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000863 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000864 "${:private}PCRELL${:uid}+8))\n"),
865 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000866 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000867 []> {
868 let Inst{25} = 1;
869}
Evan Chenge07715c2009-06-23 05:25:29 +0000870
Evan Chenga8e29892007-01-19 07:51:42 +0000871//===----------------------------------------------------------------------===//
872// Control Flow Instructions.
873//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000874
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000875let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
876 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000877 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000878 "bx", "\tlr", [(ARMretflag)]>,
879 Requires<[IsARM, HasV4T]> {
880 let Inst{3-0} = 0b1110;
881 let Inst{7-4} = 0b0001;
882 let Inst{19-8} = 0b111111111111;
883 let Inst{27-20} = 0b00010010;
884 }
885
886 // ARMV4 only
887 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
888 "mov", "\tpc, lr", [(ARMretflag)]>,
889 Requires<[IsARM, NoV4T]> {
890 let Inst{11-0} = 0b000000001110;
891 let Inst{15-12} = 0b1111;
892 let Inst{19-16} = 0b0000;
893 let Inst{27-20} = 0b00011010;
894 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000895}
Rafael Espindola27185192006-09-29 21:20:16 +0000896
Bob Wilson04ea6e52009-10-28 00:37:03 +0000897// Indirect branches
898let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000899 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000900 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000901 [(brind GPR:$dst)]>,
902 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000903 let Inst{7-4} = 0b0001;
904 let Inst{19-8} = 0b111111111111;
905 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000906 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000907 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000908
909 // ARMV4 only
910 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
911 [(brind GPR:$dst)]>,
912 Requires<[IsARM, NoV4T]> {
913 let Inst{11-4} = 0b00000000;
914 let Inst{15-12} = 0b1111;
915 let Inst{19-16} = 0b0000;
916 let Inst{27-20} = 0b00011010;
917 let Inst{31-28} = 0b1110;
918 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000919}
920
Evan Chenga8e29892007-01-19 07:51:42 +0000921// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000922// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000923let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
924 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000925 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
926 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000927 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000928 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000929 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000930
Bob Wilson54fc1242009-06-22 21:01:46 +0000931// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000932let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000933 Defs = [R0, R1, R2, R3, R12, LR,
934 D0, D1, D2, D3, D4, D5, D6, D7,
935 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000936 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000937 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000938 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000939 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000940 Requires<[IsARM, IsNotDarwin]> {
941 let Inst{31-28} = 0b1110;
942 }
Evan Cheng277f0742007-06-19 21:05:09 +0000943
Evan Cheng12c3a532008-11-06 17:48:05 +0000944 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000945 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000946 [(ARMcall_pred tglobaladdr:$func)]>,
947 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000948
Evan Chenga8e29892007-01-19 07:51:42 +0000949 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000950 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000951 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000952 [(ARMcall GPR:$func)]>,
953 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000954 let Inst{7-4} = 0b0011;
955 let Inst{19-8} = 0b111111111111;
956 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000957 }
958
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000959 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000960 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
961 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000962 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000963 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000964 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000965 let Inst{7-4} = 0b0001;
966 let Inst{19-8} = 0b111111111111;
967 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000968 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000969
970 // ARMv4
971 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
972 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
973 [(ARMcall_nolink tGPR:$func)]>,
974 Requires<[IsARM, NoV4T, IsNotDarwin]> {
975 let Inst{11-4} = 0b00000000;
976 let Inst{15-12} = 0b1111;
977 let Inst{19-16} = 0b0000;
978 let Inst{27-20} = 0b00011010;
979 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000980}
981
982// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000983let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000984 Defs = [R0, R1, R2, R3, R9, R12, LR,
985 D0, D1, D2, D3, D4, D5, D6, D7,
986 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000987 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000988 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000989 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000990 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
991 let Inst{31-28} = 0b1110;
992 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000993
994 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000995 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000996 [(ARMcall_pred tglobaladdr:$func)]>,
997 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000998
999 // ARMv5T and above
1000 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001001 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001002 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1003 let Inst{7-4} = 0b0011;
1004 let Inst{19-8} = 0b111111111111;
1005 let Inst{27-20} = 0b00010010;
1006 }
1007
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001008 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001009 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1010 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001011 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001012 [(ARMcall_nolink tGPR:$func)]>,
1013 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001014 let Inst{7-4} = 0b0001;
1015 let Inst{19-8} = 0b111111111111;
1016 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001017 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001018
1019 // ARMv4
1020 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1021 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1022 [(ARMcall_nolink tGPR:$func)]>,
1023 Requires<[IsARM, NoV4T, IsDarwin]> {
1024 let Inst{11-4} = 0b00000000;
1025 let Inst{15-12} = 0b1111;
1026 let Inst{19-16} = 0b0000;
1027 let Inst{27-20} = 0b00011010;
1028 }
Rafael Espindola35574632006-07-18 17:00:30 +00001029}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001030
David Goodwin1a8f36e2009-08-12 18:31:53 +00001031let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001032 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001033 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001034 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001035 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001036 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001037
Owen Anderson20ab2902007-11-12 07:39:39 +00001038 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001039 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001040 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001041 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001042 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001043 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001044 let Inst{20} = 0; // S Bit
1045 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001046 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001047 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001048 def BR_JTm : JTI<(outs),
1049 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001050 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001051 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1052 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001053 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001054 let Inst{20} = 1; // L bit
1055 let Inst{21} = 0; // W bit
1056 let Inst{22} = 0; // B bit
1057 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001058 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001059 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001060 def BR_JTadd : JTI<(outs),
1061 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001062 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001063 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1064 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001065 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001066 let Inst{20} = 0; // S bit
1067 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001068 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001069 }
1070 } // isNotDuplicable = 1, isIndirectBranch = 1
1071 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001072
Evan Chengc85e8322007-07-05 07:13:32 +00001073 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001074 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001075 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001076 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001077 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001078}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001079
Johnny Chena1e76212010-02-13 02:51:09 +00001080// Branch and Exchange Jazelle -- for disassembly only
1081def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1082 [/* For disassembly only; pattern left blank */]> {
1083 let Inst{23-20} = 0b0010;
1084 //let Inst{19-8} = 0xfff;
1085 let Inst{7-4} = 0b0010;
1086}
1087
Johnny Chen0296f3e2010-02-16 21:59:54 +00001088// Secure Monitor Call is a system instruction -- for disassembly only
1089def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1090 [/* For disassembly only; pattern left blank */]> {
1091 let Inst{23-20} = 0b0110;
1092 let Inst{7-4} = 0b0111;
1093}
1094
Johnny Chen64dfb782010-02-16 20:04:27 +00001095// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001096let isCall = 1 in {
1097def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1098 [/* For disassembly only; pattern left blank */]>;
1099}
1100
Johnny Chenfb566792010-02-17 21:39:10 +00001101// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001102def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1103 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001104 [/* For disassembly only; pattern left blank */]> {
1105 let Inst{31-28} = 0b1111;
1106 let Inst{22-20} = 0b110; // W = 1
1107}
1108
1109def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1110 NoItinerary, "srs${addr:submode}\tsp, $mode",
1111 [/* For disassembly only; pattern left blank */]> {
1112 let Inst{31-28} = 0b1111;
1113 let Inst{22-20} = 0b100; // W = 0
1114}
1115
Johnny Chenfb566792010-02-17 21:39:10 +00001116// Return From Exception is a system instruction -- for disassembly only
1117def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1118 NoItinerary, "rfe${addr:submode}\t$base!",
1119 [/* For disassembly only; pattern left blank */]> {
1120 let Inst{31-28} = 0b1111;
1121 let Inst{22-20} = 0b011; // W = 1
1122}
1123
1124def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1125 NoItinerary, "rfe${addr:submode}\t$base",
1126 [/* For disassembly only; pattern left blank */]> {
1127 let Inst{31-28} = 0b1111;
1128 let Inst{22-20} = 0b001; // W = 0
1129}
1130
Evan Chenga8e29892007-01-19 07:51:42 +00001131//===----------------------------------------------------------------------===//
1132// Load / store Instructions.
1133//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001134
Evan Chenga8e29892007-01-19 07:51:42 +00001135// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001136let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001137def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001138 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001139 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001140
Evan Chengfa775d02007-03-19 07:20:03 +00001141// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001142let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001143def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001144 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001145
Evan Chenga8e29892007-01-19 07:51:42 +00001146// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001147def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001148 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001149 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001150
Jim Grosbach64171712010-02-16 21:07:46 +00001151def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001152 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001153 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001154
Evan Chenga8e29892007-01-19 07:51:42 +00001155// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001156def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001157 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001158 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001159
David Goodwin5d598aa2009-08-19 18:00:44 +00001160def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001161 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001162 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001163
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001164let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001165// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001166def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001167 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001168 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001169
Evan Chenga8e29892007-01-19 07:51:42 +00001170// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001171def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001172 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001173 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001174
Evan Chengd87293c2008-11-06 08:47:38 +00001175def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001176 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001177 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001178
Evan Chengd87293c2008-11-06 08:47:38 +00001179def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001180 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001181 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001182
Evan Chengd87293c2008-11-06 08:47:38 +00001183def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001184 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001185 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001186
Evan Chengd87293c2008-11-06 08:47:38 +00001187def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001188 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001189 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001190
Evan Chengd87293c2008-11-06 08:47:38 +00001191def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001192 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001193 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001194
Evan Chengd87293c2008-11-06 08:47:38 +00001195def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001196 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001197 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001198
Evan Chengd87293c2008-11-06 08:47:38 +00001199def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001200 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001201 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001202
Evan Chengd87293c2008-11-06 08:47:38 +00001203def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001204 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001205 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001206
Evan Chengd87293c2008-11-06 08:47:38 +00001207def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001208 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001209 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001210
1211// For disassembly only
1212def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1213 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1214 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1215 Requires<[IsARM, HasV5TE]>;
1216
1217// For disassembly only
1218def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1219 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1220 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1221 Requires<[IsARM, HasV5TE]>;
1222
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001223}
Evan Chenga8e29892007-01-19 07:51:42 +00001224
Johnny Chenadb561d2010-02-18 03:27:42 +00001225// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001226
1227def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1228 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1229 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1230 let Inst{21} = 1; // overwrite
1231}
1232
1233def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001234 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1235 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1236 let Inst{21} = 1; // overwrite
1237}
1238
1239def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001240 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001241 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1242 let Inst{21} = 1; // overwrite
1243}
1244
1245def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1246 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1247 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1248 let Inst{21} = 1; // overwrite
1249}
1250
1251def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1252 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1253 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001254 let Inst{21} = 1; // overwrite
1255}
1256
Evan Chenga8e29892007-01-19 07:51:42 +00001257// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001258def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001259 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001260 [(store GPR:$src, addrmode2:$addr)]>;
1261
1262// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001263def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1264 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001265 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1266
David Goodwin5d598aa2009-08-19 18:00:44 +00001267def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001268 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001269 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1270
1271// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001272let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001273def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001274 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001275 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001276
1277// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001278def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001279 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001280 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001281 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001282 [(set GPR:$base_wb,
1283 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1284
Evan Chengd87293c2008-11-06 08:47:38 +00001285def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001286 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001287 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001288 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001289 [(set GPR:$base_wb,
1290 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1291
Evan Chengd87293c2008-11-06 08:47:38 +00001292def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001293 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001294 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001295 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001296 [(set GPR:$base_wb,
1297 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1298
Evan Chengd87293c2008-11-06 08:47:38 +00001299def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001300 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001301 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001302 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001303 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1304 GPR:$base, am3offset:$offset))]>;
1305
Evan Chengd87293c2008-11-06 08:47:38 +00001306def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001307 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001308 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001309 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001310 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1311 GPR:$base, am2offset:$offset))]>;
1312
Evan Chengd87293c2008-11-06 08:47:38 +00001313def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001314 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001315 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001316 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001317 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1318 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001319
Johnny Chen39a4bb32010-02-18 22:31:18 +00001320// For disassembly only
1321def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1322 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1323 StMiscFrm, IIC_iStoreru,
1324 "strd", "\t$src1, $src2, [$base, $offset]!",
1325 "$base = $base_wb", []>;
1326
1327// For disassembly only
1328def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1329 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1330 StMiscFrm, IIC_iStoreru,
1331 "strd", "\t$src1, $src2, [$base], $offset",
1332 "$base = $base_wb", []>;
1333
Johnny Chenad4df4c2010-03-01 19:22:00 +00001334// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001335
1336def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001337 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001338 StFrm, IIC_iStoreru,
1339 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1340 [/* For disassembly only; pattern left blank */]> {
1341 let Inst{21} = 1; // overwrite
1342}
1343
1344def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001345 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001346 StFrm, IIC_iStoreru,
1347 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1348 [/* For disassembly only; pattern left blank */]> {
1349 let Inst{21} = 1; // overwrite
1350}
1351
Johnny Chenad4df4c2010-03-01 19:22:00 +00001352def STRHT: AI3sthpo<(outs GPR:$base_wb),
1353 (ins GPR:$src, GPR:$base,am3offset:$offset),
1354 StMiscFrm, IIC_iStoreru,
1355 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1356 [/* For disassembly only; pattern left blank */]> {
1357 let Inst{21} = 1; // overwrite
1358}
1359
Evan Chenga8e29892007-01-19 07:51:42 +00001360//===----------------------------------------------------------------------===//
1361// Load / store multiple Instructions.
1362//
1363
Bob Wilson815baeb2010-03-13 01:08:20 +00001364let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
1365def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001366 reglist:$dsts, variable_ops),
1367 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001368 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001369
Bob Wilson815baeb2010-03-13 01:08:20 +00001370def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1371 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001372 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001373 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001374 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001375} // mayLoad, hasExtraDefRegAllocReq
1376
1377let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
1378def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001379 reglist:$srcs, variable_ops),
1380 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001381 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1382
1383def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1384 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001385 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001386 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001387 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001388} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001389
1390//===----------------------------------------------------------------------===//
1391// Move Instructions.
1392//
1393
Evan Chengcd799b92009-06-12 20:46:18 +00001394let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001395def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001396 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001397 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001398 let Inst{25} = 0;
1399}
1400
Jim Grosbach64171712010-02-16 21:07:46 +00001401def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001402 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001403 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001404 let Inst{25} = 0;
1405}
Evan Chenga2515702007-03-19 07:09:02 +00001406
Evan Chengb3379fb2009-02-05 08:42:55 +00001407let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001408def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001409 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001410 let Inst{25} = 1;
1411}
1412
1413let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001414def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001415 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001416 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001417 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001418 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001419 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001420 let Inst{25} = 1;
1421}
1422
Evan Cheng5adb66a2009-09-28 09:14:39 +00001423let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001424def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1425 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001426 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001427 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001428 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001429 lo16AllZero:$imm))]>, UnaryDP,
1430 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001431 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001432 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001433}
Evan Cheng13ab0202007-07-10 18:08:01 +00001434
Evan Cheng20956592009-10-21 08:15:52 +00001435def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1436 Requires<[IsARM, HasV6T2]>;
1437
David Goodwinca01a8d2009-09-01 18:32:09 +00001438let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001439def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001440 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001441 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001442
1443// These aren't really mov instructions, but we have to define them this way
1444// due to flag operands.
1445
Evan Cheng071a2792007-09-11 19:55:27 +00001446let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001447def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001448 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001449 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001450def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001451 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001452 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001453}
Evan Chenga8e29892007-01-19 07:51:42 +00001454
Evan Chenga8e29892007-01-19 07:51:42 +00001455//===----------------------------------------------------------------------===//
1456// Extend Instructions.
1457//
1458
1459// Sign extenders
1460
Evan Cheng97f48c32008-11-06 22:15:19 +00001461defm SXTB : AI_unary_rrot<0b01101010,
1462 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1463defm SXTH : AI_unary_rrot<0b01101011,
1464 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001465
Evan Cheng97f48c32008-11-06 22:15:19 +00001466defm SXTAB : AI_bin_rrot<0b01101010,
1467 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1468defm SXTAH : AI_bin_rrot<0b01101011,
1469 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001470
Johnny Chen2ec5e492010-02-22 21:50:40 +00001471// For disassembly only
1472defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1473
1474// For disassembly only
1475defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001476
1477// Zero extenders
1478
1479let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001480defm UXTB : AI_unary_rrot<0b01101110,
1481 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1482defm UXTH : AI_unary_rrot<0b01101111,
1483 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1484defm UXTB16 : AI_unary_rrot<0b01101100,
1485 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001486
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001487def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001488 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001489def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001490 (UXTB16r_rot GPR:$Src, 8)>;
1491
Evan Cheng97f48c32008-11-06 22:15:19 +00001492defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001493 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001494defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001495 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001496}
1497
Evan Chenga8e29892007-01-19 07:51:42 +00001498// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001499// For disassembly only
1500defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001501
Evan Chenga8e29892007-01-19 07:51:42 +00001502
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001503def SBFX : I<(outs GPR:$dst),
1504 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1505 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001506 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001507 Requires<[IsARM, HasV6T2]> {
1508 let Inst{27-21} = 0b0111101;
1509 let Inst{6-4} = 0b101;
1510}
1511
1512def UBFX : I<(outs GPR:$dst),
1513 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1514 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001515 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001516 Requires<[IsARM, HasV6T2]> {
1517 let Inst{27-21} = 0b0111111;
1518 let Inst{6-4} = 0b101;
1519}
1520
Evan Chenga8e29892007-01-19 07:51:42 +00001521//===----------------------------------------------------------------------===//
1522// Arithmetic Instructions.
1523//
1524
Jim Grosbach26421962008-10-14 20:36:24 +00001525defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001526 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001527defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001528 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001529
Evan Chengc85e8322007-07-05 07:13:32 +00001530// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001531defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1532 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1533defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001534 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001535
Evan Cheng62674222009-06-25 23:34:10 +00001536defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001537 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001538defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001539 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001540defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001541 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001542defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001543 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001544
Evan Chengc85e8322007-07-05 07:13:32 +00001545// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001546def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001547 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001548 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1549 let Inst{25} = 1;
1550}
Evan Cheng13ab0202007-07-10 18:08:01 +00001551
Evan Chengedda31c2008-11-05 18:35:52 +00001552def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001553 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001554 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001555 let Inst{25} = 0;
1556}
Evan Chengc85e8322007-07-05 07:13:32 +00001557
1558// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001559let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001560def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001561 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001562 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001563 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001564 let Inst{25} = 1;
1565}
Evan Chengedda31c2008-11-05 18:35:52 +00001566def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001567 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001568 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001569 let Inst{20} = 1;
1570 let Inst{25} = 0;
1571}
Evan Cheng071a2792007-09-11 19:55:27 +00001572}
Evan Chengc85e8322007-07-05 07:13:32 +00001573
Evan Cheng62674222009-06-25 23:34:10 +00001574let Uses = [CPSR] in {
1575def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001576 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001577 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1578 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001579 let Inst{25} = 1;
1580}
Evan Cheng62674222009-06-25 23:34:10 +00001581def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001582 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001583 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1584 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001585 let Inst{25} = 0;
1586}
Evan Cheng62674222009-06-25 23:34:10 +00001587}
1588
1589// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001590let Defs = [CPSR], Uses = [CPSR] in {
1591def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001592 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001593 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1594 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001595 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001596 let Inst{25} = 1;
1597}
Evan Cheng1e249e32009-06-25 20:59:23 +00001598def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001599 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001600 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1601 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001602 let Inst{20} = 1;
1603 let Inst{25} = 0;
1604}
Evan Cheng071a2792007-09-11 19:55:27 +00001605}
Evan Cheng2c614c52007-06-06 10:17:05 +00001606
Evan Chenga8e29892007-01-19 07:51:42 +00001607// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1608def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1609 (SUBri GPR:$src, so_imm_neg:$imm)>;
1610
1611//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1612// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1613//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1614// (SBCri GPR:$src, so_imm_neg:$imm)>;
1615
1616// Note: These are implemented in C++ code, because they have to generate
1617// ADD/SUBrs instructions, which use a complex pattern that a xform function
1618// cannot produce.
1619// (mul X, 2^n+1) -> (add (X << n), X)
1620// (mul X, 2^n-1) -> (rsb X, (X << n))
1621
Johnny Chen667d1272010-02-22 18:50:54 +00001622// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001623// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001624class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001625 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001626 opc, "\t$dst, $a, $b",
1627 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001628 let Inst{27-20} = op27_20;
1629 let Inst{7-4} = op7_4;
1630}
1631
Johnny Chen667d1272010-02-22 18:50:54 +00001632// Saturating add/subtract -- for disassembly only
1633
1634def QADD : AAI<0b00010000, 0b0101, "qadd">;
1635def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1636def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1637def QASX : AAI<0b01100010, 0b0011, "qasx">;
1638def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1639def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1640def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1641def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1642def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1643def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1644def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1645def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1646def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1647def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1648def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1649def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1650
1651// Signed/Unsigned add/subtract -- for disassembly only
1652
1653def SASX : AAI<0b01100001, 0b0011, "sasx">;
1654def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1655def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1656def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1657def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1658def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1659def UASX : AAI<0b01100101, 0b0011, "uasx">;
1660def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1661def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1662def USAX : AAI<0b01100101, 0b0101, "usax">;
1663def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1664def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1665
1666// Signed/Unsigned halving add/subtract -- for disassembly only
1667
1668def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1669def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1670def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1671def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1672def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1673def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1674def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1675def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1676def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1677def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1678def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1679def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1680
Johnny Chenadc77332010-02-26 22:04:29 +00001681// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001682
Johnny Chenadc77332010-02-26 22:04:29 +00001683def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001684 MulFrm /* for convenience */, NoItinerary, "usad8",
1685 "\t$dst, $a, $b", []>,
1686 Requires<[IsARM, HasV6]> {
1687 let Inst{27-20} = 0b01111000;
1688 let Inst{15-12} = 0b1111;
1689 let Inst{7-4} = 0b0001;
1690}
1691def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1692 MulFrm /* for convenience */, NoItinerary, "usada8",
1693 "\t$dst, $a, $b, $acc", []>,
1694 Requires<[IsARM, HasV6]> {
1695 let Inst{27-20} = 0b01111000;
1696 let Inst{7-4} = 0b0001;
1697}
1698
1699// Signed/Unsigned saturate -- for disassembly only
1700
1701def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001702 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001703 [/* For disassembly only; pattern left blank */]> {
1704 let Inst{27-21} = 0b0110101;
1705 let Inst{6-4} = 0b001;
1706}
1707
1708def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001709 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001710 [/* For disassembly only; pattern left blank */]> {
1711 let Inst{27-21} = 0b0110101;
1712 let Inst{6-4} = 0b101;
1713}
1714
1715def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1716 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1717 [/* For disassembly only; pattern left blank */]> {
1718 let Inst{27-20} = 0b01101010;
1719 let Inst{7-4} = 0b0011;
1720}
1721
1722def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001723 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001724 [/* For disassembly only; pattern left blank */]> {
1725 let Inst{27-21} = 0b0110111;
1726 let Inst{6-4} = 0b001;
1727}
1728
1729def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001730 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001731 [/* For disassembly only; pattern left blank */]> {
1732 let Inst{27-21} = 0b0110111;
1733 let Inst{6-4} = 0b101;
1734}
1735
1736def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1737 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1738 [/* For disassembly only; pattern left blank */]> {
1739 let Inst{27-20} = 0b01101110;
1740 let Inst{7-4} = 0b0011;
1741}
Evan Chenga8e29892007-01-19 07:51:42 +00001742
1743//===----------------------------------------------------------------------===//
1744// Bitwise Instructions.
1745//
1746
Jim Grosbach26421962008-10-14 20:36:24 +00001747defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001748 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001749defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001750 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001751defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001752 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001753defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001754 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001755
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001756def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001757 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001758 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001759 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1760 Requires<[IsARM, HasV6T2]> {
1761 let Inst{27-21} = 0b0111110;
1762 let Inst{6-0} = 0b0011111;
1763}
1764
Johnny Chenb2503c02010-02-17 06:31:48 +00001765// A8.6.18 BFI - Bitfield insert (Encoding A1)
1766// Added for disassembler with the pattern field purposely left blank.
1767def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1768 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1769 "bfi", "\t$dst, $src, $imm", "",
1770 [/* For disassembly only; pattern left blank */]>,
1771 Requires<[IsARM, HasV6T2]> {
1772 let Inst{27-21} = 0b0111110;
1773 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1774}
1775
David Goodwin5d598aa2009-08-19 18:00:44 +00001776def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001777 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001778 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001779 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001780 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001781}
Evan Chengedda31c2008-11-05 18:35:52 +00001782def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001783 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001784 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1785 let Inst{25} = 0;
1786}
Evan Chengb3379fb2009-02-05 08:42:55 +00001787let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001788def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001789 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001790 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1791 let Inst{25} = 1;
1792}
Evan Chenga8e29892007-01-19 07:51:42 +00001793
1794def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1795 (BICri GPR:$src, so_imm_not:$imm)>;
1796
1797//===----------------------------------------------------------------------===//
1798// Multiply Instructions.
1799//
1800
Evan Cheng8de898a2009-06-26 00:19:44 +00001801let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001802def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001803 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001804 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001805
Evan Chengfbc9d412008-11-06 01:21:28 +00001806def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001807 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001808 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001809
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001810def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001811 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001812 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1813 Requires<[IsARM, HasV6T2]>;
1814
Evan Chenga8e29892007-01-19 07:51:42 +00001815// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001816let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001817let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001818def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001819 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001820 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001821
Evan Chengfbc9d412008-11-06 01:21:28 +00001822def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001823 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001824 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001825}
Evan Chenga8e29892007-01-19 07:51:42 +00001826
1827// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001828def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001829 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001830 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001831
Evan Chengfbc9d412008-11-06 01:21:28 +00001832def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001833 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001834 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Evan Chengfbc9d412008-11-06 01:21:28 +00001836def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001837 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001838 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001839 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001840} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001841
1842// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001843def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001844 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001845 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001846 Requires<[IsARM, HasV6]> {
1847 let Inst{7-4} = 0b0001;
1848 let Inst{15-12} = 0b1111;
1849}
Evan Cheng13ab0202007-07-10 18:08:01 +00001850
Johnny Chen2ec5e492010-02-22 21:50:40 +00001851def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1852 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1853 [/* For disassembly only; pattern left blank */]>,
1854 Requires<[IsARM, HasV6]> {
1855 let Inst{7-4} = 0b0011; // R = 1
1856 let Inst{15-12} = 0b1111;
1857}
1858
Evan Chengfbc9d412008-11-06 01:21:28 +00001859def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001860 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001861 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001862 Requires<[IsARM, HasV6]> {
1863 let Inst{7-4} = 0b0001;
1864}
Evan Chenga8e29892007-01-19 07:51:42 +00001865
Johnny Chen2ec5e492010-02-22 21:50:40 +00001866def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1867 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1868 [/* For disassembly only; pattern left blank */]>,
1869 Requires<[IsARM, HasV6]> {
1870 let Inst{7-4} = 0b0011; // R = 1
1871}
Evan Chenga8e29892007-01-19 07:51:42 +00001872
Evan Chengfbc9d412008-11-06 01:21:28 +00001873def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001874 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001875 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001876 Requires<[IsARM, HasV6]> {
1877 let Inst{7-4} = 0b1101;
1878}
Evan Chenga8e29892007-01-19 07:51:42 +00001879
Johnny Chen2ec5e492010-02-22 21:50:40 +00001880def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1881 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1882 [/* For disassembly only; pattern left blank */]>,
1883 Requires<[IsARM, HasV6]> {
1884 let Inst{7-4} = 0b1111; // R = 1
1885}
1886
Raul Herbster37fb5b12007-08-30 23:25:47 +00001887multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001888 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001889 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001890 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1891 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001892 Requires<[IsARM, HasV5TE]> {
1893 let Inst{5} = 0;
1894 let Inst{6} = 0;
1895 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001896
Evan Chengeb4f52e2008-11-06 03:35:07 +00001897 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001898 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001899 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001900 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001901 Requires<[IsARM, HasV5TE]> {
1902 let Inst{5} = 0;
1903 let Inst{6} = 1;
1904 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001905
Evan Chengeb4f52e2008-11-06 03:35:07 +00001906 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001907 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001908 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001909 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001910 Requires<[IsARM, HasV5TE]> {
1911 let Inst{5} = 1;
1912 let Inst{6} = 0;
1913 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001914
Evan Chengeb4f52e2008-11-06 03:35:07 +00001915 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001916 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001917 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1918 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001919 Requires<[IsARM, HasV5TE]> {
1920 let Inst{5} = 1;
1921 let Inst{6} = 1;
1922 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001923
Evan Chengeb4f52e2008-11-06 03:35:07 +00001924 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001925 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001926 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001927 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001928 Requires<[IsARM, HasV5TE]> {
1929 let Inst{5} = 1;
1930 let Inst{6} = 0;
1931 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001932
Evan Chengeb4f52e2008-11-06 03:35:07 +00001933 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001934 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001935 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001936 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001937 Requires<[IsARM, HasV5TE]> {
1938 let Inst{5} = 1;
1939 let Inst{6} = 1;
1940 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001941}
1942
Raul Herbster37fb5b12007-08-30 23:25:47 +00001943
1944multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001945 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001946 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001947 [(set GPR:$dst, (add GPR:$acc,
1948 (opnode (sext_inreg GPR:$a, i16),
1949 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001950 Requires<[IsARM, HasV5TE]> {
1951 let Inst{5} = 0;
1952 let Inst{6} = 0;
1953 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001954
Evan Chengeb4f52e2008-11-06 03:35:07 +00001955 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001956 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001957 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001958 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001959 Requires<[IsARM, HasV5TE]> {
1960 let Inst{5} = 0;
1961 let Inst{6} = 1;
1962 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001963
Evan Chengeb4f52e2008-11-06 03:35:07 +00001964 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001965 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001966 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001967 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001968 Requires<[IsARM, HasV5TE]> {
1969 let Inst{5} = 1;
1970 let Inst{6} = 0;
1971 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001972
Evan Chengeb4f52e2008-11-06 03:35:07 +00001973 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001974 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1975 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1976 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001977 Requires<[IsARM, HasV5TE]> {
1978 let Inst{5} = 1;
1979 let Inst{6} = 1;
1980 }
Evan Chenga8e29892007-01-19 07:51:42 +00001981
Evan Chengeb4f52e2008-11-06 03:35:07 +00001982 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001983 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001984 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001985 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001986 Requires<[IsARM, HasV5TE]> {
1987 let Inst{5} = 0;
1988 let Inst{6} = 0;
1989 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001990
Evan Chengeb4f52e2008-11-06 03:35:07 +00001991 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001992 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001993 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001994 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001995 Requires<[IsARM, HasV5TE]> {
1996 let Inst{5} = 0;
1997 let Inst{6} = 1;
1998 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001999}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002000
Raul Herbster37fb5b12007-08-30 23:25:47 +00002001defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2002defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002003
Johnny Chen83498e52010-02-12 21:59:23 +00002004// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2005def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2006 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2007 [/* For disassembly only; pattern left blank */]>,
2008 Requires<[IsARM, HasV5TE]> {
2009 let Inst{5} = 0;
2010 let Inst{6} = 0;
2011}
2012
2013def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2014 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2015 [/* For disassembly only; pattern left blank */]>,
2016 Requires<[IsARM, HasV5TE]> {
2017 let Inst{5} = 0;
2018 let Inst{6} = 1;
2019}
2020
2021def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2022 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2023 [/* For disassembly only; pattern left blank */]>,
2024 Requires<[IsARM, HasV5TE]> {
2025 let Inst{5} = 1;
2026 let Inst{6} = 0;
2027}
2028
2029def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2030 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2031 [/* For disassembly only; pattern left blank */]>,
2032 Requires<[IsARM, HasV5TE]> {
2033 let Inst{5} = 1;
2034 let Inst{6} = 1;
2035}
2036
Johnny Chen667d1272010-02-22 18:50:54 +00002037// Helper class for AI_smld -- for disassembly only
2038class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2039 InstrItinClass itin, string opc, string asm>
2040 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2041 let Inst{4} = 1;
2042 let Inst{5} = swap;
2043 let Inst{6} = sub;
2044 let Inst{7} = 0;
2045 let Inst{21-20} = 0b00;
2046 let Inst{22} = long;
2047 let Inst{27-23} = 0b01110;
2048}
2049
2050multiclass AI_smld<bit sub, string opc> {
2051
2052 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2053 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2054
2055 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2056 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2057
2058 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2059 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2060
2061 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2062 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2063
2064}
2065
2066defm SMLA : AI_smld<0, "smla">;
2067defm SMLS : AI_smld<1, "smls">;
2068
Johnny Chen2ec5e492010-02-22 21:50:40 +00002069multiclass AI_sdml<bit sub, string opc> {
2070
2071 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2072 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2073 let Inst{15-12} = 0b1111;
2074 }
2075
2076 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2077 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2078 let Inst{15-12} = 0b1111;
2079 }
2080
2081}
2082
2083defm SMUA : AI_sdml<0, "smua">;
2084defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002085
Evan Chenga8e29892007-01-19 07:51:42 +00002086//===----------------------------------------------------------------------===//
2087// Misc. Arithmetic Instructions.
2088//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002089
David Goodwin5d598aa2009-08-19 18:00:44 +00002090def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002091 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002092 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2093 let Inst{7-4} = 0b0001;
2094 let Inst{11-8} = 0b1111;
2095 let Inst{19-16} = 0b1111;
2096}
Rafael Espindola199dd672006-10-17 13:13:23 +00002097
Jim Grosbach3482c802010-01-18 19:58:49 +00002098def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002099 "rbit", "\t$dst, $src",
2100 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2101 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002102 let Inst{7-4} = 0b0011;
2103 let Inst{11-8} = 0b1111;
2104 let Inst{19-16} = 0b1111;
2105}
2106
David Goodwin5d598aa2009-08-19 18:00:44 +00002107def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002108 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002109 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2110 let Inst{7-4} = 0b0011;
2111 let Inst{11-8} = 0b1111;
2112 let Inst{19-16} = 0b1111;
2113}
Rafael Espindola199dd672006-10-17 13:13:23 +00002114
David Goodwin5d598aa2009-08-19 18:00:44 +00002115def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002116 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002117 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002118 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2119 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2120 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2121 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002122 Requires<[IsARM, HasV6]> {
2123 let Inst{7-4} = 0b1011;
2124 let Inst{11-8} = 0b1111;
2125 let Inst{19-16} = 0b1111;
2126}
Rafael Espindola27185192006-09-29 21:20:16 +00002127
David Goodwin5d598aa2009-08-19 18:00:44 +00002128def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002129 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002130 [(set GPR:$dst,
2131 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002132 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2133 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002134 Requires<[IsARM, HasV6]> {
2135 let Inst{7-4} = 0b1011;
2136 let Inst{11-8} = 0b1111;
2137 let Inst{19-16} = 0b1111;
2138}
Rafael Espindola27185192006-09-29 21:20:16 +00002139
Evan Cheng8b59db32008-11-07 01:41:35 +00002140def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2141 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002142 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002143 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2144 (and (shl GPR:$src2, (i32 imm:$shamt)),
2145 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002146 Requires<[IsARM, HasV6]> {
2147 let Inst{6-4} = 0b001;
2148}
Rafael Espindola27185192006-09-29 21:20:16 +00002149
Evan Chenga8e29892007-01-19 07:51:42 +00002150// Alternate cases for PKHBT where identities eliminate some nodes.
2151def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2152 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2153def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2154 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002155
Rafael Espindolaa2845842006-10-05 16:48:49 +00002156
Evan Cheng8b59db32008-11-07 01:41:35 +00002157def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2158 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002159 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002160 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2161 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002162 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2163 let Inst{6-4} = 0b101;
2164}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002165
Evan Chenga8e29892007-01-19 07:51:42 +00002166// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2167// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002168def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002169 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2170def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2171 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2172 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002173
Evan Chenga8e29892007-01-19 07:51:42 +00002174//===----------------------------------------------------------------------===//
2175// Comparison Instructions...
2176//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002177
Jim Grosbach26421962008-10-14 20:36:24 +00002178defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002179 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002180//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2181// Compare-to-zero still works out, just not the relationals
2182//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2183// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002184
Evan Chenga8e29892007-01-19 07:51:42 +00002185// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002186defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002187 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002188defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002189 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002190
David Goodwinc0309b42009-06-29 15:33:01 +00002191defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2192 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2193defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2194 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002195
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002196//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2197// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002198
David Goodwinc0309b42009-06-29 15:33:01 +00002199def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002200 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002201
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002202
Evan Chenga8e29892007-01-19 07:51:42 +00002203// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002204// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002205// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002206def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002207 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002208 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002209 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002210 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002211 let Inst{25} = 0;
2212}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002213
Evan Chengd87293c2008-11-06 08:47:38 +00002214def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002215 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002216 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002217 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002218 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002219 let Inst{25} = 0;
2220}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002221
Evan Chengd87293c2008-11-06 08:47:38 +00002222def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002223 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002224 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002225 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002226 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002227 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002228}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002229
Jim Grosbach3728e962009-12-10 00:11:09 +00002230//===----------------------------------------------------------------------===//
2231// Atomic operations intrinsics
2232//
2233
2234// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002235let hasSideEffects = 1 in {
2236def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002237 Pseudo, NoItinerary,
2238 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002239 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002240 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002241 let Inst{31-4} = 0xf57ff05;
2242 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002243 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002244 let Inst{3-0} = 0b1111;
2245}
Jim Grosbach3728e962009-12-10 00:11:09 +00002246
Jim Grosbachf6b28622009-12-14 18:31:20 +00002247def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002248 Pseudo, NoItinerary,
2249 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002250 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002251 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002252 let Inst{31-4} = 0xf57ff04;
2253 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002254 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002255 let Inst{3-0} = 0b1111;
2256}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002257
2258def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2259 Pseudo, NoItinerary,
2260 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2261 [(ARMMemBarrierV6 GPR:$zero)]>,
2262 Requires<[IsARM, HasV6]> {
2263 // FIXME: add support for options other than a full system DMB
2264 // FIXME: add encoding
2265}
2266
2267def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2268 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002269 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002270 [(ARMSyncBarrierV6 GPR:$zero)]>,
2271 Requires<[IsARM, HasV6]> {
2272 // FIXME: add support for options other than a full system DSB
2273 // FIXME: add encoding
2274}
Jim Grosbach3728e962009-12-10 00:11:09 +00002275}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002276
Johnny Chenfd6037d2010-02-18 00:19:08 +00002277// Helper class for multiclass MemB -- for disassembly only
2278class AMBI<string opc, string asm>
2279 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2280 [/* For disassembly only; pattern left blank */]>,
2281 Requires<[IsARM, HasV7]> {
2282 let Inst{31-20} = 0xf57;
2283}
2284
2285multiclass MemB<bits<4> op7_4, string opc> {
2286
2287 def st : AMBI<opc, "\tst"> {
2288 let Inst{7-4} = op7_4;
2289 let Inst{3-0} = 0b1110;
2290 }
2291
2292 def ish : AMBI<opc, "\tish"> {
2293 let Inst{7-4} = op7_4;
2294 let Inst{3-0} = 0b1011;
2295 }
2296
2297 def ishst : AMBI<opc, "\tishst"> {
2298 let Inst{7-4} = op7_4;
2299 let Inst{3-0} = 0b1010;
2300 }
2301
2302 def nsh : AMBI<opc, "\tnsh"> {
2303 let Inst{7-4} = op7_4;
2304 let Inst{3-0} = 0b0111;
2305 }
2306
2307 def nshst : AMBI<opc, "\tnshst"> {
2308 let Inst{7-4} = op7_4;
2309 let Inst{3-0} = 0b0110;
2310 }
2311
2312 def osh : AMBI<opc, "\tosh"> {
2313 let Inst{7-4} = op7_4;
2314 let Inst{3-0} = 0b0011;
2315 }
2316
2317 def oshst : AMBI<opc, "\toshst"> {
2318 let Inst{7-4} = op7_4;
2319 let Inst{3-0} = 0b0010;
2320 }
2321}
2322
2323// These DMB variants are for disassembly only.
2324defm DMB : MemB<0b0101, "dmb">;
2325
2326// These DSB variants are for disassembly only.
2327defm DSB : MemB<0b0100, "dsb">;
2328
2329// ISB has only full system option -- for disassembly only
2330def ISBsy : AMBI<"isb", ""> {
2331 let Inst{7-4} = 0b0110;
2332 let Inst{3-0} = 0b1111;
2333}
2334
Jim Grosbach66869102009-12-11 18:52:41 +00002335let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002336 let Uses = [CPSR] in {
2337 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2339 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2340 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2341 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2343 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2344 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2345 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2346 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2347 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2348 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2349 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2351 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2352 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2353 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2355 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2356 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2357 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2358 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2359 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2360 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2361 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2362 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2363 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2364 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2365 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2367 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2368 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2369 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2370 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2371 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2372 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2373 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2374 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2375 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2376 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2377 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2378 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2379 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2380 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2381 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2382 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2383 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2384 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2385 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2386 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2387 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2388 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2389 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2390 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2391 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2392 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2393 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2394 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2395 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2396 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2397 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2398 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2399 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2400 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2401 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2402 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2403 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2404 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2405 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2406 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2407 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2408 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2409
2410 def ATOMIC_SWAP_I8 : PseudoInst<
2411 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2412 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2413 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2414 def ATOMIC_SWAP_I16 : PseudoInst<
2415 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2416 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2417 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2418 def ATOMIC_SWAP_I32 : PseudoInst<
2419 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2420 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2421 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2422
Jim Grosbache801dc42009-12-12 01:40:06 +00002423 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2424 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2425 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2426 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2427 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2428 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2429 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2430 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2431 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2432 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2433 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2434 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2435}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002436}
2437
2438let mayLoad = 1 in {
2439def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2440 "ldrexb", "\t$dest, [$ptr]",
2441 []>;
2442def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2443 "ldrexh", "\t$dest, [$ptr]",
2444 []>;
2445def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2446 "ldrex", "\t$dest, [$ptr]",
2447 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002448def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002449 NoItinerary,
2450 "ldrexd", "\t$dest, $dest2, [$ptr]",
2451 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002452}
2453
Jim Grosbach587b0722009-12-16 19:44:06 +00002454let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002455def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002456 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002457 "strexb", "\t$success, $src, [$ptr]",
2458 []>;
2459def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2460 NoItinerary,
2461 "strexh", "\t$success, $src, [$ptr]",
2462 []>;
2463def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002464 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002465 "strex", "\t$success, $src, [$ptr]",
2466 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002467def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002468 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2469 NoItinerary,
2470 "strexd", "\t$success, $src, $src2, [$ptr]",
2471 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002472}
2473
Johnny Chenb9436272010-02-17 22:37:58 +00002474// Clear-Exclusive is for disassembly only.
2475def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2476 [/* For disassembly only; pattern left blank */]>,
2477 Requires<[IsARM, HasV7]> {
2478 let Inst{31-20} = 0xf57;
2479 let Inst{7-4} = 0b0001;
2480}
2481
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002482// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2483let mayLoad = 1 in {
2484def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2485 "swp", "\t$dst, $src, [$ptr]",
2486 [/* For disassembly only; pattern left blank */]> {
2487 let Inst{27-23} = 0b00010;
2488 let Inst{22} = 0; // B = 0
2489 let Inst{21-20} = 0b00;
2490 let Inst{7-4} = 0b1001;
2491}
2492
2493def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2494 "swpb", "\t$dst, $src, [$ptr]",
2495 [/* For disassembly only; pattern left blank */]> {
2496 let Inst{27-23} = 0b00010;
2497 let Inst{22} = 1; // B = 1
2498 let Inst{21-20} = 0b00;
2499 let Inst{7-4} = 0b1001;
2500}
2501}
2502
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002503//===----------------------------------------------------------------------===//
2504// TLS Instructions
2505//
2506
2507// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002508let isCall = 1,
2509 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002510 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002511 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002512 [(set R0, ARMthread_pointer)]>;
2513}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002514
Evan Chenga8e29892007-01-19 07:51:42 +00002515//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002516// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002517// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002518// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002519// Since by its nature we may be coming from some other function to get
2520// here, and we're using the stack frame for the containing function to
2521// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002522// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002523// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002524// except for our own input by listing the relevant registers in Defs. By
2525// doing so, we also cause the prologue/epilogue code to actively preserve
2526// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002527// A constant value is passed in $val, and we use the location as a scratch.
2528let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002529 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2530 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002531 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002532 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002533 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002534 AddrModeNone, SizeSpecial, IndexModeNone,
2535 Pseudo, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002536 "str\tsp, [$src, #+8] ${:comment} eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002537 "add\t$val, pc, #8\n\t"
2538 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002539 "mov\tr0, #0\n\t"
2540 "add\tpc, pc, #0\n\t"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002541 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002542 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2543 Requires<[IsARM, HasVFP2]>;
2544}
2545
2546let Defs =
2547 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ] in {
2548 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2549 AddrModeNone, SizeSpecial, IndexModeNone,
2550 Pseudo, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002551 "str\tsp, [$src, #+8] ${:comment} eh_setjmp begin\n\t"
Bob Wilsonec80e262010-04-09 20:41:18 +00002552 "add\t$val, pc, #8\n\t"
2553 "str\t$val, [$src, #+4]\n\t"
2554 "mov\tr0, #0\n\t"
2555 "add\tpc, pc, #0\n\t"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002556 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002557 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2558 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002559}
2560
2561//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002562// Non-Instruction Patterns
2563//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002564
Evan Chenga8e29892007-01-19 07:51:42 +00002565// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002566
Evan Chenga8e29892007-01-19 07:51:42 +00002567// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002568let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002569def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002570 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002571 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002572 [(set GPR:$dst, so_imm2part:$src)]>,
2573 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002574
Evan Chenga8e29892007-01-19 07:51:42 +00002575def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002576 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2577 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002578def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002579 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2580 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002581def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2582 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2583 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002584def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2585 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2586 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002587
Evan Cheng5adb66a2009-09-28 09:14:39 +00002588// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002589// This is a single pseudo instruction, the benefit is that it can be remat'd
2590// as a single unit instead of having to handle reg inputs.
2591// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002592let isReMaterializable = 1 in
2593def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002594 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002595 [(set GPR:$dst, (i32 imm:$src))]>,
2596 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002597
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002598// ConstantPool, GlobalAddress, and JumpTable
2599def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2600 Requires<[IsARM, DontUseMovt]>;
2601def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2602def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2603 Requires<[IsARM, UseMovt]>;
2604def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2605 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2606
Evan Chenga8e29892007-01-19 07:51:42 +00002607// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002608
Rafael Espindola24357862006-10-19 17:05:03 +00002609
Evan Chenga8e29892007-01-19 07:51:42 +00002610// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002611def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002612 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002613def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002614 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002615
Evan Chenga8e29892007-01-19 07:51:42 +00002616// zextload i1 -> zextload i8
2617def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002618
Evan Chenga8e29892007-01-19 07:51:42 +00002619// extload -> zextload
2620def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2621def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2622def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002623
Evan Cheng83b5cf02008-11-05 23:22:34 +00002624def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2625def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2626
Evan Cheng34b12d22007-01-19 20:27:35 +00002627// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002628def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2629 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002630 (SMULBB GPR:$a, GPR:$b)>;
2631def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2632 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002633def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2634 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002635 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002636def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002637 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002638def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2639 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002640 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002641def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002642 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002643def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2644 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002645 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002646def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002647 (SMULWB GPR:$a, GPR:$b)>;
2648
2649def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002650 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2651 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002652 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2653def : ARMV5TEPat<(add GPR:$acc,
2654 (mul sext_16_node:$a, sext_16_node:$b)),
2655 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2656def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002657 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2658 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002659 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2660def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002661 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002662 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2663def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002664 (mul (sra GPR:$a, (i32 16)),
2665 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002666 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2667def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002668 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002669 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2670def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002671 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2672 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002673 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2674def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002675 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002676 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2677
Evan Chenga8e29892007-01-19 07:51:42 +00002678//===----------------------------------------------------------------------===//
2679// Thumb Support
2680//
2681
2682include "ARMInstrThumb.td"
2683
2684//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002685// Thumb2 Support
2686//
2687
2688include "ARMInstrThumb2.td"
2689
2690//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002691// Floating Point Support
2692//
2693
2694include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002695
2696//===----------------------------------------------------------------------===//
2697// Advanced SIMD (NEON) Support
2698//
2699
2700include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002701
2702//===----------------------------------------------------------------------===//
2703// Coprocessor Instructions. For disassembly only.
2704//
2705
2706def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2707 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2708 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2709 [/* For disassembly only; pattern left blank */]> {
2710 let Inst{4} = 0;
2711}
2712
2713def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2714 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2715 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2716 [/* For disassembly only; pattern left blank */]> {
2717 let Inst{31-28} = 0b1111;
2718 let Inst{4} = 0;
2719}
2720
Johnny Chen64dfb782010-02-16 20:04:27 +00002721class ACI<dag oops, dag iops, string opc, string asm>
2722 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2723 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2724 let Inst{27-25} = 0b110;
2725}
2726
2727multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2728
2729 def _OFFSET : ACI<(outs),
2730 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2731 opc, "\tp$cop, cr$CRd, $addr"> {
2732 let Inst{31-28} = op31_28;
2733 let Inst{24} = 1; // P = 1
2734 let Inst{21} = 0; // W = 0
2735 let Inst{22} = 0; // D = 0
2736 let Inst{20} = load;
2737 }
2738
2739 def _PRE : ACI<(outs),
2740 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2741 opc, "\tp$cop, cr$CRd, $addr!"> {
2742 let Inst{31-28} = op31_28;
2743 let Inst{24} = 1; // P = 1
2744 let Inst{21} = 1; // W = 1
2745 let Inst{22} = 0; // D = 0
2746 let Inst{20} = load;
2747 }
2748
2749 def _POST : ACI<(outs),
2750 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2751 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2752 let Inst{31-28} = op31_28;
2753 let Inst{24} = 0; // P = 0
2754 let Inst{21} = 1; // W = 1
2755 let Inst{22} = 0; // D = 0
2756 let Inst{20} = load;
2757 }
2758
2759 def _OPTION : ACI<(outs),
2760 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2761 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2762 let Inst{31-28} = op31_28;
2763 let Inst{24} = 0; // P = 0
2764 let Inst{23} = 1; // U = 1
2765 let Inst{21} = 0; // W = 0
2766 let Inst{22} = 0; // D = 0
2767 let Inst{20} = load;
2768 }
2769
2770 def L_OFFSET : ACI<(outs),
2771 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002772 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002773 let Inst{31-28} = op31_28;
2774 let Inst{24} = 1; // P = 1
2775 let Inst{21} = 0; // W = 0
2776 let Inst{22} = 1; // D = 1
2777 let Inst{20} = load;
2778 }
2779
2780 def L_PRE : ACI<(outs),
2781 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002782 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002783 let Inst{31-28} = op31_28;
2784 let Inst{24} = 1; // P = 1
2785 let Inst{21} = 1; // W = 1
2786 let Inst{22} = 1; // D = 1
2787 let Inst{20} = load;
2788 }
2789
2790 def L_POST : ACI<(outs),
2791 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002792 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002793 let Inst{31-28} = op31_28;
2794 let Inst{24} = 0; // P = 0
2795 let Inst{21} = 1; // W = 1
2796 let Inst{22} = 1; // D = 1
2797 let Inst{20} = load;
2798 }
2799
2800 def L_OPTION : ACI<(outs),
2801 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002802 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002803 let Inst{31-28} = op31_28;
2804 let Inst{24} = 0; // P = 0
2805 let Inst{23} = 1; // U = 1
2806 let Inst{21} = 0; // W = 0
2807 let Inst{22} = 1; // D = 1
2808 let Inst{20} = load;
2809 }
2810}
2811
2812defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2813defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2814defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2815defm STC2 : LdStCop<0b1111, 0, "stc2">;
2816
Johnny Chen906d57f2010-02-12 01:44:23 +00002817def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2818 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2819 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2820 [/* For disassembly only; pattern left blank */]> {
2821 let Inst{20} = 0;
2822 let Inst{4} = 1;
2823}
2824
2825def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2826 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2827 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2828 [/* For disassembly only; pattern left blank */]> {
2829 let Inst{31-28} = 0b1111;
2830 let Inst{20} = 0;
2831 let Inst{4} = 1;
2832}
2833
2834def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2835 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2836 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2837 [/* For disassembly only; pattern left blank */]> {
2838 let Inst{20} = 1;
2839 let Inst{4} = 1;
2840}
2841
2842def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2843 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2844 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2845 [/* For disassembly only; pattern left blank */]> {
2846 let Inst{31-28} = 0b1111;
2847 let Inst{20} = 1;
2848 let Inst{4} = 1;
2849}
2850
2851def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2852 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2853 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2854 [/* For disassembly only; pattern left blank */]> {
2855 let Inst{23-20} = 0b0100;
2856}
2857
2858def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2859 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2860 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2861 [/* For disassembly only; pattern left blank */]> {
2862 let Inst{31-28} = 0b1111;
2863 let Inst{23-20} = 0b0100;
2864}
2865
2866def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2867 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2868 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2869 [/* For disassembly only; pattern left blank */]> {
2870 let Inst{23-20} = 0b0101;
2871}
2872
2873def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2874 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2875 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2876 [/* For disassembly only; pattern left blank */]> {
2877 let Inst{31-28} = 0b1111;
2878 let Inst{23-20} = 0b0101;
2879}
2880
Johnny Chenb98e1602010-02-12 18:55:33 +00002881//===----------------------------------------------------------------------===//
2882// Move between special register and ARM core register -- for disassembly only
2883//
2884
2885def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2886 [/* For disassembly only; pattern left blank */]> {
2887 let Inst{23-20} = 0b0000;
2888 let Inst{7-4} = 0b0000;
2889}
2890
2891def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2892 [/* For disassembly only; pattern left blank */]> {
2893 let Inst{23-20} = 0b0100;
2894 let Inst{7-4} = 0b0000;
2895}
2896
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002897def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2898 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002899 [/* For disassembly only; pattern left blank */]> {
2900 let Inst{23-20} = 0b0010;
2901 let Inst{7-4} = 0b0000;
2902}
2903
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002904def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2905 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002906 [/* For disassembly only; pattern left blank */]> {
2907 let Inst{23-20} = 0b0010;
2908 let Inst{7-4} = 0b0000;
2909}
2910
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002911def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2912 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002913 [/* For disassembly only; pattern left blank */]> {
2914 let Inst{23-20} = 0b0110;
2915 let Inst{7-4} = 0b0000;
2916}
2917
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002918def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2919 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002920 [/* For disassembly only; pattern left blank */]> {
2921 let Inst{23-20} = 0b0110;
2922 let Inst{7-4} = 0b0000;
2923}