blob: b1fadfb55aa6d3b3dea6bccdf23dff262a186234 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbach862019c2011-10-18 23:02:30 +000077def VecListOneDAsmOperand : AsmOperandClass {
78 let Name = "VecListOneD";
79 let ParserMethod = "parseVectorList";
80}
81def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
82 let ParserMatchClass = VecListOneDAsmOperand;
83}
Jim Grosbach280dfad2011-10-21 18:54:25 +000084// Register list of two sequential D registers.
85def VecListTwoDAsmOperand : AsmOperandClass {
86 let Name = "VecListTwoD";
87 let ParserMethod = "parseVectorList";
88}
89def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
90 let ParserMatchClass = VecListTwoDAsmOperand;
91}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000092// Register list of three sequential D registers.
93def VecListThreeDAsmOperand : AsmOperandClass {
94 let Name = "VecListThreeD";
95 let ParserMethod = "parseVectorList";
96}
97def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
98 let ParserMatchClass = VecListThreeDAsmOperand;
99}
Jim Grosbachb6310312011-10-21 20:35:01 +0000100// Register list of four sequential D registers.
101def VecListFourDAsmOperand : AsmOperandClass {
102 let Name = "VecListFourD";
103 let ParserMethod = "parseVectorList";
104}
105def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
106 let ParserMatchClass = VecListFourDAsmOperand;
107}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000108// Register list of two D registers spaced by 2 (two sequential Q registers).
109def VecListTwoQAsmOperand : AsmOperandClass {
110 let Name = "VecListTwoQ";
111 let ParserMethod = "parseVectorList";
112}
113def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
114 let ParserMatchClass = VecListTwoQAsmOperand;
115}
Jim Grosbach862019c2011-10-18 23:02:30 +0000116
Bob Wilson5bafff32009-06-22 23:27:02 +0000117//===----------------------------------------------------------------------===//
118// NEON-specific DAG Nodes.
119//===----------------------------------------------------------------------===//
120
121def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000122def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000123
124def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000125def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
128def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
130def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000131def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
132def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000133def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
134def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
135
136// Types for vector shift by immediates. The "SHX" version is for long and
137// narrow operations where the source and destination vectors have different
138// types. The "SHINS" version is for shift and insert operations.
139def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisVT<2, i32>]>;
141def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
142 SDTCisVT<2, i32>]>;
143def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
144 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
145
146def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
147def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
148def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
149def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
150def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
151def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
152def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
153
154def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
155def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
156def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
157
158def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
159def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
160def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
161def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
162def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
163def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
164
165def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
166def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
167def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
168
169def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
170def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
171
172def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
173 SDTCisVT<2, i32>]>;
174def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
175def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
176
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000177def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
178def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
179def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000180def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000181
Owen Andersond9668172010-11-03 22:44:51 +0000182def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
183 SDTCisVT<2, i32>]>;
184def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000185def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000186
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000187def NEONvbsl : SDNode<"ARMISD::VBSL",
188 SDTypeProfile<1, 3, [SDTCisVec<0>,
189 SDTCisSameAs<0, 1>,
190 SDTCisSameAs<0, 2>,
191 SDTCisSameAs<0, 3>]>>;
192
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000193def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
194
Bob Wilson0ce37102009-08-14 05:08:32 +0000195// VDUPLANE can produce a quad-register result from a double-register source,
196// so the result is not constrained to match the source.
197def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
198 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
199 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000200
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000201def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
202 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
203def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
204
Bob Wilsond8e17572009-08-12 22:31:50 +0000205def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
206def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
207def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
208def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
209
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000210def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000211 SDTCisSameAs<0, 2>,
212 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000213def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
214def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
215def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000216
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000217def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
218 SDTCisSameAs<1, 2>]>;
219def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
220def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
221
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000222def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
223 SDTCisSameAs<0, 2>]>;
224def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
225def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
226
Bob Wilsoncba270d2010-07-13 21:16:48 +0000227def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
228 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000229 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000230 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
231 return (EltBits == 32 && EltVal == 0);
232}]>;
233
234def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
235 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000236 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000237 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
238 return (EltBits == 8 && EltVal == 0xff);
239}]>;
240
Bob Wilson5bafff32009-06-22 23:27:02 +0000241//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000242// NEON load / store instructions
243//===----------------------------------------------------------------------===//
244
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000245// Use VLDM to load a Q register as a D register pair.
246// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247def VLDMQIA
248 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
249 IIC_fpLoad_m, "",
250 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000251
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000252// Use VSTM to store a Q register as a D register pair.
253// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000254def VSTMQIA
255 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
256 IIC_fpStore_m, "",
257 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000258
Bob Wilsonffde0802010-09-02 16:00:54 +0000259// Classes for VLD* pseudo-instructions with multi-register operands.
260// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000261class VLDQPseudo<InstrItinClass itin>
262 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
263class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000264 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000265 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000266 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000267class VLDQWBfixedPseudo<InstrItinClass itin>
268 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
269 (ins addrmode6:$addr), itin,
270 "$addr.addr = $wb">;
271class VLDQWBregisterPseudo<InstrItinClass itin>
272 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
273 (ins addrmode6:$addr, rGPR:$offset), itin,
274 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000275class VLDQQPseudo<InstrItinClass itin>
276 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
277class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000278 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000280 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000281class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000282 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
283 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000284class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000285 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000286 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000287 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000288
Bob Wilson2a0e9742010-11-27 06:35:16 +0000289let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
290
Bob Wilson205a5ca2009-07-08 18:11:30 +0000291// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000292class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000293 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000294 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000295 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000296 let Rm = 0b1111;
297 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000298 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000299}
Bob Wilson621f1952010-03-23 05:25:43 +0000300class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000301 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000302 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000303 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000304 let Rm = 0b1111;
305 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000306 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000307}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
310def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
311def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
312def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000313
Owen Andersond9aa7d32010-11-02 00:05:05 +0000314def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
315def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
316def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
317def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000318
Evan Chengd2ca8132010-10-09 01:03:04 +0000319def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
320def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
321def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
322def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000323
Bob Wilson99493b22010-03-20 17:59:03 +0000324// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000325multiclass VLD1DWB<bits<4> op7_4, string Dt> {
326 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
327 (ins addrmode6:$Rn), IIC_VLD1u,
328 "vld1", Dt, "$Vd, $Rn!",
329 "$Rn.addr = $wb", []> {
330 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
331 let Inst{4} = Rn{4};
332 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000333 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000334 }
335 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
336 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
337 "vld1", Dt, "$Vd, $Rn, $Rm",
338 "$Rn.addr = $wb", []> {
339 let Inst{4} = Rn{4};
340 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000341 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000342 }
Owen Andersone85bd772010-11-02 00:24:52 +0000343}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000344multiclass VLD1QWB<bits<4> op7_4, string Dt> {
345 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
346 (ins addrmode6:$Rn), IIC_VLD1x2u,
347 "vld1", Dt, "$Vd, $Rn!",
348 "$Rn.addr = $wb", []> {
349 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
350 let Inst{5-4} = Rn{5-4};
351 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000352 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000353 }
354 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
355 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
356 "vld1", Dt, "$Vd, $Rn, $Rm",
357 "$Rn.addr = $wb", []> {
358 let Inst{5-4} = Rn{5-4};
359 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000360 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000361 }
Owen Andersone85bd772010-11-02 00:24:52 +0000362}
Bob Wilson99493b22010-03-20 17:59:03 +0000363
Jim Grosbach10b90a92011-10-24 21:45:13 +0000364defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
365defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
366defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
367defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
368defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
369defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
370defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
371defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000372
Jim Grosbach10b90a92011-10-24 21:45:13 +0000373def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
374def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
375def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
376def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
377def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
378def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
379def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
380def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000381
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000382// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000383class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000384 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000385 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000386 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000387 let Rm = 0b1111;
388 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000390}
Jim Grosbach59216752011-10-24 23:26:05 +0000391multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
392 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
393 (ins addrmode6:$Rn), IIC_VLD1x2u,
394 "vld1", Dt, "$Vd, $Rn!",
395 "$Rn.addr = $wb", []> {
396 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000397 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000398 let DecoderMethod = "DecodeVLDInstruction";
399 let AsmMatchConverter = "cvtVLDwbFixed";
400 }
401 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
402 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
403 "vld1", Dt, "$Vd, $Rn, $Rm",
404 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000405 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000406 let DecoderMethod = "DecodeVLDInstruction";
407 let AsmMatchConverter = "cvtVLDwbRegister";
408 }
Owen Andersone85bd772010-11-02 00:24:52 +0000409}
Bob Wilson052ba452010-03-22 18:22:06 +0000410
Owen Andersone85bd772010-11-02 00:24:52 +0000411def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
412def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
413def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
414def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000415
Jim Grosbach59216752011-10-24 23:26:05 +0000416defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
417defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
418defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
419defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000420
Jim Grosbach59216752011-10-24 23:26:05 +0000421def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000422
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000423// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000424class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000425 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000426 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000427 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000428 let Rm = 0b1111;
429 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000431}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000432multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
433 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
434 (ins addrmode6:$Rn), IIC_VLD1x2u,
435 "vld1", Dt, "$Vd, $Rn!",
436 "$Rn.addr = $wb", []> {
437 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
438 let Inst{5-4} = Rn{5-4};
439 let DecoderMethod = "DecodeVLDInstruction";
440 let AsmMatchConverter = "cvtVLDwbFixed";
441 }
442 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
443 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
444 "vld1", Dt, "$Vd, $Rn, $Rm",
445 "$Rn.addr = $wb", []> {
446 let Inst{5-4} = Rn{5-4};
447 let DecoderMethod = "DecodeVLDInstruction";
448 let AsmMatchConverter = "cvtVLDwbRegister";
449 }
Owen Andersone85bd772010-11-02 00:24:52 +0000450}
Johnny Chend7283d92010-02-23 20:51:23 +0000451
Owen Andersone85bd772010-11-02 00:24:52 +0000452def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
453def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
454def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
455def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000456
Jim Grosbach399cdca2011-10-25 00:14:01 +0000457defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
458defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
459defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
460defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000461
Jim Grosbach399cdca2011-10-25 00:14:01 +0000462def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000463
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000464// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000465class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
466 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000467 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000468 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000469 let Rm = 0b1111;
470 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000472}
Jim Grosbach224180e2011-10-21 23:58:57 +0000473class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000474 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000475 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000476 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000477 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000478 let Rm = 0b1111;
479 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000481}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000482
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000483def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
484def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
485def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000486
Jim Grosbach224180e2011-10-21 23:58:57 +0000487def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
488def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
489def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000490
Bob Wilson9d84fb32010-09-14 20:59:49 +0000491def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
492def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
493def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000494
Evan Chengd2ca8132010-10-09 01:03:04 +0000495def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
496def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
497def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000498
Bob Wilson92cb9322010-03-20 20:10:51 +0000499// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000500class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
501 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000502 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000503 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000504 "$Rn.addr = $wb", []> {
505 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000507}
Jim Grosbach224180e2011-10-21 23:58:57 +0000508class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000509 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000510 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000511 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000512 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000513 "$Rn.addr = $wb", []> {
514 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000515 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000516}
Bob Wilson92cb9322010-03-20 20:10:51 +0000517
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000518def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
519def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
520def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000521
Jim Grosbach224180e2011-10-21 23:58:57 +0000522def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
523def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
524def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000525
Evan Chengd2ca8132010-10-09 01:03:04 +0000526def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
527def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
528def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000529
Evan Chengd2ca8132010-10-09 01:03:04 +0000530def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
531def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
532def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000533
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000534// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000535def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
536def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
537def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
538def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
539def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
540def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000541
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000542// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000543class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000544 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000545 (ins addrmode6:$Rn), IIC_VLD3,
546 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
547 let Rm = 0b1111;
548 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000549 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000550}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000551
Owen Andersoncf667be2010-11-02 01:24:55 +0000552def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
553def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
554def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000555
Bob Wilson9d84fb32010-09-14 20:59:49 +0000556def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
557def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
558def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000559
Bob Wilson92cb9322010-03-20 20:10:51 +0000560// ...with address register writeback:
561class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
562 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000563 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
565 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
566 "$Rn.addr = $wb", []> {
567 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000568 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000569}
Bob Wilson92cb9322010-03-20 20:10:51 +0000570
Owen Andersoncf667be2010-11-02 01:24:55 +0000571def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
572def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
573def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000574
Evan Cheng84f69e82010-10-09 01:45:34 +0000575def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
576def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
577def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000578
Bob Wilson7de68142011-02-07 17:43:15 +0000579// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000580def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
581def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
582def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
583def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
584def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
585def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000586
Evan Cheng84f69e82010-10-09 01:45:34 +0000587def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
588def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
589def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000590
Bob Wilson92cb9322010-03-20 20:10:51 +0000591// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000592def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
593def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
594def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
595
Evan Cheng84f69e82010-10-09 01:45:34 +0000596def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
597def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
598def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000599
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000600// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000601class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
602 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000603 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000604 (ins addrmode6:$Rn), IIC_VLD4,
605 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
606 let Rm = 0b1111;
607 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000608 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000609}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000610
Owen Andersoncf667be2010-11-02 01:24:55 +0000611def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
612def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
613def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000614
Bob Wilson9d84fb32010-09-14 20:59:49 +0000615def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
616def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
617def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000618
Bob Wilson92cb9322010-03-20 20:10:51 +0000619// ...with address register writeback:
620class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
621 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000622 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000623 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000624 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
625 "$Rn.addr = $wb", []> {
626 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000627 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000628}
Bob Wilson92cb9322010-03-20 20:10:51 +0000629
Owen Andersoncf667be2010-11-02 01:24:55 +0000630def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
631def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
632def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000633
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000634def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
635def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
636def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000637
Bob Wilson7de68142011-02-07 17:43:15 +0000638// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000639def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
640def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
641def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
642def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
643def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
644def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000645
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000646def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
647def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
648def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000649
Bob Wilson92cb9322010-03-20 20:10:51 +0000650// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000651def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
652def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
653def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
654
655def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
656def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
657def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000658
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000659} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
660
Bob Wilson8466fa12010-09-13 23:01:35 +0000661// Classes for VLD*LN pseudo-instructions with multi-register operands.
662// These are expanded to real instructions after register allocation.
663class VLDQLNPseudo<InstrItinClass itin>
664 : PseudoNLdSt<(outs QPR:$dst),
665 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
666 itin, "$src = $dst">;
667class VLDQLNWBPseudo<InstrItinClass itin>
668 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
669 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
670 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
671class VLDQQLNPseudo<InstrItinClass itin>
672 : PseudoNLdSt<(outs QQPR:$dst),
673 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
674 itin, "$src = $dst">;
675class VLDQQLNWBPseudo<InstrItinClass itin>
676 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
677 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
678 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
679class VLDQQQQLNPseudo<InstrItinClass itin>
680 : PseudoNLdSt<(outs QQQQPR:$dst),
681 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
682 itin, "$src = $dst">;
683class VLDQQQQLNWBPseudo<InstrItinClass itin>
684 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
685 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
686 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
687
Bob Wilsonb07c1712009-10-07 21:53:04 +0000688// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000689class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
690 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000691 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000692 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
693 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000694 "$src = $Vd",
695 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000696 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000698 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000699 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700}
Mon P Wang183c6272011-05-09 17:47:27 +0000701class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
702 PatFrag LoadOp>
703 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
704 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
705 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
706 "$src = $Vd",
707 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
708 (i32 (LoadOp addrmode6oneL32:$Rn)),
709 imm:$lane))]> {
710 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000711 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000712}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000713class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
714 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
715 (i32 (LoadOp addrmode6:$addr)),
716 imm:$lane))];
717}
718
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000719def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
720 let Inst{7-5} = lane{2-0};
721}
722def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
723 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Mon P Wang183c6272011-05-09 17:47:27 +0000726def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 let Inst{5} = Rn{4};
729 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000731
732def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
733def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
734def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
735
Bob Wilson746fa172010-12-10 22:13:32 +0000736def : Pat<(vector_insert (v2f32 DPR:$src),
737 (f32 (load addrmode6:$addr)), imm:$lane),
738 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
739def : Pat<(vector_insert (v4f32 QPR:$src),
740 (f32 (load addrmode6:$addr)), imm:$lane),
741 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
742
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000743let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
744
745// ...with address register writeback:
746class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000747 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000749 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000750 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000751 "$src = $Vd, $Rn.addr = $wb", []> {
752 let DecoderMethod = "DecodeVLD1LN";
753}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000754
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000755def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
756 let Inst{7-5} = lane{2-0};
757}
758def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
759 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
762def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
763 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{5} = Rn{4};
765 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000767
768def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
769def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
770def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000771
Bob Wilson243fcc52009-09-01 04:26:28 +0000772// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000773class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000774 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
776 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000777 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000778 let Rm = 0b1111;
779 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000780 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000781}
Bob Wilson243fcc52009-09-01 04:26:28 +0000782
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000783def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
784 let Inst{7-5} = lane{2-0};
785}
786def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
787 let Inst{7-6} = lane{1-0};
788}
789def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
790 let Inst{7} = lane{0};
791}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000792
Evan Chengd2ca8132010-10-09 01:03:04 +0000793def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
794def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
795def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000796
Bob Wilson41315282010-03-20 20:39:53 +0000797// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000798def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
799 let Inst{7-6} = lane{1-0};
800}
801def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
802 let Inst{7} = lane{0};
803}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000804
Evan Chengd2ca8132010-10-09 01:03:04 +0000805def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
806def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000807
Bob Wilsona1023642010-03-20 20:47:18 +0000808// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000809class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000810 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000811 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000812 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000813 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
814 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
815 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000816 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000817}
Bob Wilsona1023642010-03-20 20:47:18 +0000818
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000819def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
820 let Inst{7-5} = lane{2-0};
821}
822def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
823 let Inst{7-6} = lane{1-0};
824}
825def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
826 let Inst{7} = lane{0};
827}
Bob Wilsona1023642010-03-20 20:47:18 +0000828
Evan Chengd2ca8132010-10-09 01:03:04 +0000829def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
830def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
831def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000832
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
834 let Inst{7-6} = lane{1-0};
835}
836def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
837 let Inst{7} = lane{0};
838}
Bob Wilsona1023642010-03-20 20:47:18 +0000839
Evan Chengd2ca8132010-10-09 01:03:04 +0000840def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
841def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000842
Bob Wilson243fcc52009-09-01 04:26:28 +0000843// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000844class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000845 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000846 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000847 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000848 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000849 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000850 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000851 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852}
Bob Wilson243fcc52009-09-01 04:26:28 +0000853
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000854def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
855 let Inst{7-5} = lane{2-0};
856}
857def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
858 let Inst{7-6} = lane{1-0};
859}
860def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
861 let Inst{7} = lane{0};
862}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000863
Evan Cheng84f69e82010-10-09 01:45:34 +0000864def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
865def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
866def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000867
Bob Wilson41315282010-03-20 20:39:53 +0000868// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000869def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
870 let Inst{7-6} = lane{1-0};
871}
872def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
873 let Inst{7} = lane{0};
874}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000875
Evan Cheng84f69e82010-10-09 01:45:34 +0000876def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
877def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000878
Bob Wilsona1023642010-03-20 20:47:18 +0000879// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000880class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000881 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000882 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000883 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000884 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000885 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000886 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
887 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000888 []> {
889 let DecoderMethod = "DecodeVLD3LN";
890}
Bob Wilsona1023642010-03-20 20:47:18 +0000891
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000892def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
893 let Inst{7-5} = lane{2-0};
894}
895def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
896 let Inst{7-6} = lane{1-0};
897}
898def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
899 let Inst{7} = lane{0};
900}
Bob Wilsona1023642010-03-20 20:47:18 +0000901
Evan Cheng84f69e82010-10-09 01:45:34 +0000902def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
903def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
904def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000905
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000906def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
907 let Inst{7-6} = lane{1-0};
908}
909def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
910 let Inst{7} = lane{0};
911}
Bob Wilsona1023642010-03-20 20:47:18 +0000912
Evan Cheng84f69e82010-10-09 01:45:34 +0000913def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
914def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000915
Bob Wilson243fcc52009-09-01 04:26:28 +0000916// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000917class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000918 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000919 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000920 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000921 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000922 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000923 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000924 let Rm = 0b1111;
925 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000926 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000927}
Bob Wilson243fcc52009-09-01 04:26:28 +0000928
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000929def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
930 let Inst{7-5} = lane{2-0};
931}
932def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
933 let Inst{7-6} = lane{1-0};
934}
935def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
936 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000937 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000938}
Bob Wilson62e053e2009-10-08 22:53:57 +0000939
Evan Cheng10dc63f2010-10-09 04:07:58 +0000940def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
941def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
942def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000943
Bob Wilson41315282010-03-20 20:39:53 +0000944// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000945def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
946 let Inst{7-6} = lane{1-0};
947}
948def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
949 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000950 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000951}
Bob Wilson62e053e2009-10-08 22:53:57 +0000952
Evan Cheng10dc63f2010-10-09 04:07:58 +0000953def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
954def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000955
Bob Wilsona1023642010-03-20 20:47:18 +0000956// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000957class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000958 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000959 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000960 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000961 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000962 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000963"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
964"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000966 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000967 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000968}
Bob Wilsona1023642010-03-20 20:47:18 +0000969
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000970def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
971 let Inst{7-5} = lane{2-0};
972}
973def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
974 let Inst{7-6} = lane{1-0};
975}
976def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
977 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000978 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000979}
Bob Wilsona1023642010-03-20 20:47:18 +0000980
Evan Cheng10dc63f2010-10-09 04:07:58 +0000981def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
982def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
983def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000984
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000985def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
986 let Inst{7-6} = lane{1-0};
987}
988def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
989 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000990 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000991}
Bob Wilsona1023642010-03-20 20:47:18 +0000992
Evan Cheng10dc63f2010-10-09 04:07:58 +0000993def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
994def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000995
Bob Wilson2a0e9742010-11-27 06:35:16 +0000996} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
997
Bob Wilsonb07c1712009-10-07 21:53:04 +0000998// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000999class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001000 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +00001001 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001002 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001003 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001004 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001005 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001006}
1007class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1008 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001009 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001010}
1011
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001012def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1013def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1014def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001015
1016def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1017def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1018def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1019
Bob Wilson746fa172010-12-10 22:13:32 +00001020def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1021 (VLD1DUPd32 addrmode6:$addr)>;
1022def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1023 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1024
Bob Wilson2a0e9742010-11-27 06:35:16 +00001025let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1026
Bob Wilson20d55152010-12-10 22:13:24 +00001027class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001028 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001029 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001030 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1031 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001032 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001033 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001034}
1035
Bob Wilson20d55152010-12-10 22:13:24 +00001036def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1037def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1038def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001039
1040// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001041class VLD1DUPWB<bits<4> op7_4, string Dt>
1042 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001043 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001044 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1045 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001046 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001047}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001048class VLD1QDUPWB<bits<4> op7_4, string Dt>
1049 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001050 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001051 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1052 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001053 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001054}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001055
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001056def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1057def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1058def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001059
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001060def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1061def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1062def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001063
1064def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1065def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1066def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1067
Bob Wilsonb07c1712009-10-07 21:53:04 +00001068// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001069class VLD2DUP<bits<4> op7_4, string Dt>
1070 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001071 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001072 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1073 let Rm = 0b1111;
1074 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001075 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001076}
1077
1078def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1079def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1080def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1081
1082def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1083def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1084def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1085
1086// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001087def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1088def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1089def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001090
1091// ...with address register writeback:
1092class VLD2DUPWB<bits<4> op7_4, string Dt>
1093 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001094 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001095 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1096 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001097 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001098}
1099
1100def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1101def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1102def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1103
Bob Wilson173fb142010-11-30 00:00:38 +00001104def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1105def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1106def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001107
1108def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1109def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1110def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1111
Bob Wilsonb07c1712009-10-07 21:53:04 +00001112// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001113class VLD3DUP<bits<4> op7_4, string Dt>
1114 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001115 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001116 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1117 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001118 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001119 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001120}
1121
1122def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1123def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1124def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1125
1126def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1127def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1128def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1129
1130// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001131def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1132def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1133def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001134
1135// ...with address register writeback:
1136class VLD3DUPWB<bits<4> op7_4, string Dt>
1137 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001138 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001139 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1140 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001141 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001142 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001143}
1144
1145def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1146def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1147def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1148
Bob Wilson173fb142010-11-30 00:00:38 +00001149def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1150def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1151def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001152
1153def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1154def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1155def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1156
Bob Wilsonb07c1712009-10-07 21:53:04 +00001157// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001158class VLD4DUP<bits<4> op7_4, string Dt>
1159 : NLdSt<1, 0b10, 0b1111, op7_4,
1160 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001161 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001162 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1163 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001164 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001165 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001166}
1167
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001168def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1169def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1170def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001171
1172def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1173def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1174def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1175
1176// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001177def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1178def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1179def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001180
1181// ...with address register writeback:
1182class VLD4DUPWB<bits<4> op7_4, string Dt>
1183 : NLdSt<1, 0b10, 0b1111, op7_4,
1184 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001185 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001186 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001187 "$Rn.addr = $wb", []> {
1188 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001189 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001190}
1191
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001192def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1193def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1194def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1195
1196def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1197def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1198def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001199
1200def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1201def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1202def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1203
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001204} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001205
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001206let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001207
Bob Wilson709d5922010-08-25 23:27:42 +00001208// Classes for VST* pseudo-instructions with multi-register operands.
1209// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001210class VSTQPseudo<InstrItinClass itin>
1211 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1212class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001213 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001214 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001215 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001216class VSTQWBfixedPseudo<InstrItinClass itin>
1217 : PseudoNLdSt<(outs GPR:$wb),
1218 (ins addrmode6:$addr, QPR:$src), itin,
1219 "$addr.addr = $wb">;
1220class VSTQWBregisterPseudo<InstrItinClass itin>
1221 : PseudoNLdSt<(outs GPR:$wb),
1222 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1223 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001224class VSTQQPseudo<InstrItinClass itin>
1225 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1226class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001227 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001228 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001229 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001230class VSTQQQQPseudo<InstrItinClass itin>
1231 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001232class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001233 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001234 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001235 "$addr.addr = $wb">;
1236
Bob Wilson11d98992010-03-23 06:20:33 +00001237// VST1 : Vector Store (multiple single elements)
1238class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001239 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1240 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001241 let Rm = 0b1111;
1242 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001243 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001244}
Bob Wilson11d98992010-03-23 06:20:33 +00001245class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001246 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1247 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 let Rm = 0b1111;
1249 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001250 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001251}
Bob Wilson11d98992010-03-23 06:20:33 +00001252
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001253def VST1d8 : VST1D<{0,0,0,?}, "8">;
1254def VST1d16 : VST1D<{0,1,0,?}, "16">;
1255def VST1d32 : VST1D<{1,0,0,?}, "32">;
1256def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001257
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001258def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1259def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1260def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1261def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001262
Evan Cheng60ff8792010-10-11 22:03:18 +00001263def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1264def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1265def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1266def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001267
Bob Wilson25eb5012010-03-20 20:54:36 +00001268// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001269multiclass VST1DWB<bits<4> op7_4, string Dt> {
1270 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1271 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1272 "vst1", Dt, "$Vd, $Rn!",
1273 "$Rn.addr = $wb", []> {
1274 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1275 let Inst{4} = Rn{4};
1276 let DecoderMethod = "DecodeVSTInstruction";
1277 let AsmMatchConverter = "cvtVSTwbFixed";
1278 }
1279 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1280 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1281 IIC_VLD1u,
1282 "vst1", Dt, "$Vd, $Rn, $Rm",
1283 "$Rn.addr = $wb", []> {
1284 let Inst{4} = Rn{4};
1285 let DecoderMethod = "DecodeVSTInstruction";
1286 let AsmMatchConverter = "cvtVSTwbRegister";
1287 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001288}
Jim Grosbach4334e032011-10-31 21:50:31 +00001289multiclass VST1QWB<bits<4> op7_4, string Dt> {
1290 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1291 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1292 "vst1", Dt, "$Vd, $Rn!",
1293 "$Rn.addr = $wb", []> {
1294 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1295 let Inst{5-4} = Rn{5-4};
1296 let DecoderMethod = "DecodeVSTInstruction";
1297 let AsmMatchConverter = "cvtVSTwbFixed";
1298 }
1299 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1300 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1301 IIC_VLD1x2u,
1302 "vst1", Dt, "$Vd, $Rn, $Rm",
1303 "$Rn.addr = $wb", []> {
1304 let Inst{5-4} = Rn{5-4};
1305 let DecoderMethod = "DecodeVSTInstruction";
1306 let AsmMatchConverter = "cvtVSTwbRegister";
1307 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001308}
Bob Wilson25eb5012010-03-20 20:54:36 +00001309
Jim Grosbach4334e032011-10-31 21:50:31 +00001310defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1311defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1312defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1313defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001314
Jim Grosbach4334e032011-10-31 21:50:31 +00001315defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1316defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1317defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1318defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001319
Jim Grosbach4334e032011-10-31 21:50:31 +00001320def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1321def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1322def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1323def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1324def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1325def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1326def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1327def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001328
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001329// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001330class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001331 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001332 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1333 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1334 let Rm = 0b1111;
1335 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001336 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001337}
Bob Wilson25eb5012010-03-20 20:54:36 +00001338class VST1D3WB<bits<4> op7_4, string Dt>
1339 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001340 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001341 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001342 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1343 "$Rn.addr = $wb", []> {
1344 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001345 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001346}
Bob Wilson052ba452010-03-22 18:22:06 +00001347
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001348def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1349def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1350def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1351def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001352
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001353def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1354def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1355def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1356def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001357
Evan Cheng60ff8792010-10-11 22:03:18 +00001358def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1359def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001360
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001361// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001362class VST1D4<bits<4> op7_4, string Dt>
1363 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001364 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1365 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001366 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001367 let Rm = 0b1111;
1368 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001369 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001370}
Bob Wilson25eb5012010-03-20 20:54:36 +00001371class VST1D4WB<bits<4> op7_4, string Dt>
1372 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001373 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001374 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001375 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1376 "$Rn.addr = $wb", []> {
1377 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001379}
Bob Wilson25eb5012010-03-20 20:54:36 +00001380
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001381def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1382def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1383def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1384def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001385
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001386def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1387def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1388def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1389def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001390
Evan Cheng60ff8792010-10-11 22:03:18 +00001391def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1392def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001393
Bob Wilsonb36ec862009-08-06 18:47:44 +00001394// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001395class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1396 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001397 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1398 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1399 let Rm = 0b1111;
1400 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001401 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001402}
Bob Wilson95808322010-03-18 20:18:39 +00001403class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001404 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001405 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1406 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001407 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001408 let Rm = 0b1111;
1409 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001410 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001411}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001412
Owen Andersond2f37942010-11-02 21:16:58 +00001413def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1414def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1415def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001416
Owen Andersond2f37942010-11-02 21:16:58 +00001417def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1418def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1419def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001420
Evan Cheng60ff8792010-10-11 22:03:18 +00001421def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1422def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1423def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001424
Evan Cheng60ff8792010-10-11 22:03:18 +00001425def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1426def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1427def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001428
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001429// ...with address register writeback:
1430class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1431 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001432 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1433 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1434 "$Rn.addr = $wb", []> {
1435 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001436 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001437}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001438class VST2QWB<bits<4> op7_4, string Dt>
1439 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001440 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001441 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001442 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1443 "$Rn.addr = $wb", []> {
1444 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001445 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001446}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001447
Owen Andersond2f37942010-11-02 21:16:58 +00001448def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1449def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1450def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001451
Owen Andersond2f37942010-11-02 21:16:58 +00001452def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1453def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1454def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001455
Evan Cheng60ff8792010-10-11 22:03:18 +00001456def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1457def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1458def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001459
Evan Cheng60ff8792010-10-11 22:03:18 +00001460def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1461def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1462def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001463
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001464// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001465def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1466def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1467def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1468def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1469def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1470def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001471
Bob Wilsonb36ec862009-08-06 18:47:44 +00001472// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001473class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1474 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001475 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1476 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1477 let Rm = 0b1111;
1478 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001479 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001480}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001481
Owen Andersona1a45fd2010-11-02 21:47:03 +00001482def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1483def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1484def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001485
Evan Cheng60ff8792010-10-11 22:03:18 +00001486def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1487def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1488def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001489
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001490// ...with address register writeback:
1491class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1492 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001493 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001494 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001495 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1496 "$Rn.addr = $wb", []> {
1497 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001498 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001499}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001500
Owen Andersona1a45fd2010-11-02 21:47:03 +00001501def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1502def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1503def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001504
Evan Cheng60ff8792010-10-11 22:03:18 +00001505def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1506def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1507def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001508
Bob Wilson7de68142011-02-07 17:43:15 +00001509// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001510def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1511def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1512def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1513def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1514def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1515def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001516
Evan Cheng60ff8792010-10-11 22:03:18 +00001517def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1518def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1519def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001520
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001521// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001522def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1523def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1524def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1525
Evan Cheng60ff8792010-10-11 22:03:18 +00001526def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1527def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1528def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001529
Bob Wilsonb36ec862009-08-06 18:47:44 +00001530// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001531class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1532 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001533 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1534 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001535 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001536 let Rm = 0b1111;
1537 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001538 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001539}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001540
Owen Andersona1a45fd2010-11-02 21:47:03 +00001541def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1542def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1543def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001544
Evan Cheng60ff8792010-10-11 22:03:18 +00001545def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1546def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1547def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001548
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001549// ...with address register writeback:
1550class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1551 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001552 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001553 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001554 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1555 "$Rn.addr = $wb", []> {
1556 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001557 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001558}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001559
Owen Andersona1a45fd2010-11-02 21:47:03 +00001560def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1561def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1562def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001563
Evan Cheng60ff8792010-10-11 22:03:18 +00001564def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1565def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1566def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001567
Bob Wilson7de68142011-02-07 17:43:15 +00001568// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001569def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1570def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1571def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1572def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1573def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1574def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001575
Evan Cheng60ff8792010-10-11 22:03:18 +00001576def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1577def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1578def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001579
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001580// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001581def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1582def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1583def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1584
Evan Cheng60ff8792010-10-11 22:03:18 +00001585def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1586def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1587def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001588
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001589} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1590
Bob Wilson8466fa12010-09-13 23:01:35 +00001591// Classes for VST*LN pseudo-instructions with multi-register operands.
1592// These are expanded to real instructions after register allocation.
1593class VSTQLNPseudo<InstrItinClass itin>
1594 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1595 itin, "">;
1596class VSTQLNWBPseudo<InstrItinClass itin>
1597 : PseudoNLdSt<(outs GPR:$wb),
1598 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1599 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1600class VSTQQLNPseudo<InstrItinClass itin>
1601 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1602 itin, "">;
1603class VSTQQLNWBPseudo<InstrItinClass itin>
1604 : PseudoNLdSt<(outs GPR:$wb),
1605 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1606 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1607class VSTQQQQLNPseudo<InstrItinClass itin>
1608 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1609 itin, "">;
1610class VSTQQQQLNWBPseudo<InstrItinClass itin>
1611 : PseudoNLdSt<(outs GPR:$wb),
1612 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1613 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1614
Bob Wilsonb07c1712009-10-07 21:53:04 +00001615// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001616class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1617 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001618 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001619 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001620 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1621 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001622 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001623 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001624}
Mon P Wang183c6272011-05-09 17:47:27 +00001625class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1626 PatFrag StoreOp, SDNode ExtractOp>
1627 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1628 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1629 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001630 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001631 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001632 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001633}
Bob Wilsond168cef2010-11-03 16:24:53 +00001634class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1635 : VSTQLNPseudo<IIC_VST1ln> {
1636 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1637 addrmode6:$addr)];
1638}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001639
Bob Wilsond168cef2010-11-03 16:24:53 +00001640def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1641 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001642 let Inst{7-5} = lane{2-0};
1643}
Bob Wilsond168cef2010-11-03 16:24:53 +00001644def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1645 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001646 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001647 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001648}
Mon P Wang183c6272011-05-09 17:47:27 +00001649
1650def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001651 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001652 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001653}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001654
Bob Wilsond168cef2010-11-03 16:24:53 +00001655def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1656def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1657def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001658
Bob Wilson746fa172010-12-10 22:13:32 +00001659def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1660 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1661def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1662 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1663
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001664// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001665class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1666 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001667 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001668 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001669 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001670 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001671 "$Rn.addr = $wb",
1672 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001673 addrmode6:$Rn, am6offset:$Rm))]> {
1674 let DecoderMethod = "DecodeVST1LN";
1675}
Bob Wilsonda525062011-02-25 06:42:42 +00001676class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1677 : VSTQLNWBPseudo<IIC_VST1lnu> {
1678 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1679 addrmode6:$addr, am6offset:$offset))];
1680}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001681
Bob Wilsonda525062011-02-25 06:42:42 +00001682def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1683 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001684 let Inst{7-5} = lane{2-0};
1685}
Bob Wilsonda525062011-02-25 06:42:42 +00001686def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1687 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001688 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001689 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001690}
Bob Wilsonda525062011-02-25 06:42:42 +00001691def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1692 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001693 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001694 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001695}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001696
Bob Wilsonda525062011-02-25 06:42:42 +00001697def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1698def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1699def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1700
1701let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001702
Bob Wilson8a3198b2009-09-01 18:51:56 +00001703// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001704class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001705 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001706 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1707 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001708 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001709 let Rm = 0b1111;
1710 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001711 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001712}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001713
Owen Andersonb20594f2010-11-02 22:18:18 +00001714def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1715 let Inst{7-5} = lane{2-0};
1716}
1717def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1718 let Inst{7-6} = lane{1-0};
1719}
1720def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1721 let Inst{7} = lane{0};
1722}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001723
Evan Cheng60ff8792010-10-11 22:03:18 +00001724def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1725def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1726def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001727
Bob Wilson41315282010-03-20 20:39:53 +00001728// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001729def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1730 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001731 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001732}
1733def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1734 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001735 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001736}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001737
Evan Cheng60ff8792010-10-11 22:03:18 +00001738def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1739def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001740
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001741// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001742class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001743 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001744 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001745 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001746 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001747 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001748 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001749 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001750}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001751
Owen Andersonb20594f2010-11-02 22:18:18 +00001752def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1753 let Inst{7-5} = lane{2-0};
1754}
1755def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1756 let Inst{7-6} = lane{1-0};
1757}
1758def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1759 let Inst{7} = lane{0};
1760}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001761
Evan Cheng60ff8792010-10-11 22:03:18 +00001762def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1763def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1764def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001765
Owen Andersonb20594f2010-11-02 22:18:18 +00001766def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1767 let Inst{7-6} = lane{1-0};
1768}
1769def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1770 let Inst{7} = lane{0};
1771}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001772
Evan Cheng60ff8792010-10-11 22:03:18 +00001773def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1774def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001775
Bob Wilson8a3198b2009-09-01 18:51:56 +00001776// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001777class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001778 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001779 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001780 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001781 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1782 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001783 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001784}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001785
Owen Andersonb20594f2010-11-02 22:18:18 +00001786def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1787 let Inst{7-5} = lane{2-0};
1788}
1789def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1790 let Inst{7-6} = lane{1-0};
1791}
1792def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1793 let Inst{7} = lane{0};
1794}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001795
Evan Cheng60ff8792010-10-11 22:03:18 +00001796def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1797def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1798def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001799
Bob Wilson41315282010-03-20 20:39:53 +00001800// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001801def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1802 let Inst{7-6} = lane{1-0};
1803}
1804def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1805 let Inst{7} = lane{0};
1806}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001807
Evan Cheng60ff8792010-10-11 22:03:18 +00001808def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1809def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001810
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001811// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001812class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001813 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001814 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001815 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001816 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001817 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001818 "$Rn.addr = $wb", []> {
1819 let DecoderMethod = "DecodeVST3LN";
1820}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001821
Owen Andersonb20594f2010-11-02 22:18:18 +00001822def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1823 let Inst{7-5} = lane{2-0};
1824}
1825def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1826 let Inst{7-6} = lane{1-0};
1827}
1828def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1829 let Inst{7} = lane{0};
1830}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001831
Evan Cheng60ff8792010-10-11 22:03:18 +00001832def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1833def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1834def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001835
Owen Andersonb20594f2010-11-02 22:18:18 +00001836def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1837 let Inst{7-6} = lane{1-0};
1838}
1839def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1840 let Inst{7} = lane{0};
1841}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001842
Evan Cheng60ff8792010-10-11 22:03:18 +00001843def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1844def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001845
Bob Wilson8a3198b2009-09-01 18:51:56 +00001846// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001847class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001848 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001849 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001850 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001851 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001852 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001853 let Rm = 0b1111;
1854 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001855 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001856}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001857
Owen Andersonb20594f2010-11-02 22:18:18 +00001858def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1859 let Inst{7-5} = lane{2-0};
1860}
1861def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1862 let Inst{7-6} = lane{1-0};
1863}
1864def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1865 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001866 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001867}
Bob Wilson56311392009-10-09 00:01:36 +00001868
Evan Cheng60ff8792010-10-11 22:03:18 +00001869def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1870def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1871def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001872
Bob Wilson41315282010-03-20 20:39:53 +00001873// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001874def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1875 let Inst{7-6} = lane{1-0};
1876}
1877def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1878 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001879 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001880}
Bob Wilson56311392009-10-09 00:01:36 +00001881
Evan Cheng60ff8792010-10-11 22:03:18 +00001882def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1883def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001884
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001885// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001886class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001887 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001888 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001889 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001890 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001891 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1892 "$Rn.addr = $wb", []> {
1893 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001894 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001895}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001896
Owen Andersonb20594f2010-11-02 22:18:18 +00001897def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1898 let Inst{7-5} = lane{2-0};
1899}
1900def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1901 let Inst{7-6} = lane{1-0};
1902}
1903def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1904 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001905 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001906}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001907
Evan Cheng60ff8792010-10-11 22:03:18 +00001908def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1909def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1910def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001911
Owen Andersonb20594f2010-11-02 22:18:18 +00001912def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1913 let Inst{7-6} = lane{1-0};
1914}
1915def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1916 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001917 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001918}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001919
Evan Cheng60ff8792010-10-11 22:03:18 +00001920def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1921def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001922
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001923} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001924
Bob Wilson205a5ca2009-07-08 18:11:30 +00001925
Bob Wilson5bafff32009-06-22 23:27:02 +00001926//===----------------------------------------------------------------------===//
1927// NEON pattern fragments
1928//===----------------------------------------------------------------------===//
1929
1930// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001931def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001932 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1933 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001934}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001935def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001936 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1937 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001938}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001939def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001940 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1941 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001942}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001943def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001944 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1945 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001946}]>;
1947
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001948// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001949def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001950 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1951 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001952}]>;
1953
Bob Wilson5bafff32009-06-22 23:27:02 +00001954// Translate lane numbers from Q registers to D subregs.
1955def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001957}]>;
1958def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001960}]>;
1961def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001963}]>;
1964
1965//===----------------------------------------------------------------------===//
1966// Instruction Classes
1967//===----------------------------------------------------------------------===//
1968
Bob Wilson4711d5c2010-12-13 23:02:37 +00001969// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001970class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001971 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1972 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001973 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1974 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1975 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001976class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001977 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1978 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001979 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1980 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1981 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001982
Bob Wilson69bfbd62010-02-17 22:42:54 +00001983// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001984class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001985 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001986 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001987 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001988 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1989 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1990 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001991class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001992 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001993 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001994 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001995 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1996 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1997 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001998
Bob Wilson973a0742010-08-30 20:02:30 +00001999// Narrow 2-register operations.
2000class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2001 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2002 InstrItinClass itin, string OpcodeStr, string Dt,
2003 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002004 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2005 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2006 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002007
Bob Wilson5bafff32009-06-22 23:27:02 +00002008// Narrow 2-register intrinsics.
2009class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2010 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002012 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002013 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2014 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2015 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002016
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002017// Long 2-register operations (currently only used for VMOVL).
2018class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2019 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2020 InstrItinClass itin, string OpcodeStr, string Dt,
2021 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002022 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2023 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2024 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002025
Bob Wilson04063562010-12-15 22:14:12 +00002026// Long 2-register intrinsics.
2027class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2028 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2029 InstrItinClass itin, string OpcodeStr, string Dt,
2030 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2031 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2032 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2033 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2034
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002035// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002036class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002037 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002038 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002039 OpcodeStr, Dt, "$Vd, $Vm",
2040 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002041class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002042 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002043 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2044 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2045 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002046
Bob Wilson4711d5c2010-12-13 23:02:37 +00002047// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002048class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002049 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002050 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002051 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002052 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2053 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2054 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002055 let isCommutable = Commutable;
2056}
2057// Same as N3VD but no data type.
2058class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2059 InstrItinClass itin, string OpcodeStr,
2060 ValueType ResTy, ValueType OpTy,
2061 SDNode OpNode, bit Commutable>
2062 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002063 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2064 OpcodeStr, "$Vd, $Vn, $Vm", "",
2065 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 let isCommutable = Commutable;
2067}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002068
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002069class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002070 InstrItinClass itin, string OpcodeStr, string Dt,
2071 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002072 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002073 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2074 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002075 [(set (Ty DPR:$Vd),
2076 (Ty (ShOp (Ty DPR:$Vn),
2077 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002078 let isCommutable = 0;
2079}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002080class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002082 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002083 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2084 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002085 [(set (Ty DPR:$Vd),
2086 (Ty (ShOp (Ty DPR:$Vn),
2087 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002088 let isCommutable = 0;
2089}
2090
Bob Wilson5bafff32009-06-22 23:27:02 +00002091class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002093 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002095 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2096 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2097 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002098 let isCommutable = Commutable;
2099}
2100class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2101 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002102 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002103 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002104 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2105 OpcodeStr, "$Vd, $Vn, $Vm", "",
2106 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002107 let isCommutable = Commutable;
2108}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002109class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002110 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002111 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002112 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002113 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2114 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002115 [(set (ResTy QPR:$Vd),
2116 (ResTy (ShOp (ResTy QPR:$Vn),
2117 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002118 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002119 let isCommutable = 0;
2120}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002121class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002122 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002123 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002124 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2125 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002126 [(set (ResTy QPR:$Vd),
2127 (ResTy (ShOp (ResTy QPR:$Vn),
2128 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002129 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002130 let isCommutable = 0;
2131}
Bob Wilson5bafff32009-06-22 23:27:02 +00002132
2133// Basic 3-register intrinsics, both double- and quad-register.
2134class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002135 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002136 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002137 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002138 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2139 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2140 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002141 let isCommutable = Commutable;
2142}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002143class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002145 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002146 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2147 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002148 [(set (Ty DPR:$Vd),
2149 (Ty (IntOp (Ty DPR:$Vn),
2150 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002151 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002152 let isCommutable = 0;
2153}
David Goodwin658ea602009-09-25 18:38:29 +00002154class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002155 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002156 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002157 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2158 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002159 [(set (Ty DPR:$Vd),
2160 (Ty (IntOp (Ty DPR:$Vn),
2161 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002162 let isCommutable = 0;
2163}
Owen Anderson3557d002010-10-26 20:56:57 +00002164class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2165 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002166 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002167 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2168 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2169 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2170 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002171 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002172}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002173
Bob Wilson5bafff32009-06-22 23:27:02 +00002174class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002175 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002176 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002177 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002178 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2179 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2180 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002181 let isCommutable = Commutable;
2182}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002183class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002184 string OpcodeStr, string Dt,
2185 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002186 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002187 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2188 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002189 [(set (ResTy QPR:$Vd),
2190 (ResTy (IntOp (ResTy QPR:$Vn),
2191 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002192 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002193 let isCommutable = 0;
2194}
David Goodwin658ea602009-09-25 18:38:29 +00002195class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002196 string OpcodeStr, string Dt,
2197 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002198 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002199 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2200 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002201 [(set (ResTy QPR:$Vd),
2202 (ResTy (IntOp (ResTy QPR:$Vn),
2203 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002204 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002205 let isCommutable = 0;
2206}
Owen Anderson3557d002010-10-26 20:56:57 +00002207class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2208 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002209 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002210 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2211 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2212 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2213 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002214 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002215}
Bob Wilson5bafff32009-06-22 23:27:02 +00002216
Bob Wilson4711d5c2010-12-13 23:02:37 +00002217// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002218class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002219 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002220 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002221 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002222 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2223 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2224 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2225 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2226
David Goodwin658ea602009-09-25 18:38:29 +00002227class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002228 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002229 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002230 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002231 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002232 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002233 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002234 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002235 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002236 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002237 (Ty (MulOp DPR:$Vn,
2238 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002239 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002240class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002241 string OpcodeStr, string Dt,
2242 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002243 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002244 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002245 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002246 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002247 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002248 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002249 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002250 (Ty (MulOp DPR:$Vn,
2251 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002252 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002253
Bob Wilson5bafff32009-06-22 23:27:02 +00002254class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002256 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002257 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002258 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2259 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2260 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2261 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002262class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002263 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002264 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002265 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002266 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002267 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002268 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002269 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002270 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002271 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002272 (ResTy (MulOp QPR:$Vn,
2273 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002274 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002275class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002276 string OpcodeStr, string Dt,
2277 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002278 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002279 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002280 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002281 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002282 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002283 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002284 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002285 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002286 (ResTy (MulOp QPR:$Vn,
2287 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002288 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002289
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002290// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2291class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2292 InstrItinClass itin, string OpcodeStr, string Dt,
2293 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2294 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002295 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2296 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2297 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2298 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002299class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2300 InstrItinClass itin, string OpcodeStr, string Dt,
2301 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2302 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002303 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2304 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2305 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2306 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002307
Bob Wilson5bafff32009-06-22 23:27:02 +00002308// Neon 3-argument intrinsics, both double- and quad-register.
2309// The destination register is also used as the first source operand register.
2310class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002311 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002312 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002314 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2315 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2316 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2317 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002318class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002320 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002322 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2323 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2324 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2325 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002326
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002327// Long Multiply-Add/Sub operations.
2328class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2329 InstrItinClass itin, string OpcodeStr, string Dt,
2330 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2331 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002332 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2333 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2334 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2335 (TyQ (MulOp (TyD DPR:$Vn),
2336 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002337class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2338 InstrItinClass itin, string OpcodeStr, string Dt,
2339 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002340 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002341 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002342 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002343 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002344 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002345 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002346 (TyQ (MulOp (TyD DPR:$Vn),
2347 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002348 imm:$lane))))))]>;
2349class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2350 InstrItinClass itin, string OpcodeStr, string Dt,
2351 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002352 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002353 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002354 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002355 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002356 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002357 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002358 (TyQ (MulOp (TyD DPR:$Vn),
2359 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002360 imm:$lane))))))]>;
2361
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002362// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2363class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2364 InstrItinClass itin, string OpcodeStr, string Dt,
2365 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2366 SDNode OpNode>
2367 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002368 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2369 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2370 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2371 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2372 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002373
Bob Wilson5bafff32009-06-22 23:27:02 +00002374// Neon Long 3-argument intrinsic. The destination register is
2375// a quad-register and is also used as the first source operand register.
2376class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002377 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002378 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002379 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002380 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2381 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2382 [(set QPR:$Vd,
2383 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002384class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002385 string OpcodeStr, string Dt,
2386 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002387 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002388 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002389 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002390 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002391 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002392 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002393 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002394 (OpTy DPR:$Vn),
2395 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002396 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002397class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2398 InstrItinClass itin, string OpcodeStr, string Dt,
2399 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002400 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002401 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002402 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002403 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002404 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002405 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002406 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002407 (OpTy DPR:$Vn),
2408 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002409 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002410
Bob Wilson5bafff32009-06-22 23:27:02 +00002411// Narrowing 3-register intrinsics.
2412class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002413 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 Intrinsic IntOp, bit Commutable>
2415 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002416 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2417 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2418 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002419 let isCommutable = Commutable;
2420}
2421
Bob Wilson04d6c282010-08-29 05:57:34 +00002422// Long 3-register operations.
2423class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2424 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002425 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2426 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002427 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2428 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2429 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002430 let isCommutable = Commutable;
2431}
2432class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2433 InstrItinClass itin, string OpcodeStr, string Dt,
2434 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002435 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002436 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2437 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002438 [(set QPR:$Vd,
2439 (TyQ (OpNode (TyD DPR:$Vn),
2440 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002441class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2442 InstrItinClass itin, string OpcodeStr, string Dt,
2443 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002444 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002445 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2446 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002447 [(set QPR:$Vd,
2448 (TyQ (OpNode (TyD DPR:$Vn),
2449 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002450
2451// Long 3-register operations with explicitly extended operands.
2452class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2453 InstrItinClass itin, string OpcodeStr, string Dt,
2454 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2455 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002456 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002457 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2458 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2459 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2460 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002461 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002462}
2463
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002464// Long 3-register intrinsics with explicit extend (VABDL).
2465class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2466 InstrItinClass itin, string OpcodeStr, string Dt,
2467 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2468 bit Commutable>
2469 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002470 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2471 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2472 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2473 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002474 let isCommutable = Commutable;
2475}
2476
Bob Wilson5bafff32009-06-22 23:27:02 +00002477// Long 3-register intrinsics.
2478class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 InstrItinClass itin, string OpcodeStr, string Dt,
2480 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002481 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002482 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2483 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2484 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002485 let isCommutable = Commutable;
2486}
David Goodwin658ea602009-09-25 18:38:29 +00002487class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 string OpcodeStr, string Dt,
2489 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002490 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002491 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2492 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002493 [(set (ResTy QPR:$Vd),
2494 (ResTy (IntOp (OpTy DPR:$Vn),
2495 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002496 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002497class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2498 InstrItinClass itin, string OpcodeStr, string Dt,
2499 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002500 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002501 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2502 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002503 [(set (ResTy QPR:$Vd),
2504 (ResTy (IntOp (OpTy DPR:$Vn),
2505 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002506 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002507
Bob Wilson04d6c282010-08-29 05:57:34 +00002508// Wide 3-register operations.
2509class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2510 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2511 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002512 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002513 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2514 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2515 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2516 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002517 let isCommutable = Commutable;
2518}
2519
2520// Pairwise long 2-register intrinsics, both double- and quad-register.
2521class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002522 bits<2> op17_16, bits<5> op11_7, bit op4,
2523 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002525 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2526 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2527 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002528class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002529 bits<2> op17_16, bits<5> op11_7, bit op4,
2530 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002532 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2533 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2534 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002535
2536// Pairwise long 2-register accumulate intrinsics,
2537// both double- and quad-register.
2538// The destination register is also used as the first source operand register.
2539class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002540 bits<2> op17_16, bits<5> op11_7, bit op4,
2541 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002542 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2543 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002544 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2545 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2546 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002547class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002548 bits<2> op17_16, bits<5> op11_7, bit op4,
2549 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002550 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2551 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002552 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2553 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2554 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002555
2556// Shift by immediate,
2557// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002558class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002559 Format f, InstrItinClass itin, Operand ImmTy,
2560 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002561 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002562 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002563 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2564 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002565class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002566 Format f, InstrItinClass itin, Operand ImmTy,
2567 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002568 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002569 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002570 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2571 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002572
Johnny Chen6c8648b2010-03-17 23:26:50 +00002573// Long shift by immediate.
2574class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2575 string OpcodeStr, string Dt,
2576 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2577 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002578 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2579 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2580 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002581 (i32 imm:$SIMM))))]>;
2582
Bob Wilson5bafff32009-06-22 23:27:02 +00002583// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002584class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002585 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002586 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002587 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002588 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002589 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2590 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002591 (i32 imm:$SIMM))))]>;
2592
2593// Shift right by immediate and accumulate,
2594// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002595class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002596 Operand ImmTy, string OpcodeStr, string Dt,
2597 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002598 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002599 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002600 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2601 [(set DPR:$Vd, (Ty (add DPR:$src1,
2602 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002603class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002604 Operand ImmTy, string OpcodeStr, string Dt,
2605 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002606 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002607 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002608 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2609 [(set QPR:$Vd, (Ty (add QPR:$src1,
2610 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002611
2612// Shift by immediate and insert,
2613// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002614class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002615 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2616 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002617 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002618 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002619 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2620 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002621class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002622 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2623 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002624 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002625 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002626 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2627 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002628
2629// Convert, with fractional bits immediate,
2630// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002631class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002632 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002633 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002634 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002635 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2636 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2637 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002638class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002640 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002641 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002642 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2643 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2644 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645
2646//===----------------------------------------------------------------------===//
2647// Multiclasses
2648//===----------------------------------------------------------------------===//
2649
Bob Wilson916ac5b2009-10-03 04:44:16 +00002650// Abbreviations used in multiclass suffixes:
2651// Q = quarter int (8 bit) elements
2652// H = half int (16 bit) elements
2653// S = single int (32 bit) elements
2654// D = double int (64 bit) elements
2655
Bob Wilson094dd802010-12-18 00:42:58 +00002656// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002657
Bob Wilson094dd802010-12-18 00:42:58 +00002658// Neon 2-register comparisons.
2659// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002660multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2661 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002662 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002663 // 64-bit vector types.
2664 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002665 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002666 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002667 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002668 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002669 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002670 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002671 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002672 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002673 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002674 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002675 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002676 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002677 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002678 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002679 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002680 let Inst{10} = 1; // overwrite F = 1
2681 }
2682
2683 // 128-bit vector types.
2684 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002685 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002686 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002687 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002688 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002689 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002690 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002691 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002692 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002693 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002694 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002695 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002696 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002697 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002698 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002699 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002700 let Inst{10} = 1; // overwrite F = 1
2701 }
2702}
2703
Bob Wilson094dd802010-12-18 00:42:58 +00002704
2705// Neon 2-register vector intrinsics,
2706// element sizes of 8, 16 and 32 bits:
2707multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2708 bits<5> op11_7, bit op4,
2709 InstrItinClass itinD, InstrItinClass itinQ,
2710 string OpcodeStr, string Dt, Intrinsic IntOp> {
2711 // 64-bit vector types.
2712 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2713 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2714 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2715 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2716 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2717 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2718
2719 // 128-bit vector types.
2720 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2721 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2722 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2723 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2724 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2725 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2726}
2727
2728
2729// Neon Narrowing 2-register vector operations,
2730// source operand element sizes of 16, 32 and 64 bits:
2731multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2732 bits<5> op11_7, bit op6, bit op4,
2733 InstrItinClass itin, string OpcodeStr, string Dt,
2734 SDNode OpNode> {
2735 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2736 itin, OpcodeStr, !strconcat(Dt, "16"),
2737 v8i8, v8i16, OpNode>;
2738 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2739 itin, OpcodeStr, !strconcat(Dt, "32"),
2740 v4i16, v4i32, OpNode>;
2741 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2742 itin, OpcodeStr, !strconcat(Dt, "64"),
2743 v2i32, v2i64, OpNode>;
2744}
2745
2746// Neon Narrowing 2-register vector intrinsics,
2747// source operand element sizes of 16, 32 and 64 bits:
2748multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2749 bits<5> op11_7, bit op6, bit op4,
2750 InstrItinClass itin, string OpcodeStr, string Dt,
2751 Intrinsic IntOp> {
2752 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2753 itin, OpcodeStr, !strconcat(Dt, "16"),
2754 v8i8, v8i16, IntOp>;
2755 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2756 itin, OpcodeStr, !strconcat(Dt, "32"),
2757 v4i16, v4i32, IntOp>;
2758 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2759 itin, OpcodeStr, !strconcat(Dt, "64"),
2760 v2i32, v2i64, IntOp>;
2761}
2762
2763
2764// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2765// source operand element sizes of 16, 32 and 64 bits:
2766multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2767 string OpcodeStr, string Dt, SDNode OpNode> {
2768 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2769 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2770 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2771 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2772 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2773 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2774}
2775
2776
Bob Wilson5bafff32009-06-22 23:27:02 +00002777// Neon 3-register vector operations.
2778
2779// First with only element sizes of 8, 16 and 32 bits:
2780multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002781 InstrItinClass itinD16, InstrItinClass itinD32,
2782 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 string OpcodeStr, string Dt,
2784 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002785 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002786 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002787 OpcodeStr, !strconcat(Dt, "8"),
2788 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002789 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002790 OpcodeStr, !strconcat(Dt, "16"),
2791 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002792 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002793 OpcodeStr, !strconcat(Dt, "32"),
2794 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002795
2796 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002797 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002798 OpcodeStr, !strconcat(Dt, "8"),
2799 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002800 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002801 OpcodeStr, !strconcat(Dt, "16"),
2802 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002803 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002804 OpcodeStr, !strconcat(Dt, "32"),
2805 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002806}
2807
Evan Chengf81bf152009-11-23 21:57:23 +00002808multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2809 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2810 v4i16, ShOp>;
2811 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002812 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002813 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002814 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002815 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002816 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002817}
2818
Bob Wilson5bafff32009-06-22 23:27:02 +00002819// ....then also with element size 64 bits:
2820multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002821 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002822 string OpcodeStr, string Dt,
2823 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002824 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002826 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 OpcodeStr, !strconcat(Dt, "64"),
2828 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002829 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002830 OpcodeStr, !strconcat(Dt, "64"),
2831 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002832}
2833
2834
Bob Wilson5bafff32009-06-22 23:27:02 +00002835// Neon 3-register vector intrinsics.
2836
2837// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002838multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002839 InstrItinClass itinD16, InstrItinClass itinD32,
2840 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 string OpcodeStr, string Dt,
2842 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002844 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002845 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002847 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002848 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002849 v2i32, v2i32, IntOp, Commutable>;
2850
2851 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002852 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002853 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002854 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002855 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002856 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002857 v4i32, v4i32, IntOp, Commutable>;
2858}
Owen Anderson3557d002010-10-26 20:56:57 +00002859multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2860 InstrItinClass itinD16, InstrItinClass itinD32,
2861 InstrItinClass itinQ16, InstrItinClass itinQ32,
2862 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002863 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002864 // 64-bit vector types.
2865 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2866 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002867 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002868 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2869 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002870 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002871
2872 // 128-bit vector types.
2873 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2874 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002875 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002876 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2877 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002878 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002879}
Bob Wilson5bafff32009-06-22 23:27:02 +00002880
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002881multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002882 InstrItinClass itinD16, InstrItinClass itinD32,
2883 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002884 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002885 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002887 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002888 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002889 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002890 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002891 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002893}
2894
Bob Wilson5bafff32009-06-22 23:27:02 +00002895// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002896multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002897 InstrItinClass itinD16, InstrItinClass itinD32,
2898 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002899 string OpcodeStr, string Dt,
2900 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002901 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002902 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002903 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002904 OpcodeStr, !strconcat(Dt, "8"),
2905 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002906 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 OpcodeStr, !strconcat(Dt, "8"),
2908 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002909}
Owen Anderson3557d002010-10-26 20:56:57 +00002910multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2911 InstrItinClass itinD16, InstrItinClass itinD32,
2912 InstrItinClass itinQ16, InstrItinClass itinQ32,
2913 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002914 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002915 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002916 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002917 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2918 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002919 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002920 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2921 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002922 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002923}
2924
Bob Wilson5bafff32009-06-22 23:27:02 +00002925
2926// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002927multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002928 InstrItinClass itinD16, InstrItinClass itinD32,
2929 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 string OpcodeStr, string Dt,
2931 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002932 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002933 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002934 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002935 OpcodeStr, !strconcat(Dt, "64"),
2936 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002937 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002938 OpcodeStr, !strconcat(Dt, "64"),
2939 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002940}
Owen Anderson3557d002010-10-26 20:56:57 +00002941multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2942 InstrItinClass itinD16, InstrItinClass itinD32,
2943 InstrItinClass itinQ16, InstrItinClass itinQ32,
2944 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002945 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002946 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002947 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002948 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2949 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002950 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002951 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2952 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002953 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002954}
Bob Wilson5bafff32009-06-22 23:27:02 +00002955
Bob Wilson5bafff32009-06-22 23:27:02 +00002956// Neon Narrowing 3-register vector intrinsics,
2957// source operand element sizes of 16, 32 and 64 bits:
2958multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002959 string OpcodeStr, string Dt,
2960 Intrinsic IntOp, bit Commutable = 0> {
2961 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2962 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002964 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2965 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002966 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002967 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2968 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002969 v2i32, v2i64, IntOp, Commutable>;
2970}
2971
2972
Bob Wilson04d6c282010-08-29 05:57:34 +00002973// Neon Long 3-register vector operations.
2974
2975multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2976 InstrItinClass itin16, InstrItinClass itin32,
2977 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002978 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002979 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2980 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002981 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002982 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002983 OpcodeStr, !strconcat(Dt, "16"),
2984 v4i32, v4i16, OpNode, Commutable>;
2985 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2986 OpcodeStr, !strconcat(Dt, "32"),
2987 v2i64, v2i32, OpNode, Commutable>;
2988}
2989
2990multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2991 InstrItinClass itin, string OpcodeStr, string Dt,
2992 SDNode OpNode> {
2993 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2994 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2995 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2996 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2997}
2998
2999multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3000 InstrItinClass itin16, InstrItinClass itin32,
3001 string OpcodeStr, string Dt,
3002 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3003 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3004 OpcodeStr, !strconcat(Dt, "8"),
3005 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003006 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003007 OpcodeStr, !strconcat(Dt, "16"),
3008 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3009 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3010 OpcodeStr, !strconcat(Dt, "32"),
3011 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003012}
3013
Bob Wilson5bafff32009-06-22 23:27:02 +00003014// Neon Long 3-register vector intrinsics.
3015
3016// First with only element sizes of 16 and 32 bits:
3017multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003018 InstrItinClass itin16, InstrItinClass itin32,
3019 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003020 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003021 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003022 OpcodeStr, !strconcat(Dt, "16"),
3023 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003024 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003025 OpcodeStr, !strconcat(Dt, "32"),
3026 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003027}
3028
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003029multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003030 InstrItinClass itin, string OpcodeStr, string Dt,
3031 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003032 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003033 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003034 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003035 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003036}
3037
Bob Wilson5bafff32009-06-22 23:27:02 +00003038// ....then also with element size of 8 bits:
3039multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003040 InstrItinClass itin16, InstrItinClass itin32,
3041 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003042 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003043 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003044 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003045 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 OpcodeStr, !strconcat(Dt, "8"),
3047 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003048}
3049
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003050// ....with explicit extend (VABDL).
3051multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3052 InstrItinClass itin, string OpcodeStr, string Dt,
3053 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3054 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3055 OpcodeStr, !strconcat(Dt, "8"),
3056 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003057 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003058 OpcodeStr, !strconcat(Dt, "16"),
3059 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3060 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3061 OpcodeStr, !strconcat(Dt, "32"),
3062 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3063}
3064
Bob Wilson5bafff32009-06-22 23:27:02 +00003065
3066// Neon Wide 3-register vector intrinsics,
3067// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003068multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3069 string OpcodeStr, string Dt,
3070 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3071 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3072 OpcodeStr, !strconcat(Dt, "8"),
3073 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3074 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3075 OpcodeStr, !strconcat(Dt, "16"),
3076 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3077 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3078 OpcodeStr, !strconcat(Dt, "32"),
3079 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003080}
3081
3082
3083// Neon Multiply-Op vector operations,
3084// element sizes of 8, 16 and 32 bits:
3085multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003086 InstrItinClass itinD16, InstrItinClass itinD32,
3087 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003088 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003089 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003090 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003091 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003092 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003093 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003094 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003095 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003096
3097 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003098 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003100 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003101 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003102 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003104}
3105
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003106multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003107 InstrItinClass itinD16, InstrItinClass itinD32,
3108 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003110 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003111 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003112 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003113 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003114 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003115 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3116 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003117 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003118 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3119 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003120}
Bob Wilson5bafff32009-06-22 23:27:02 +00003121
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003122// Neon Intrinsic-Op vector operations,
3123// element sizes of 8, 16 and 32 bits:
3124multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3125 InstrItinClass itinD, InstrItinClass itinQ,
3126 string OpcodeStr, string Dt, Intrinsic IntOp,
3127 SDNode OpNode> {
3128 // 64-bit vector types.
3129 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3130 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3131 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3132 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3133 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3134 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3135
3136 // 128-bit vector types.
3137 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3138 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3139 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3140 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3141 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3142 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3143}
3144
Bob Wilson5bafff32009-06-22 23:27:02 +00003145// Neon 3-argument intrinsics,
3146// element sizes of 8, 16 and 32 bits:
3147multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003148 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003149 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003150 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003151 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003152 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003153 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003154 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003155 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003156 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003157
3158 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003159 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003160 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003161 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003162 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003163 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003164 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003165}
3166
3167
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003168// Neon Long Multiply-Op vector operations,
3169// element sizes of 8, 16 and 32 bits:
3170multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3171 InstrItinClass itin16, InstrItinClass itin32,
3172 string OpcodeStr, string Dt, SDNode MulOp,
3173 SDNode OpNode> {
3174 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3175 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3176 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3177 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3178 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3179 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3180}
3181
3182multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3183 string Dt, SDNode MulOp, SDNode OpNode> {
3184 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3185 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3186 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3187 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3188}
3189
3190
Bob Wilson5bafff32009-06-22 23:27:02 +00003191// Neon Long 3-argument intrinsics.
3192
3193// First with only element sizes of 16 and 32 bits:
3194multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003195 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003197 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003199 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003201}
3202
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003203multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003205 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003206 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003207 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003209}
3210
Bob Wilson5bafff32009-06-22 23:27:02 +00003211// ....then also with element size of 8 bits:
3212multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003213 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003215 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3216 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003218}
3219
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003220// ....with explicit extend (VABAL).
3221multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3222 InstrItinClass itin, string OpcodeStr, string Dt,
3223 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3224 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3225 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3226 IntOp, ExtOp, OpNode>;
3227 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3228 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3229 IntOp, ExtOp, OpNode>;
3230 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3231 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3232 IntOp, ExtOp, OpNode>;
3233}
3234
Bob Wilson5bafff32009-06-22 23:27:02 +00003235
Bob Wilson5bafff32009-06-22 23:27:02 +00003236// Neon Pairwise long 2-register intrinsics,
3237// element sizes of 8, 16 and 32 bits:
3238multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3239 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003241 // 64-bit vector types.
3242 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003243 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003244 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003245 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003246 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003248
3249 // 128-bit vector types.
3250 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003252 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003254 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003255 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003256}
3257
3258
3259// Neon Pairwise long 2-register accumulate intrinsics,
3260// element sizes of 8, 16 and 32 bits:
3261multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3262 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003264 // 64-bit vector types.
3265 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003267 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003268 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003269 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003270 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003271
3272 // 128-bit vector types.
3273 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003274 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003276 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003277 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003279}
3280
3281
3282// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003283// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003284// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003285multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3286 InstrItinClass itin, string OpcodeStr, string Dt,
3287 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003288 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003289 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003290 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003291 let Inst{21-19} = 0b001; // imm6 = 001xxx
3292 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003293 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003295 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3296 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003297 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003299 let Inst{21} = 0b1; // imm6 = 1xxxxx
3300 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003301 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003302 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003303 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003304
3305 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003306 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003307 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003308 let Inst{21-19} = 0b001; // imm6 = 001xxx
3309 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003310 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003311 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003312 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3313 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003314 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003315 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003316 let Inst{21} = 0b1; // imm6 = 1xxxxx
3317 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003318 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3319 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3320 // imm6 = xxxxxx
3321}
3322multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3323 InstrItinClass itin, string OpcodeStr, string Dt,
3324 SDNode OpNode> {
3325 // 64-bit vector types.
3326 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3327 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3328 let Inst{21-19} = 0b001; // imm6 = 001xxx
3329 }
3330 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3331 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3332 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3333 }
3334 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3335 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3336 let Inst{21} = 0b1; // imm6 = 1xxxxx
3337 }
3338 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3339 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3340 // imm6 = xxxxxx
3341
3342 // 128-bit vector types.
3343 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3344 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3345 let Inst{21-19} = 0b001; // imm6 = 001xxx
3346 }
3347 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3348 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3349 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3350 }
3351 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3352 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3353 let Inst{21} = 0b1; // imm6 = 1xxxxx
3354 }
3355 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003356 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003357 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003358}
3359
Bob Wilson5bafff32009-06-22 23:27:02 +00003360// Neon Shift-Accumulate vector operations,
3361// element sizes of 8, 16, 32 and 64 bits:
3362multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003363 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003364 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003365 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003366 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003367 let Inst{21-19} = 0b001; // imm6 = 001xxx
3368 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003369 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003371 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3372 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003373 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003375 let Inst{21} = 0b1; // imm6 = 1xxxxx
3376 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003377 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003379 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003380
3381 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003382 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003383 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003384 let Inst{21-19} = 0b001; // imm6 = 001xxx
3385 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003386 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003387 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003388 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3389 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003390 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003391 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003392 let Inst{21} = 0b1; // imm6 = 1xxxxx
3393 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003394 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003395 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003396 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003397}
3398
Bob Wilson5bafff32009-06-22 23:27:02 +00003399// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003400// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003401// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003402multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3403 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003404 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003405 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3406 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003407 let Inst{21-19} = 0b001; // imm6 = 001xxx
3408 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003409 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3410 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003411 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3412 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003413 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3414 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003415 let Inst{21} = 0b1; // imm6 = 1xxxxx
3416 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003417 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3418 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003419 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003420
3421 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003422 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3423 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003424 let Inst{21-19} = 0b001; // imm6 = 001xxx
3425 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003426 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3427 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003428 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3429 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003430 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3431 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003432 let Inst{21} = 0b1; // imm6 = 1xxxxx
3433 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003434 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3435 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3436 // imm6 = xxxxxx
3437}
3438multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3439 string OpcodeStr> {
3440 // 64-bit vector types.
3441 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3442 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3443 let Inst{21-19} = 0b001; // imm6 = 001xxx
3444 }
3445 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3446 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3447 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3448 }
3449 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3450 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3451 let Inst{21} = 0b1; // imm6 = 1xxxxx
3452 }
3453 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3454 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3455 // imm6 = xxxxxx
3456
3457 // 128-bit vector types.
3458 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3459 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3460 let Inst{21-19} = 0b001; // imm6 = 001xxx
3461 }
3462 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3463 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3464 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3465 }
3466 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3467 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3468 let Inst{21} = 0b1; // imm6 = 1xxxxx
3469 }
3470 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3471 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003472 // imm6 = xxxxxx
3473}
3474
3475// Neon Shift Long operations,
3476// element sizes of 8, 16, 32 bits:
3477multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003478 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003479 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003480 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003481 let Inst{21-19} = 0b001; // imm6 = 001xxx
3482 }
3483 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003484 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003485 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3486 }
3487 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003488 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003489 let Inst{21} = 0b1; // imm6 = 1xxxxx
3490 }
3491}
3492
3493// Neon Shift Narrow operations,
3494// element sizes of 16, 32, 64 bits:
3495multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003496 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003497 SDNode OpNode> {
3498 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003499 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003500 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003501 let Inst{21-19} = 0b001; // imm6 = 001xxx
3502 }
3503 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003504 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003505 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003506 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3507 }
3508 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003509 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003510 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003511 let Inst{21} = 0b1; // imm6 = 1xxxxx
3512 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003513}
3514
3515//===----------------------------------------------------------------------===//
3516// Instruction Definitions.
3517//===----------------------------------------------------------------------===//
3518
3519// Vector Add Operations.
3520
3521// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003522defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003523 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003524def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003525 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003526def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003527 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003528// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003529defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3530 "vaddl", "s", add, sext, 1>;
3531defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3532 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003533// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003534defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3535defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003536// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003537defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3538 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3539 "vhadd", "s", int_arm_neon_vhadds, 1>;
3540defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3541 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3542 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003543// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003544defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3545 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3546 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3547defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3548 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3549 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003550// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003551defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3552 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3553 "vqadd", "s", int_arm_neon_vqadds, 1>;
3554defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3555 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3556 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003557// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003558defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3559 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003560// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003561defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3562 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003563
3564// Vector Multiply Operations.
3565
3566// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003567defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003568 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003569def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3570 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3571def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3572 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003573def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003574 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003575def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003576 v4f32, v4f32, fmul, 1>;
3577defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3578def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3579def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3580 v2f32, fmul>;
3581
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003582def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3583 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3584 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3585 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003586 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003587 (SubReg_i16_lane imm:$lane)))>;
3588def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3589 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3590 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3591 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003592 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003593 (SubReg_i32_lane imm:$lane)))>;
3594def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3595 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3596 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3597 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003598 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003599 (SubReg_i32_lane imm:$lane)))>;
3600
Bob Wilson5bafff32009-06-22 23:27:02 +00003601// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003602defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003603 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003604 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003605defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3606 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003607 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003608def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003609 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3610 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003611 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3612 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003613 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003614 (SubReg_i16_lane imm:$lane)))>;
3615def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003616 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3617 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003618 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3619 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003620 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003621 (SubReg_i32_lane imm:$lane)))>;
3622
Bob Wilson5bafff32009-06-22 23:27:02 +00003623// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003624defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3625 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003626 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003627defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3628 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003629 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003630def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003631 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3632 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003633 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3634 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003635 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003636 (SubReg_i16_lane imm:$lane)))>;
3637def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003638 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3639 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003640 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3641 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003642 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003643 (SubReg_i32_lane imm:$lane)))>;
3644
Bob Wilson5bafff32009-06-22 23:27:02 +00003645// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003646defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3647 "vmull", "s", NEONvmulls, 1>;
3648defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3649 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003650def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003651 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003652defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3653defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003654
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003656defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3657 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3658defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3659 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003660
3661// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3662
3663// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003664defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003665 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3666def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003667 v2f32, fmul_su, fadd_mlx>,
3668 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003669def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003670 v4f32, fmul_su, fadd_mlx>,
3671 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003672defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003673 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3674def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003675 v2f32, fmul_su, fadd_mlx>,
3676 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003677def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003678 v4f32, v2f32, fmul_su, fadd_mlx>,
3679 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003680
3681def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003682 (mul (v8i16 QPR:$src2),
3683 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3684 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003685 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003686 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003687 (SubReg_i16_lane imm:$lane)))>;
3688
3689def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003690 (mul (v4i32 QPR:$src2),
3691 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3692 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003693 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003694 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003695 (SubReg_i32_lane imm:$lane)))>;
3696
Evan Cheng48575f62010-12-05 22:04:16 +00003697def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3698 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003699 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003700 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3701 (v4f32 QPR:$src2),
3702 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003703 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003704 (SubReg_i32_lane imm:$lane)))>,
3705 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003706
Bob Wilson5bafff32009-06-22 23:27:02 +00003707// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003708defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3709 "vmlal", "s", NEONvmulls, add>;
3710defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3711 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003712
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003713defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3714defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003715
Bob Wilson5bafff32009-06-22 23:27:02 +00003716// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003717defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003718 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003719defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003720
Bob Wilson5bafff32009-06-22 23:27:02 +00003721// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003722defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003723 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3724def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003725 v2f32, fmul_su, fsub_mlx>,
3726 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003727def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003728 v4f32, fmul_su, fsub_mlx>,
3729 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003730defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003731 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3732def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003733 v2f32, fmul_su, fsub_mlx>,
3734 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003735def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003736 v4f32, v2f32, fmul_su, fsub_mlx>,
3737 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003738
3739def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003740 (mul (v8i16 QPR:$src2),
3741 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3742 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003743 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003744 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003745 (SubReg_i16_lane imm:$lane)))>;
3746
3747def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003748 (mul (v4i32 QPR:$src2),
3749 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3750 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003751 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003752 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003753 (SubReg_i32_lane imm:$lane)))>;
3754
Evan Cheng48575f62010-12-05 22:04:16 +00003755def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3756 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003757 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3758 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003759 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003760 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003761 (SubReg_i32_lane imm:$lane)))>,
3762 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003763
Bob Wilson5bafff32009-06-22 23:27:02 +00003764// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003765defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3766 "vmlsl", "s", NEONvmulls, sub>;
3767defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3768 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003769
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003770defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3771defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003772
Bob Wilson5bafff32009-06-22 23:27:02 +00003773// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003774defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003775 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003776defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003777
3778// Vector Subtract Operations.
3779
3780// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003781defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003782 "vsub", "i", sub, 0>;
3783def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003784 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003785def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003786 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003787// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003788defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3789 "vsubl", "s", sub, sext, 0>;
3790defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3791 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003792// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003793defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3794defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003795// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003796defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003797 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003798 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003799defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003800 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003801 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003802// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003803defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003804 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003805 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003806defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003807 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003808 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003809// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003810defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3811 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003812// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003813defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3814 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003815
3816// Vector Comparisons.
3817
3818// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003819defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3820 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003821def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003822 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003823def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003824 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003825
Johnny Chen363ac582010-02-23 01:42:58 +00003826defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003827 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003828
Bob Wilson5bafff32009-06-22 23:27:02 +00003829// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003830defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3831 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003832defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003833 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003834def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3835 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003836def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003837 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003838
Johnny Chen363ac582010-02-23 01:42:58 +00003839defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003840 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003841defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003842 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003843
Bob Wilson5bafff32009-06-22 23:27:02 +00003844// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003845defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3846 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3847defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3848 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003849def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003850 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003851def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003852 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003853
Johnny Chen363ac582010-02-23 01:42:58 +00003854defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003855 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003856defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003857 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003858
Bob Wilson5bafff32009-06-22 23:27:02 +00003859// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003860def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3861 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3862def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3863 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003864// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003865def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3866 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3867def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3868 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003869// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003870defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003871 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003872
3873// Vector Bitwise Operations.
3874
Bob Wilsoncba270d2010-07-13 21:16:48 +00003875def vnotd : PatFrag<(ops node:$in),
3876 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3877def vnotq : PatFrag<(ops node:$in),
3878 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003879
3880
Bob Wilson5bafff32009-06-22 23:27:02 +00003881// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003882def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3883 v2i32, v2i32, and, 1>;
3884def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3885 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003886
3887// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003888def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3889 v2i32, v2i32, xor, 1>;
3890def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3891 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003892
3893// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003894def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3895 v2i32, v2i32, or, 1>;
3896def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3897 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003898
Owen Andersond9668172010-11-03 22:44:51 +00003899def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003900 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003901 IIC_VMOVImm,
3902 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3903 [(set DPR:$Vd,
3904 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3905 let Inst{9} = SIMM{9};
3906}
3907
Owen Anderson080c0922010-11-05 19:27:46 +00003908def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003909 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003910 IIC_VMOVImm,
3911 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3912 [(set DPR:$Vd,
3913 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003914 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003915}
3916
3917def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003918 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003919 IIC_VMOVImm,
3920 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3921 [(set QPR:$Vd,
3922 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3923 let Inst{9} = SIMM{9};
3924}
3925
Owen Anderson080c0922010-11-05 19:27:46 +00003926def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003927 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003928 IIC_VMOVImm,
3929 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3930 [(set QPR:$Vd,
3931 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003932 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003933}
3934
3935
Bob Wilson5bafff32009-06-22 23:27:02 +00003936// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003937def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3938 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3939 "vbic", "$Vd, $Vn, $Vm", "",
3940 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3941 (vnotd DPR:$Vm))))]>;
3942def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3943 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3944 "vbic", "$Vd, $Vn, $Vm", "",
3945 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3946 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003947
Owen Anderson080c0922010-11-05 19:27:46 +00003948def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003949 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003950 IIC_VMOVImm,
3951 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3952 [(set DPR:$Vd,
3953 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3954 let Inst{9} = SIMM{9};
3955}
3956
3957def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003958 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003959 IIC_VMOVImm,
3960 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3961 [(set DPR:$Vd,
3962 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3963 let Inst{10-9} = SIMM{10-9};
3964}
3965
3966def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003967 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003968 IIC_VMOVImm,
3969 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3970 [(set QPR:$Vd,
3971 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3972 let Inst{9} = SIMM{9};
3973}
3974
3975def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003976 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003977 IIC_VMOVImm,
3978 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3979 [(set QPR:$Vd,
3980 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3981 let Inst{10-9} = SIMM{10-9};
3982}
3983
Bob Wilson5bafff32009-06-22 23:27:02 +00003984// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003985def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3986 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3987 "vorn", "$Vd, $Vn, $Vm", "",
3988 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3989 (vnotd DPR:$Vm))))]>;
3990def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3991 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3992 "vorn", "$Vd, $Vn, $Vm", "",
3993 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3994 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003995
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003996// VMVN : Vector Bitwise NOT (Immediate)
3997
3998let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003999
Owen Andersonca6945e2010-12-01 00:28:25 +00004000def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004001 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004002 "vmvn", "i16", "$Vd, $SIMM", "",
4003 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004004 let Inst{9} = SIMM{9};
4005}
4006
Owen Andersonca6945e2010-12-01 00:28:25 +00004007def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004008 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004009 "vmvn", "i16", "$Vd, $SIMM", "",
4010 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004011 let Inst{9} = SIMM{9};
4012}
4013
Owen Andersonca6945e2010-12-01 00:28:25 +00004014def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004015 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004016 "vmvn", "i32", "$Vd, $SIMM", "",
4017 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004018 let Inst{11-8} = SIMM{11-8};
4019}
4020
Owen Andersonca6945e2010-12-01 00:28:25 +00004021def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004022 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004023 "vmvn", "i32", "$Vd, $SIMM", "",
4024 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004025 let Inst{11-8} = SIMM{11-8};
4026}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004027}
4028
Bob Wilson5bafff32009-06-22 23:27:02 +00004029// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004030def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004031 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4032 "vmvn", "$Vd, $Vm", "",
4033 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004034def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004035 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4036 "vmvn", "$Vd, $Vm", "",
4037 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004038def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4039def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004040
4041// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004042def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4043 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004044 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004045 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004046 [(set DPR:$Vd,
4047 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004048
4049def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4050 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4051 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4052
Owen Anderson4110b432010-10-25 20:13:13 +00004053def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4054 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004055 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004056 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004057 [(set QPR:$Vd,
4058 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004059
4060def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4061 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4062 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004063
4064// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004065// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004066// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004067def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004068 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004069 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004070 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004071 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004072def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004073 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004074 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004075 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004076 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004077
Bob Wilson5bafff32009-06-22 23:27:02 +00004078// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004079// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004080// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004081def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004082 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004083 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004084 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004085 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004086def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004087 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004088 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004089 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004090 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004091
4092// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004093// for equivalent operations with different register constraints; it just
4094// inserts copies.
4095
4096// Vector Absolute Differences.
4097
4098// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004099defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004100 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004101 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004102defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004103 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004104 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004105def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004106 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004107def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004108 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004109
4110// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004111defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4112 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4113defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4114 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004115
4116// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004117defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4118 "vaba", "s", int_arm_neon_vabds, add>;
4119defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4120 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004121
4122// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004123defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4124 "vabal", "s", int_arm_neon_vabds, zext, add>;
4125defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4126 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004127
4128// Vector Maximum and Minimum.
4129
4130// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004131defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004132 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004133 "vmax", "s", int_arm_neon_vmaxs, 1>;
4134defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004135 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004136 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004137def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4138 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004139 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004140def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4141 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004142 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4143
4144// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004145defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4146 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4147 "vmin", "s", int_arm_neon_vmins, 1>;
4148defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4149 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4150 "vmin", "u", int_arm_neon_vminu, 1>;
4151def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4152 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004153 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004154def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4155 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004156 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004157
4158// Vector Pairwise Operations.
4159
4160// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004161def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4162 "vpadd", "i8",
4163 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4164def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4165 "vpadd", "i16",
4166 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4167def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4168 "vpadd", "i32",
4169 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004170def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004171 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004172 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004173
4174// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004175defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004176 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004177defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004178 int_arm_neon_vpaddlu>;
4179
4180// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004181defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004182 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004183defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004184 int_arm_neon_vpadalu>;
4185
4186// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004187def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004188 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004189def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004190 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004191def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004192 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004193def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004194 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004195def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004196 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004197def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004198 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004199def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004200 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
4202// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004203def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004204 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004205def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004206 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004207def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004208 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004209def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004210 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004211def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004212 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004213def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004214 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004215def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004216 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217
4218// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4219
4220// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004221def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004222 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004223 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004224def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004225 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004226 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004227def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004228 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004229 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004230def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004231 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004232 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004233
4234// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004235def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004236 IIC_VRECSD, "vrecps", "f32",
4237 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004238def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004239 IIC_VRECSQ, "vrecps", "f32",
4240 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004241
4242// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004243def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004244 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004245 v2i32, v2i32, int_arm_neon_vrsqrte>;
4246def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004247 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004248 v4i32, v4i32, int_arm_neon_vrsqrte>;
4249def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004250 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004251 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004252def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004253 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004254 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004255
4256// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004257def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004258 IIC_VRECSD, "vrsqrts", "f32",
4259 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004260def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004261 IIC_VRECSQ, "vrsqrts", "f32",
4262 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004263
4264// Vector Shifts.
4265
4266// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004267defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004268 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004269 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004270defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004271 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004272 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004273
Bob Wilson5bafff32009-06-22 23:27:02 +00004274// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004275defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4276
Bob Wilson5bafff32009-06-22 23:27:02 +00004277// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004278defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4279defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004280
4281// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004282defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4283defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004284
4285// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004286class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004287 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004288 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004289 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4290 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004291 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004292 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004293}
Evan Chengf81bf152009-11-23 21:57:23 +00004294def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004295 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004296def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004297 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004298def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004299 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004300
4301// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004302defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004303 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004304
4305// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004306defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004307 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004308 "vrshl", "s", int_arm_neon_vrshifts>;
4309defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004310 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004311 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004312// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004313defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4314defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004315
4316// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004317defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004318 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004319
4320// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004321defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004322 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004323 "vqshl", "s", int_arm_neon_vqshifts>;
4324defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004325 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004326 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004327// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004328defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4329defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4330
Bob Wilson5bafff32009-06-22 23:27:02 +00004331// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004332defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004333
4334// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004335defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004336 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004337defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004338 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004339
4340// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004341defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004342 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004343
4344// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004345defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004346 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004347 "vqrshl", "s", int_arm_neon_vqrshifts>;
4348defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004349 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004350 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004351
4352// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004353defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004354 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004355defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004356 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004357
4358// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004359defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004360 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004361
4362// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004363defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4364defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004365// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004366defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4367defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004368
4369// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004370defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4371
Bob Wilson5bafff32009-06-22 23:27:02 +00004372// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004373defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004374
4375// Vector Absolute and Saturating Absolute.
4376
4377// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004378defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004379 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004380 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004381def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004382 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004383 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004384def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004385 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004386 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004387
4388// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004389defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004390 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004391 int_arm_neon_vqabs>;
4392
4393// Vector Negate.
4394
Bob Wilsoncba270d2010-07-13 21:16:48 +00004395def vnegd : PatFrag<(ops node:$in),
4396 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4397def vnegq : PatFrag<(ops node:$in),
4398 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004399
Evan Chengf81bf152009-11-23 21:57:23 +00004400class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004401 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4402 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4403 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004404class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004405 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4406 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4407 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004408
Chris Lattner0a00ed92010-03-28 08:39:10 +00004409// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004410def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4411def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4412def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4413def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4414def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4415def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004416
4417// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004418def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004419 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4420 "vneg", "f32", "$Vd, $Vm", "",
4421 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004422def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004423 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4424 "vneg", "f32", "$Vd, $Vm", "",
4425 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004426
Bob Wilsoncba270d2010-07-13 21:16:48 +00004427def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4428def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4429def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4430def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4431def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4432def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004433
4434// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004435defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004436 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004437 int_arm_neon_vqneg>;
4438
4439// Vector Bit Counting Operations.
4440
4441// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004442defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004443 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004444 int_arm_neon_vcls>;
4445// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004446defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004447 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004448 int_arm_neon_vclz>;
4449// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004450def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004451 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004452 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004453def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004454 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004455 v16i8, v16i8, int_arm_neon_vcnt>;
4456
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004457// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004458def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004459 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4460 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004461def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004462 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4463 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004464
Bob Wilson5bafff32009-06-22 23:27:02 +00004465// Vector Move Operations.
4466
4467// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004468def : InstAlias<"vmov${p} $Vd, $Vm",
4469 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4470def : InstAlias<"vmov${p} $Vd, $Vm",
4471 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004472
Bob Wilson5bafff32009-06-22 23:27:02 +00004473// VMOV : Vector Move (Immediate)
4474
Evan Cheng47006be2010-05-17 21:54:50 +00004475let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004476def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004477 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004478 "vmov", "i8", "$Vd, $SIMM", "",
4479 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4480def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004481 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004482 "vmov", "i8", "$Vd, $SIMM", "",
4483 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004484
Owen Andersonca6945e2010-12-01 00:28:25 +00004485def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004486 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004487 "vmov", "i16", "$Vd, $SIMM", "",
4488 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004489 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004490}
4491
Owen Andersonca6945e2010-12-01 00:28:25 +00004492def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004493 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004494 "vmov", "i16", "$Vd, $SIMM", "",
4495 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004496 let Inst{9} = SIMM{9};
4497}
Bob Wilson5bafff32009-06-22 23:27:02 +00004498
Owen Andersonca6945e2010-12-01 00:28:25 +00004499def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004500 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004501 "vmov", "i32", "$Vd, $SIMM", "",
4502 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004503 let Inst{11-8} = SIMM{11-8};
4504}
4505
Owen Andersonca6945e2010-12-01 00:28:25 +00004506def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004507 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004508 "vmov", "i32", "$Vd, $SIMM", "",
4509 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004510 let Inst{11-8} = SIMM{11-8};
4511}
Bob Wilson5bafff32009-06-22 23:27:02 +00004512
Owen Andersonca6945e2010-12-01 00:28:25 +00004513def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004514 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004515 "vmov", "i64", "$Vd, $SIMM", "",
4516 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4517def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004518 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004519 "vmov", "i64", "$Vd, $SIMM", "",
4520 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004521
4522def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4523 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4524 "vmov", "f32", "$Vd, $SIMM", "",
4525 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4526def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4527 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4528 "vmov", "f32", "$Vd, $SIMM", "",
4529 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004530} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004531
4532// VMOV : Vector Get Lane (move scalar to ARM core register)
4533
Johnny Chen131c4a52009-11-23 17:48:17 +00004534def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004535 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4536 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004537 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4538 imm:$lane))]> {
4539 let Inst{21} = lane{2};
4540 let Inst{6-5} = lane{1-0};
4541}
Johnny Chen131c4a52009-11-23 17:48:17 +00004542def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004543 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4544 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004545 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4546 imm:$lane))]> {
4547 let Inst{21} = lane{1};
4548 let Inst{6} = lane{0};
4549}
Johnny Chen131c4a52009-11-23 17:48:17 +00004550def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004551 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4552 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004553 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4554 imm:$lane))]> {
4555 let Inst{21} = lane{2};
4556 let Inst{6-5} = lane{1-0};
4557}
Johnny Chen131c4a52009-11-23 17:48:17 +00004558def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004559 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4560 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004561 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4562 imm:$lane))]> {
4563 let Inst{21} = lane{1};
4564 let Inst{6} = lane{0};
4565}
Johnny Chen131c4a52009-11-23 17:48:17 +00004566def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004567 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4568 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004569 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4570 imm:$lane))]> {
4571 let Inst{21} = lane{0};
4572}
Bob Wilson5bafff32009-06-22 23:27:02 +00004573// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4574def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4575 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004576 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004577 (SubReg_i8_lane imm:$lane))>;
4578def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4579 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004580 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004581 (SubReg_i16_lane imm:$lane))>;
4582def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4583 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004584 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004585 (SubReg_i8_lane imm:$lane))>;
4586def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4587 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004588 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004589 (SubReg_i16_lane imm:$lane))>;
4590def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4591 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004592 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004593 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004594def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004595 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004596 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004597def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004598 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004599 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004600//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004601// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004602def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004603 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004604
4605
4606// VMOV : Vector Set Lane (move ARM core register to scalar)
4607
Owen Andersond2fbdb72010-10-27 21:28:09 +00004608let Constraints = "$src1 = $V" in {
4609def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004610 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4611 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004612 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4613 GPR:$R, imm:$lane))]> {
4614 let Inst{21} = lane{2};
4615 let Inst{6-5} = lane{1-0};
4616}
4617def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004618 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4619 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004620 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4621 GPR:$R, imm:$lane))]> {
4622 let Inst{21} = lane{1};
4623 let Inst{6} = lane{0};
4624}
4625def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004626 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4627 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004628 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4629 GPR:$R, imm:$lane))]> {
4630 let Inst{21} = lane{0};
4631}
Bob Wilson5bafff32009-06-22 23:27:02 +00004632}
4633def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004634 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004635 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004636 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004637 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004638 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004639def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004640 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004641 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004642 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004643 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004644 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004645def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004646 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004647 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004648 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004649 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004650 (DSubReg_i32_reg imm:$lane)))>;
4651
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004652def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004653 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4654 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004655def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004656 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4657 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004658
4659//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004660// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004661def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004662 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004663
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004664def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004665 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004666def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004667 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004668def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004669 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004670
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004671def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4672 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4673def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4674 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4675def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4676 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4677
4678def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4679 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4680 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004681 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004682def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4683 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4684 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004685 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004686def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4687 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4688 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004689 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004690
Bob Wilson5bafff32009-06-22 23:27:02 +00004691// VDUP : Vector Duplicate (from ARM core register to all elements)
4692
Evan Chengf81bf152009-11-23 21:57:23 +00004693class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004694 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4695 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4696 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004697class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004698 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4699 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4700 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004701
Evan Chengf81bf152009-11-23 21:57:23 +00004702def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4703def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4704def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4705def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4706def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4707def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004708
Jim Grosbach958108a2011-03-11 20:44:08 +00004709def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4710def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004711
4712// VDUP : Vector Duplicate Lane (from scalar to all elements)
4713
Johnny Chene4614f72010-03-25 17:01:27 +00004714class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004715 ValueType Ty, Operand IdxTy>
4716 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4717 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004718 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004719
Johnny Chene4614f72010-03-25 17:01:27 +00004720class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004721 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4722 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4723 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004724 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004725 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004726
Bob Wilson507df402009-10-21 02:15:46 +00004727// Inst{19-16} is partially specified depending on the element size.
4728
Jim Grosbach460a9052011-10-07 23:56:00 +00004729def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4730 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004731 let Inst{19-17} = lane{2-0};
4732}
Jim Grosbach460a9052011-10-07 23:56:00 +00004733def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4734 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004735 let Inst{19-18} = lane{1-0};
4736}
Jim Grosbach460a9052011-10-07 23:56:00 +00004737def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4738 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004739 let Inst{19} = lane{0};
4740}
Jim Grosbach460a9052011-10-07 23:56:00 +00004741def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4742 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004743 let Inst{19-17} = lane{2-0};
4744}
Jim Grosbach460a9052011-10-07 23:56:00 +00004745def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4746 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004747 let Inst{19-18} = lane{1-0};
4748}
Jim Grosbach460a9052011-10-07 23:56:00 +00004749def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4750 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004751 let Inst{19} = lane{0};
4752}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004753
4754def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4755 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4756
4757def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4758 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004759
Bob Wilson0ce37102009-08-14 05:08:32 +00004760def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4761 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4762 (DSubReg_i8_reg imm:$lane))),
4763 (SubReg_i8_lane imm:$lane)))>;
4764def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4765 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4766 (DSubReg_i16_reg imm:$lane))),
4767 (SubReg_i16_lane imm:$lane)))>;
4768def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4769 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4770 (DSubReg_i32_reg imm:$lane))),
4771 (SubReg_i32_lane imm:$lane)))>;
4772def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004773 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004774 (DSubReg_i32_reg imm:$lane))),
4775 (SubReg_i32_lane imm:$lane)))>;
4776
Jim Grosbach65dc3032010-10-06 21:16:16 +00004777def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004778 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004779def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004780 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004781
Bob Wilson5bafff32009-06-22 23:27:02 +00004782// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004783defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004784 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004785// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004786defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4787 "vqmovn", "s", int_arm_neon_vqmovns>;
4788defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4789 "vqmovn", "u", int_arm_neon_vqmovnu>;
4790defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4791 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004792// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004793defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4794defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004795
4796// Vector Conversions.
4797
Johnny Chen9e088762010-03-17 17:52:21 +00004798// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004799def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4800 v2i32, v2f32, fp_to_sint>;
4801def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4802 v2i32, v2f32, fp_to_uint>;
4803def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4804 v2f32, v2i32, sint_to_fp>;
4805def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4806 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004807
Johnny Chen6c8648b2010-03-17 23:26:50 +00004808def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4809 v4i32, v4f32, fp_to_sint>;
4810def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4811 v4i32, v4f32, fp_to_uint>;
4812def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4813 v4f32, v4i32, sint_to_fp>;
4814def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4815 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004816
4817// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004818def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004819 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004820def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004821 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004822def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004823 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004824def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004825 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4826
Evan Chengf81bf152009-11-23 21:57:23 +00004827def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004828 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004829def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004830 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004831def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004832 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004833def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004834 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4835
Bob Wilson04063562010-12-15 22:14:12 +00004836// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4837def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4838 IIC_VUNAQ, "vcvt", "f16.f32",
4839 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4840 Requires<[HasNEON, HasFP16]>;
4841def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4842 IIC_VUNAQ, "vcvt", "f32.f16",
4843 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4844 Requires<[HasNEON, HasFP16]>;
4845
Bob Wilsond8e17572009-08-12 22:31:50 +00004846// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004847
4848// VREV64 : Vector Reverse elements within 64-bit doublewords
4849
Evan Chengf81bf152009-11-23 21:57:23 +00004850class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004851 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4852 (ins DPR:$Vm), IIC_VMOVD,
4853 OpcodeStr, Dt, "$Vd, $Vm", "",
4854 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004855class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004856 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4857 (ins QPR:$Vm), IIC_VMOVQ,
4858 OpcodeStr, Dt, "$Vd, $Vm", "",
4859 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004860
Evan Chengf81bf152009-11-23 21:57:23 +00004861def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4862def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4863def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004864def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004865
Evan Chengf81bf152009-11-23 21:57:23 +00004866def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4867def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4868def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004869def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004870
4871// VREV32 : Vector Reverse elements within 32-bit words
4872
Evan Chengf81bf152009-11-23 21:57:23 +00004873class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004874 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4875 (ins DPR:$Vm), IIC_VMOVD,
4876 OpcodeStr, Dt, "$Vd, $Vm", "",
4877 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004878class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004879 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4880 (ins QPR:$Vm), IIC_VMOVQ,
4881 OpcodeStr, Dt, "$Vd, $Vm", "",
4882 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004883
Evan Chengf81bf152009-11-23 21:57:23 +00004884def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4885def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004886
Evan Chengf81bf152009-11-23 21:57:23 +00004887def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4888def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004889
4890// VREV16 : Vector Reverse elements within 16-bit halfwords
4891
Evan Chengf81bf152009-11-23 21:57:23 +00004892class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004893 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4894 (ins DPR:$Vm), IIC_VMOVD,
4895 OpcodeStr, Dt, "$Vd, $Vm", "",
4896 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004897class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004898 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4899 (ins QPR:$Vm), IIC_VMOVQ,
4900 OpcodeStr, Dt, "$Vd, $Vm", "",
4901 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004902
Evan Chengf81bf152009-11-23 21:57:23 +00004903def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4904def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004905
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004906// Other Vector Shuffles.
4907
Bob Wilson5e8b8332011-01-07 04:59:04 +00004908// Aligned extractions: really just dropping registers
4909
4910class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4911 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4912 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4913
4914def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4915
4916def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4917
4918def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4919
4920def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4921
4922def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4923
4924
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004925// VEXT : Vector Extract
4926
Evan Chengf81bf152009-11-23 21:57:23 +00004927class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004928 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4929 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4930 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4931 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4932 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004933 bits<4> index;
4934 let Inst{11-8} = index{3-0};
4935}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004936
Evan Chengf81bf152009-11-23 21:57:23 +00004937class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004938 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4939 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4940 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4941 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4942 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004943 bits<4> index;
4944 let Inst{11-8} = index{3-0};
4945}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004946
Owen Anderson7a258252010-11-03 18:16:27 +00004947def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4948 let Inst{11-8} = index{3-0};
4949}
4950def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4951 let Inst{11-9} = index{2-0};
4952 let Inst{8} = 0b0;
4953}
4954def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4955 let Inst{11-10} = index{1-0};
4956 let Inst{9-8} = 0b00;
4957}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004958def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4959 (v2f32 DPR:$Vm),
4960 (i32 imm:$index))),
4961 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004962
Owen Anderson7a258252010-11-03 18:16:27 +00004963def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4964 let Inst{11-8} = index{3-0};
4965}
4966def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4967 let Inst{11-9} = index{2-0};
4968 let Inst{8} = 0b0;
4969}
4970def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4971 let Inst{11-10} = index{1-0};
4972 let Inst{9-8} = 0b00;
4973}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004974def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4975 (v4f32 QPR:$Vm),
4976 (i32 imm:$index))),
4977 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004978
Bob Wilson64efd902009-08-08 05:53:00 +00004979// VTRN : Vector Transpose
4980
Evan Chengf81bf152009-11-23 21:57:23 +00004981def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4982def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4983def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004984
Evan Chengf81bf152009-11-23 21:57:23 +00004985def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4986def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4987def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004988
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004989// VUZP : Vector Unzip (Deinterleave)
4990
Evan Chengf81bf152009-11-23 21:57:23 +00004991def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4992def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4993def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004994
Evan Chengf81bf152009-11-23 21:57:23 +00004995def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4996def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4997def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004998
4999// VZIP : Vector Zip (Interleave)
5000
Evan Chengf81bf152009-11-23 21:57:23 +00005001def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5002def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5003def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005004
Evan Chengf81bf152009-11-23 21:57:23 +00005005def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5006def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5007def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005008
Bob Wilson114a2662009-08-12 20:51:55 +00005009// Vector Table Lookup and Table Extension.
5010
5011// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005012let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005013def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005014 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005015 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5016 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5017 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005018let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005019def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005020 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5021 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5022 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005023def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005024 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5025 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5026 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005027def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005028 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5029 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005030 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005031 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005032} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005033
Bob Wilsonbd916c52010-09-13 23:55:10 +00005034def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005035 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005036def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005037 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005038def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005039 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005040
Bob Wilson114a2662009-08-12 20:51:55 +00005041// VTBX : Vector Table Extension
5042def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005043 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005044 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5045 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005046 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005047 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005048let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005049def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005050 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5051 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5052 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005053def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005054 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5055 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005056 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005057 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5058 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005059def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005060 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5061 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5062 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5063 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005064} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005065
Bob Wilsonbd916c52010-09-13 23:55:10 +00005066def VTBX2Pseudo
5067 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005068 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005069def VTBX3Pseudo
5070 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005071 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005072def VTBX4Pseudo
5073 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005074 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005075} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005076
Bob Wilson5bafff32009-06-22 23:27:02 +00005077//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005078// NEON instructions for single-precision FP math
5079//===----------------------------------------------------------------------===//
5080
Bob Wilson0e6d5402010-12-13 23:02:31 +00005081class N2VSPat<SDNode OpNode, NeonI Inst>
5082 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005083 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005084 (v2f32 (COPY_TO_REGCLASS (Inst
5085 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005086 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5087 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005088
5089class N3VSPat<SDNode OpNode, NeonI Inst>
5090 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005091 (EXTRACT_SUBREG
5092 (v2f32 (COPY_TO_REGCLASS (Inst
5093 (INSERT_SUBREG
5094 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5095 SPR:$a, ssub_0),
5096 (INSERT_SUBREG
5097 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5098 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005099
5100class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5101 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005102 (EXTRACT_SUBREG
5103 (v2f32 (COPY_TO_REGCLASS (Inst
5104 (INSERT_SUBREG
5105 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5106 SPR:$acc, ssub_0),
5107 (INSERT_SUBREG
5108 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5109 SPR:$a, ssub_0),
5110 (INSERT_SUBREG
5111 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5112 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005113
Bob Wilson4711d5c2010-12-13 23:02:37 +00005114def : N3VSPat<fadd, VADDfd>;
5115def : N3VSPat<fsub, VSUBfd>;
5116def : N3VSPat<fmul, VMULfd>;
5117def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005118 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005119def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005120 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005121def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005122def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005123def : N3VSPat<NEONfmax, VMAXfd>;
5124def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005125def : N2VSPat<arm_ftosi, VCVTf2sd>;
5126def : N2VSPat<arm_ftoui, VCVTf2ud>;
5127def : N2VSPat<arm_sitof, VCVTs2fd>;
5128def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005129
Evan Cheng1d2426c2009-08-07 19:30:41 +00005130//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005131// Non-Instruction Patterns
5132//===----------------------------------------------------------------------===//
5133
5134// bit_convert
5135def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5136def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5137def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5138def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5139def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5140def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5141def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5142def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5143def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5144def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5145def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5146def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5147def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5148def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5149def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5150def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5151def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5152def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5153def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5154def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5155def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5156def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5157def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5158def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5159def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5160def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5161def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5162def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5163def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5164def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5165
5166def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5167def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5168def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5169def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5170def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5171def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5172def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5173def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5174def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5175def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5176def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5177def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5178def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5179def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5180def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5181def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5182def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5183def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5184def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5185def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5186def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5187def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5188def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5189def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5190def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5191def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5192def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5193def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5194def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5195def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005196
5197
5198//===----------------------------------------------------------------------===//
5199// Assembler aliases
5200//
5201
Jim Grosbach04db7f72011-11-14 23:21:09 +00005202// VAND/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005203defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5204 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5205defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5206 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5207defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5208 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5209defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5210 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5211defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5212 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5213defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5214 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005215
5216// VLD1 requires a size suffix, but also accepts type specific variants.
5217// Load one D register.
5218defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5219 (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5220defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5221 (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5222defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5223 (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5224defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5225 (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005226// with writeback, fixed stride
5227defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5228 (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5229defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5230 (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5231defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5232 (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5233defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5234 (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005235
5236// Load two D registers.
5237defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5238 (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5239defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5240 (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5241defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5242 (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5243defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5244 (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005245// with writeback, fixed stride
5246defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5247 (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5248defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5249 (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5250defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5251 (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5252defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5253 (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005254
5255// Load three D registers.
5256defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5257 (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5258defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5259 (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5260defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5261 (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5262defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5263 (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005264// with writeback, fixed stride
5265defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5266 (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg,
5267 addrmode6:$Rn, pred:$p)>;
5268defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5269 (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg,
5270 addrmode6:$Rn, pred:$p)>;
5271defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5272 (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg,
5273 addrmode6:$Rn, pred:$p)>;
5274defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5275 (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg,
5276 addrmode6:$Rn, pred:$p)>;
5277
Jim Grosbache052b9a2011-11-14 23:32:59 +00005278
5279// Load four D registers.
5280defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5281 (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5282defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5283 (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5284defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5285 (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5286defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5287 (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005288// with writeback, fixed stride
5289defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5290 (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg,
5291 addrmode6:$Rn, pred:$p)>;
5292defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5293 (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg,
5294 addrmode6:$Rn, pred:$p)>;
5295defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5296 (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg,
5297 addrmode6:$Rn, pred:$p)>;
5298defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5299 (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg,
5300 addrmode6:$Rn, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005301
5302// VST1 requires a size suffix, but also accepts type specific variants.
Jim Grosbachbfc94292011-11-15 01:46:57 +00005303// Store one D register.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005304defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5305 (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5306defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5307 (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5308defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5309 (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5310defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5311 (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005312// with writeback, fixed stride
5313defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5314 (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5315defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5316 (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5317defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5318 (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5319defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5320 (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005321
Jim Grosbachbfc94292011-11-15 01:46:57 +00005322// Store two D registers.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005323defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5324 (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5325defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5326 (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5327defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5328 (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5329defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5330 (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005331// with writeback, fixed stride
5332defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5333 (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5334defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5335 (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5336defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5337 (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5338defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5339 (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005340
5341// FIXME: The three and four register VST1 instructions haven't been moved
5342// to the VecList* encoding yet, so we can't do assembly parsing support
5343// for them. Uncomment these when that happens.
5344// Load three D registers.
5345//defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5346// (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5347//defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5348// (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5349//defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5350// (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5351//defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5352// (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5353
5354// Load four D registers.
5355//defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5356// (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5357//defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5358// (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5359//defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5360// (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5361//defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5362// (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;