blob: 3d6bc8d56e675f6ea02c30044d4c3b570fc2c22c [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000365 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 /*
367 * TLB invalidate requires a post-sync write.
368 */
369 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200370 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300371
372 /* Workaround: we must issue a pipe_control with CS-stall bit
373 * set before a pipe_control command that has the state cache
374 * invalidate bit set. */
375 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300376 }
377
378 ret = intel_ring_begin(ring, 4);
379 if (ret)
380 return ret;
381
382 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
383 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200384 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300385 intel_ring_emit(ring, 0);
386 intel_ring_advance(ring);
387
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200388 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300389 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
390
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300391 return 0;
392}
393
Ben Widawskya5f3d682013-11-02 21:07:27 -0700394static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300395gen8_emit_pipe_control(struct intel_engine_cs *ring,
396 u32 flags, u32 scratch_addr)
397{
398 int ret;
399
400 ret = intel_ring_begin(ring, 6);
401 if (ret)
402 return ret;
403
404 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
405 intel_ring_emit(ring, flags);
406 intel_ring_emit(ring, scratch_addr);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_emit(ring, 0);
410 intel_ring_advance(ring);
411
412 return 0;
413}
414
415static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100416gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700417 u32 invalidate_domains, u32 flush_domains)
418{
419 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100420 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800421 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700422
423 flags |= PIPE_CONTROL_CS_STALL;
424
425 if (flush_domains) {
426 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
427 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
428 }
429 if (invalidate_domains) {
430 flags |= PIPE_CONTROL_TLB_INVALIDATE;
431 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
436 flags |= PIPE_CONTROL_QW_WRITE;
437 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800438
439 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
440 ret = gen8_emit_pipe_control(ring,
441 PIPE_CONTROL_CS_STALL |
442 PIPE_CONTROL_STALL_AT_SCOREBOARD,
443 0);
444 if (ret)
445 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700446 }
447
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700448 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
449 if (ret)
450 return ret;
451
452 if (!invalidate_domains && flush_domains)
453 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
454
455 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700456}
457
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100458static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100459 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800460{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300461 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100462 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800463}
464
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100465u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800466{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300467 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000468 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800469
Chris Wilson50877442014-03-21 12:41:53 +0000470 if (INTEL_INFO(ring->dev)->gen >= 8)
471 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
472 RING_ACTHD_UDW(ring->mmio_base));
473 else if (INTEL_INFO(ring->dev)->gen >= 4)
474 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
475 else
476 acthd = I915_READ(ACTHD);
477
478 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479}
480
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100481static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200482{
483 struct drm_i915_private *dev_priv = ring->dev->dev_private;
484 u32 addr;
485
486 addr = dev_priv->status_page_dmah->busaddr;
487 if (INTEL_INFO(ring->dev)->gen >= 4)
488 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
489 I915_WRITE(HWS_PGA, addr);
490}
491
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100492static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100493{
494 struct drm_i915_private *dev_priv = to_i915(ring->dev);
495
496 if (!IS_GEN2(ring->dev)) {
497 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200498 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
499 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100500 /* Sometimes we observe that the idle flag is not
501 * set even though the ring is empty. So double
502 * check before giving up.
503 */
504 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
505 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100506 }
507 }
508
509 I915_WRITE_CTL(ring, 0);
510 I915_WRITE_HEAD(ring, 0);
511 ring->write_tail(ring, 0);
512
513 if (!IS_GEN2(ring->dev)) {
514 (void)I915_READ_CTL(ring);
515 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
516 }
517
518 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
519}
520
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100521static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800522{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200523 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300524 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100525 struct intel_ringbuffer *ringbuf = ring->buffer;
526 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200527 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800528
Deepak Sc8d9a592013-11-23 14:55:42 +0530529 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200530
Chris Wilson9991ae72014-04-02 16:36:07 +0100531 if (!stop_ring(ring)) {
532 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000533 DRM_DEBUG_KMS("%s head not reset to zero "
534 "ctl %08x head %08x tail %08x start %08x\n",
535 ring->name,
536 I915_READ_CTL(ring),
537 I915_READ_HEAD(ring),
538 I915_READ_TAIL(ring),
539 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800540
Chris Wilson9991ae72014-04-02 16:36:07 +0100541 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000542 DRM_ERROR("failed to set %s head to zero "
543 "ctl %08x head %08x tail %08x start %08x\n",
544 ring->name,
545 I915_READ_CTL(ring),
546 I915_READ_HEAD(ring),
547 I915_READ_TAIL(ring),
548 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100549 ret = -EIO;
550 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000551 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700552 }
553
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 if (I915_NEED_GFX_HWS(dev))
555 intel_ring_setup_status_page(ring);
556 else
557 ring_setup_phys_status_page(ring);
558
Jiri Kosinaece4a172014-08-07 16:29:53 +0200559 /* Enforce ordering by reading HEAD register back */
560 I915_READ_HEAD(ring);
561
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200562 /* Initialize the ring. This must happen _after_ we've cleared the ring
563 * registers with the above sequence (the readback of the HEAD registers
564 * also enforces ordering), otherwise the hw might lose the new ring
565 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700566 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100567
568 /* WaClearRingBufHeadRegAtInit:ctg,elk */
569 if (I915_READ_HEAD(ring))
570 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
571 ring->name, I915_READ_HEAD(ring));
572 I915_WRITE_HEAD(ring, 0);
573 (void)I915_READ_HEAD(ring);
574
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200575 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100576 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000577 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800579 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400580 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700581 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400582 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000583 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100584 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
585 ring->name,
586 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
587 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
588 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200589 ret = -EIO;
590 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800591 }
592
Chris Wilson5c6c6002014-09-06 10:28:27 +0100593 ringbuf->head = I915_READ_HEAD(ring);
594 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
595 ringbuf->space = intel_ring_space(ringbuf);
596 ringbuf->last_retired_head = -1;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000597
Chris Wilson50f018d2013-06-10 11:20:19 +0100598 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
599
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200600out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530601 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602
603 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700604}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800605
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100606void
607intel_fini_pipe_control(struct intel_engine_cs *ring)
608{
609 struct drm_device *dev = ring->dev;
610
611 if (ring->scratch.obj == NULL)
612 return;
613
614 if (INTEL_INFO(dev)->gen >= 5) {
615 kunmap(sg_page(ring->scratch.obj->pages->sgl));
616 i915_gem_object_ggtt_unpin(ring->scratch.obj);
617 }
618
619 drm_gem_object_unreference(&ring->scratch.obj->base);
620 ring->scratch.obj = NULL;
621}
622
623int
624intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000625{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000626 int ret;
627
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100628 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000629 return 0;
630
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
632 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000633 DRM_ERROR("Failed to allocate seqno page\n");
634 ret = -ENOMEM;
635 goto err;
636 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100637
Daniel Vettera9cc7262014-02-14 14:01:13 +0100638 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
639 if (ret)
640 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000641
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100642 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000643 if (ret)
644 goto err_unref;
645
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100646 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
647 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
648 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800649 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800651 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000652
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200653 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100654 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655 return 0;
656
657err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100660 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662 return ret;
663}
664
Michel Thierry771b9a52014-11-11 16:47:33 +0000665static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
666 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100667{
Mika Kuoppala72253422014-10-07 17:21:26 +0300668 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100669 struct drm_device *dev = ring->dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300671 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100672
Mika Kuoppala72253422014-10-07 17:21:26 +0300673 if (WARN_ON(w->count == 0))
674 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100675
Mika Kuoppala72253422014-10-07 17:21:26 +0300676 ring->gpu_caches_dirty = true;
677 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100678 if (ret)
679 return ret;
680
Arun Siluvery22a916a2014-10-22 18:59:52 +0100681 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300682 if (ret)
683 return ret;
684
Arun Siluvery22a916a2014-10-22 18:59:52 +0100685 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300687 intel_ring_emit(ring, w->reg[i].addr);
688 intel_ring_emit(ring, w->reg[i].value);
689 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100690 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300691
692 intel_ring_advance(ring);
693
694 ring->gpu_caches_dirty = true;
695 ret = intel_ring_flush_all_caches(ring);
696 if (ret)
697 return ret;
698
699 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
700
701 return 0;
702}
703
704static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000705 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300706{
707 const u32 idx = dev_priv->workarounds.count;
708
709 if (WARN_ON(idx >= I915_MAX_WA_REGS))
710 return -ENOSPC;
711
712 dev_priv->workarounds.reg[idx].addr = addr;
713 dev_priv->workarounds.reg[idx].value = val;
714 dev_priv->workarounds.reg[idx].mask = mask;
715
716 dev_priv->workarounds.count++;
717
718 return 0;
719}
720
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000721#define WA_REG(addr, mask, val) { \
722 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (r) \
724 return r; \
725 }
726
727#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000728 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300729
730#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000731 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
Damien Lespiau98533252014-12-08 17:33:51 +0000733#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000734 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Damien Lespiau98533252014-12-08 17:33:51 +0000735
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000736#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
737#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000739#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300740
741static int bdw_init_workarounds(struct intel_engine_cs *ring)
742{
743 struct drm_device *dev = ring->dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
745
Arun Siluvery86d7f232014-08-26 14:44:50 +0100746 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700747 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300748 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
749 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
750 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100751
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700752 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300753 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
754 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100755
Mika Kuoppala72253422014-10-07 17:21:26 +0300756 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
757 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100758
759 /* Use Force Non-Coherent whenever executing a 3D context. This is a
760 * workaround for for a possible hang in the unlikely event a TLB
761 * invalidation occurs during a PSD flush.
762 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400763 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300764 WA_SET_BIT_MASKED(HDC_CHICKEN0,
765 HDC_FORCE_NON_COHERENT |
766 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100767
768 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300769 WA_SET_BIT_MASKED(CACHE_MODE_1,
770 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100771
772 /*
773 * BSpec recommends 8x4 when MSAA is used,
774 * however in practice 16x4 seems fastest.
775 *
776 * Note that PS/WM thread counts depend on the WIZ hashing
777 * disable bit, which we don't touch here, but it's good
778 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
779 */
Damien Lespiau98533252014-12-08 17:33:51 +0000780 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
781 GEN6_WIZ_HASHING_MASK,
782 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100783
Arun Siluvery86d7f232014-08-26 14:44:50 +0100784 return 0;
785}
786
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300787static int chv_init_workarounds(struct intel_engine_cs *ring)
788{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300789 struct drm_device *dev = ring->dev;
790 struct drm_i915_private *dev_priv = dev->dev_private;
791
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300792 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300793 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300794 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000795 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
796 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300797
Arun Siluvery952890092014-10-28 18:33:14 +0000798 /* Use Force Non-Coherent whenever executing a 3D context. This is a
799 * workaround for a possible hang in the unlikely event a TLB
800 * invalidation occurs during a PSD flush.
801 */
802 /* WaForceEnableNonCoherent:chv */
803 /* WaHdcDisableFetchWhenMasked:chv */
804 WA_SET_BIT_MASKED(HDC_CHICKEN0,
805 HDC_FORCE_NON_COHERENT |
806 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
807
Mika Kuoppala72253422014-10-07 17:21:26 +0300808 return 0;
809}
810
Michel Thierry771b9a52014-11-11 16:47:33 +0000811int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300812{
813 struct drm_device *dev = ring->dev;
814 struct drm_i915_private *dev_priv = dev->dev_private;
815
816 WARN_ON(ring->id != RCS);
817
818 dev_priv->workarounds.count = 0;
819
820 if (IS_BROADWELL(dev))
821 return bdw_init_workarounds(ring);
822
823 if (IS_CHERRYVIEW(dev))
824 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300825
826 return 0;
827}
828
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100829static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800830{
Chris Wilson78501ea2010-10-27 12:18:21 +0100831 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000832 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100833 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200834 if (ret)
835 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800836
Akash Goel61a563a2014-03-25 18:01:50 +0530837 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
838 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200839 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000840
841 /* We need to disable the AsyncFlip performance optimisations in order
842 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
843 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100844 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300845 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000846 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000847 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000848 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
849
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000850 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530851 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000852 if (INTEL_INFO(dev)->gen == 6)
853 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000854 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000855
Akash Goel01fa0302014-03-24 23:00:04 +0530856 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000857 if (IS_GEN7(dev))
858 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530859 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000860 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100861
Jesse Barnes8d315282011-10-16 10:23:31 +0200862 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100863 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000864 if (ret)
865 return ret;
866 }
867
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200868 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700869 /* From the Sandybridge PRM, volume 1 part 3, page 24:
870 * "If this bit is set, STCunit will have LRA as replacement
871 * policy. [...] This bit must be reset. LRA replacement
872 * policy is not supported."
873 */
874 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200875 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800876 }
877
Daniel Vetter6b26c862012-04-24 14:04:12 +0200878 if (INTEL_INFO(dev)->gen >= 6)
879 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000880
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700881 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700882 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700883
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800885}
886
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100887static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000888{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100889 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700890 struct drm_i915_private *dev_priv = dev->dev_private;
891
892 if (dev_priv->semaphore_obj) {
893 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
894 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
895 dev_priv->semaphore_obj = NULL;
896 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100897
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100898 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000899}
900
Ben Widawsky3e789982014-06-30 09:53:37 -0700901static int gen8_rcs_signal(struct intel_engine_cs *signaller,
902 unsigned int num_dwords)
903{
904#define MBOX_UPDATE_DWORDS 8
905 struct drm_device *dev = signaller->dev;
906 struct drm_i915_private *dev_priv = dev->dev_private;
907 struct intel_engine_cs *waiter;
908 int i, ret, num_rings;
909
910 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
911 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
912#undef MBOX_UPDATE_DWORDS
913
914 ret = intel_ring_begin(signaller, num_dwords);
915 if (ret)
916 return ret;
917
918 for_each_ring(waiter, dev_priv, i) {
919 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
920 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
921 continue;
922
923 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
924 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
925 PIPE_CONTROL_QW_WRITE |
926 PIPE_CONTROL_FLUSH_ENABLE);
927 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
928 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
929 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
930 intel_ring_emit(signaller, 0);
931 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
932 MI_SEMAPHORE_TARGET(waiter->id));
933 intel_ring_emit(signaller, 0);
934 }
935
936 return 0;
937}
938
939static int gen8_xcs_signal(struct intel_engine_cs *signaller,
940 unsigned int num_dwords)
941{
942#define MBOX_UPDATE_DWORDS 6
943 struct drm_device *dev = signaller->dev;
944 struct drm_i915_private *dev_priv = dev->dev_private;
945 struct intel_engine_cs *waiter;
946 int i, ret, num_rings;
947
948 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
949 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
950#undef MBOX_UPDATE_DWORDS
951
952 ret = intel_ring_begin(signaller, num_dwords);
953 if (ret)
954 return ret;
955
956 for_each_ring(waiter, dev_priv, i) {
957 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
958 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
959 continue;
960
961 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
962 MI_FLUSH_DW_OP_STOREDW);
963 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
964 MI_FLUSH_DW_USE_GTT);
965 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
966 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
967 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
968 MI_SEMAPHORE_TARGET(waiter->id));
969 intel_ring_emit(signaller, 0);
970 }
971
972 return 0;
973}
974
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100975static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700976 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000977{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700978 struct drm_device *dev = signaller->dev;
979 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100980 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700981 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700982
Ben Widawskya1444b72014-06-30 09:53:35 -0700983#define MBOX_UPDATE_DWORDS 3
984 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
985 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
986#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700987
988 ret = intel_ring_begin(signaller, num_dwords);
989 if (ret)
990 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700991
Ben Widawsky78325f22014-04-29 14:52:29 -0700992 for_each_ring(useless, dev_priv, i) {
993 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
994 if (mbox_reg != GEN6_NOSYNC) {
995 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
996 intel_ring_emit(signaller, mbox_reg);
997 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700998 }
999 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001000
Ben Widawskya1444b72014-06-30 09:53:35 -07001001 /* If num_dwords was rounded, make sure the tail pointer is correct */
1002 if (num_rings % 2 == 0)
1003 intel_ring_emit(signaller, MI_NOOP);
1004
Ben Widawsky024a43e2014-04-29 14:52:30 -07001005 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001006}
1007
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001008/**
1009 * gen6_add_request - Update the semaphore mailbox registers
1010 *
1011 * @ring - ring that is adding a request
1012 * @seqno - return seqno stuck into the ring
1013 *
1014 * Update the mailbox registers in the *other* rings with the current seqno.
1015 * This acts like a signal in the canonical semaphore.
1016 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001017static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001018gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001019{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001020 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001021
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001022 if (ring->semaphore.signal)
1023 ret = ring->semaphore.signal(ring, 4);
1024 else
1025 ret = intel_ring_begin(ring, 4);
1026
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001027 if (ret)
1028 return ret;
1029
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001030 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1031 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001032 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001033 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001034 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001035
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001036 return 0;
1037}
1038
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001039static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1040 u32 seqno)
1041{
1042 struct drm_i915_private *dev_priv = dev->dev_private;
1043 return dev_priv->last_seqno < seqno;
1044}
1045
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001046/**
1047 * intel_ring_sync - sync the waiter to the signaller on seqno
1048 *
1049 * @waiter - ring that is waiting
1050 * @signaller - ring which has, or will signal
1051 * @seqno - seqno which the waiter will block on
1052 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001053
1054static int
1055gen8_ring_sync(struct intel_engine_cs *waiter,
1056 struct intel_engine_cs *signaller,
1057 u32 seqno)
1058{
1059 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1060 int ret;
1061
1062 ret = intel_ring_begin(waiter, 4);
1063 if (ret)
1064 return ret;
1065
1066 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1067 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001068 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001069 MI_SEMAPHORE_SAD_GTE_SDD);
1070 intel_ring_emit(waiter, seqno);
1071 intel_ring_emit(waiter,
1072 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1073 intel_ring_emit(waiter,
1074 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1075 intel_ring_advance(waiter);
1076 return 0;
1077}
1078
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001079static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001080gen6_ring_sync(struct intel_engine_cs *waiter,
1081 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001082 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001083{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001084 u32 dw1 = MI_SEMAPHORE_MBOX |
1085 MI_SEMAPHORE_COMPARE |
1086 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001087 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1088 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001089
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001090 /* Throughout all of the GEM code, seqno passed implies our current
1091 * seqno is >= the last seqno executed. However for hardware the
1092 * comparison is strictly greater than.
1093 */
1094 seqno -= 1;
1095
Ben Widawskyebc348b2014-04-29 14:52:28 -07001096 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001097
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001098 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001099 if (ret)
1100 return ret;
1101
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001102 /* If seqno wrap happened, omit the wait with no-ops */
1103 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001104 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001105 intel_ring_emit(waiter, seqno);
1106 intel_ring_emit(waiter, 0);
1107 intel_ring_emit(waiter, MI_NOOP);
1108 } else {
1109 intel_ring_emit(waiter, MI_NOOP);
1110 intel_ring_emit(waiter, MI_NOOP);
1111 intel_ring_emit(waiter, MI_NOOP);
1112 intel_ring_emit(waiter, MI_NOOP);
1113 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001114 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001115
1116 return 0;
1117}
1118
Chris Wilsonc6df5412010-12-15 09:56:50 +00001119#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1120do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001121 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1122 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001123 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1124 intel_ring_emit(ring__, 0); \
1125 intel_ring_emit(ring__, 0); \
1126} while (0)
1127
1128static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001129pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001130{
Chris Wilson18393f62014-04-09 09:19:40 +01001131 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001132 int ret;
1133
1134 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1135 * incoherent with writes to memory, i.e. completely fubar,
1136 * so we need to use PIPE_NOTIFY instead.
1137 *
1138 * However, we also need to workaround the qword write
1139 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1140 * memory before requesting an interrupt.
1141 */
1142 ret = intel_ring_begin(ring, 32);
1143 if (ret)
1144 return ret;
1145
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001146 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001147 PIPE_CONTROL_WRITE_FLUSH |
1148 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001149 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001150 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001151 intel_ring_emit(ring, 0);
1152 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001153 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001154 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001155 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001156 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001157 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001158 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001159 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001160 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001161 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001162 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001163
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001164 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001165 PIPE_CONTROL_WRITE_FLUSH |
1166 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001167 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001168 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001169 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001170 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001171 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001172
Chris Wilsonc6df5412010-12-15 09:56:50 +00001173 return 0;
1174}
1175
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001176static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001177gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001178{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001179 /* Workaround to force correct ordering between irq and seqno writes on
1180 * ivb (and maybe also on snb) by reading from a CS register (like
1181 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001182 if (!lazy_coherency) {
1183 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1184 POSTING_READ(RING_ACTHD(ring->mmio_base));
1185 }
1186
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001187 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1188}
1189
1190static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001191ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001192{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001193 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1194}
1195
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001196static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001197ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001198{
1199 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1200}
1201
Chris Wilsonc6df5412010-12-15 09:56:50 +00001202static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001203pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001204{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001205 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001206}
1207
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001208static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001209pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001210{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001211 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001212}
1213
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001214static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001215gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001216{
1217 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001218 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001219 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001220
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001221 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001222 return false;
1223
Chris Wilson7338aef2012-04-24 21:48:47 +01001224 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001225 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001226 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001227 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001228
1229 return true;
1230}
1231
1232static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001233gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001234{
1235 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001236 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001237 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001238
Chris Wilson7338aef2012-04-24 21:48:47 +01001239 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001240 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001241 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001242 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001243}
1244
1245static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001246i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001247{
Chris Wilson78501ea2010-10-27 12:18:21 +01001248 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001249 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001250 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001251
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001252 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001253 return false;
1254
Chris Wilson7338aef2012-04-24 21:48:47 +01001255 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001256 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001257 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1258 I915_WRITE(IMR, dev_priv->irq_mask);
1259 POSTING_READ(IMR);
1260 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001261 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001262
1263 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001264}
1265
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001266static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001267i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001268{
Chris Wilson78501ea2010-10-27 12:18:21 +01001269 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001270 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001271 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001272
Chris Wilson7338aef2012-04-24 21:48:47 +01001273 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001274 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001275 dev_priv->irq_mask |= ring->irq_enable_mask;
1276 I915_WRITE(IMR, dev_priv->irq_mask);
1277 POSTING_READ(IMR);
1278 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001279 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001280}
1281
Chris Wilsonc2798b12012-04-22 21:13:57 +01001282static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001283i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001284{
1285 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001286 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001287 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001288
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001289 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001290 return false;
1291
Chris Wilson7338aef2012-04-24 21:48:47 +01001292 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001293 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001294 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1295 I915_WRITE16(IMR, dev_priv->irq_mask);
1296 POSTING_READ16(IMR);
1297 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001298 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001299
1300 return true;
1301}
1302
1303static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001304i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001305{
1306 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001307 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001308 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001309
Chris Wilson7338aef2012-04-24 21:48:47 +01001310 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001311 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001312 dev_priv->irq_mask |= ring->irq_enable_mask;
1313 I915_WRITE16(IMR, dev_priv->irq_mask);
1314 POSTING_READ16(IMR);
1315 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001316 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001317}
1318
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001319void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001320{
Eric Anholt45930102011-05-06 17:12:35 -07001321 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001322 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001323 u32 mmio = 0;
1324
1325 /* The ring status page addresses are no longer next to the rest of
1326 * the ring registers as of gen7.
1327 */
1328 if (IS_GEN7(dev)) {
1329 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001330 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001331 mmio = RENDER_HWS_PGA_GEN7;
1332 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001333 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001334 mmio = BLT_HWS_PGA_GEN7;
1335 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001336 /*
1337 * VCS2 actually doesn't exist on Gen7. Only shut up
1338 * gcc switch check warning
1339 */
1340 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001341 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001342 mmio = BSD_HWS_PGA_GEN7;
1343 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001344 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001345 mmio = VEBOX_HWS_PGA_GEN7;
1346 break;
Eric Anholt45930102011-05-06 17:12:35 -07001347 }
1348 } else if (IS_GEN6(ring->dev)) {
1349 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1350 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001351 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001352 mmio = RING_HWS_PGA(ring->mmio_base);
1353 }
1354
Chris Wilson78501ea2010-10-27 12:18:21 +01001355 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1356 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001357
Damien Lespiaudc616b82014-03-13 01:40:28 +00001358 /*
1359 * Flush the TLB for this page
1360 *
1361 * FIXME: These two bits have disappeared on gen8, so a question
1362 * arises: do we still need this and if so how should we go about
1363 * invalidating the TLB?
1364 */
1365 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001366 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301367
1368 /* ring should be idle before issuing a sync flush*/
1369 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1370
Chris Wilson884020b2013-08-06 19:01:14 +01001371 I915_WRITE(reg,
1372 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1373 INSTPM_SYNC_FLUSH));
1374 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1375 1000))
1376 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1377 ring->name);
1378 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001379}
1380
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001381static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001382bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001383 u32 invalidate_domains,
1384 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001385{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001386 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001387
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001388 ret = intel_ring_begin(ring, 2);
1389 if (ret)
1390 return ret;
1391
1392 intel_ring_emit(ring, MI_FLUSH);
1393 intel_ring_emit(ring, MI_NOOP);
1394 intel_ring_advance(ring);
1395 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001396}
1397
Chris Wilson3cce4692010-10-27 16:11:02 +01001398static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001399i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001400{
Chris Wilson3cce4692010-10-27 16:11:02 +01001401 int ret;
1402
1403 ret = intel_ring_begin(ring, 4);
1404 if (ret)
1405 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001406
Chris Wilson3cce4692010-10-27 16:11:02 +01001407 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1408 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001409 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001410 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001411 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001412
Chris Wilson3cce4692010-10-27 16:11:02 +01001413 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001414}
1415
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001416static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001417gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001418{
1419 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001420 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001421 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001422
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001423 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1424 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001425
Chris Wilson7338aef2012-04-24 21:48:47 +01001426 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001427 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001428 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001429 I915_WRITE_IMR(ring,
1430 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001431 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001432 else
1433 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001434 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001435 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001436 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001437
1438 return true;
1439}
1440
1441static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001442gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001443{
1444 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001445 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001446 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001447
Chris Wilson7338aef2012-04-24 21:48:47 +01001448 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001449 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001450 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001451 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001452 else
1453 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001454 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001455 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001456 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001457}
1458
Ben Widawskya19d2932013-05-28 19:22:30 -07001459static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001460hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001461{
1462 struct drm_device *dev = ring->dev;
1463 struct drm_i915_private *dev_priv = dev->dev_private;
1464 unsigned long flags;
1465
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001466 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001467 return false;
1468
Daniel Vetter59cdb632013-07-04 23:35:28 +02001469 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001470 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001471 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001472 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001473 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001474 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001475
1476 return true;
1477}
1478
1479static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001480hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001481{
1482 struct drm_device *dev = ring->dev;
1483 struct drm_i915_private *dev_priv = dev->dev_private;
1484 unsigned long flags;
1485
Daniel Vetter59cdb632013-07-04 23:35:28 +02001486 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001487 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001488 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001489 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001490 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001491 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001492}
1493
Ben Widawskyabd58f02013-11-02 21:07:09 -07001494static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001495gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001496{
1497 struct drm_device *dev = ring->dev;
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499 unsigned long flags;
1500
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001501 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001502 return false;
1503
1504 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1505 if (ring->irq_refcount++ == 0) {
1506 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1507 I915_WRITE_IMR(ring,
1508 ~(ring->irq_enable_mask |
1509 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1510 } else {
1511 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1512 }
1513 POSTING_READ(RING_IMR(ring->mmio_base));
1514 }
1515 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1516
1517 return true;
1518}
1519
1520static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001521gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001522{
1523 struct drm_device *dev = ring->dev;
1524 struct drm_i915_private *dev_priv = dev->dev_private;
1525 unsigned long flags;
1526
1527 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1528 if (--ring->irq_refcount == 0) {
1529 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1530 I915_WRITE_IMR(ring,
1531 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1532 } else {
1533 I915_WRITE_IMR(ring, ~0);
1534 }
1535 POSTING_READ(RING_IMR(ring->mmio_base));
1536 }
1537 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1538}
1539
Zou Nan haid1b851f2010-05-21 09:08:57 +08001540static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001541i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001542 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001543 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001544{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001545 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001546
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001547 ret = intel_ring_begin(ring, 2);
1548 if (ret)
1549 return ret;
1550
Chris Wilson78501ea2010-10-27 12:18:21 +01001551 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001552 MI_BATCH_BUFFER_START |
1553 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001554 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001555 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001556 intel_ring_advance(ring);
1557
Zou Nan haid1b851f2010-05-21 09:08:57 +08001558 return 0;
1559}
1560
Daniel Vetterb45305f2012-12-17 16:21:27 +01001561/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1562#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001563#define I830_TLB_ENTRIES (2)
1564#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001565static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001566i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001567 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001568 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001569{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001570 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001571 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001572
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001573 ret = intel_ring_begin(ring, 6);
1574 if (ret)
1575 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001576
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001577 /* Evict the invalid PTE TLBs */
1578 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1579 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1580 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1581 intel_ring_emit(ring, cs_offset);
1582 intel_ring_emit(ring, 0xdeadbeef);
1583 intel_ring_emit(ring, MI_NOOP);
1584 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001585
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001586 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001587 if (len > I830_BATCH_LIMIT)
1588 return -ENOSPC;
1589
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001590 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001591 if (ret)
1592 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001593
1594 /* Blit the batch (which has now all relocs applied) to the
1595 * stable batch scratch bo area (so that the CS never
1596 * stumbles over its tlb invalidation bug) ...
1597 */
1598 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1599 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001600 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001601 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001602 intel_ring_emit(ring, 4096);
1603 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001604
Daniel Vetterb45305f2012-12-17 16:21:27 +01001605 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001606 intel_ring_emit(ring, MI_NOOP);
1607 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001608
1609 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001610 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001611 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001612
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001613 ret = intel_ring_begin(ring, 4);
1614 if (ret)
1615 return ret;
1616
1617 intel_ring_emit(ring, MI_BATCH_BUFFER);
1618 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1619 intel_ring_emit(ring, offset + len - 8);
1620 intel_ring_emit(ring, MI_NOOP);
1621 intel_ring_advance(ring);
1622
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001623 return 0;
1624}
1625
1626static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001627i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001628 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001629 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001630{
1631 int ret;
1632
1633 ret = intel_ring_begin(ring, 2);
1634 if (ret)
1635 return ret;
1636
Chris Wilson65f56872012-04-17 16:38:12 +01001637 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001638 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001639 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001640
Eric Anholt62fdfea2010-05-21 13:26:39 -07001641 return 0;
1642}
1643
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001644static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001645{
Chris Wilson05394f32010-11-08 19:18:58 +00001646 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001647
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001648 obj = ring->status_page.obj;
1649 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001650 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001651
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001653 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001654 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001655 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001656}
1657
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001658static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001659{
Chris Wilson05394f32010-11-08 19:18:58 +00001660 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001661
Chris Wilsone3efda42014-04-09 09:19:41 +01001662 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001663 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001664 int ret;
1665
1666 obj = i915_gem_alloc_object(ring->dev, 4096);
1667 if (obj == NULL) {
1668 DRM_ERROR("Failed to allocate status page\n");
1669 return -ENOMEM;
1670 }
1671
1672 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1673 if (ret)
1674 goto err_unref;
1675
Chris Wilson1f767e02014-07-03 17:33:03 -04001676 flags = 0;
1677 if (!HAS_LLC(ring->dev))
1678 /* On g33, we cannot place HWS above 256MiB, so
1679 * restrict its pinning to the low mappable arena.
1680 * Though this restriction is not documented for
1681 * gen4, gen5, or byt, they also behave similarly
1682 * and hang if the HWS is placed at the top of the
1683 * GTT. To generalise, it appears that all !llc
1684 * platforms have issues with us placing the HWS
1685 * above the mappable region (even though we never
1686 * actualy map it).
1687 */
1688 flags |= PIN_MAPPABLE;
1689 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001690 if (ret) {
1691err_unref:
1692 drm_gem_object_unreference(&obj->base);
1693 return ret;
1694 }
1695
1696 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001697 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001698
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001699 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001700 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001701 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001702
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001703 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1704 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001705
1706 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001707}
1708
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001709static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001710{
1711 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001712
1713 if (!dev_priv->status_page_dmah) {
1714 dev_priv->status_page_dmah =
1715 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1716 if (!dev_priv->status_page_dmah)
1717 return -ENOMEM;
1718 }
1719
Chris Wilson6b8294a2012-11-16 11:43:20 +00001720 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1721 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1722
1723 return 0;
1724}
1725
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001726void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1727{
1728 iounmap(ringbuf->virtual_start);
1729 ringbuf->virtual_start = NULL;
1730 i915_gem_object_ggtt_unpin(ringbuf->obj);
1731}
1732
1733int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1734 struct intel_ringbuffer *ringbuf)
1735{
1736 struct drm_i915_private *dev_priv = to_i915(dev);
1737 struct drm_i915_gem_object *obj = ringbuf->obj;
1738 int ret;
1739
1740 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1741 if (ret)
1742 return ret;
1743
1744 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1745 if (ret) {
1746 i915_gem_object_ggtt_unpin(obj);
1747 return ret;
1748 }
1749
1750 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1751 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1752 if (ringbuf->virtual_start == NULL) {
1753 i915_gem_object_ggtt_unpin(obj);
1754 return -EINVAL;
1755 }
1756
1757 return 0;
1758}
1759
Oscar Mateo84c23772014-07-24 17:04:15 +01001760void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001761{
Oscar Mateo2919d292014-07-03 16:28:02 +01001762 drm_gem_object_unreference(&ringbuf->obj->base);
1763 ringbuf->obj = NULL;
1764}
1765
Oscar Mateo84c23772014-07-24 17:04:15 +01001766int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1767 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001768{
Chris Wilsone3efda42014-04-09 09:19:41 +01001769 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001770
1771 obj = NULL;
1772 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001773 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001774 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001775 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001776 if (obj == NULL)
1777 return -ENOMEM;
1778
Akash Goel24f3a8c2014-06-17 10:59:42 +05301779 /* mark ring buffers as read-only from GPU side by default */
1780 obj->gt_ro = 1;
1781
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001782 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001783
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001784 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001785}
1786
Ben Widawskyc43b5632012-04-16 14:07:40 -07001787static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001788 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001789{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001790 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001791 int ret;
1792
Oscar Mateo8ee14972014-05-22 14:13:34 +01001793 if (ringbuf == NULL) {
1794 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1795 if (!ringbuf)
1796 return -ENOMEM;
1797 ring->buffer = ringbuf;
1798 }
1799
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001800 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001801 INIT_LIST_HEAD(&ring->active_list);
1802 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001803 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001804 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001805 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001806 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001807
Chris Wilsonb259f672011-03-29 13:19:09 +01001808 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001809
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001810 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001811 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001812 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001813 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001814 } else {
1815 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001816 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001817 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001818 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001819 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001820
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001821 if (ringbuf->obj == NULL) {
1822 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1823 if (ret) {
1824 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1825 ring->name, ret);
1826 goto error;
1827 }
1828
1829 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1830 if (ret) {
1831 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1832 ring->name, ret);
1833 intel_destroy_ringbuffer_obj(ringbuf);
1834 goto error;
1835 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001836 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001837
Chris Wilson55249ba2010-12-22 14:04:47 +00001838 /* Workaround an erratum on the i830 which causes a hang if
1839 * the TAIL pointer points to within the last 2 cachelines
1840 * of the buffer.
1841 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001842 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001843 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001844 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001845
Brad Volkin44e895a2014-05-10 14:10:43 -07001846 ret = i915_cmd_parser_init_ring(ring);
1847 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001848 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001849
Oscar Mateo8ee14972014-05-22 14:13:34 +01001850 ret = ring->init(ring);
1851 if (ret)
1852 goto error;
1853
1854 return 0;
1855
1856error:
1857 kfree(ringbuf);
1858 ring->buffer = NULL;
1859 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001860}
1861
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001862void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001863{
John Harrison6402c332014-10-31 12:00:26 +00001864 struct drm_i915_private *dev_priv;
1865 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001866
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001867 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001868 return;
1869
John Harrison6402c332014-10-31 12:00:26 +00001870 dev_priv = to_i915(ring->dev);
1871 ringbuf = ring->buffer;
1872
Chris Wilsone3efda42014-04-09 09:19:41 +01001873 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001874 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001875
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001876 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001877 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001878 ring->preallocated_lazy_request = NULL;
1879 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001880
Zou Nan hai8d192152010-11-02 16:31:01 +08001881 if (ring->cleanup)
1882 ring->cleanup(ring);
1883
Chris Wilson78501ea2010-10-27 12:18:21 +01001884 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001885
1886 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001887
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001888 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001889 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001890}
1891
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001892static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001893{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001894 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001895 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001896 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001897 int ret;
1898
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001899 if (ringbuf->last_retired_head != -1) {
1900 ringbuf->head = ringbuf->last_retired_head;
1901 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001902
Oscar Mateo82e104c2014-07-24 17:04:26 +01001903 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001904 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001905 return 0;
1906 }
1907
1908 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001909 if (__intel_ring_space(request->tail, ringbuf->tail,
1910 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001911 seqno = request->seqno;
1912 break;
1913 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001914 }
1915
1916 if (seqno == 0)
1917 return -ENOSPC;
1918
Chris Wilson1f709992014-01-27 22:43:07 +00001919 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001920 if (ret)
1921 return ret;
1922
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001923 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001924 ringbuf->head = ringbuf->last_retired_head;
1925 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001926
Oscar Mateo82e104c2014-07-24 17:04:26 +01001927 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001928 return 0;
1929}
1930
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001931static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001932{
Chris Wilson78501ea2010-10-27 12:18:21 +01001933 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001934 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001935 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001936 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001937 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001938
Chris Wilsona71d8d92012-02-15 11:25:36 +00001939 ret = intel_ring_wait_request(ring, n);
1940 if (ret != -ENOSPC)
1941 return ret;
1942
Chris Wilson09246732013-08-10 22:16:32 +01001943 /* force the tail write in case we have been skipping them */
1944 __intel_ring_advance(ring);
1945
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001946 /* With GEM the hangcheck timer should kick us out of the loop,
1947 * leaving it early runs the risk of corrupting GEM state (due
1948 * to running on almost untested codepaths). But on resume
1949 * timers don't work yet, so prevent a complete hang in that
1950 * case by choosing an insanely large timeout. */
1951 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001952
Chris Wilsondcfe0502014-05-05 09:07:32 +01001953 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001954 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001955 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001956 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001957 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001958 ret = 0;
1959 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001960 }
1961
Chris Wilsone60a0b12010-10-13 10:09:14 +01001962 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001963
Chris Wilsondcfe0502014-05-05 09:07:32 +01001964 if (dev_priv->mm.interruptible && signal_pending(current)) {
1965 ret = -ERESTARTSYS;
1966 break;
1967 }
1968
Daniel Vetter33196de2012-11-14 17:14:05 +01001969 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1970 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001971 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001972 break;
1973
1974 if (time_after(jiffies, end)) {
1975 ret = -EBUSY;
1976 break;
1977 }
1978 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001979 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001980 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001981}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001982
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001983static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001984{
1985 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001986 struct intel_ringbuffer *ringbuf = ring->buffer;
1987 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001988
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001989 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001990 int ret = ring_wait_for_space(ring, rem);
1991 if (ret)
1992 return ret;
1993 }
1994
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001995 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001996 rem /= 4;
1997 while (rem--)
1998 iowrite32(MI_NOOP, virt++);
1999
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002000 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01002001 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002002
2003 return 0;
2004}
2005
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002006int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002007{
2008 u32 seqno;
2009 int ret;
2010
2011 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01002012 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03002013 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002014 if (ret)
2015 return ret;
2016 }
2017
2018 /* Wait upon the last request to be completed */
2019 if (list_empty(&ring->request_list))
2020 return 0;
2021
2022 seqno = list_entry(ring->request_list.prev,
2023 struct drm_i915_gem_request,
2024 list)->seqno;
2025
2026 return i915_wait_seqno(ring, seqno);
2027}
2028
Chris Wilson9d7730912012-11-27 16:22:52 +00002029static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002030intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002031{
Chris Wilson18235212013-09-04 10:45:51 +01002032 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002033 return 0;
2034
Chris Wilson3c0e2342013-09-04 10:45:52 +01002035 if (ring->preallocated_lazy_request == NULL) {
2036 struct drm_i915_gem_request *request;
2037
2038 request = kmalloc(sizeof(*request), GFP_KERNEL);
2039 if (request == NULL)
2040 return -ENOMEM;
2041
2042 ring->preallocated_lazy_request = request;
2043 }
2044
Chris Wilson18235212013-09-04 10:45:51 +01002045 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002046}
2047
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002048static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002049 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002050{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002051 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002052 int ret;
2053
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002054 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002055 ret = intel_wrap_ring_buffer(ring);
2056 if (unlikely(ret))
2057 return ret;
2058 }
2059
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002060 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002061 ret = ring_wait_for_space(ring, bytes);
2062 if (unlikely(ret))
2063 return ret;
2064 }
2065
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002066 return 0;
2067}
2068
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002069int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002070 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002071{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002072 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002073 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002074
Daniel Vetter33196de2012-11-14 17:14:05 +01002075 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2076 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002077 if (ret)
2078 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002079
Chris Wilson304d6952014-01-02 14:32:35 +00002080 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2081 if (ret)
2082 return ret;
2083
Chris Wilson9d7730912012-11-27 16:22:52 +00002084 /* Preallocate the olr before touching the ring */
2085 ret = intel_ring_alloc_seqno(ring);
2086 if (ret)
2087 return ret;
2088
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002089 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002090 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002091}
2092
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002093/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002094int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002095{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002096 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002097 int ret;
2098
2099 if (num_dwords == 0)
2100 return 0;
2101
Chris Wilson18393f62014-04-09 09:19:40 +01002102 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002103 ret = intel_ring_begin(ring, num_dwords);
2104 if (ret)
2105 return ret;
2106
2107 while (num_dwords--)
2108 intel_ring_emit(ring, MI_NOOP);
2109
2110 intel_ring_advance(ring);
2111
2112 return 0;
2113}
2114
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002115void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002116{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002117 struct drm_device *dev = ring->dev;
2118 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002119
Chris Wilson18235212013-09-04 10:45:51 +01002120 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002121
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002122 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002123 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2124 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002125 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002126 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002127 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002128
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002129 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002130 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002131}
2132
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002133static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002134 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002135{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002136 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002137
2138 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002139
Chris Wilson12f55812012-07-05 17:14:01 +01002140 /* Disable notification that the ring is IDLE. The GT
2141 * will then assume that it is busy and bring it out of rc6.
2142 */
2143 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2144 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2145
2146 /* Clear the context id. Here be magic! */
2147 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2148
2149 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002150 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002151 GEN6_BSD_SLEEP_INDICATOR) == 0,
2152 50))
2153 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002154
Chris Wilson12f55812012-07-05 17:14:01 +01002155 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002156 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002157 POSTING_READ(RING_TAIL(ring->mmio_base));
2158
2159 /* Let the ring send IDLE messages to the GT again,
2160 * and so let it sleep to conserve power when idle.
2161 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002162 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002163 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002164}
2165
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002166static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002167 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002168{
Chris Wilson71a77e02011-02-02 12:13:49 +00002169 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002170 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002171
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002172 ret = intel_ring_begin(ring, 4);
2173 if (ret)
2174 return ret;
2175
Chris Wilson71a77e02011-02-02 12:13:49 +00002176 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002177 if (INTEL_INFO(ring->dev)->gen >= 8)
2178 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002179 /*
2180 * Bspec vol 1c.5 - video engine command streamer:
2181 * "If ENABLED, all TLBs will be invalidated once the flush
2182 * operation is complete. This bit is only valid when the
2183 * Post-Sync Operation field is a value of 1h or 3h."
2184 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002185 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002186 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2187 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002188 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002189 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002190 if (INTEL_INFO(ring->dev)->gen >= 8) {
2191 intel_ring_emit(ring, 0); /* upper addr */
2192 intel_ring_emit(ring, 0); /* value */
2193 } else {
2194 intel_ring_emit(ring, 0);
2195 intel_ring_emit(ring, MI_NOOP);
2196 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002197 intel_ring_advance(ring);
2198 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002199}
2200
2201static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002202gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002203 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002204 unsigned flags)
2205{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002206 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002207 int ret;
2208
2209 ret = intel_ring_begin(ring, 4);
2210 if (ret)
2211 return ret;
2212
2213 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002214 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002215 intel_ring_emit(ring, lower_32_bits(offset));
2216 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002217 intel_ring_emit(ring, MI_NOOP);
2218 intel_ring_advance(ring);
2219
2220 return 0;
2221}
2222
2223static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002224hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002225 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002226 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002227{
Akshay Joshi0206e352011-08-16 15:34:10 -04002228 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002229
Akshay Joshi0206e352011-08-16 15:34:10 -04002230 ret = intel_ring_begin(ring, 2);
2231 if (ret)
2232 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002233
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002234 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002235 MI_BATCH_BUFFER_START |
2236 (flags & I915_DISPATCH_SECURE ?
2237 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002238 /* bit0-7 is the length on GEN6+ */
2239 intel_ring_emit(ring, offset);
2240 intel_ring_advance(ring);
2241
2242 return 0;
2243}
2244
2245static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002246gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002247 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002248 unsigned flags)
2249{
2250 int ret;
2251
2252 ret = intel_ring_begin(ring, 2);
2253 if (ret)
2254 return ret;
2255
2256 intel_ring_emit(ring,
2257 MI_BATCH_BUFFER_START |
2258 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002259 /* bit0-7 is the length on GEN6+ */
2260 intel_ring_emit(ring, offset);
2261 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002262
Akshay Joshi0206e352011-08-16 15:34:10 -04002263 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002264}
2265
Chris Wilson549f7362010-10-19 11:19:32 +01002266/* Blitter support (SandyBridge+) */
2267
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002268static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002269 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002270{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002271 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002272 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002273 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002274 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002275
Daniel Vetter6a233c72011-12-14 13:57:07 +01002276 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002277 if (ret)
2278 return ret;
2279
Chris Wilson71a77e02011-02-02 12:13:49 +00002280 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002281 if (INTEL_INFO(ring->dev)->gen >= 8)
2282 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002283 /*
2284 * Bspec vol 1c.3 - blitter engine command streamer:
2285 * "If ENABLED, all TLBs will be invalidated once the flush
2286 * operation is complete. This bit is only valid when the
2287 * Post-Sync Operation field is a value of 1h or 3h."
2288 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002289 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002290 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002291 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002292 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002293 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002294 if (INTEL_INFO(ring->dev)->gen >= 8) {
2295 intel_ring_emit(ring, 0); /* upper addr */
2296 intel_ring_emit(ring, 0); /* value */
2297 } else {
2298 intel_ring_emit(ring, 0);
2299 intel_ring_emit(ring, MI_NOOP);
2300 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002301 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002302
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002303 if (!invalidate && flush) {
2304 if (IS_GEN7(dev))
2305 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2306 else if (IS_BROADWELL(dev))
2307 dev_priv->fbc.need_sw_cache_clean = true;
2308 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002309
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002310 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002311}
2312
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002313int intel_init_render_ring_buffer(struct drm_device *dev)
2314{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002315 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002316 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002317 struct drm_i915_gem_object *obj;
2318 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002319
Daniel Vetter59465b52012-04-11 22:12:48 +02002320 ring->name = "render ring";
2321 ring->id = RCS;
2322 ring->mmio_base = RENDER_RING_BASE;
2323
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002324 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002325 if (i915_semaphore_is_enabled(dev)) {
2326 obj = i915_gem_alloc_object(dev, 4096);
2327 if (obj == NULL) {
2328 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2329 i915.semaphores = 0;
2330 } else {
2331 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2332 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2333 if (ret != 0) {
2334 drm_gem_object_unreference(&obj->base);
2335 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2336 i915.semaphores = 0;
2337 } else
2338 dev_priv->semaphore_obj = obj;
2339 }
2340 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002341
2342 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002343 ring->add_request = gen6_add_request;
2344 ring->flush = gen8_render_ring_flush;
2345 ring->irq_get = gen8_ring_get_irq;
2346 ring->irq_put = gen8_ring_put_irq;
2347 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2348 ring->get_seqno = gen6_ring_get_seqno;
2349 ring->set_seqno = ring_set_seqno;
2350 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002351 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002352 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002353 ring->semaphore.signal = gen8_rcs_signal;
2354 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002355 }
2356 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002357 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002358 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002359 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002360 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002361 ring->irq_get = gen6_ring_get_irq;
2362 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002363 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002364 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002365 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002366 if (i915_semaphore_is_enabled(dev)) {
2367 ring->semaphore.sync_to = gen6_ring_sync;
2368 ring->semaphore.signal = gen6_signal;
2369 /*
2370 * The current semaphore is only applied on pre-gen8
2371 * platform. And there is no VCS2 ring on the pre-gen8
2372 * platform. So the semaphore between RCS and VCS2 is
2373 * initialized as INVALID. Gen8 will initialize the
2374 * sema between VCS2 and RCS later.
2375 */
2376 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2377 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2378 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2379 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2380 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2381 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2382 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2383 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2384 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2385 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2386 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002387 } else if (IS_GEN5(dev)) {
2388 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002389 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002390 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002391 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002392 ring->irq_get = gen5_ring_get_irq;
2393 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002394 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2395 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002396 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002397 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002398 if (INTEL_INFO(dev)->gen < 4)
2399 ring->flush = gen2_render_ring_flush;
2400 else
2401 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002402 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002403 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002404 if (IS_GEN2(dev)) {
2405 ring->irq_get = i8xx_ring_get_irq;
2406 ring->irq_put = i8xx_ring_put_irq;
2407 } else {
2408 ring->irq_get = i9xx_ring_get_irq;
2409 ring->irq_put = i9xx_ring_put_irq;
2410 }
Daniel Vettere3670312012-04-11 22:12:53 +02002411 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002412 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002413 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002414
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002415 if (IS_HASWELL(dev))
2416 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002417 else if (IS_GEN8(dev))
2418 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002419 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002420 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2421 else if (INTEL_INFO(dev)->gen >= 4)
2422 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2423 else if (IS_I830(dev) || IS_845G(dev))
2424 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2425 else
2426 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002427 ring->init = init_render_ring;
2428 ring->cleanup = render_ring_cleanup;
2429
Daniel Vetterb45305f2012-12-17 16:21:27 +01002430 /* Workaround batchbuffer to combat CS tlb bug. */
2431 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002432 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002433 if (obj == NULL) {
2434 DRM_ERROR("Failed to allocate batch bo\n");
2435 return -ENOMEM;
2436 }
2437
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002438 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002439 if (ret != 0) {
2440 drm_gem_object_unreference(&obj->base);
2441 DRM_ERROR("Failed to ping batch bo\n");
2442 return ret;
2443 }
2444
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002445 ring->scratch.obj = obj;
2446 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002447 }
2448
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002449 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002450}
2451
2452int intel_init_bsd_ring_buffer(struct drm_device *dev)
2453{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002454 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002455 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002456
Daniel Vetter58fa3832012-04-11 22:12:49 +02002457 ring->name = "bsd ring";
2458 ring->id = VCS;
2459
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002460 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002461 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002462 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002463 /* gen6 bsd needs a special wa for tail updates */
2464 if (IS_GEN6(dev))
2465 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002466 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002467 ring->add_request = gen6_add_request;
2468 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002469 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002470 if (INTEL_INFO(dev)->gen >= 8) {
2471 ring->irq_enable_mask =
2472 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2473 ring->irq_get = gen8_ring_get_irq;
2474 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002475 ring->dispatch_execbuffer =
2476 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002477 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002478 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002479 ring->semaphore.signal = gen8_xcs_signal;
2480 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002481 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002482 } else {
2483 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2484 ring->irq_get = gen6_ring_get_irq;
2485 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002486 ring->dispatch_execbuffer =
2487 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002488 if (i915_semaphore_is_enabled(dev)) {
2489 ring->semaphore.sync_to = gen6_ring_sync;
2490 ring->semaphore.signal = gen6_signal;
2491 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2492 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2493 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2494 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2495 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2496 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2497 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2498 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2499 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2500 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2501 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002502 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002503 } else {
2504 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002505 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002506 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002507 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002508 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002509 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002510 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002511 ring->irq_get = gen5_ring_get_irq;
2512 ring->irq_put = gen5_ring_put_irq;
2513 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002514 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002515 ring->irq_get = i9xx_ring_get_irq;
2516 ring->irq_put = i9xx_ring_put_irq;
2517 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002518 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002519 }
2520 ring->init = init_ring_common;
2521
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002522 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002523}
Chris Wilson549f7362010-10-19 11:19:32 +01002524
Zhao Yakui845f74a2014-04-17 10:37:37 +08002525/**
2526 * Initialize the second BSD ring for Broadwell GT3.
2527 * It is noted that this only exists on Broadwell GT3.
2528 */
2529int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2530{
2531 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002532 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002533
2534 if ((INTEL_INFO(dev)->gen != 8)) {
2535 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2536 return -EINVAL;
2537 }
2538
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002539 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002540 ring->id = VCS2;
2541
2542 ring->write_tail = ring_write_tail;
2543 ring->mmio_base = GEN8_BSD2_RING_BASE;
2544 ring->flush = gen6_bsd_ring_flush;
2545 ring->add_request = gen6_add_request;
2546 ring->get_seqno = gen6_ring_get_seqno;
2547 ring->set_seqno = ring_set_seqno;
2548 ring->irq_enable_mask =
2549 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2550 ring->irq_get = gen8_ring_get_irq;
2551 ring->irq_put = gen8_ring_put_irq;
2552 ring->dispatch_execbuffer =
2553 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002554 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002555 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002556 ring->semaphore.signal = gen8_xcs_signal;
2557 GEN8_RING_SEMAPHORE_INIT;
2558 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002559 ring->init = init_ring_common;
2560
2561 return intel_init_ring_buffer(dev, ring);
2562}
2563
Chris Wilson549f7362010-10-19 11:19:32 +01002564int intel_init_blt_ring_buffer(struct drm_device *dev)
2565{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002567 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002568
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002569 ring->name = "blitter ring";
2570 ring->id = BCS;
2571
2572 ring->mmio_base = BLT_RING_BASE;
2573 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002574 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002575 ring->add_request = gen6_add_request;
2576 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002577 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002578 if (INTEL_INFO(dev)->gen >= 8) {
2579 ring->irq_enable_mask =
2580 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2581 ring->irq_get = gen8_ring_get_irq;
2582 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002583 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002584 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002585 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002586 ring->semaphore.signal = gen8_xcs_signal;
2587 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002588 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002589 } else {
2590 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2591 ring->irq_get = gen6_ring_get_irq;
2592 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002593 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002594 if (i915_semaphore_is_enabled(dev)) {
2595 ring->semaphore.signal = gen6_signal;
2596 ring->semaphore.sync_to = gen6_ring_sync;
2597 /*
2598 * The current semaphore is only applied on pre-gen8
2599 * platform. And there is no VCS2 ring on the pre-gen8
2600 * platform. So the semaphore between BCS and VCS2 is
2601 * initialized as INVALID. Gen8 will initialize the
2602 * sema between BCS and VCS2 later.
2603 */
2604 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2605 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2606 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2607 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2608 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2609 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2610 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2611 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2612 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2613 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2614 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002615 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002616 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002617
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002618 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002619}
Chris Wilsona7b97612012-07-20 12:41:08 +01002620
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002621int intel_init_vebox_ring_buffer(struct drm_device *dev)
2622{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002623 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002624 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002625
2626 ring->name = "video enhancement ring";
2627 ring->id = VECS;
2628
2629 ring->mmio_base = VEBOX_RING_BASE;
2630 ring->write_tail = ring_write_tail;
2631 ring->flush = gen6_ring_flush;
2632 ring->add_request = gen6_add_request;
2633 ring->get_seqno = gen6_ring_get_seqno;
2634 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002635
2636 if (INTEL_INFO(dev)->gen >= 8) {
2637 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002638 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002639 ring->irq_get = gen8_ring_get_irq;
2640 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002641 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002642 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002643 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002644 ring->semaphore.signal = gen8_xcs_signal;
2645 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002646 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002647 } else {
2648 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2649 ring->irq_get = hsw_vebox_get_irq;
2650 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002651 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002652 if (i915_semaphore_is_enabled(dev)) {
2653 ring->semaphore.sync_to = gen6_ring_sync;
2654 ring->semaphore.signal = gen6_signal;
2655 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2656 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2657 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2658 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2659 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2660 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2661 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2662 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2663 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2664 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2665 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002666 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002667 ring->init = init_ring_common;
2668
2669 return intel_init_ring_buffer(dev, ring);
2670}
2671
Chris Wilsona7b97612012-07-20 12:41:08 +01002672int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002673intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002674{
2675 int ret;
2676
2677 if (!ring->gpu_caches_dirty)
2678 return 0;
2679
2680 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2681 if (ret)
2682 return ret;
2683
2684 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2685
2686 ring->gpu_caches_dirty = false;
2687 return 0;
2688}
2689
2690int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002691intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002692{
2693 uint32_t flush_domains;
2694 int ret;
2695
2696 flush_domains = 0;
2697 if (ring->gpu_caches_dirty)
2698 flush_domains = I915_GEM_GPU_DOMAINS;
2699
2700 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2701 if (ret)
2702 return ret;
2703
2704 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2705
2706 ring->gpu_caches_dirty = false;
2707 return 0;
2708}
Chris Wilsone3efda42014-04-09 09:19:41 +01002709
2710void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002711intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002712{
2713 int ret;
2714
2715 if (!intel_ring_initialized(ring))
2716 return;
2717
2718 ret = intel_ring_idle(ring);
2719 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2720 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2721 ring->name, ret);
2722
2723 stop_ring(ring);
2724}