blob: c6e8df73756670ab25d575aa42d26fe63cfd5e54 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
Egbert Eich1d843f92013-02-25 12:06:49 -0500109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
Chris Wilson2a2d5482012-12-03 11:49:06 +0000122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700128
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800130
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
Daniel Vettere7b903d2013-06-05 13:34:14 +0200135struct drm_i915_private;
136
Daniel Vettere2b78262013-06-07 23:10:03 +0200137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100143#define I915_NUM_PLLS 2
144
Daniel Vetter53589012013-06-05 13:34:16 +0200145struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200146 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200147 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200148 uint32_t fp0;
149 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200150};
151
Daniel Vetter46edb022013-06-05 13:34:12 +0200152struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200159 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190/* Interface history:
191 *
192 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100195 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000196 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 */
200#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000201#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202#define DRIVER_PATCHLEVEL 0
203
Chris Wilson23bc5982010-09-29 16:10:57 +0100204#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100205#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700206
Dave Airlie71acb5e2008-12-30 20:31:46 +1000207#define I915_GEM_PHYS_CURSOR_0 1
208#define I915_GEM_PHYS_CURSOR_1 2
209#define I915_GEM_PHYS_OVERLAY_REGS 3
210#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000216 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000217};
218
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700219struct opregion_header;
220struct opregion_acpi;
221struct opregion_swsci;
222struct opregion_asle;
223
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100224struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300228 u32 swsci_gbda_sub_functions;
229 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700230 struct opregion_asle __iomem *asle;
231 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000232 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100233};
Chris Wilson44834a62010-08-19 16:09:23 +0100234#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100235
Chris Wilson6ef3d422010-08-04 20:26:07 +0100236struct intel_overlay;
237struct intel_overlay_error_state;
238
Dave Airlie7c1c2872008-11-28 14:22:24 +1000239struct drm_i915_master_private {
240 drm_local_map_t *sarea;
241 struct _drm_i915_sarea *sarea_priv;
242};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800243#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300244#define I915_MAX_NUM_FENCES 32
245/* 32 fences + sign bit for FENCE_REG_NONE */
246#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800247
248struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200249 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000250 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100251 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800252};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000253
yakui_zhao9b9d1722009-05-31 17:17:17 +0800254struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100255 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800256 u8 dvo_port;
257 u8 slave_addr;
258 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100259 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400260 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800261};
262
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000263struct intel_display_error_state;
264
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700265struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200266 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700267 u32 eir;
268 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700269 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700270 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000271 u32 derrmr;
272 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700273 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800274 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100275 u32 tail[I915_NUM_RINGS];
276 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000277 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100278 u32 ipeir[I915_NUM_RINGS];
279 u32 ipehr[I915_NUM_RINGS];
280 u32 instdone[I915_NUM_RINGS];
281 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100282 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000283 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100284 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100285 /* our own tracking of ring head and tail */
286 u32 cpu_ring_head[I915_NUM_RINGS];
287 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100288 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700289 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100290 u32 instpm[I915_NUM_RINGS];
291 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700292 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100293 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000294 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100295 u32 fault_reg[I915_NUM_RINGS];
296 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100297 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200298 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700299 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000300 struct drm_i915_error_ring {
301 struct drm_i915_error_object {
302 int page_count;
303 u32 gtt_offset;
304 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800305 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000306 struct drm_i915_error_request {
307 long jiffies;
308 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000309 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000310 } *requests;
311 int num_requests;
312 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000313 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000314 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000315 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100316 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000317 u32 gtt_offset;
318 u32 read_domains;
319 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200320 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000321 s32 pinned:2;
322 u32 tiling:2;
323 u32 dirty:1;
324 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100325 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700326 u32 cache_level:2;
Ben Widawsky95f53012013-07-31 17:00:15 -0700327 } **active_bo, **pinned_bo;
328 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100329 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000330 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300331 int hangcheck_score[I915_NUM_RINGS];
332 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700333};
334
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100335struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100336struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200337struct intel_limit;
338struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100339
Jesse Barnese70236a2009-09-21 10:42:27 -0700340struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400341 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700342 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
343 void (*disable_fbc)(struct drm_device *dev);
344 int (*get_display_clock_speed)(struct drm_device *dev);
345 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200346 /**
347 * find_dpll() - Find the best values for the PLL
348 * @limit: limits for the PLL
349 * @crtc: current CRTC
350 * @target: target frequency in kHz
351 * @refclk: reference clock frequency in kHz
352 * @match_clock: if provided, @best_clock P divider must
353 * match the P divider from @match_clock
354 * used for LVDS downclocking
355 * @best_clock: best PLL values found
356 *
357 * Returns true on success, false on failure.
358 */
359 bool (*find_dpll)(const struct intel_limit *limit,
360 struct drm_crtc *crtc,
361 int target, int refclk,
362 struct dpll *match_clock,
363 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300364 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300365 void (*update_sprite_wm)(struct drm_plane *plane,
366 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300367 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300368 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200369 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100370 /* Returns the active state of the crtc, and if the crtc is active,
371 * fills out the pipe-config with the hw state. */
372 bool (*get_pipe_config)(struct intel_crtc *,
373 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700374 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700375 int x, int y,
376 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200377 void (*crtc_enable)(struct drm_crtc *crtc);
378 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100379 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800380 void (*write_eld)(struct drm_connector *connector,
381 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700382 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700383 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700384 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
385 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700386 struct drm_i915_gem_object *obj,
387 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700388 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
389 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100390 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700391 /* clock updates for mode set */
392 /* cursor updates */
393 /* render clock increase/decrease */
394 /* display clock increase/decrease */
395 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700396};
397
Chris Wilson907b28c2013-07-19 20:36:52 +0100398struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300399 void (*force_wake_get)(struct drm_i915_private *dev_priv);
400 void (*force_wake_put)(struct drm_i915_private *dev_priv);
401};
402
Chris Wilson907b28c2013-07-19 20:36:52 +0100403struct intel_uncore {
404 spinlock_t lock; /** lock is also taken in irq contexts. */
405
406 struct intel_uncore_funcs funcs;
407
408 unsigned fifo_count;
409 unsigned forcewake_count;
410};
411
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100412#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
413 func(is_mobile) sep \
414 func(is_i85x) sep \
415 func(is_i915g) sep \
416 func(is_i945gm) sep \
417 func(is_g33) sep \
418 func(need_gfx_hws) sep \
419 func(is_g4x) sep \
420 func(is_pineview) sep \
421 func(is_broadwater) sep \
422 func(is_crestline) sep \
423 func(is_ivybridge) sep \
424 func(is_valleyview) sep \
425 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700426 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100427 func(has_force_wake) sep \
428 func(has_fbc) sep \
429 func(has_pipe_cxsr) sep \
430 func(has_hotplug) sep \
431 func(cursor_needs_physical) sep \
432 func(has_overlay) sep \
433 func(overlay_needs_physical) sep \
434 func(supports_tv) sep \
435 func(has_bsd_ring) sep \
436 func(has_blt_ring) sep \
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700437 func(has_vebox_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100438 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100439 func(has_ddi) sep \
440 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200441
Damien Lespiaua587f772013-04-22 18:40:38 +0100442#define DEFINE_FLAG(name) u8 name:1
443#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200444
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500445struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200446 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700447 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000448 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100449 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500450};
451
Damien Lespiaua587f772013-04-22 18:40:38 +0100452#undef DEFINE_FLAG
453#undef SEP_SEMICOLON
454
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800455enum i915_cache_level {
456 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100457 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
458 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
459 caches, eg sampler/render caches, and the
460 large Last-Level-Cache. LLC is coherent with
461 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100462 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800463};
464
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700465typedef uint32_t gen6_gtt_pte_t;
466
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700467struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700468 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700469 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700470 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700471 unsigned long start; /* Start offset always 0 for dri2 */
472 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
473
474 struct {
475 dma_addr_t addr;
476 struct page *page;
477 } scratch;
478
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700479 /**
480 * List of objects currently involved in rendering.
481 *
482 * Includes buffers having the contents of their GPU caches
483 * flushed, not necessarily primitives. last_rendering_seqno
484 * represents when the rendering involved will be completed.
485 *
486 * A reference is held on the buffer while on this list.
487 */
488 struct list_head active_list;
489
490 /**
491 * LRU list of objects which are not in the ringbuffer and
492 * are ready to unbind, but are still in the GTT.
493 *
494 * last_rendering_seqno is 0 while an object is in this list.
495 *
496 * A reference is not held on the buffer while on this list,
497 * as merely being GTT-bound shouldn't prevent its being
498 * freed, and we'll pull it off the list in the free path.
499 */
500 struct list_head inactive_list;
501
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700502 /* FIXME: Need a more generic return type */
503 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
504 enum i915_cache_level level);
505 void (*clear_range)(struct i915_address_space *vm,
506 unsigned int first_entry,
507 unsigned int num_entries);
508 void (*insert_entries)(struct i915_address_space *vm,
509 struct sg_table *st,
510 unsigned int first_entry,
511 enum i915_cache_level cache_level);
512 void (*cleanup)(struct i915_address_space *vm);
513};
514
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800515/* The Graphics Translation Table is the way in which GEN hardware translates a
516 * Graphics Virtual Address into a Physical Address. In addition to the normal
517 * collateral associated with any va->pa translations GEN hardware also has a
518 * portion of the GTT which can be mapped by the CPU and remain both coherent
519 * and correct (in cases like swizzling). That region is referred to as GMADR in
520 * the spec.
521 */
522struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700523 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800524 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800525
526 unsigned long mappable_end; /* End offset that we can CPU map */
527 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
528 phys_addr_t mappable_base; /* PA of our GMADR */
529
530 /** "Graphics Stolen Memory" holds the global PTEs */
531 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800532
533 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800534
Ben Widawsky911bdf02013-06-27 16:30:23 -0700535 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800536
537 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800538 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800539 size_t *stolen, phys_addr_t *mappable_base,
540 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800541};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700542#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800543
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100544struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700545 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100546 unsigned num_pd_entries;
547 struct page **pt_pages;
548 uint32_t pd_offset;
549 dma_addr_t *pt_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800550
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700551 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100552};
553
Ben Widawsky0b02e792013-07-31 17:00:08 -0700554/**
555 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
556 * VMA's presence cannot be guaranteed before binding, or after unbinding the
557 * object into/from the address space.
558 *
559 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700560 * will always be <= an objects lifetime. So object refcounting should cover us.
561 */
562struct i915_vma {
563 struct drm_mm_node node;
564 struct drm_i915_gem_object *obj;
565 struct i915_address_space *vm;
566
Ben Widawskyca191b12013-07-31 17:00:14 -0700567 /** This object's place on the active/inactive lists */
568 struct list_head mm_list;
569
Ben Widawsky2f633152013-07-17 12:19:03 -0700570 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200571
572 /** This vma's place in the batchbuffer or on the eviction list */
573 struct list_head exec_list;
574
Ben Widawsky27173f12013-08-14 11:38:36 +0200575 /**
576 * Used for performing relocations during execbuffer insertion.
577 */
578 struct hlist_node exec_node;
579 unsigned long exec_handle;
580 struct drm_i915_gem_exec_object2 *exec_entry;
581
Daniel Vetter02e792f2009-09-15 22:57:34 +0200582};
583
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300584struct i915_ctx_hang_stats {
585 /* This context had batch pending when hang was declared */
586 unsigned batch_pending;
587
588 /* This context had batch active when hang was declared */
589 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300590
591 /* Time when this context was last blamed for a GPU reset */
592 unsigned long guilty_ts;
593
594 /* This context is banned to submit more work */
595 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300596};
Ben Widawsky40521052012-06-04 14:42:43 -0700597
598/* This must match up with the value previously used for execbuf2.rsvd1. */
599#define DEFAULT_CONTEXT_ID 0
600struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300601 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700602 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700603 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700604 struct drm_i915_file_private *file_priv;
605 struct intel_ring_buffer *ring;
606 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300607 struct i915_ctx_hang_stats hang_stats;
Ben Widawsky40521052012-06-04 14:42:43 -0700608};
609
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700610struct i915_fbc {
611 unsigned long size;
612 unsigned int fb_id;
613 enum plane plane;
614 int y;
615
616 struct drm_mm_node *compressed_fb;
617 struct drm_mm_node *compressed_llb;
618
619 struct intel_fbc_work {
620 struct delayed_work work;
621 struct drm_crtc *crtc;
622 struct drm_framebuffer *fb;
623 int interval;
624 } *fbc_work;
625
Chris Wilson29ebf902013-07-27 17:23:55 +0100626 enum no_fbc_reason {
627 FBC_OK, /* FBC is enabled */
628 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700629 FBC_NO_OUTPUT, /* no outputs enabled to compress */
630 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
631 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
632 FBC_MODE_TOO_LARGE, /* mode too large for compression */
633 FBC_BAD_PLANE, /* fbc not supported on plane */
634 FBC_NOT_TILED, /* buffer not tiled */
635 FBC_MULTIPLE_PIPES, /* more than one pipe active */
636 FBC_MODULE_PARAM,
637 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
638 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800639};
640
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300641enum no_psr_reason {
642 PSR_NO_SOURCE, /* Not supported on platform */
643 PSR_NO_SINK, /* Not supported by panel */
Rodrigo Vivi105b7c12013-07-11 18:45:02 -0300644 PSR_MODULE_PARAM,
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300645 PSR_CRTC_NOT_ACTIVE,
646 PSR_PWR_WELL_ENABLED,
647 PSR_NOT_TILED,
648 PSR_SPRITE_ENABLED,
649 PSR_S3D_ENABLED,
650 PSR_INTERLACED_ENABLED,
651 PSR_HSW_NOT_DDIA,
652};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700653
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800654enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300655 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800656 PCH_IBX, /* Ibexpeak PCH */
657 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300658 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700659 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800660};
661
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200662enum intel_sbi_destination {
663 SBI_ICLK,
664 SBI_MPHY,
665};
666
Jesse Barnesb690e962010-07-19 13:53:12 -0700667#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700668#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100669#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700670#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700671
Dave Airlie8be48d92010-03-30 05:34:14 +0000672struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100673struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000674
Daniel Vetterc2b91522012-02-14 22:37:19 +0100675struct intel_gmbus {
676 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000677 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100678 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100679 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100680 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100681 struct drm_i915_private *dev_priv;
682};
683
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100684struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000685 u8 saveLBB;
686 u32 saveDSPACNTR;
687 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000688 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000689 u32 savePIPEACONF;
690 u32 savePIPEBCONF;
691 u32 savePIPEASRC;
692 u32 savePIPEBSRC;
693 u32 saveFPA0;
694 u32 saveFPA1;
695 u32 saveDPLL_A;
696 u32 saveDPLL_A_MD;
697 u32 saveHTOTAL_A;
698 u32 saveHBLANK_A;
699 u32 saveHSYNC_A;
700 u32 saveVTOTAL_A;
701 u32 saveVBLANK_A;
702 u32 saveVSYNC_A;
703 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000704 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800705 u32 saveTRANS_HTOTAL_A;
706 u32 saveTRANS_HBLANK_A;
707 u32 saveTRANS_HSYNC_A;
708 u32 saveTRANS_VTOTAL_A;
709 u32 saveTRANS_VBLANK_A;
710 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000711 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000712 u32 saveDSPASTRIDE;
713 u32 saveDSPASIZE;
714 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700715 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000716 u32 saveDSPASURF;
717 u32 saveDSPATILEOFF;
718 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700719 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000720 u32 saveBLC_PWM_CTL;
721 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800722 u32 saveBLC_CPU_PWM_CTL;
723 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000724 u32 saveFPB0;
725 u32 saveFPB1;
726 u32 saveDPLL_B;
727 u32 saveDPLL_B_MD;
728 u32 saveHTOTAL_B;
729 u32 saveHBLANK_B;
730 u32 saveHSYNC_B;
731 u32 saveVTOTAL_B;
732 u32 saveVBLANK_B;
733 u32 saveVSYNC_B;
734 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000735 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800736 u32 saveTRANS_HTOTAL_B;
737 u32 saveTRANS_HBLANK_B;
738 u32 saveTRANS_HSYNC_B;
739 u32 saveTRANS_VTOTAL_B;
740 u32 saveTRANS_VBLANK_B;
741 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000742 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000743 u32 saveDSPBSTRIDE;
744 u32 saveDSPBSIZE;
745 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700746 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747 u32 saveDSPBSURF;
748 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700749 u32 saveVGA0;
750 u32 saveVGA1;
751 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000752 u32 saveVGACNTRL;
753 u32 saveADPA;
754 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700755 u32 savePP_ON_DELAYS;
756 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000757 u32 saveDVOA;
758 u32 saveDVOB;
759 u32 saveDVOC;
760 u32 savePP_ON;
761 u32 savePP_OFF;
762 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700763 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000764 u32 savePFIT_CONTROL;
765 u32 save_palette_a[256];
766 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700767 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000768 u32 saveFBC_CFB_BASE;
769 u32 saveFBC_LL_BASE;
770 u32 saveFBC_CONTROL;
771 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000772 u32 saveIER;
773 u32 saveIIR;
774 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800775 u32 saveDEIER;
776 u32 saveDEIMR;
777 u32 saveGTIER;
778 u32 saveGTIMR;
779 u32 saveFDI_RXA_IMR;
780 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800781 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800782 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000783 u32 saveSWF0[16];
784 u32 saveSWF1[16];
785 u32 saveSWF2[3];
786 u8 saveMSR;
787 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800788 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000789 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000790 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000791 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000792 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200793 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000794 u32 saveCURACNTR;
795 u32 saveCURAPOS;
796 u32 saveCURABASE;
797 u32 saveCURBCNTR;
798 u32 saveCURBPOS;
799 u32 saveCURBBASE;
800 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 u32 saveDP_B;
802 u32 saveDP_C;
803 u32 saveDP_D;
804 u32 savePIPEA_GMCH_DATA_M;
805 u32 savePIPEB_GMCH_DATA_M;
806 u32 savePIPEA_GMCH_DATA_N;
807 u32 savePIPEB_GMCH_DATA_N;
808 u32 savePIPEA_DP_LINK_M;
809 u32 savePIPEB_DP_LINK_M;
810 u32 savePIPEA_DP_LINK_N;
811 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800812 u32 saveFDI_RXA_CTL;
813 u32 saveFDI_TXA_CTL;
814 u32 saveFDI_RXB_CTL;
815 u32 saveFDI_TXB_CTL;
816 u32 savePFA_CTL_1;
817 u32 savePFB_CTL_1;
818 u32 savePFA_WIN_SZ;
819 u32 savePFB_WIN_SZ;
820 u32 savePFA_WIN_POS;
821 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000822 u32 savePCH_DREF_CONTROL;
823 u32 saveDISP_ARB_CTL;
824 u32 savePIPEA_DATA_M1;
825 u32 savePIPEA_DATA_N1;
826 u32 savePIPEA_LINK_M1;
827 u32 savePIPEA_LINK_N1;
828 u32 savePIPEB_DATA_M1;
829 u32 savePIPEB_DATA_N1;
830 u32 savePIPEB_LINK_M1;
831 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000832 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400833 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100834};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100835
836struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200837 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100838 struct work_struct work;
839 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200840
841 /* On vlv we need to manually drop to Vmin with a delayed work. */
842 struct delayed_work vlv_work;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100843
844 /* The below variables an all the rps hw state are protected by
845 * dev->struct mutext. */
846 u8 cur_delay;
847 u8 min_delay;
848 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700849 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700850 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700851
852 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700853
854 /*
855 * Protects RPS/RC6 register access and PCU communication.
856 * Must be taken after struct_mutex if nested.
857 */
858 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100859};
860
Daniel Vetter1a240d42012-11-29 22:18:51 +0100861/* defined intel_pm.c */
862extern spinlock_t mchdev_lock;
863
Daniel Vetterc85aa882012-11-02 19:55:03 +0100864struct intel_ilk_power_mgmt {
865 u8 cur_delay;
866 u8 min_delay;
867 u8 max_delay;
868 u8 fmax;
869 u8 fstart;
870
871 u64 last_count1;
872 unsigned long last_time1;
873 unsigned long chipset_power;
874 u64 last_count2;
875 struct timespec last_time2;
876 unsigned long gfx_power;
877 u8 corr;
878
879 int c_m;
880 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100881
882 struct drm_i915_gem_object *pwrctx;
883 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100884};
885
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800886/* Power well structure for haswell */
887struct i915_power_well {
888 struct drm_device *device;
889 spinlock_t lock;
890 /* power well enable/disable usage count */
891 int count;
892 int i915_request;
893};
894
Daniel Vetter231f42a2012-11-02 19:55:05 +0100895struct i915_dri1_state {
896 unsigned allow_batchbuffer : 1;
897 u32 __iomem *gfx_hws_cpu_addr;
898
899 unsigned int cpp;
900 int back_offset;
901 int front_offset;
902 int current_page;
903 int page_flipping;
904
905 uint32_t counter;
906};
907
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200908struct i915_ums_state {
909 /**
910 * Flag if the X Server, and thus DRM, is not currently in
911 * control of the device.
912 *
913 * This is set between LeaveVT and EnterVT. It needs to be
914 * replaced with a semaphore. It also needs to be
915 * transitioned away from for kernel modesetting.
916 */
917 int mm_suspended;
918};
919
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700920#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100921struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700922 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100923 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700924 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100925};
926
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100927struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100928 /** Memory allocator for GTT stolen memory */
929 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100930 /** List of all objects in gtt_space. Used to restore gtt
931 * mappings on resume */
932 struct list_head bound_list;
933 /**
934 * List of objects which are not bound to the GTT (thus
935 * are idle and not used by the GPU) but still have
936 * (presumably uncached) pages still attached.
937 */
938 struct list_head unbound_list;
939
940 /** Usable portion of the GTT for GEM */
941 unsigned long stolen_base; /* limited to low memory (32-bit) */
942
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100943 /** PPGTT used for aliasing the PPGTT with the GTT */
944 struct i915_hw_ppgtt *aliasing_ppgtt;
945
946 struct shrinker inactive_shrinker;
947 bool shrinker_no_lock_stealing;
948
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100949 /** LRU list of objects with fence regs on them. */
950 struct list_head fence_list;
951
952 /**
953 * We leave the user IRQ off as much as possible,
954 * but this means that requests will finish and never
955 * be retired once the system goes idle. Set a timer to
956 * fire periodically while the ring is running. When it
957 * fires, go retire requests.
958 */
959 struct delayed_work retire_work;
960
961 /**
962 * Are we in a non-interruptible section of code like
963 * modesetting?
964 */
965 bool interruptible;
966
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100967 /** Bit 6 swizzling required for X tiling */
968 uint32_t bit_6_swizzle_x;
969 /** Bit 6 swizzling required for Y tiling */
970 uint32_t bit_6_swizzle_y;
971
972 /* storage for physical objects */
973 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
974
975 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200976 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100977 size_t object_memory;
978 u32 object_count;
979};
980
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300981struct drm_i915_error_state_buf {
982 unsigned bytes;
983 unsigned size;
984 int err;
985 u8 *buf;
986 loff_t start;
987 loff_t pos;
988};
989
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300990struct i915_error_state_file_priv {
991 struct drm_device *dev;
992 struct drm_i915_error_state *error;
993};
994
Daniel Vetter99584db2012-11-14 17:14:04 +0100995struct i915_gpu_error {
996 /* For hangcheck timer */
997#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
998#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300999 /* Hang gpu twice in this window and your context gets banned */
1000#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1001
Daniel Vetter99584db2012-11-14 17:14:04 +01001002 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001003
1004 /* For reset and error_state handling. */
1005 spinlock_t lock;
1006 /* Protected by the above dev->gpu_error.lock. */
1007 struct drm_i915_error_state *first_error;
1008 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001009
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001010 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +01001011 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001012 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 * Upper bits are for the reset counter. This counter is used by the
1014 * wait_seqno code to race-free noticed that a reset event happened and
1015 * that it needs to restart the entire ioctl (since most likely the
1016 * seqno it waited for won't ever signal anytime soon).
1017 *
1018 * This is important for lock-free wait paths, where no contended lock
1019 * naturally enforces the correct ordering between the bail-out of the
1020 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001021 *
1022 * Lowest bit controls the reset state machine: Set means a reset is in
1023 * progress. This state will (presuming we don't have any bugs) decay
1024 * into either unset (successful reset) or the special WEDGED value (hw
1025 * terminally sour). All waiters on the reset_queue will be woken when
1026 * that happens.
1027 */
1028 atomic_t reset_counter;
1029
1030 /**
1031 * Special values/flags for reset_counter
1032 *
1033 * Note that the code relies on
1034 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1035 * being true.
1036 */
1037#define I915_RESET_IN_PROGRESS_FLAG 1
1038#define I915_WEDGED 0xffffffff
1039
1040 /**
1041 * Waitqueue to signal when the reset has completed. Used by clients
1042 * that wait for dev_priv->mm.wedged to settle.
1043 */
1044 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001045
Daniel Vetter99584db2012-11-14 17:14:04 +01001046 /* For gpu hang simulation. */
1047 unsigned int stop_rings;
1048};
1049
Zhang Ruib8efb172013-02-05 15:41:53 +08001050enum modeset_restore {
1051 MODESET_ON_LID_OPEN,
1052 MODESET_DONE,
1053 MODESET_SUSPENDED,
1054};
1055
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001056struct intel_vbt_data {
1057 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1058 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1059
1060 /* Feature bits */
1061 unsigned int int_tv_support:1;
1062 unsigned int lvds_dither:1;
1063 unsigned int lvds_vbt:1;
1064 unsigned int int_crt_support:1;
1065 unsigned int lvds_use_ssc:1;
1066 unsigned int display_clock_mode:1;
1067 unsigned int fdi_rx_polarity_inverted:1;
1068 int lvds_ssc_freq;
1069 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1070
1071 /* eDP */
1072 int edp_rate;
1073 int edp_lanes;
1074 int edp_preemphasis;
1075 int edp_vswing;
1076 bool edp_initialized;
1077 bool edp_support;
1078 int edp_bpp;
1079 struct edp_power_seq edp_pps;
1080
Shobhit Kumard17c5442013-08-27 15:12:25 +03001081 /* MIPI DSI */
1082 struct {
1083 u16 panel_id;
1084 } dsi;
1085
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001086 int crt_ddc_pin;
1087
1088 int child_dev_num;
1089 struct child_device_config *child_dev;
1090};
1091
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001092enum intel_ddb_partitioning {
1093 INTEL_DDB_PART_1_2,
1094 INTEL_DDB_PART_5_6, /* IVB+ */
1095};
1096
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001097struct intel_wm_level {
1098 bool enable;
1099 uint32_t pri_val;
1100 uint32_t spr_val;
1101 uint32_t cur_val;
1102 uint32_t fbc_val;
1103};
1104
Paulo Zanonic67a4702013-08-19 13:18:09 -03001105/*
1106 * This struct tracks the state needed for the Package C8+ feature.
1107 *
1108 * Package states C8 and deeper are really deep PC states that can only be
1109 * reached when all the devices on the system allow it, so even if the graphics
1110 * device allows PC8+, it doesn't mean the system will actually get to these
1111 * states.
1112 *
1113 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1114 * is disabled and the GPU is idle. When these conditions are met, we manually
1115 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1116 * refclk to Fclk.
1117 *
1118 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1119 * the state of some registers, so when we come back from PC8+ we need to
1120 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1121 * need to take care of the registers kept by RC6.
1122 *
1123 * The interrupt disabling is part of the requirements. We can only leave the
1124 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1125 * can lock the machine.
1126 *
1127 * Ideally every piece of our code that needs PC8+ disabled would call
1128 * hsw_disable_package_c8, which would increment disable_count and prevent the
1129 * system from reaching PC8+. But we don't have a symmetric way to do this for
1130 * everything, so we have the requirements_met and gpu_idle variables. When we
1131 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1132 * increase it in the opposite case. The requirements_met variable is true when
1133 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1134 * variable is true when the GPU is idle.
1135 *
1136 * In addition to everything, we only actually enable PC8+ if disable_count
1137 * stays at zero for at least some seconds. This is implemented with the
1138 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1139 * consecutive times when all screens are disabled and some background app
1140 * queries the state of our connectors, or we have some application constantly
1141 * waking up to use the GPU. Only after the enable_work function actually
1142 * enables PC8+ the "enable" variable will become true, which means that it can
1143 * be false even if disable_count is 0.
1144 *
1145 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1146 * goes back to false exactly before we reenable the IRQs. We use this variable
1147 * to check if someone is trying to enable/disable IRQs while they're supposed
1148 * to be disabled. This shouldn't happen and we'll print some error messages in
1149 * case it happens, but if it actually happens we'll also update the variables
1150 * inside struct regsave so when we restore the IRQs they will contain the
1151 * latest expected values.
1152 *
1153 * For more, read "Display Sequences for Package C8" on our documentation.
1154 */
1155struct i915_package_c8 {
1156 bool requirements_met;
1157 bool gpu_idle;
1158 bool irqs_disabled;
1159 /* Only true after the delayed work task actually enables it. */
1160 bool enabled;
1161 int disable_count;
1162 struct mutex lock;
1163 struct delayed_work enable_work;
1164
1165 struct {
1166 uint32_t deimr;
1167 uint32_t sdeimr;
1168 uint32_t gtimr;
1169 uint32_t gtier;
1170 uint32_t gen6_pmimr;
1171 } regsave;
1172};
1173
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001174typedef struct drm_i915_private {
1175 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001176 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001177
1178 const struct intel_device_info *info;
1179
1180 int relative_constants_mode;
1181
1182 void __iomem *regs;
1183
Chris Wilson907b28c2013-07-19 20:36:52 +01001184 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001185
1186 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1187
Daniel Vetter28c70f12012-12-01 13:53:45 +01001188
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001189 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1190 * controller on different i2c buses. */
1191 struct mutex gmbus_mutex;
1192
1193 /**
1194 * Base address of the gmbus and gpio block.
1195 */
1196 uint32_t gpio_mmio_base;
1197
Daniel Vetter28c70f12012-12-01 13:53:45 +01001198 wait_queue_head_t gmbus_wait_queue;
1199
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001200 struct pci_dev *bridge_dev;
1201 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001202 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001203
1204 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001205 struct resource mch_res;
1206
1207 atomic_t irq_received;
1208
1209 /* protects the irq masks */
1210 spinlock_t irq_lock;
1211
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001212 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1213 struct pm_qos_request pm_qos;
1214
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001215 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001216 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001217
1218 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001219 u32 irq_mask;
1220 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001221 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001222
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001223 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001224 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001225 struct {
1226 unsigned long hpd_last_jiffies;
1227 int hpd_cnt;
1228 enum {
1229 HPD_ENABLED = 0,
1230 HPD_DISABLED = 1,
1231 HPD_MARK_DISABLED = 2
1232 } hpd_mark;
1233 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001234 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001235 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001236
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001237 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001238
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001239 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001240 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001241 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001242
1243 /* overlay */
1244 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001245 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001246
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001247 /* backlight */
1248 struct {
1249 int level;
1250 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001251 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001252 struct backlight_device *device;
1253 } backlight;
1254
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001255 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001256 bool no_aux_handshake;
1257
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001258 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1259 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1260 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1261
1262 unsigned int fsb_freq, mem_freq, is_ddr3;
1263
Daniel Vetter645416f2013-09-02 16:22:25 +02001264 /**
1265 * wq - Driver workqueue for GEM.
1266 *
1267 * NOTE: Work items scheduled here are not allowed to grab any modeset
1268 * locks, for otherwise the flushing done in the pageflip code will
1269 * result in deadlocks.
1270 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001271 struct workqueue_struct *wq;
1272
1273 /* Display functions */
1274 struct drm_i915_display_funcs display;
1275
1276 /* PCH chipset type */
1277 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001278 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001279
1280 unsigned long quirks;
1281
Zhang Ruib8efb172013-02-05 15:41:53 +08001282 enum modeset_restore modeset_restore;
1283 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001285 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001286 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001287
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001288 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001289
Daniel Vetter87813422012-05-02 11:49:32 +02001290 /* Kernel Modesetting */
1291
yakui_zhao9b9d1722009-05-31 17:17:17 +08001292 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001293
Jesse Barnes27f82272011-09-02 12:54:37 -07001294 struct drm_crtc *plane_to_crtc_mapping[3];
1295 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001296 wait_queue_head_t pending_flip_queue;
1297
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001298 int num_shared_dpll;
1299 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001300 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001301
Jesse Barnes652c3932009-08-17 13:31:43 -07001302 /* Reclocking support */
1303 bool render_reclock_avail;
1304 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001305 /* indicates the reduced downclock for LVDS*/
1306 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001307 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001308
Zhenyu Wangc48044112009-12-17 14:48:43 +08001309 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001310
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001311 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001312
Ben Widawsky59124502013-07-04 11:02:05 -07001313 /* Cannot be determined by PCIID. You must always read a register. */
1314 size_t ellc_size;
1315
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001316 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001317 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001318
Daniel Vetter20e4d402012-08-08 23:35:39 +02001319 /* ilk-only ips/rps state. Everything in here is protected by the global
1320 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001321 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001322
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001323 /* Haswell power well */
1324 struct i915_power_well power_well;
1325
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001326 enum no_psr_reason no_psr_reason;
1327
Daniel Vetter99584db2012-11-14 17:14:04 +01001328 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001329
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001330 struct drm_i915_gem_object *vlv_pctx;
1331
Dave Airlie8be48d92010-03-30 05:34:14 +00001332 /* list of fbdev register on this device */
1333 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001334
Jesse Barnes073f34d2012-11-02 11:13:59 -07001335 /*
1336 * The console may be contended at resume, but we don't
1337 * want it to block on it.
1338 */
1339 struct work_struct console_resume_work;
1340
Chris Wilsone953fd72011-02-21 22:23:52 +00001341 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001342 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001343
Ben Widawsky254f9652012-06-04 14:42:42 -07001344 bool hw_contexts_disabled;
1345 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001346
Damien Lespiau3e683202012-12-11 18:48:29 +00001347 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001348
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001349 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001350
Ville Syrjälä53615a52013-08-01 16:18:50 +03001351 struct {
1352 /*
1353 * Raw watermark latency values:
1354 * in 0.1us units for WM0,
1355 * in 0.5us units for WM1+.
1356 */
1357 /* primary */
1358 uint16_t pri_latency[5];
1359 /* sprite */
1360 uint16_t spr_latency[5];
1361 /* cursor */
1362 uint16_t cur_latency[5];
1363 } wm;
1364
Paulo Zanonic67a4702013-08-19 13:18:09 -03001365 struct i915_package_c8 pc8;
1366
Daniel Vetter231f42a2012-11-02 19:55:05 +01001367 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1368 * here! */
1369 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001370 /* Old ums support infrastructure, same warning applies. */
1371 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372} drm_i915_private_t;
1373
Chris Wilson2c1792a2013-08-01 18:39:55 +01001374static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1375{
1376 return dev->dev_private;
1377}
1378
Chris Wilsonb4519512012-05-11 14:29:30 +01001379/* Iterate over initialised rings */
1380#define for_each_ring(ring__, dev_priv__, i__) \
1381 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1382 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1383
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001384enum hdmi_force_audio {
1385 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1386 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1387 HDMI_AUDIO_AUTO, /* trust EDID */
1388 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1389};
1390
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001391#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001392
Chris Wilson37e680a2012-06-07 15:38:42 +01001393struct drm_i915_gem_object_ops {
1394 /* Interface between the GEM object and its backing storage.
1395 * get_pages() is called once prior to the use of the associated set
1396 * of pages before to binding them into the GTT, and put_pages() is
1397 * called after we no longer need them. As we expect there to be
1398 * associated cost with migrating pages between the backing storage
1399 * and making them available for the GPU (e.g. clflush), we may hold
1400 * onto the pages after they are no longer referenced by the GPU
1401 * in case they may be used again shortly (for example migrating the
1402 * pages to a different memory domain within the GTT). put_pages()
1403 * will therefore most likely be called when the object itself is
1404 * being released or under memory pressure (where we attempt to
1405 * reap pages for the shrinker).
1406 */
1407 int (*get_pages)(struct drm_i915_gem_object *);
1408 void (*put_pages)(struct drm_i915_gem_object *);
1409};
1410
Eric Anholt673a3942008-07-30 12:06:12 -07001411struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001412 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001413
Chris Wilson37e680a2012-06-07 15:38:42 +01001414 const struct drm_i915_gem_object_ops *ops;
1415
Ben Widawsky2f633152013-07-17 12:19:03 -07001416 /** List of VMAs backed by this object */
1417 struct list_head vma_list;
1418
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001419 /** Stolen memory for this object, instead of being backed by shmem. */
1420 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001421 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001422
Chris Wilson69dc4982010-10-19 10:36:51 +01001423 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001424 /** Used in execbuf to temporarily hold a ref */
1425 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001426
1427 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001428 * This is set if the object is on the active lists (has pending
1429 * rendering and so a non-zero seqno), and is not set if it i s on
1430 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001431 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001432 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001433
1434 /**
1435 * This is set if the object has been written to since last bound
1436 * to the GTT
1437 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001438 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001439
1440 /**
1441 * Fence register bits (if any) for this object. Will be set
1442 * as needed when mapped into the GTT.
1443 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001444 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001445 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001446
1447 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001448 * Advice: are the backing pages purgeable?
1449 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001450 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001451
1452 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001453 * Current tiling mode for the object.
1454 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001455 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001456 /**
1457 * Whether the tiling parameters for the currently associated fence
1458 * register have changed. Note that for the purposes of tracking
1459 * tiling changes we also treat the unfenced register, the register
1460 * slot that the object occupies whilst it executes a fenced
1461 * command (such as BLT on gen2/3), as a "fence".
1462 */
1463 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001464
1465 /** How many users have pinned this object in GTT space. The following
1466 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1467 * (via user_pin_count), execbuffer (objects are not allowed multiple
1468 * times for the same batchbuffer), and the framebuffer code. When
1469 * switching/pageflipping, the framebuffer code has at most two buffers
1470 * pinned per crtc.
1471 *
1472 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1473 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001474 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001475#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001477 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001478 * Is the object at the current location in the gtt mappable and
1479 * fenceable? Used to avoid costly recalculations.
1480 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001481 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001482
1483 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001484 * Whether the current gtt mapping needs to be mappable (and isn't just
1485 * mappable by accident). Track pin and fault separate for a more
1486 * accurate mappable working set.
1487 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001488 unsigned int fault_mappable:1;
1489 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001490 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001491
Chris Wilsoncaea7472010-11-12 13:53:37 +00001492 /*
1493 * Is the GPU currently using a fence to access this buffer,
1494 */
1495 unsigned int pending_fenced_gpu_access:1;
1496 unsigned int fenced_gpu_access:1;
1497
Chris Wilson651d7942013-08-08 14:41:10 +01001498 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001499
Daniel Vetter7bddb012012-02-09 17:15:47 +01001500 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001501 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001502 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001503
Chris Wilson9da3da62012-06-01 15:20:22 +01001504 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001505 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001506
Daniel Vetter1286ff72012-05-10 15:25:09 +02001507 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001508 void *dma_buf_vmapping;
1509 int vmapping_count;
1510
Chris Wilsoncaea7472010-11-12 13:53:37 +00001511 struct intel_ring_buffer *ring;
1512
Chris Wilson1c293ea2012-04-17 15:31:27 +01001513 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001514 uint32_t last_read_seqno;
1515 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001516 /** Breadcrumb of last fenced GPU access to the buffer. */
1517 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001518
Daniel Vetter778c3542010-05-13 11:49:44 +02001519 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001520 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001521
Eric Anholt280b7132009-03-12 16:56:27 -07001522 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001523 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001524
Jesse Barnes79e53942008-11-07 14:24:08 -08001525 /** User space pin count and filp owning the pin */
1526 uint32_t user_pin_count;
1527 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001528
1529 /** for phy allocated objects */
1530 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001531};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001532#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001533
Daniel Vetter62b8b212010-04-09 19:05:08 +00001534#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001535
Eric Anholt673a3942008-07-30 12:06:12 -07001536/**
1537 * Request queue structure.
1538 *
1539 * The request queue allows us to note sequence numbers that have been emitted
1540 * and may be associated with active buffers to be retired.
1541 *
1542 * By keeping this list, we can avoid having to do questionable
1543 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1544 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1545 */
1546struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001547 /** On Which ring this request was generated */
1548 struct intel_ring_buffer *ring;
1549
Eric Anholt673a3942008-07-30 12:06:12 -07001550 /** GEM sequence number associated with this request. */
1551 uint32_t seqno;
1552
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001553 /** Position in the ringbuffer of the start of the request */
1554 u32 head;
1555
1556 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001557 u32 tail;
1558
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001559 /** Context related to this request */
1560 struct i915_hw_context *ctx;
1561
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001562 /** Batch buffer related to this request if any */
1563 struct drm_i915_gem_object *batch_obj;
1564
Eric Anholt673a3942008-07-30 12:06:12 -07001565 /** Time at which this request was emitted, in jiffies. */
1566 unsigned long emitted_jiffies;
1567
Eric Anholtb9624422009-06-03 07:27:35 +00001568 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001569 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001570
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001571 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001572 /** file_priv list entry for this request */
1573 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001574};
1575
1576struct drm_i915_file_private {
1577 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001578 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001579 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001580 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001581 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001582
1583 struct i915_ctx_hang_stats hang_stats;
Eric Anholt673a3942008-07-30 12:06:12 -07001584};
1585
Chris Wilson2c1792a2013-08-01 18:39:55 +01001586#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001587
1588#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1589#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1590#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1591#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1592#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1593#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1594#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1595#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1596#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1597#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1598#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1599#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1600#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1601#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1602#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1603#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Zou Nan haicae58522010-11-09 17:17:32 +08001604#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001605#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001606#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1607 (dev)->pci_device == 0x0152 || \
1608 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001609#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1610 (dev)->pci_device == 0x0106 || \
1611 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001612#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001613#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001614#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001615#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1616 ((dev)->pci_device & 0xFF00) == 0x0C00)
Paulo Zanonid567b072012-11-20 13:27:43 -02001617#define IS_ULT(dev) (IS_HASWELL(dev) && \
1618 ((dev)->pci_device & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03001619#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1620 ((dev)->pci_device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001621#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001622
Jesse Barnes85436692011-04-06 12:11:14 -07001623/*
1624 * The genX designation typically refers to the render engine, so render
1625 * capability related checks should use IS_GEN, while display and other checks
1626 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1627 * chips, etc.).
1628 */
Zou Nan haicae58522010-11-09 17:17:32 +08001629#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1630#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1631#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1632#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1633#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001634#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001635
1636#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1637#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Xiang, Haihaof72a1182013-05-28 19:22:22 -07001638#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001639#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001640#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001641#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1642
Ben Widawsky254f9652012-06-04 14:42:42 -07001643#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001644#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001645
Chris Wilson05394f32010-11-08 19:18:58 +00001646#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001647#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1648
Daniel Vetterb45305f2012-12-17 16:21:27 +01001649/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1650#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1651
Zou Nan haicae58522010-11-09 17:17:32 +08001652/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1653 * rows, which changed the alignment requirements and fence programming.
1654 */
1655#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1656 IS_I915GM(dev)))
1657#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1658#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1659#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1660#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1661#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1662#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001663
1664#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1665#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1666#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001667
Damien Lespiauf5adf942013-06-24 18:29:34 +01001668#define HAS_IPS(dev) (IS_ULT(dev))
1669
Damien Lespiaudd93be52013-04-22 18:40:39 +01001670#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001671#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001672#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001673
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001674#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1675#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1676#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1677#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1678#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1679#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1680
Chris Wilson2c1792a2013-08-01 18:39:55 +01001681#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001682#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001683#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1684#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001685#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001686#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001687
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001688#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1689
Ben Widawskyf27b9262012-07-24 20:47:32 -07001690#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001691#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_GPU_CACHE(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001692
Ben Widawskyc8735b02012-09-07 19:43:39 -07001693#define GT_FREQUENCY_MULTIPLIER 50
1694
Chris Wilson05394f32010-11-08 19:18:58 +00001695#include "i915_trace.h"
1696
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001697/**
1698 * RC6 is a special power stage which allows the GPU to enter an very
1699 * low-voltage mode when idle, using down to 0V while at this stage. This
1700 * stage is entered automatically when the GPU is idle when RC6 support is
1701 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1702 *
1703 * There are different RC6 modes available in Intel GPU, which differentiate
1704 * among each other with the latency required to enter and leave RC6 and
1705 * voltage consumed by the GPU in different states.
1706 *
1707 * The combination of the following flags define which states GPU is allowed
1708 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1709 * RC6pp is deepest RC6. Their support by hardware varies according to the
1710 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1711 * which brings the most power savings; deeper states save more power, but
1712 * require higher latency to switch to and wake up.
1713 */
1714#define INTEL_RC6_ENABLE (1<<0)
1715#define INTEL_RC6p_ENABLE (1<<1)
1716#define INTEL_RC6pp_ENABLE (1<<2)
1717
Rob Clarkbaa70942013-08-02 13:27:49 -04001718extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001719extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001720extern unsigned int i915_fbpercrtc __always_unused;
1721extern int i915_panel_ignore_lid __read_mostly;
1722extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001723extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001724extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001725extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001726extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001727extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001728extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001729extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001730extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001731extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001732extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001733extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001734extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001735extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001736extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001737extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001738extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001739extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001740
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001741extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1742extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001743extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1744extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1745
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001747void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001748extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001749extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001750extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001751extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001752extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001753extern void i915_driver_preclose(struct drm_device *dev,
1754 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001755extern void i915_driver_postclose(struct drm_device *dev,
1756 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001757extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001758#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001759extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1760 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001761#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001762extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001763 struct drm_clip_rect *box,
1764 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001765extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001766extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001767extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1768extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1769extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1770extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1771
Jesse Barnes073f34d2012-11-02 11:13:59 -07001772extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001773
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001775void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001776void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001778extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001779extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001780extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001781extern void intel_pm_init(struct drm_device *dev);
1782
1783extern void intel_uncore_sanitize(struct drm_device *dev);
1784extern void intel_uncore_early_sanitize(struct drm_device *dev);
1785extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001786extern void intel_uncore_clear_errors(struct drm_device *dev);
1787extern void intel_uncore_check_errors(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001788
Keith Packard7c463582008-11-04 02:03:27 -08001789void
1790i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1791
1792void
1793i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1794
Eric Anholt673a3942008-07-30 12:06:12 -07001795/* i915_gem.c */
1796int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1797 struct drm_file *file_priv);
1798int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1799 struct drm_file *file_priv);
1800int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1801 struct drm_file *file_priv);
1802int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1803 struct drm_file *file_priv);
1804int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1805 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001806int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1807 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001808int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1809 struct drm_file *file_priv);
1810int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1811 struct drm_file *file_priv);
1812int i915_gem_execbuffer(struct drm_device *dev, void *data,
1813 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001814int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1815 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001816int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1817 struct drm_file *file_priv);
1818int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1819 struct drm_file *file_priv);
1820int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1821 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001822int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1823 struct drm_file *file);
1824int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001826int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001828int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001830int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1831 struct drm_file *file_priv);
1832int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1833 struct drm_file *file_priv);
1834int i915_gem_set_tiling(struct drm_device *dev, void *data,
1835 struct drm_file *file_priv);
1836int i915_gem_get_tiling(struct drm_device *dev, void *data,
1837 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001838int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1839 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001840int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1841 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001842void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001843void *i915_gem_object_alloc(struct drm_device *dev);
1844void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001845int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001846void i915_gem_object_init(struct drm_i915_gem_object *obj,
1847 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001848struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1849 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001850void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001851void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001852
Chris Wilson20217462010-11-23 15:26:33 +00001853int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001854 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001855 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001856 bool map_and_fenceable,
1857 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001858void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001859int __must_check i915_vma_unbind(struct i915_vma *vma);
1860int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001861int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001862void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001863void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001864
Chris Wilson37e680a2012-06-07 15:38:42 +01001865int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001866static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1867{
Imre Deak67d5a502013-02-18 19:28:02 +02001868 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001869
Imre Deak67d5a502013-02-18 19:28:02 +02001870 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001871 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001872
1873 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001874}
Chris Wilsona5570172012-09-04 21:02:54 +01001875static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1876{
1877 BUG_ON(obj->pages == NULL);
1878 obj->pages_pin_count++;
1879}
1880static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1881{
1882 BUG_ON(obj->pages_pin_count == 0);
1883 obj->pages_pin_count--;
1884}
1885
Chris Wilson54cf91d2010-11-25 18:00:26 +00001886int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001887int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1888 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001889void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001890 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001891
Dave Airlieff72145b2011-02-07 12:16:14 +10001892int i915_gem_dumb_create(struct drm_file *file_priv,
1893 struct drm_device *dev,
1894 struct drm_mode_create_dumb *args);
1895int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1896 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001897/**
1898 * Returns true if seq1 is later than seq2.
1899 */
1900static inline bool
1901i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1902{
1903 return (int32_t)(seq1 - seq2) >= 0;
1904}
1905
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001906int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1907int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001908int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001909int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001910
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001911static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001912i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1913{
1914 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1915 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1916 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001917 return true;
1918 } else
1919 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001920}
1921
1922static inline void
1923i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1924{
1925 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1926 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01001927 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001928 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1929 }
1930}
1931
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001932void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001933void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001934int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001935 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001936static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1937{
1938 return unlikely(atomic_read(&error->reset_counter)
1939 & I915_RESET_IN_PROGRESS_FLAG);
1940}
1941
1942static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1943{
1944 return atomic_read(&error->reset_counter) == I915_WEDGED;
1945}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001946
Chris Wilson069efc12010-09-30 16:53:18 +01001947void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01001948bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001949int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001950int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001951int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001952void i915_gem_l3_remap(struct drm_device *dev, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001953void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001954void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001955int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001956int __must_check i915_gem_idle(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03001957int __i915_add_request(struct intel_ring_buffer *ring,
1958 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001959 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03001960 u32 *seqno);
1961#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03001962 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001963int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1964 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001966int __must_check
1967i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1968 bool write);
1969int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001970i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1971int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001972i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1973 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001974 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001975void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001976int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001977 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001978 int id,
1979 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001980void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001981 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001982void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001983void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001984
Chris Wilson467cffb2011-03-07 10:42:03 +00001985uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001986i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1987uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001988i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1989 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001990
Chris Wilsone4ffd172011-04-04 09:44:39 +01001991int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1992 enum i915_cache_level cache_level);
1993
Daniel Vetter1286ff72012-05-10 15:25:09 +02001994struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1995 struct dma_buf *dma_buf);
1996
1997struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1998 struct drm_gem_object *gem_obj, int flags);
1999
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002000void i915_gem_restore_fences(struct drm_device *dev);
2001
Ben Widawskya70a3142013-07-31 16:59:56 -07002002unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2003 struct i915_address_space *vm);
2004bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2005bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2006 struct i915_address_space *vm);
2007unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2008 struct i915_address_space *vm);
2009struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2010 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002011struct i915_vma *
2012i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2013 struct i915_address_space *vm);
Ben Widawskya70a3142013-07-31 16:59:56 -07002014/* Some GGTT VM helpers */
2015#define obj_to_ggtt(obj) \
2016 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2017static inline bool i915_is_ggtt(struct i915_address_space *vm)
2018{
2019 struct i915_address_space *ggtt =
2020 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2021 return vm == ggtt;
2022}
2023
2024static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2025{
2026 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2027}
2028
2029static inline unsigned long
2030i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2031{
2032 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2033}
2034
2035static inline unsigned long
2036i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2037{
2038 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2039}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002040
2041static inline int __must_check
2042i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2043 uint32_t alignment,
2044 bool map_and_fenceable,
2045 bool nonblocking)
2046{
2047 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2048 map_and_fenceable, nonblocking);
2049}
Ben Widawskya70a3142013-07-31 16:59:56 -07002050#undef obj_to_ggtt
2051
Ben Widawsky254f9652012-06-04 14:42:42 -07002052/* i915_gem_context.c */
2053void i915_gem_context_init(struct drm_device *dev);
2054void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002055void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002056int i915_switch_context(struct intel_ring_buffer *ring,
2057 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002058void i915_gem_context_free(struct kref *ctx_ref);
2059static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2060{
2061 kref_get(&ctx->ref);
2062}
2063
2064static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2065{
2066 kref_put(&ctx->ref, i915_gem_context_free);
2067}
2068
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002069struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002070i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002071 struct drm_file *file,
2072 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002073int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2074 struct drm_file *file);
2075int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2076 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002077
Daniel Vetter76aaf222010-11-05 22:23:30 +01002078/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002079void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002080void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2081 struct drm_i915_gem_object *obj,
2082 enum i915_cache_level cache_level);
2083void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2084 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002085
Daniel Vetter76aaf222010-11-05 22:23:30 +01002086void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002087int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2088void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002089 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002090void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002091void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002092void i915_gem_init_global_gtt(struct drm_device *dev);
2093void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2094 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002095int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002096static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002097{
2098 if (INTEL_INFO(dev)->gen < 6)
2099 intel_gtt_chipset_flush();
2100}
2101
Daniel Vetter76aaf222010-11-05 22:23:30 +01002102
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002103/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002104int __must_check i915_gem_evict_something(struct drm_device *dev,
2105 struct i915_address_space *vm,
2106 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002107 unsigned alignment,
2108 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002109 bool mappable,
2110 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002111int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002112int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002113
Chris Wilson9797fbf2012-04-24 15:47:39 +01002114/* i915_gem_stolen.c */
2115int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002116int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2117void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002118void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002119struct drm_i915_gem_object *
2120i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002121struct drm_i915_gem_object *
2122i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2123 u32 stolen_offset,
2124 u32 gtt_offset,
2125 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002126void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002127
Eric Anholt673a3942008-07-30 12:06:12 -07002128/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002129static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002130{
2131 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2132
2133 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2134 obj->tiling_mode != I915_TILING_NONE;
2135}
2136
Eric Anholt673a3942008-07-30 12:06:12 -07002137void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002138void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2139void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002140
2141/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002142#if WATCH_LISTS
2143int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002144#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002145#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002146#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147
Ben Gamari20172632009-02-17 20:08:50 -05002148/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002149int i915_debugfs_init(struct drm_minor *minor);
2150void i915_debugfs_cleanup(struct drm_minor *minor);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002151
2152/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002153__printf(2, 3)
2154void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002155int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2156 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002157int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2158 size_t count, loff_t pos);
2159static inline void i915_error_state_buf_release(
2160 struct drm_i915_error_state_buf *eb)
2161{
2162 kfree(eb->buf);
2163}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002164void i915_capture_error_state(struct drm_device *dev);
2165void i915_error_state_get(struct drm_device *dev,
2166 struct i915_error_state_file_priv *error_priv);
2167void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2168void i915_destroy_error_state(struct drm_device *dev);
2169
2170void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2171const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002172
Jesse Barnes317c35d2008-08-25 15:11:06 -07002173/* i915_suspend.c */
2174extern int i915_save_state(struct drm_device *dev);
2175extern int i915_restore_state(struct drm_device *dev);
2176
Daniel Vetterd8157a32013-01-25 17:53:20 +01002177/* i915_ums.c */
2178void i915_save_display_reg(struct drm_device *dev);
2179void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002180
Ben Widawsky0136db582012-04-10 21:17:01 -07002181/* i915_sysfs.c */
2182void i915_setup_sysfs(struct drm_device *dev_priv);
2183void i915_teardown_sysfs(struct drm_device *dev_priv);
2184
Chris Wilsonf899fc62010-07-20 15:44:45 -07002185/* intel_i2c.c */
2186extern int intel_setup_gmbus(struct drm_device *dev);
2187extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002188static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002189{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002190 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002191}
2192
2193extern struct i2c_adapter *intel_gmbus_get_adapter(
2194 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002195extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2196extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002197static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002198{
2199 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2200}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002201extern void intel_i2c_reset(struct drm_device *dev);
2202
Chris Wilson3b617962010-08-24 09:02:58 +01002203/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002204struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002205extern int intel_opregion_setup(struct drm_device *dev);
2206#ifdef CONFIG_ACPI
2207extern void intel_opregion_init(struct drm_device *dev);
2208extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002209extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002210extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2211 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002212extern int intel_opregion_notify_adapter(struct drm_device *dev,
2213 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002214#else
Chris Wilson44834a62010-08-19 16:09:23 +01002215static inline void intel_opregion_init(struct drm_device *dev) { return; }
2216static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002217static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002218static inline int
2219intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2220{
2221 return 0;
2222}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002223static inline int
2224intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2225{
2226 return 0;
2227}
Len Brown65e082c2008-10-24 17:18:10 -04002228#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002229
Jesse Barnes723bfd72010-10-07 16:01:13 -07002230/* intel_acpi.c */
2231#ifdef CONFIG_ACPI
2232extern void intel_register_dsm_handler(void);
2233extern void intel_unregister_dsm_handler(void);
2234#else
2235static inline void intel_register_dsm_handler(void) { return; }
2236static inline void intel_unregister_dsm_handler(void) { return; }
2237#endif /* CONFIG_ACPI */
2238
Jesse Barnes79e53942008-11-07 14:24:08 -08002239/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002240extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002241extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002242extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002243extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002244extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002245extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002246extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2247 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002248extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002249extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002250extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002251extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002252extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002253extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002254extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2255extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2256extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002257extern void intel_detect_pch(struct drm_device *dev);
2258extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002259extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002260
Ben Widawsky2911a352012-04-05 14:47:36 -07002261extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002262int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2263 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002264
Chris Wilson6ef3d422010-08-04 20:26:07 +01002265/* overlay */
2266extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002267extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2268 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002269
2270extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002271extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002272 struct drm_device *dev,
2273 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002274
Ben Widawskyb7287d82011-04-25 11:22:22 -07002275/* On SNB platform, before reading ring registers forcewake bit
2276 * must be set to prevent GT core from power down and stale values being
2277 * returned.
2278 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002279void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2280void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002281
Ben Widawsky42c05262012-09-26 10:34:00 -07002282int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2283int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002284
2285/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002286u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2287void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2288u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002289u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2290void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2291u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2292void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2293u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2294void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2295u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2296void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002297u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2298void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002299u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2300 enum intel_sbi_destination destination);
2301void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2302 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002303
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002304int vlv_gpu_freq(int ddr_freq, int val);
2305int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002306
Chris Wilson6af5d922013-07-19 20:36:53 +01002307#define __i915_read(x) \
Chris Wilsondba8e412013-07-19 20:36:54 +01002308 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
Chris Wilson6af5d922013-07-19 20:36:53 +01002309__i915_read(8)
2310__i915_read(16)
2311__i915_read(32)
2312__i915_read(64)
Keith Packard5f753772010-11-22 09:24:22 +00002313#undef __i915_read
2314
Chris Wilson6af5d922013-07-19 20:36:53 +01002315#define __i915_write(x) \
Chris Wilsondba8e412013-07-19 20:36:54 +01002316 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
Chris Wilson6af5d922013-07-19 20:36:53 +01002317__i915_write(8)
2318__i915_write(16)
2319__i915_write(32)
2320__i915_write(64)
Keith Packard5f753772010-11-22 09:24:22 +00002321#undef __i915_write
2322
Chris Wilsondba8e412013-07-19 20:36:54 +01002323#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2324#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002325
Chris Wilsondba8e412013-07-19 20:36:54 +01002326#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2327#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2328#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2329#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002330
Chris Wilsondba8e412013-07-19 20:36:54 +01002331#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2332#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2333#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2334#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002335
Chris Wilsondba8e412013-07-19 20:36:54 +01002336#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2337#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002338
2339#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2340#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2341
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002342/* "Broadcast RGB" property */
2343#define INTEL_BROADCAST_RGB_AUTO 0
2344#define INTEL_BROADCAST_RGB_FULL 1
2345#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002346
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002347static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2348{
2349 if (HAS_PCH_SPLIT(dev))
2350 return CPU_VGACNTRL;
2351 else if (IS_VALLEYVIEW(dev))
2352 return VLV_VGACNTRL;
2353 else
2354 return VGACNTRL;
2355}
2356
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002357static inline void __user *to_user_ptr(u64 address)
2358{
2359 return (void __user *)(uintptr_t)address;
2360}
2361
Imre Deakdf977292013-05-21 20:03:17 +03002362static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2363{
2364 unsigned long j = msecs_to_jiffies(m);
2365
2366 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2367}
2368
2369static inline unsigned long
2370timespec_to_jiffies_timeout(const struct timespec *value)
2371{
2372 unsigned long j = timespec_to_jiffies(value);
2373
2374 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2375}
2376
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377#endif