blob: 7b998dcae08999117c9c9a1be6af5575d2771240 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
Egbert Eich1d843f92013-02-25 12:06:49 -0500109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
Chris Wilson2a2d5482012-12-03 11:49:06 +0000122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700128
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800130
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
Daniel Vettere7b903d2013-06-05 13:34:14 +0200135struct drm_i915_private;
136
Daniel Vettere2b78262013-06-07 23:10:03 +0200137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100143#define I915_NUM_PLLS 2
144
Daniel Vetter53589012013-06-05 13:34:16 +0200145struct intel_dpll_hw_state {
146};
147
Daniel Vetter46edb022013-06-05 13:34:12 +0200148struct intel_shared_dpll {
149 int refcount; /* count of number of CRTCs sharing this PLL */
150 int active; /* count of number of active CRTCs (i.e. DPMS on) */
151 bool on; /* is the PLL actually active? Disabled during modeset */
152 const char *name;
153 /* should match the index in the dev_priv->shared_dplls array */
154 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200155 struct intel_dpll_hw_state hw_state;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200156 void (*enable)(struct drm_i915_private *dev_priv,
157 struct intel_shared_dpll *pll);
158 void (*disable)(struct drm_i915_private *dev_priv,
159 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200160 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll,
162 struct intel_dpll_hw_state *hw_state);
Daniel Vetter46edb022013-06-05 13:34:12 +0200163};
164
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100165/* Used by dp and fdi links */
166struct intel_link_m_n {
167 uint32_t tu;
168 uint32_t gmch_m;
169 uint32_t gmch_n;
170 uint32_t link_m;
171 uint32_t link_n;
172};
173
174void intel_link_compute_m_n(int bpp, int nlanes,
175 int pixel_clock, int link_clock,
176 struct intel_link_m_n *m_n);
177
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300178struct intel_ddi_plls {
179 int spll_refcount;
180 int wrpll1_refcount;
181 int wrpll2_refcount;
182};
183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184/* Interface history:
185 *
186 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100187 * 1.2: Add Power Management
188 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100189 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000190 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000191 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
192 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 */
194#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000195#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#define DRIVER_PATCHLEVEL 0
197
Eric Anholt673a3942008-07-30 12:06:12 -0700198#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100199#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100200#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700201
Dave Airlie71acb5e2008-12-30 20:31:46 +1000202#define I915_GEM_PHYS_CURSOR_0 1
203#define I915_GEM_PHYS_CURSOR_1 2
204#define I915_GEM_PHYS_OVERLAY_REGS 3
205#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
206
207struct drm_i915_gem_phys_object {
208 int id;
209 struct page **page_list;
210 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000211 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000212};
213
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700214struct opregion_header;
215struct opregion_acpi;
216struct opregion_swsci;
217struct opregion_asle;
218
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100219struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700220 struct opregion_header __iomem *header;
221 struct opregion_acpi __iomem *acpi;
222 struct opregion_swsci __iomem *swsci;
223 struct opregion_asle __iomem *asle;
224 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000225 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100226};
Chris Wilson44834a62010-08-19 16:09:23 +0100227#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100228
Chris Wilson6ef3d422010-08-04 20:26:07 +0100229struct intel_overlay;
230struct intel_overlay_error_state;
231
Dave Airlie7c1c2872008-11-28 14:22:24 +1000232struct drm_i915_master_private {
233 drm_local_map_t *sarea;
234 struct _drm_i915_sarea *sarea_priv;
235};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800236#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300237#define I915_MAX_NUM_FENCES 32
238/* 32 fences + sign bit for FENCE_REG_NONE */
239#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800240
241struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200242 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000243 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100244 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800245};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000246
yakui_zhao9b9d1722009-05-31 17:17:17 +0800247struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100248 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800249 u8 dvo_port;
250 u8 slave_addr;
251 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100252 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400253 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800254};
255
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000256struct intel_display_error_state;
257
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700258struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200259 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700260 u32 eir;
261 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700262 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700263 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000264 u32 derrmr;
265 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700266 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800267 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100268 u32 tail[I915_NUM_RINGS];
269 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000270 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100271 u32 ipeir[I915_NUM_RINGS];
272 u32 ipehr[I915_NUM_RINGS];
273 u32 instdone[I915_NUM_RINGS];
274 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100275 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000276 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100277 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100278 /* our own tracking of ring head and tail */
279 u32 cpu_ring_head[I915_NUM_RINGS];
280 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100281 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700282 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100283 u32 instpm[I915_NUM_RINGS];
284 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700285 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100286 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000287 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100288 u32 fault_reg[I915_NUM_RINGS];
289 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100290 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200291 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700292 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000293 struct drm_i915_error_ring {
294 struct drm_i915_error_object {
295 int page_count;
296 u32 gtt_offset;
297 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800298 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000299 struct drm_i915_error_request {
300 long jiffies;
301 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000302 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000303 } *requests;
304 int num_requests;
305 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000306 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000307 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000308 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100309 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000310 u32 gtt_offset;
311 u32 read_domains;
312 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200313 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000314 s32 pinned:2;
315 u32 tiling:2;
316 u32 dirty:1;
317 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100318 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700319 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000320 } *active_bo, *pinned_bo;
321 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100322 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000323 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700324};
325
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100326struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100327struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200328struct intel_limit;
329struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100330
Jesse Barnese70236a2009-09-21 10:42:27 -0700331struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400332 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700333 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
334 void (*disable_fbc)(struct drm_device *dev);
335 int (*get_display_clock_speed)(struct drm_device *dev);
336 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200337 /**
338 * find_dpll() - Find the best values for the PLL
339 * @limit: limits for the PLL
340 * @crtc: current CRTC
341 * @target: target frequency in kHz
342 * @refclk: reference clock frequency in kHz
343 * @match_clock: if provided, @best_clock P divider must
344 * match the P divider from @match_clock
345 * used for LVDS downclocking
346 * @best_clock: best PLL values found
347 *
348 * Returns true on success, false on failure.
349 */
350 bool (*find_dpll)(const struct intel_limit *limit,
351 struct drm_crtc *crtc,
352 int target, int refclk,
353 struct dpll *match_clock,
354 struct dpll *best_clock);
Chris Wilsond2102462011-01-24 17:43:27 +0000355 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800356 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300357 uint32_t sprite_width, int pixel_size,
358 bool enable);
Daniel Vetter47fab732012-10-26 10:58:18 +0200359 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100360 /* Returns the active state of the crtc, and if the crtc is active,
361 * fills out the pipe-config with the hw state. */
362 bool (*get_pipe_config)(struct intel_crtc *,
363 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700364 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700365 int x, int y,
366 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200367 void (*crtc_enable)(struct drm_crtc *crtc);
368 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100369 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800370 void (*write_eld)(struct drm_connector *connector,
371 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700372 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700373 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700374 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
375 struct drm_framebuffer *fb,
376 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700377 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
378 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100379 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700380 /* clock updates for mode set */
381 /* cursor updates */
382 /* render clock increase/decrease */
383 /* display clock increase/decrease */
384 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700385};
386
Chris Wilson990bbda2012-07-02 11:51:02 -0300387struct drm_i915_gt_funcs {
388 void (*force_wake_get)(struct drm_i915_private *dev_priv);
389 void (*force_wake_put)(struct drm_i915_private *dev_priv);
390};
391
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100392#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
393 func(is_mobile) sep \
394 func(is_i85x) sep \
395 func(is_i915g) sep \
396 func(is_i945gm) sep \
397 func(is_g33) sep \
398 func(need_gfx_hws) sep \
399 func(is_g4x) sep \
400 func(is_pineview) sep \
401 func(is_broadwater) sep \
402 func(is_crestline) sep \
403 func(is_ivybridge) sep \
404 func(is_valleyview) sep \
405 func(is_haswell) sep \
406 func(has_force_wake) sep \
407 func(has_fbc) sep \
408 func(has_pipe_cxsr) sep \
409 func(has_hotplug) sep \
410 func(cursor_needs_physical) sep \
411 func(has_overlay) sep \
412 func(overlay_needs_physical) sep \
413 func(supports_tv) sep \
414 func(has_bsd_ring) sep \
415 func(has_blt_ring) sep \
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700416 func(has_vebox_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100417 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100418 func(has_ddi) sep \
419 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200420
Damien Lespiaua587f772013-04-22 18:40:38 +0100421#define DEFINE_FLAG(name) u8 name:1
422#define SEP_SEMICOLON ;
423
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500424struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200425 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700426 u8 num_pipes:3;
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100427 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100428 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500429};
430
Damien Lespiaua587f772013-04-22 18:40:38 +0100431#undef DEFINE_FLAG
432#undef SEP_SEMICOLON
433
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800434enum i915_cache_level {
435 I915_CACHE_NONE = 0,
436 I915_CACHE_LLC,
437 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
438};
439
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700440typedef uint32_t gen6_gtt_pte_t;
441
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800442/* The Graphics Translation Table is the way in which GEN hardware translates a
443 * Graphics Virtual Address into a Physical Address. In addition to the normal
444 * collateral associated with any va->pa translations GEN hardware also has a
445 * portion of the GTT which can be mapped by the CPU and remain both coherent
446 * and correct (in cases like swizzling). That region is referred to as GMADR in
447 * the spec.
448 */
449struct i915_gtt {
450 unsigned long start; /* Start offset of used GTT */
451 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800452 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800453
454 unsigned long mappable_end; /* End offset that we can CPU map */
455 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
456 phys_addr_t mappable_base; /* PA of our GMADR */
457
458 /** "Graphics Stolen Memory" holds the global PTEs */
459 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800460
461 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800462 dma_addr_t scratch_page_dma;
463 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800464
465 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800466 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800467 size_t *stolen, phys_addr_t *mappable_base,
468 unsigned long *mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800469 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800470 void (*gtt_clear_range)(struct drm_device *dev,
471 unsigned int first_entry,
472 unsigned int num_entries);
473 void (*gtt_insert_entries)(struct drm_device *dev,
474 struct sg_table *st,
475 unsigned int pg_start,
476 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700477 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
478 dma_addr_t addr,
479 enum i915_cache_level level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800480};
Ben Widawskya54c0c22013-01-24 14:45:00 -0800481#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800482
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100483#define I915_PPGTT_PD_ENTRIES 512
484#define I915_PPGTT_PT_ENTRIES 1024
485struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700486 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100487 unsigned num_pd_entries;
488 struct page **pt_pages;
489 uint32_t pd_offset;
490 dma_addr_t *pt_dma_addr;
491 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800492
493 /* pte functions, mirroring the interface of the global gtt. */
494 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
495 unsigned int first_entry,
496 unsigned int num_entries);
497 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
498 struct sg_table *st,
499 unsigned int pg_start,
500 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700501 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
502 dma_addr_t addr,
503 enum i915_cache_level level);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700504 int (*enable)(struct drm_device *dev);
Daniel Vetter3440d262013-01-24 13:49:56 -0800505 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100506};
507
Ben Widawsky40521052012-06-04 14:42:43 -0700508
509/* This must match up with the value previously used for execbuf2.rsvd1. */
510#define DEFAULT_CONTEXT_ID 0
511struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300512 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700513 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700514 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700515 struct drm_i915_file_private *file_priv;
516 struct intel_ring_buffer *ring;
517 struct drm_i915_gem_object *obj;
518};
519
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800520enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100521 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800522 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
523 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
524 FBC_MODE_TOO_LARGE, /* mode too large for compression */
525 FBC_BAD_PLANE, /* fbc not supported on plane */
526 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700527 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700528 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800529};
530
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800531enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300532 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800533 PCH_IBX, /* Ibexpeak PCH */
534 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300535 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700536 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800537};
538
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200539enum intel_sbi_destination {
540 SBI_ICLK,
541 SBI_MPHY,
542};
543
Jesse Barnesb690e962010-07-19 13:53:12 -0700544#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700545#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100546#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700547
Dave Airlie8be48d92010-03-30 05:34:14 +0000548struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100549struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000550
Daniel Vetterc2b91522012-02-14 22:37:19 +0100551struct intel_gmbus {
552 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000553 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100554 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100555 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100556 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100557 struct drm_i915_private *dev_priv;
558};
559
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100560struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000561 u8 saveLBB;
562 u32 saveDSPACNTR;
563 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000564 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000565 u32 savePIPEACONF;
566 u32 savePIPEBCONF;
567 u32 savePIPEASRC;
568 u32 savePIPEBSRC;
569 u32 saveFPA0;
570 u32 saveFPA1;
571 u32 saveDPLL_A;
572 u32 saveDPLL_A_MD;
573 u32 saveHTOTAL_A;
574 u32 saveHBLANK_A;
575 u32 saveHSYNC_A;
576 u32 saveVTOTAL_A;
577 u32 saveVBLANK_A;
578 u32 saveVSYNC_A;
579 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000580 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800581 u32 saveTRANS_HTOTAL_A;
582 u32 saveTRANS_HBLANK_A;
583 u32 saveTRANS_HSYNC_A;
584 u32 saveTRANS_VTOTAL_A;
585 u32 saveTRANS_VBLANK_A;
586 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000587 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000588 u32 saveDSPASTRIDE;
589 u32 saveDSPASIZE;
590 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700591 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000592 u32 saveDSPASURF;
593 u32 saveDSPATILEOFF;
594 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700595 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000596 u32 saveBLC_PWM_CTL;
597 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800598 u32 saveBLC_CPU_PWM_CTL;
599 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000600 u32 saveFPB0;
601 u32 saveFPB1;
602 u32 saveDPLL_B;
603 u32 saveDPLL_B_MD;
604 u32 saveHTOTAL_B;
605 u32 saveHBLANK_B;
606 u32 saveHSYNC_B;
607 u32 saveVTOTAL_B;
608 u32 saveVBLANK_B;
609 u32 saveVSYNC_B;
610 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000611 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800612 u32 saveTRANS_HTOTAL_B;
613 u32 saveTRANS_HBLANK_B;
614 u32 saveTRANS_HSYNC_B;
615 u32 saveTRANS_VTOTAL_B;
616 u32 saveTRANS_VBLANK_B;
617 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000618 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000619 u32 saveDSPBSTRIDE;
620 u32 saveDSPBSIZE;
621 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700622 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000623 u32 saveDSPBSURF;
624 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700625 u32 saveVGA0;
626 u32 saveVGA1;
627 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000628 u32 saveVGACNTRL;
629 u32 saveADPA;
630 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700631 u32 savePP_ON_DELAYS;
632 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000633 u32 saveDVOA;
634 u32 saveDVOB;
635 u32 saveDVOC;
636 u32 savePP_ON;
637 u32 savePP_OFF;
638 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700639 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000640 u32 savePFIT_CONTROL;
641 u32 save_palette_a[256];
642 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700643 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000644 u32 saveFBC_CFB_BASE;
645 u32 saveFBC_LL_BASE;
646 u32 saveFBC_CONTROL;
647 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000648 u32 saveIER;
649 u32 saveIIR;
650 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800651 u32 saveDEIER;
652 u32 saveDEIMR;
653 u32 saveGTIER;
654 u32 saveGTIMR;
655 u32 saveFDI_RXA_IMR;
656 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800657 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800658 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000659 u32 saveSWF0[16];
660 u32 saveSWF1[16];
661 u32 saveSWF2[3];
662 u8 saveMSR;
663 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800664 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000665 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000666 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000667 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000668 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200669 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000670 u32 saveCURACNTR;
671 u32 saveCURAPOS;
672 u32 saveCURABASE;
673 u32 saveCURBCNTR;
674 u32 saveCURBPOS;
675 u32 saveCURBBASE;
676 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 u32 saveDP_B;
678 u32 saveDP_C;
679 u32 saveDP_D;
680 u32 savePIPEA_GMCH_DATA_M;
681 u32 savePIPEB_GMCH_DATA_M;
682 u32 savePIPEA_GMCH_DATA_N;
683 u32 savePIPEB_GMCH_DATA_N;
684 u32 savePIPEA_DP_LINK_M;
685 u32 savePIPEB_DP_LINK_M;
686 u32 savePIPEA_DP_LINK_N;
687 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800688 u32 saveFDI_RXA_CTL;
689 u32 saveFDI_TXA_CTL;
690 u32 saveFDI_RXB_CTL;
691 u32 saveFDI_TXB_CTL;
692 u32 savePFA_CTL_1;
693 u32 savePFB_CTL_1;
694 u32 savePFA_WIN_SZ;
695 u32 savePFB_WIN_SZ;
696 u32 savePFA_WIN_POS;
697 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000698 u32 savePCH_DREF_CONTROL;
699 u32 saveDISP_ARB_CTL;
700 u32 savePIPEA_DATA_M1;
701 u32 savePIPEA_DATA_N1;
702 u32 savePIPEA_LINK_M1;
703 u32 savePIPEA_LINK_N1;
704 u32 savePIPEB_DATA_M1;
705 u32 savePIPEB_DATA_N1;
706 u32 savePIPEB_LINK_M1;
707 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000708 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400709 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100710};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100711
712struct intel_gen6_power_mgmt {
713 struct work_struct work;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700714 struct delayed_work vlv_work;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100715 u32 pm_iir;
716 /* lock - irqsave spinlock that protectects the work_struct and
717 * pm_iir. */
718 spinlock_t lock;
719
720 /* The below variables an all the rps hw state are protected by
721 * dev->struct mutext. */
722 u8 cur_delay;
723 u8 min_delay;
724 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700725 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700726 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700727
728 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700729
730 /*
731 * Protects RPS/RC6 register access and PCU communication.
732 * Must be taken after struct_mutex if nested.
733 */
734 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100735};
736
Daniel Vetter1a240d42012-11-29 22:18:51 +0100737/* defined intel_pm.c */
738extern spinlock_t mchdev_lock;
739
Daniel Vetterc85aa882012-11-02 19:55:03 +0100740struct intel_ilk_power_mgmt {
741 u8 cur_delay;
742 u8 min_delay;
743 u8 max_delay;
744 u8 fmax;
745 u8 fstart;
746
747 u64 last_count1;
748 unsigned long last_time1;
749 unsigned long chipset_power;
750 u64 last_count2;
751 struct timespec last_time2;
752 unsigned long gfx_power;
753 u8 corr;
754
755 int c_m;
756 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100757
758 struct drm_i915_gem_object *pwrctx;
759 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100760};
761
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800762/* Power well structure for haswell */
763struct i915_power_well {
764 struct drm_device *device;
765 spinlock_t lock;
766 /* power well enable/disable usage count */
767 int count;
768 int i915_request;
769};
770
Daniel Vetter231f42a2012-11-02 19:55:05 +0100771struct i915_dri1_state {
772 unsigned allow_batchbuffer : 1;
773 u32 __iomem *gfx_hws_cpu_addr;
774
775 unsigned int cpp;
776 int back_offset;
777 int front_offset;
778 int current_page;
779 int page_flipping;
780
781 uint32_t counter;
782};
783
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100784struct intel_l3_parity {
785 u32 *remap_info;
786 struct work_struct error_work;
787};
788
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100789struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100790 /** Memory allocator for GTT stolen memory */
791 struct drm_mm stolen;
792 /** Memory allocator for GTT */
793 struct drm_mm gtt_space;
794 /** List of all objects in gtt_space. Used to restore gtt
795 * mappings on resume */
796 struct list_head bound_list;
797 /**
798 * List of objects which are not bound to the GTT (thus
799 * are idle and not used by the GPU) but still have
800 * (presumably uncached) pages still attached.
801 */
802 struct list_head unbound_list;
803
804 /** Usable portion of the GTT for GEM */
805 unsigned long stolen_base; /* limited to low memory (32-bit) */
806
807 int gtt_mtrr;
808
809 /** PPGTT used for aliasing the PPGTT with the GTT */
810 struct i915_hw_ppgtt *aliasing_ppgtt;
811
812 struct shrinker inactive_shrinker;
813 bool shrinker_no_lock_stealing;
814
815 /**
816 * List of objects currently involved in rendering.
817 *
818 * Includes buffers having the contents of their GPU caches
819 * flushed, not necessarily primitives. last_rendering_seqno
820 * represents when the rendering involved will be completed.
821 *
822 * A reference is held on the buffer while on this list.
823 */
824 struct list_head active_list;
825
826 /**
827 * LRU list of objects which are not in the ringbuffer and
828 * are ready to unbind, but are still in the GTT.
829 *
830 * last_rendering_seqno is 0 while an object is in this list.
831 *
832 * A reference is not held on the buffer while on this list,
833 * as merely being GTT-bound shouldn't prevent its being
834 * freed, and we'll pull it off the list in the free path.
835 */
836 struct list_head inactive_list;
837
838 /** LRU list of objects with fence regs on them. */
839 struct list_head fence_list;
840
841 /**
842 * We leave the user IRQ off as much as possible,
843 * but this means that requests will finish and never
844 * be retired once the system goes idle. Set a timer to
845 * fire periodically while the ring is running. When it
846 * fires, go retire requests.
847 */
848 struct delayed_work retire_work;
849
850 /**
851 * Are we in a non-interruptible section of code like
852 * modesetting?
853 */
854 bool interruptible;
855
856 /**
857 * Flag if the X Server, and thus DRM, is not currently in
858 * control of the device.
859 *
860 * This is set between LeaveVT and EnterVT. It needs to be
861 * replaced with a semaphore. It also needs to be
862 * transitioned away from for kernel modesetting.
863 */
864 int suspended;
865
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100866 /** Bit 6 swizzling required for X tiling */
867 uint32_t bit_6_swizzle_x;
868 /** Bit 6 swizzling required for Y tiling */
869 uint32_t bit_6_swizzle_y;
870
871 /* storage for physical objects */
872 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
873
874 /* accounting, useful for userland debugging */
875 size_t object_memory;
876 u32 object_count;
877};
878
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300879struct drm_i915_error_state_buf {
880 unsigned bytes;
881 unsigned size;
882 int err;
883 u8 *buf;
884 loff_t start;
885 loff_t pos;
886};
887
Daniel Vetter99584db2012-11-14 17:14:04 +0100888struct i915_gpu_error {
889 /* For hangcheck timer */
890#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
891#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
892 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +0100893
894 /* For reset and error_state handling. */
895 spinlock_t lock;
896 /* Protected by the above dev->gpu_error.lock. */
897 struct drm_i915_error_state *first_error;
898 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100899
900 unsigned long last_reset;
901
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100902 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100903 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100904 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100905 * Upper bits are for the reset counter. This counter is used by the
906 * wait_seqno code to race-free noticed that a reset event happened and
907 * that it needs to restart the entire ioctl (since most likely the
908 * seqno it waited for won't ever signal anytime soon).
909 *
910 * This is important for lock-free wait paths, where no contended lock
911 * naturally enforces the correct ordering between the bail-out of the
912 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100913 *
914 * Lowest bit controls the reset state machine: Set means a reset is in
915 * progress. This state will (presuming we don't have any bugs) decay
916 * into either unset (successful reset) or the special WEDGED value (hw
917 * terminally sour). All waiters on the reset_queue will be woken when
918 * that happens.
919 */
920 atomic_t reset_counter;
921
922 /**
923 * Special values/flags for reset_counter
924 *
925 * Note that the code relies on
926 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
927 * being true.
928 */
929#define I915_RESET_IN_PROGRESS_FLAG 1
930#define I915_WEDGED 0xffffffff
931
932 /**
933 * Waitqueue to signal when the reset has completed. Used by clients
934 * that wait for dev_priv->mm.wedged to settle.
935 */
936 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100937
Daniel Vetter99584db2012-11-14 17:14:04 +0100938 /* For gpu hang simulation. */
939 unsigned int stop_rings;
940};
941
Zhang Ruib8efb172013-02-05 15:41:53 +0800942enum modeset_restore {
943 MODESET_ON_LID_OPEN,
944 MODESET_DONE,
945 MODESET_SUSPENDED,
946};
947
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300948struct intel_vbt_data {
949 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
950 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
951
952 /* Feature bits */
953 unsigned int int_tv_support:1;
954 unsigned int lvds_dither:1;
955 unsigned int lvds_vbt:1;
956 unsigned int int_crt_support:1;
957 unsigned int lvds_use_ssc:1;
958 unsigned int display_clock_mode:1;
959 unsigned int fdi_rx_polarity_inverted:1;
960 int lvds_ssc_freq;
961 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
962
963 /* eDP */
964 int edp_rate;
965 int edp_lanes;
966 int edp_preemphasis;
967 int edp_vswing;
968 bool edp_initialized;
969 bool edp_support;
970 int edp_bpp;
971 struct edp_power_seq edp_pps;
972
973 int crt_ddc_pin;
974
975 int child_dev_num;
976 struct child_device_config *child_dev;
977};
978
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100979typedef struct drm_i915_private {
980 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000981 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100982
983 const struct intel_device_info *info;
984
985 int relative_constants_mode;
986
987 void __iomem *regs;
988
989 struct drm_i915_gt_funcs gt;
990 /** gt_fifo_count and the subsequent register write are synchronized
991 * with dev->struct_mutex. */
992 unsigned gt_fifo_count;
993 /** forcewake_count is protected by gt_lock */
994 unsigned forcewake_count;
995 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800996 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100997
998 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
999
Daniel Vetter28c70f12012-12-01 13:53:45 +01001000
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001001 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1002 * controller on different i2c buses. */
1003 struct mutex gmbus_mutex;
1004
1005 /**
1006 * Base address of the gmbus and gpio block.
1007 */
1008 uint32_t gpio_mmio_base;
1009
Daniel Vetter28c70f12012-12-01 13:53:45 +01001010 wait_queue_head_t gmbus_wait_queue;
1011
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001012 struct pci_dev *bridge_dev;
1013 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001014 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001015
1016 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001017 struct resource mch_res;
1018
1019 atomic_t irq_received;
1020
1021 /* protects the irq masks */
1022 spinlock_t irq_lock;
1023
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001024 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1025 struct pm_qos_request pm_qos;
1026
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001027 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001028 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001029
1030 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001031 u32 irq_mask;
1032 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001033
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001034 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001035 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001036 struct {
1037 unsigned long hpd_last_jiffies;
1038 int hpd_cnt;
1039 enum {
1040 HPD_ENABLED = 0,
1041 HPD_DISABLED = 1,
1042 HPD_MARK_DISABLED = 2
1043 } hpd_mark;
1044 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001045 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001046 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001047
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001048 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001049
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001050 unsigned long cfb_size;
1051 unsigned int cfb_fb;
1052 enum plane cfb_plane;
1053 int cfb_y;
1054 struct intel_fbc_work *fbc_work;
1055
1056 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001057 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001058
1059 /* overlay */
1060 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001061 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001062
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001063 /* backlight */
1064 struct {
1065 int level;
1066 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001067 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001068 struct backlight_device *device;
1069 } backlight;
1070
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001071 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001072 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1073 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001074 bool no_aux_handshake;
1075
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001076 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1077 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1078 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1079
1080 unsigned int fsb_freq, mem_freq, is_ddr3;
1081
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001082 struct workqueue_struct *wq;
1083
1084 /* Display functions */
1085 struct drm_i915_display_funcs display;
1086
1087 /* PCH chipset type */
1088 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001089 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001090
1091 unsigned long quirks;
1092
Zhang Ruib8efb172013-02-05 15:41:53 +08001093 enum modeset_restore modeset_restore;
1094 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001095
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001096 struct i915_gtt gtt;
1097
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001098 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001099
Daniel Vetter87813422012-05-02 11:49:32 +02001100 /* Kernel Modesetting */
1101
yakui_zhao9b9d1722009-05-31 17:17:17 +08001102 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001103
Jesse Barnes27f82272011-09-02 12:54:37 -07001104 struct drm_crtc *plane_to_crtc_mapping[3];
1105 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001106 wait_queue_head_t pending_flip_queue;
1107
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001108 int num_shared_dpll;
1109 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001110 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001111
Jesse Barnes652c3932009-08-17 13:31:43 -07001112 /* Reclocking support */
1113 bool render_reclock_avail;
1114 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001115 /* indicates the reduced downclock for LVDS*/
1116 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001117 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001118
Zhenyu Wangc48044112009-12-17 14:48:43 +08001119 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001120
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001121 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001122
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001123 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001124 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001125
Daniel Vetter20e4d402012-08-08 23:35:39 +02001126 /* ilk-only ips/rps state. Everything in here is protected by the global
1127 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001128 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001129
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001130 /* Haswell power well */
1131 struct i915_power_well power_well;
1132
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001133 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001134
Jesse Barnes20bf3772010-04-21 11:39:22 -07001135 struct drm_mm_node *compressed_fb;
1136 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001137
Daniel Vetter99584db2012-11-14 17:14:04 +01001138 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001139
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001140 struct drm_i915_gem_object *vlv_pctx;
1141
Dave Airlie8be48d92010-03-30 05:34:14 +00001142 /* list of fbdev register on this device */
1143 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001144
Jesse Barnes073f34d2012-11-02 11:13:59 -07001145 /*
1146 * The console may be contended at resume, but we don't
1147 * want it to block on it.
1148 */
1149 struct work_struct console_resume_work;
1150
Chris Wilsone953fd72011-02-21 22:23:52 +00001151 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001152 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001153
Ben Widawsky254f9652012-06-04 14:42:42 -07001154 bool hw_contexts_disabled;
1155 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001156
Damien Lespiau3e683202012-12-11 18:48:29 +00001157 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001158
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001159 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001160
1161 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1162 * here! */
1163 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164} drm_i915_private_t;
1165
Chris Wilsonb4519512012-05-11 14:29:30 +01001166/* Iterate over initialised rings */
1167#define for_each_ring(ring__, dev_priv__, i__) \
1168 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1169 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1170
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001171enum hdmi_force_audio {
1172 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1173 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1174 HDMI_AUDIO_AUTO, /* trust EDID */
1175 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1176};
1177
Chris Wilsoned2f3452012-11-15 11:32:19 +00001178#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1179
Chris Wilson37e680a2012-06-07 15:38:42 +01001180struct drm_i915_gem_object_ops {
1181 /* Interface between the GEM object and its backing storage.
1182 * get_pages() is called once prior to the use of the associated set
1183 * of pages before to binding them into the GTT, and put_pages() is
1184 * called after we no longer need them. As we expect there to be
1185 * associated cost with migrating pages between the backing storage
1186 * and making them available for the GPU (e.g. clflush), we may hold
1187 * onto the pages after they are no longer referenced by the GPU
1188 * in case they may be used again shortly (for example migrating the
1189 * pages to a different memory domain within the GTT). put_pages()
1190 * will therefore most likely be called when the object itself is
1191 * being released or under memory pressure (where we attempt to
1192 * reap pages for the shrinker).
1193 */
1194 int (*get_pages)(struct drm_i915_gem_object *);
1195 void (*put_pages)(struct drm_i915_gem_object *);
1196};
1197
Eric Anholt673a3942008-07-30 12:06:12 -07001198struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001199 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001200
Chris Wilson37e680a2012-06-07 15:38:42 +01001201 const struct drm_i915_gem_object_ops *ops;
1202
Eric Anholt673a3942008-07-30 12:06:12 -07001203 /** Current space allocated to this object in the GTT, if any. */
1204 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001205 /** Stolen memory for this object, instead of being backed by shmem. */
1206 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001207 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001208
Chris Wilson65ce3022012-07-20 12:41:02 +01001209 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001210 struct list_head ring_list;
1211 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001212 /** This object's place in the batchbuffer or on the eviction list */
1213 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001214
1215 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001216 * This is set if the object is on the active lists (has pending
1217 * rendering and so a non-zero seqno), and is not set if it i s on
1218 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001219 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001220 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001221
1222 /**
1223 * This is set if the object has been written to since last bound
1224 * to the GTT
1225 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001226 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001227
1228 /**
1229 * Fence register bits (if any) for this object. Will be set
1230 * as needed when mapped into the GTT.
1231 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001232 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001233 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001234
1235 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001236 * Advice: are the backing pages purgeable?
1237 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001238 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001239
1240 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001241 * Current tiling mode for the object.
1242 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001243 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001244 /**
1245 * Whether the tiling parameters for the currently associated fence
1246 * register have changed. Note that for the purposes of tracking
1247 * tiling changes we also treat the unfenced register, the register
1248 * slot that the object occupies whilst it executes a fenced
1249 * command (such as BLT on gen2/3), as a "fence".
1250 */
1251 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001252
1253 /** How many users have pinned this object in GTT space. The following
1254 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1255 * (via user_pin_count), execbuffer (objects are not allowed multiple
1256 * times for the same batchbuffer), and the framebuffer code. When
1257 * switching/pageflipping, the framebuffer code has at most two buffers
1258 * pinned per crtc.
1259 *
1260 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1261 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001262 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001263#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001264
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001265 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001266 * Is the object at the current location in the gtt mappable and
1267 * fenceable? Used to avoid costly recalculations.
1268 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001269 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001270
1271 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001272 * Whether the current gtt mapping needs to be mappable (and isn't just
1273 * mappable by accident). Track pin and fault separate for a more
1274 * accurate mappable working set.
1275 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001276 unsigned int fault_mappable:1;
1277 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001278
Chris Wilsoncaea7472010-11-12 13:53:37 +00001279 /*
1280 * Is the GPU currently using a fence to access this buffer,
1281 */
1282 unsigned int pending_fenced_gpu_access:1;
1283 unsigned int fenced_gpu_access:1;
1284
Chris Wilson93dfb402011-03-29 16:59:50 -07001285 unsigned int cache_level:2;
1286
Daniel Vetter7bddb012012-02-09 17:15:47 +01001287 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001288 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001289 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001290
Chris Wilson9da3da62012-06-01 15:20:22 +01001291 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001292 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001293
Daniel Vetter1286ff72012-05-10 15:25:09 +02001294 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001295 void *dma_buf_vmapping;
1296 int vmapping_count;
1297
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001298 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001299 * Used for performing relocations during execbuffer insertion.
1300 */
1301 struct hlist_node exec_node;
1302 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001303 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001304
1305 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001306 * Current offset of the object in GTT space.
1307 *
1308 * This is the same as gtt_space->start
1309 */
1310 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001311
Chris Wilsoncaea7472010-11-12 13:53:37 +00001312 struct intel_ring_buffer *ring;
1313
Chris Wilson1c293ea2012-04-17 15:31:27 +01001314 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001315 uint32_t last_read_seqno;
1316 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001317 /** Breadcrumb of last fenced GPU access to the buffer. */
1318 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001319
Daniel Vetter778c3542010-05-13 11:49:44 +02001320 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001321 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001322
Eric Anholt280b7132009-03-12 16:56:27 -07001323 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001324 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001325
Jesse Barnes79e53942008-11-07 14:24:08 -08001326 /** User space pin count and filp owning the pin */
1327 uint32_t user_pin_count;
1328 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001329
1330 /** for phy allocated objects */
1331 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001332};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001333#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001334
Daniel Vetter62b8b212010-04-09 19:05:08 +00001335#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001336
Eric Anholt673a3942008-07-30 12:06:12 -07001337/**
1338 * Request queue structure.
1339 *
1340 * The request queue allows us to note sequence numbers that have been emitted
1341 * and may be associated with active buffers to be retired.
1342 *
1343 * By keeping this list, we can avoid having to do questionable
1344 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1345 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1346 */
1347struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001348 /** On Which ring this request was generated */
1349 struct intel_ring_buffer *ring;
1350
Eric Anholt673a3942008-07-30 12:06:12 -07001351 /** GEM sequence number associated with this request. */
1352 uint32_t seqno;
1353
Chris Wilsona71d8d92012-02-15 11:25:36 +00001354 /** Postion in the ringbuffer of the end of the request */
1355 u32 tail;
1356
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001357 /** Context related to this request */
1358 struct i915_hw_context *ctx;
1359
Eric Anholt673a3942008-07-30 12:06:12 -07001360 /** Time at which this request was emitted, in jiffies. */
1361 unsigned long emitted_jiffies;
1362
Eric Anholtb9624422009-06-03 07:27:35 +00001363 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001364 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001365
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001366 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001367 /** file_priv list entry for this request */
1368 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001369};
1370
1371struct drm_i915_file_private {
1372 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001373 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001374 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001375 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001376 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001377};
1378
Zou Nan haicae58522010-11-09 17:17:32 +08001379#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1380
1381#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1382#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1383#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1384#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1385#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1386#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1387#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1388#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1389#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1390#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1391#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1392#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1393#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1394#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1395#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1396#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1397#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1398#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001399#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001400#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1401 (dev)->pci_device == 0x0152 || \
1402 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001403#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1404 (dev)->pci_device == 0x0106 || \
1405 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001406#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001407#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001408#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001409#define IS_ULT(dev) (IS_HASWELL(dev) && \
1410 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001411
Jesse Barnes85436692011-04-06 12:11:14 -07001412/*
1413 * The genX designation typically refers to the render engine, so render
1414 * capability related checks should use IS_GEN, while display and other checks
1415 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1416 * chips, etc.).
1417 */
Zou Nan haicae58522010-11-09 17:17:32 +08001418#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1419#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1420#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1421#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1422#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001423#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001424
1425#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1426#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Xiang, Haihaof72a1182013-05-28 19:22:22 -07001427#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001428#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001429#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1430
Ben Widawsky254f9652012-06-04 14:42:42 -07001431#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001432#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001433
Chris Wilson05394f32010-11-08 19:18:58 +00001434#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001435#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1436
Daniel Vetterb45305f2012-12-17 16:21:27 +01001437/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1438#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1439
Zou Nan haicae58522010-11-09 17:17:32 +08001440/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1441 * rows, which changed the alignment requirements and fence programming.
1442 */
1443#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1444 IS_I915GM(dev)))
1445#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1446#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1447#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1448#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1449#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1450#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1451/* dsparb controlled by hw only */
1452#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1453
1454#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1455#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1456#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001457
Jesse Barneseceae482011-04-06 12:15:08 -07001458#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001459
Damien Lespiaudd93be52013-04-22 18:40:39 +01001460#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001461#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001462#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001463
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001464#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1465#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1466#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1467#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1468#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1469#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1470
Zou Nan haicae58522010-11-09 17:17:32 +08001471#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001472#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001473#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1474#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001475#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001476#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001477
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001478#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1479
Ben Widawskyf27b9262012-07-24 20:47:32 -07001480#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001481
Ben Widawskyc8735b02012-09-07 19:43:39 -07001482#define GT_FREQUENCY_MULTIPLIER 50
1483
Chris Wilson05394f32010-11-08 19:18:58 +00001484#include "i915_trace.h"
1485
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001486/**
1487 * RC6 is a special power stage which allows the GPU to enter an very
1488 * low-voltage mode when idle, using down to 0V while at this stage. This
1489 * stage is entered automatically when the GPU is idle when RC6 support is
1490 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1491 *
1492 * There are different RC6 modes available in Intel GPU, which differentiate
1493 * among each other with the latency required to enter and leave RC6 and
1494 * voltage consumed by the GPU in different states.
1495 *
1496 * The combination of the following flags define which states GPU is allowed
1497 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1498 * RC6pp is deepest RC6. Their support by hardware varies according to the
1499 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1500 * which brings the most power savings; deeper states save more power, but
1501 * require higher latency to switch to and wake up.
1502 */
1503#define INTEL_RC6_ENABLE (1<<0)
1504#define INTEL_RC6p_ENABLE (1<<1)
1505#define INTEL_RC6pp_ENABLE (1<<2)
1506
Eric Anholtc153f452007-09-03 12:06:45 +10001507extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001508extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001509extern unsigned int i915_fbpercrtc __always_unused;
1510extern int i915_panel_ignore_lid __read_mostly;
1511extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001512extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001513extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001514extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001515extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001516extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001517extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001518extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001519extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001520extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001521extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001522extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001523extern int i915_enable_ips __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001524
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001525extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1526extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001527extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1528extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1529
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001531void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001532extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001533extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001534extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001535extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001536extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001537extern void i915_driver_preclose(struct drm_device *dev,
1538 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001539extern void i915_driver_postclose(struct drm_device *dev,
1540 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001541extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001542#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001543extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1544 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001545#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001546extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001547 struct drm_clip_rect *box,
1548 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001549extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001550extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001551extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1552extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1553extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1554extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1555
Jesse Barnes073f34d2012-11-02 11:13:59 -07001556extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001557
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001559void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001560void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001562extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001563extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001564extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001565extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001566
Daniel Vetter742cbee2012-04-27 15:17:39 +02001567void i915_error_state_free(struct kref *error_ref);
1568
Keith Packard7c463582008-11-04 02:03:27 -08001569void
1570i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1571
1572void
1573i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1574
Chris Wilson3bd3c932010-08-19 08:19:30 +01001575#ifdef CONFIG_DEBUG_FS
1576extern void i915_destroy_error_state(struct drm_device *dev);
1577#else
1578#define i915_destroy_error_state(x)
1579#endif
1580
Keith Packard7c463582008-11-04 02:03:27 -08001581
Eric Anholt673a3942008-07-30 12:06:12 -07001582/* i915_gem.c */
1583int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1584 struct drm_file *file_priv);
1585int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1586 struct drm_file *file_priv);
1587int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1588 struct drm_file *file_priv);
1589int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1590 struct drm_file *file_priv);
1591int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1592 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001593int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1594 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001595int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1596 struct drm_file *file_priv);
1597int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1598 struct drm_file *file_priv);
1599int i915_gem_execbuffer(struct drm_device *dev, void *data,
1600 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001601int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1602 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001603int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1604 struct drm_file *file_priv);
1605int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1606 struct drm_file *file_priv);
1607int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1608 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001609int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1610 struct drm_file *file);
1611int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1612 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001613int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1614 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001615int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1616 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001617int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1618 struct drm_file *file_priv);
1619int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1620 struct drm_file *file_priv);
1621int i915_gem_set_tiling(struct drm_device *dev, void *data,
1622 struct drm_file *file_priv);
1623int i915_gem_get_tiling(struct drm_device *dev, void *data,
1624 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001625int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1626 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001627int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1628 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001629void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001630void *i915_gem_object_alloc(struct drm_device *dev);
1631void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001632int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001633void i915_gem_object_init(struct drm_i915_gem_object *obj,
1634 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001635struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1636 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001637void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001638
Chris Wilson20217462010-11-23 15:26:33 +00001639int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1640 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001641 bool map_and_fenceable,
1642 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001643void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001644int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001645int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001646void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001647void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001648
Chris Wilson37e680a2012-06-07 15:38:42 +01001649int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001650static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1651{
Imre Deak67d5a502013-02-18 19:28:02 +02001652 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001653
Imre Deak67d5a502013-02-18 19:28:02 +02001654 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001655 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001656
1657 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001658}
Chris Wilsona5570172012-09-04 21:02:54 +01001659static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1660{
1661 BUG_ON(obj->pages == NULL);
1662 obj->pages_pin_count++;
1663}
1664static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1665{
1666 BUG_ON(obj->pages_pin_count == 0);
1667 obj->pages_pin_count--;
1668}
1669
Chris Wilson54cf91d2010-11-25 18:00:26 +00001670int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001671int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1672 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001673void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001674 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001675
Dave Airlieff72145b2011-02-07 12:16:14 +10001676int i915_gem_dumb_create(struct drm_file *file_priv,
1677 struct drm_device *dev,
1678 struct drm_mode_create_dumb *args);
1679int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1680 uint32_t handle, uint64_t *offset);
1681int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001682 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001683/**
1684 * Returns true if seq1 is later than seq2.
1685 */
1686static inline bool
1687i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1688{
1689 return (int32_t)(seq1 - seq2) >= 0;
1690}
1691
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001692int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1693int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001694int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001695int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001696
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001697static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001698i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1699{
1700 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1701 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1702 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001703 return true;
1704 } else
1705 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001706}
1707
1708static inline void
1709i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1710{
1711 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1712 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01001713 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001714 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1715 }
1716}
1717
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001718void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001719void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001720int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001721 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001722static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1723{
1724 return unlikely(atomic_read(&error->reset_counter)
1725 & I915_RESET_IN_PROGRESS_FLAG);
1726}
1727
1728static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1729{
1730 return atomic_read(&error->reset_counter) == I915_WEDGED;
1731}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001732
Chris Wilson069efc12010-09-30 16:53:18 +01001733void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001734void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001735int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1736 uint32_t read_domains,
1737 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001738int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001739int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001740int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001741void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001742void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001743void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001744int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001745int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001746int i915_add_request(struct intel_ring_buffer *ring,
1747 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001748 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001749int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1750 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001752int __must_check
1753i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1754 bool write);
1755int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001756i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1757int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001758i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1759 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001760 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001761int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001762 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001763 int id,
1764 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001765void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001766 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001767void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001768void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001769
Chris Wilson467cffb2011-03-07 10:42:03 +00001770uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001771i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1772uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001773i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1774 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001775
Chris Wilsone4ffd172011-04-04 09:44:39 +01001776int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1777 enum i915_cache_level cache_level);
1778
Daniel Vetter1286ff72012-05-10 15:25:09 +02001779struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1780 struct dma_buf *dma_buf);
1781
1782struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1783 struct drm_gem_object *gem_obj, int flags);
1784
Ben Widawsky254f9652012-06-04 14:42:42 -07001785/* i915_gem_context.c */
1786void i915_gem_context_init(struct drm_device *dev);
1787void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001788void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001789int i915_switch_context(struct intel_ring_buffer *ring,
1790 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03001791void i915_gem_context_free(struct kref *ctx_ref);
1792static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1793{
1794 kref_get(&ctx->ref);
1795}
1796
1797static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1798{
1799 kref_put(&ctx->ref, i915_gem_context_free);
1800}
1801
Ben Widawsky84624812012-06-04 14:42:54 -07001802int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1803 struct drm_file *file);
1804int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1805 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001806
Daniel Vetter76aaf222010-11-05 22:23:30 +01001807/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001808void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001809void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1810 struct drm_i915_gem_object *obj,
1811 enum i915_cache_level cache_level);
1812void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1813 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001814
Daniel Vetter76aaf222010-11-05 22:23:30 +01001815void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001816int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1817void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001818 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001819void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001820void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001821void i915_gem_init_global_gtt(struct drm_device *dev);
1822void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1823 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001824int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001825static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001826{
1827 if (INTEL_INFO(dev)->gen < 6)
1828 intel_gtt_chipset_flush();
1829}
1830
Daniel Vetter76aaf222010-11-05 22:23:30 +01001831
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001832/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001833int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001834 unsigned alignment,
1835 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001836 bool mappable,
1837 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001838int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001839
Chris Wilson9797fbf2012-04-24 15:47:39 +01001840/* i915_gem_stolen.c */
1841int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001842int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1843void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001844void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001845struct drm_i915_gem_object *
1846i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08001847struct drm_i915_gem_object *
1848i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1849 u32 stolen_offset,
1850 u32 gtt_offset,
1851 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001852void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001853
Eric Anholt673a3942008-07-30 12:06:12 -07001854/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001855inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1856{
1857 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1858
1859 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1860 obj->tiling_mode != I915_TILING_NONE;
1861}
1862
Eric Anholt673a3942008-07-30 12:06:12 -07001863void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001864void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1865void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001866
1867/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001868void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001869 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001870#if WATCH_LISTS
1871int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001872#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001873#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001874#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001875void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1876 int handle);
1877void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001878 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879
Ben Gamari20172632009-02-17 20:08:50 -05001880/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001881int i915_debugfs_init(struct drm_minor *minor);
1882void i915_debugfs_cleanup(struct drm_minor *minor);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001883__printf(2, 3)
1884void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Ben Gamari20172632009-02-17 20:08:50 -05001885
Jesse Barnes317c35d2008-08-25 15:11:06 -07001886/* i915_suspend.c */
1887extern int i915_save_state(struct drm_device *dev);
1888extern int i915_restore_state(struct drm_device *dev);
1889
Daniel Vetterd8157a32013-01-25 17:53:20 +01001890/* i915_ums.c */
1891void i915_save_display_reg(struct drm_device *dev);
1892void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001893
Ben Widawsky0136db582012-04-10 21:17:01 -07001894/* i915_sysfs.c */
1895void i915_setup_sysfs(struct drm_device *dev_priv);
1896void i915_teardown_sysfs(struct drm_device *dev_priv);
1897
Chris Wilsonf899fc62010-07-20 15:44:45 -07001898/* intel_i2c.c */
1899extern int intel_setup_gmbus(struct drm_device *dev);
1900extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001901static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001902{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001903 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001904}
1905
1906extern struct i2c_adapter *intel_gmbus_get_adapter(
1907 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001908extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1909extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001910static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01001911{
1912 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1913}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001914extern void intel_i2c_reset(struct drm_device *dev);
1915
Chris Wilson3b617962010-08-24 09:02:58 +01001916/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001917extern int intel_opregion_setup(struct drm_device *dev);
1918#ifdef CONFIG_ACPI
1919extern void intel_opregion_init(struct drm_device *dev);
1920extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001921extern void intel_opregion_asle_intr(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001922#else
Chris Wilson44834a62010-08-19 16:09:23 +01001923static inline void intel_opregion_init(struct drm_device *dev) { return; }
1924static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001925static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001926#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001927
Jesse Barnes723bfd72010-10-07 16:01:13 -07001928/* intel_acpi.c */
1929#ifdef CONFIG_ACPI
1930extern void intel_register_dsm_handler(void);
1931extern void intel_unregister_dsm_handler(void);
1932#else
1933static inline void intel_register_dsm_handler(void) { return; }
1934static inline void intel_unregister_dsm_handler(void) { return; }
1935#endif /* CONFIG_ACPI */
1936
Jesse Barnes79e53942008-11-07 14:24:08 -08001937/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001938extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03001939extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001940extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001941extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001942extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001943extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001944extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1945 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001946extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001947extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001948extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001949extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001950extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001951extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001952extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1953extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1954extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04001955extern void intel_detect_pch(struct drm_device *dev);
1956extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001957extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001958
Ben Widawsky2911a352012-04-05 14:47:36 -07001959extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001960int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1961 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001962
Chris Wilson6ef3d422010-08-04 20:26:07 +01001963/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001964#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001965extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001966extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
1967 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001968
1969extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001970extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001971 struct drm_device *dev,
1972 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001973#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001974
Ben Widawskyb7287d82011-04-25 11:22:22 -07001975/* On SNB platform, before reading ring registers forcewake bit
1976 * must be set to prevent GT core from power down and stale values being
1977 * returned.
1978 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001979void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1980void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001981int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001982
Ben Widawsky42c05262012-09-26 10:34:00 -07001983int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1984int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03001985
1986/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03001987u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
1988void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
1989u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulaae992582013-05-22 15:36:19 +03001990u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
1991void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03001992u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1993 enum intel_sbi_destination destination);
1994void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1995 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001996
Jesse Barnes855ba3b2013-04-17 15:54:57 -07001997int vlv_gpu_freq(int ddr_freq, int val);
1998int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07001999
Keith Packard5f753772010-11-22 09:24:22 +00002000#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07002001 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07002002
Keith Packard5f753772010-11-22 09:24:22 +00002003__i915_read(8, b)
2004__i915_read(16, w)
2005__i915_read(32, l)
2006__i915_read(64, q)
2007#undef __i915_read
2008
2009#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07002010 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
2011
Keith Packard5f753772010-11-22 09:24:22 +00002012__i915_write(8, b)
2013__i915_write(16, w)
2014__i915_write(32, l)
2015__i915_write(64, q)
2016#undef __i915_write
2017
2018#define I915_READ8(reg) i915_read8(dev_priv, (reg))
2019#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
2020
2021#define I915_READ16(reg) i915_read16(dev_priv, (reg))
2022#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
2023#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
2024#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
2025
2026#define I915_READ(reg) i915_read32(dev_priv, (reg))
2027#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08002028#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
2029#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00002030
2031#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
2032#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08002033
2034#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2035#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2036
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002037/* "Broadcast RGB" property */
2038#define INTEL_BROADCAST_RGB_AUTO 0
2039#define INTEL_BROADCAST_RGB_FULL 1
2040#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002041
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002042static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2043{
2044 if (HAS_PCH_SPLIT(dev))
2045 return CPU_VGACNTRL;
2046 else if (IS_VALLEYVIEW(dev))
2047 return VLV_VGACNTRL;
2048 else
2049 return VGACNTRL;
2050}
2051
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002052static inline void __user *to_user_ptr(u64 address)
2053{
2054 return (void __user *)(uintptr_t)address;
2055}
2056
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057#endif