blob: 59bfbd3868c9300a4c419bd337a8de52535efe85 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Alex Deucherf60cbd12012-12-04 15:27:33 -0500112#define RADEON_NUM_RINGS 5
Jerome Glissebb635562012-05-09 15:34:46 +0200113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500124
Alex Deucher4d756582012-09-27 15:08:35 -0400125/* R600+ has an async dma ring */
126#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500127/* cayman add a second async dma ring */
128#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400129
Jerome Glisse721604a2012-01-05 22:11:05 -0500130/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200131#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200132#define RADEON_VA_RESERVED_SIZE (8 << 20)
133#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500134
Alex Deucherec46c762013-01-03 12:07:30 -0500135/* reset flags */
136#define RADEON_RESET_GFX (1 << 0)
137#define RADEON_RESET_COMPUTE (1 << 1)
138#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500139#define RADEON_RESET_CP (1 << 3)
140#define RADEON_RESET_GRBM (1 << 4)
141#define RADEON_RESET_DMA1 (1 << 5)
142#define RADEON_RESET_RLC (1 << 6)
143#define RADEON_RESET_SEM (1 << 7)
144#define RADEON_RESET_IH (1 << 8)
145#define RADEON_RESET_VMC (1 << 9)
146#define RADEON_RESET_MC (1 << 10)
147#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500148
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149/*
150 * Errata workarounds.
151 */
152enum radeon_pll_errata {
153 CHIP_ERRATA_R300_CG = 0x00000001,
154 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
155 CHIP_ERRATA_PLL_DELAY = 0x00000004
156};
157
158
159struct radeon_device;
160
161
162/*
163 * BIOS.
164 */
165bool radeon_get_bios(struct radeon_device *rdev);
166
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500167/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000168 * Dummy page
169 */
170struct radeon_dummy_page {
171 struct page *page;
172 dma_addr_t addr;
173};
174int radeon_dummy_page_init(struct radeon_device *rdev);
175void radeon_dummy_page_fini(struct radeon_device *rdev);
176
177
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178/*
179 * Clocks
180 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181struct radeon_clock {
182 struct radeon_pll p1pll;
183 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500184 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 struct radeon_pll spll;
186 struct radeon_pll mpll;
187 /* 10 Khz units */
188 uint32_t default_mclk;
189 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500190 uint32_t default_dispclk;
191 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400192 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193};
194
Rafał Miłecki74338742009-11-03 00:53:02 +0100195/*
196 * Power management
197 */
198int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500199void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100200void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400201void radeon_pm_suspend(struct radeon_device *rdev);
202void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500203void radeon_combios_get_power_modes(struct radeon_device *rdev);
204void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400205void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400206void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500207extern int rv6xx_get_temp(struct radeon_device *rdev);
208extern int rv770_get_temp(struct radeon_device *rdev);
209extern int evergreen_get_temp(struct radeon_device *rdev);
210extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400211extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500212extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
213 unsigned *bankh, unsigned *mtaspect,
214 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000215
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216/*
217 * Fences.
218 */
219struct radeon_fence_driver {
220 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000221 uint64_t gpu_addr;
222 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200223 /* sync_seq is protected by ring emission lock */
224 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200225 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200226 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100227 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228};
229
230struct radeon_fence {
231 struct radeon_device *rdev;
232 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200234 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400235 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200236 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237};
238
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000239int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
240int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500242void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200243int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400244void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245bool radeon_fence_signaled(struct radeon_fence *fence);
246int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200247int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500248int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200249int radeon_fence_wait_any(struct radeon_device *rdev,
250 struct radeon_fence **fences,
251 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
253void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200254unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200255bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
256void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
257static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
258 struct radeon_fence *b)
259{
260 if (!a) {
261 return b;
262 }
263
264 if (!b) {
265 return a;
266 }
267
268 BUG_ON(a->ring != b->ring);
269
270 if (a->seq > b->seq) {
271 return a;
272 } else {
273 return b;
274 }
275}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276
Christian Königee60e292012-08-09 16:21:08 +0200277static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
278 struct radeon_fence *b)
279{
280 if (!a) {
281 return false;
282 }
283
284 if (!b) {
285 return true;
286 }
287
288 BUG_ON(a->ring != b->ring);
289
290 return a->seq < b->seq;
291}
292
Dave Airliee024e112009-06-24 09:48:08 +1000293/*
294 * Tiling registers
295 */
296struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100297 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000298};
299
300#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301
302/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100303 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100305struct radeon_mman {
306 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000307 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100308 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100309 bool mem_global_referenced;
310 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100311};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312
Jerome Glisse721604a2012-01-05 22:11:05 -0500313/* bo virtual address in a specific vm */
314struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200315 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500316 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500317 uint64_t soffset;
318 uint64_t eoffset;
319 uint32_t flags;
320 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200321 unsigned ref_count;
322
323 /* protected by vm mutex */
324 struct list_head vm_list;
325
326 /* constant after initialization */
327 struct radeon_vm *vm;
328 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500329};
330
Jerome Glisse4c788672009-11-20 14:29:23 +0100331struct radeon_bo {
332 /* Protected by gem.mutex */
333 struct list_head list;
334 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100335 u32 placements[3];
336 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100337 struct ttm_buffer_object tbo;
338 struct ttm_bo_kmap_obj kmap;
339 unsigned pin_count;
340 void *kptr;
341 u32 tiling_flags;
342 u32 pitch;
343 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500344 /* list of all virtual address to which this bo
345 * is associated to
346 */
347 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100348 /* Constant after initialization */
349 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100350 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100351
352 struct ttm_bo_kmap_obj dma_buf_vmap;
353 int vmapping_count;
Jerome Glisse4c788672009-11-20 14:29:23 +0100354};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100355#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100356
357struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000358 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100359 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 uint64_t gpu_offset;
361 unsigned rdomain;
362 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100363 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364};
365
Jerome Glisseb15ba512011-11-15 11:48:34 -0500366/* sub-allocation manager, it has to be protected by another lock.
367 * By conception this is an helper for other part of the driver
368 * like the indirect buffer or semaphore, which both have their
369 * locking.
370 *
371 * Principe is simple, we keep a list of sub allocation in offset
372 * order (first entry has offset == 0, last entry has the highest
373 * offset).
374 *
375 * When allocating new object we first check if there is room at
376 * the end total_size - (last_object_offset + last_object_size) >=
377 * alloc_size. If so we allocate new object there.
378 *
379 * When there is not enough room at the end, we start waiting for
380 * each sub object until we reach object_offset+object_size >=
381 * alloc_size, this object then become the sub object we return.
382 *
383 * Alignment can't be bigger than page size.
384 *
385 * Hole are not considered for allocation to keep things simple.
386 * Assumption is that there won't be hole (all object on same
387 * alignment).
388 */
389struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200390 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500391 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200392 struct list_head *hole;
393 struct list_head flist[RADEON_NUM_RINGS];
394 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500395 unsigned size;
396 uint64_t gpu_addr;
397 void *cpu_ptr;
398 uint32_t domain;
399};
400
401struct radeon_sa_bo;
402
403/* sub-allocation buffer */
404struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200405 struct list_head olist;
406 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500407 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200408 unsigned soffset;
409 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200410 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500411};
412
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413/*
414 * GEM objects.
415 */
416struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100417 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418 struct list_head objects;
419};
420
421int radeon_gem_init(struct radeon_device *rdev);
422void radeon_gem_fini(struct radeon_device *rdev);
423int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 int alignment, int initial_domain,
425 bool discardable, bool kernel,
426 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427
Dave Airlieff72145b2011-02-07 12:16:14 +1000428int radeon_mode_dumb_create(struct drm_file *file_priv,
429 struct drm_device *dev,
430 struct drm_mode_create_dumb *args);
431int radeon_mode_dumb_mmap(struct drm_file *filp,
432 struct drm_device *dev,
433 uint32_t handle, uint64_t *offset_p);
434int radeon_mode_dumb_destroy(struct drm_file *file_priv,
435 struct drm_device *dev,
436 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200437
438/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500439 * Semaphores.
440 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500441/* everything here is constant */
442struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200443 struct radeon_sa_bo *sa_bo;
444 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500445 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500446};
447
Jerome Glissec1341e52011-12-21 12:13:47 -0500448int radeon_semaphore_create(struct radeon_device *rdev,
449 struct radeon_semaphore **semaphore);
450void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
451 struct radeon_semaphore *semaphore);
452void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
453 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200454int radeon_semaphore_sync_rings(struct radeon_device *rdev,
455 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200456 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500457void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200458 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200459 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500460
461/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462 * GART structures, functions & helpers
463 */
464struct radeon_mc;
465
Matt Turnera77f1712009-10-14 00:34:41 -0400466#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000467#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400468#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500469#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400470
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471struct radeon_gart {
472 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400473 struct radeon_bo *robj;
474 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475 unsigned num_gpu_pages;
476 unsigned num_cpu_pages;
477 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478 struct page **pages;
479 dma_addr_t *pages_addr;
480 bool ready;
481};
482
483int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
484void radeon_gart_table_ram_free(struct radeon_device *rdev);
485int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
486void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400487int radeon_gart_table_vram_pin(struct radeon_device *rdev);
488void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489int radeon_gart_init(struct radeon_device *rdev);
490void radeon_gart_fini(struct radeon_device *rdev);
491void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
492 int pages);
493int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500494 int pages, struct page **pagelist,
495 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400496void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497
498
499/*
500 * GPU MC structures, functions & helpers
501 */
502struct radeon_mc {
503 resource_size_t aper_size;
504 resource_size_t aper_base;
505 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000506 /* for some chips with <= 32MB we need to lie
507 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000508 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000509 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000510 u64 gtt_size;
511 u64 gtt_start;
512 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000513 u64 vram_start;
514 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000516 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517 int vram_mtrr;
518 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000519 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400520 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521};
522
Alex Deucher06b64762010-01-05 11:27:29 -0500523bool radeon_combios_sideport_present(struct radeon_device *rdev);
524bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525
526/*
527 * GPU scratch registers structures, functions & helpers
528 */
529struct radeon_scratch {
530 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400531 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200532 bool free[32];
533 uint32_t reg[32];
534};
535
536int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
537void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
538
539
540/*
541 * IRQS.
542 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500543
544struct radeon_unpin_work {
545 struct work_struct work;
546 struct radeon_device *rdev;
547 int crtc_id;
548 struct radeon_fence *fence;
549 struct drm_pending_vblank_event *event;
550 struct radeon_bo *old_rbo;
551 u64 new_crtc_base;
552};
553
554struct r500_irq_stat_regs {
555 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400556 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500557};
558
559struct r600_irq_stat_regs {
560 u32 disp_int;
561 u32 disp_int_cont;
562 u32 disp_int_cont2;
563 u32 d1grph_int;
564 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400565 u32 hdmi0_status;
566 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500567};
568
569struct evergreen_irq_stat_regs {
570 u32 disp_int;
571 u32 disp_int_cont;
572 u32 disp_int_cont2;
573 u32 disp_int_cont3;
574 u32 disp_int_cont4;
575 u32 disp_int_cont5;
576 u32 d1grph_int;
577 u32 d2grph_int;
578 u32 d3grph_int;
579 u32 d4grph_int;
580 u32 d5grph_int;
581 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400582 u32 afmt_status1;
583 u32 afmt_status2;
584 u32 afmt_status3;
585 u32 afmt_status4;
586 u32 afmt_status5;
587 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500588};
589
590union radeon_irq_stat_regs {
591 struct r500_irq_stat_regs r500;
592 struct r600_irq_stat_regs r600;
593 struct evergreen_irq_stat_regs evergreen;
594};
595
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400596#define RADEON_MAX_HPD_PINS 6
597#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400598#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400599
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200600struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200601 bool installed;
602 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200603 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200604 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200605 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200606 wait_queue_head_t vblank_queue;
607 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200608 bool afmt[RADEON_MAX_AFMT_BLOCKS];
609 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200610};
611
612int radeon_irq_kms_init(struct radeon_device *rdev);
613void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500614void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
615void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500616void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
617void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200618void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
619void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
620void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
621void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622
623/*
Christian Könige32eb502011-10-23 12:56:27 +0200624 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 */
Alex Deucher74652802011-08-25 13:39:48 -0400626
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200628 struct radeon_sa_bo *sa_bo;
629 uint32_t length_dw;
630 uint64_t gpu_addr;
631 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200632 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200633 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200634 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200635 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200636 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200637 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638};
639
Christian Könige32eb502011-10-23 12:56:27 +0200640struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100641 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200642 volatile uint32_t *ring;
643 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200644 unsigned rptr_offs;
645 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200646 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400647 u64 next_rptr_gpu_addr;
648 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649 unsigned wptr;
650 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200651 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 unsigned ring_size;
653 unsigned ring_free_dw;
654 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200655 unsigned long last_activity;
656 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657 uint64_t gpu_addr;
658 uint32_t align_mask;
659 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200660 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500661 u32 ptr_reg_shift;
662 u32 ptr_reg_mask;
663 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400664 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500665 u64 last_semaphore_signal_addr;
666 u64 last_semaphore_wait_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667};
668
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500669/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500670 * VM
671 */
Christian Königee60e292012-08-09 16:21:08 +0200672
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200673/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200674#define RADEON_NUM_VM 16
675
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200676/* defines number of bits in page table versus page directory,
677 * a page is 4KB so we have 12 bits offset, 9 bits in the page
678 * table and the remaining 19 bits are in the page directory */
679#define RADEON_VM_BLOCK_SIZE 9
680
681/* number of entries in page table */
682#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
683
Jerome Glisse721604a2012-01-05 22:11:05 -0500684struct radeon_vm {
685 struct list_head list;
686 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200687 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200688
689 /* contains the page directory */
690 struct radeon_sa_bo *page_directory;
691 uint64_t pd_gpu_addr;
692
693 /* array of page tables, one for each page directory entry */
694 struct radeon_sa_bo **page_tables;
695
Jerome Glisse721604a2012-01-05 22:11:05 -0500696 struct mutex mutex;
697 /* last fence for cs using this vm */
698 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200699 /* last flush or NULL if we still need to flush */
700 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500701};
702
Jerome Glisse721604a2012-01-05 22:11:05 -0500703struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200704 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500705 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200706 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500707 struct radeon_sa_manager sa_manager;
708 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500709 /* number of VMIDs */
710 unsigned nvm;
711 /* vram base address for page table entry */
712 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500713 /* is vm enabled? */
714 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500715};
716
717/*
718 * file private structure
719 */
720struct radeon_fpriv {
721 struct radeon_vm vm;
722};
723
724/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500725 * R6xx+ IH ring
726 */
727struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100728 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500729 volatile uint32_t *ring;
730 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500731 unsigned ring_size;
732 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500733 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200734 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500735 bool enabled;
736};
737
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400738struct r600_blit_cp_primitives {
739 void (*set_render_target)(struct radeon_device *rdev, int format,
740 int w, int h, u64 gpu_addr);
741 void (*cp_set_surface_sync)(struct radeon_device *rdev,
742 u32 sync_type, u32 size,
743 u64 mc_addr);
744 void (*set_shaders)(struct radeon_device *rdev);
745 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
746 void (*set_tex_resource)(struct radeon_device *rdev,
747 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400748 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400749 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
750 int x2, int y2);
751 void (*draw_auto)(struct radeon_device *rdev);
752 void (*set_default_state)(struct radeon_device *rdev);
753};
754
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000755struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100756 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400757 struct r600_blit_cp_primitives primitives;
758 int max_dim;
759 int ring_size_common;
760 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000761 u64 shader_gpu_addr;
762 u32 vs_offset, ps_offset;
763 u32 state_offset;
764 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000765};
766
Alex Deucher347e7592012-03-20 17:18:21 -0400767/*
768 * SI RLC stuff
769 */
770struct si_rlc {
771 /* for power gating */
772 struct radeon_bo *save_restore_obj;
773 uint64_t save_restore_gpu_addr;
774 /* for clear state */
775 struct radeon_bo *clear_state_obj;
776 uint64_t clear_state_gpu_addr;
777};
778
Jerome Glisse69e130a2011-12-21 12:13:46 -0500779int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200780 struct radeon_ib *ib, struct radeon_vm *vm,
781 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200782void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100783void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200784int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
785 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200786int radeon_ib_pool_init(struct radeon_device *rdev);
787void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200788int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400790bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
791 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200792void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
793int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
794int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
795void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
796void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200797void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200798void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
799int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200800void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200801void radeon_ring_lockup_update(struct radeon_ring *ring);
802bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200803unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
804 uint32_t **data);
805int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
806 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200807int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500808 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
809 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200810void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200811
812
Alex Deucher4d756582012-09-27 15:08:35 -0400813/* r600 async dma */
814void r600_dma_stop(struct radeon_device *rdev);
815int r600_dma_resume(struct radeon_device *rdev);
816void r600_dma_fini(struct radeon_device *rdev);
817
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500818void cayman_dma_stop(struct radeon_device *rdev);
819int cayman_dma_resume(struct radeon_device *rdev);
820void cayman_dma_fini(struct radeon_device *rdev);
821
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822/*
823 * CS.
824 */
825struct radeon_cs_reloc {
826 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100827 struct radeon_bo *robj;
828 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200829 uint32_t handle;
830 uint32_t flags;
831};
832
833struct radeon_cs_chunk {
834 uint32_t chunk_id;
835 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500836 int kpage_idx[2];
837 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200838 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500839 void __user *user_ptr;
840 int last_copied_page;
841 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842};
843
844struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100845 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846 struct radeon_device *rdev;
847 struct drm_file *filp;
848 /* chunks */
849 unsigned nchunks;
850 struct radeon_cs_chunk *chunks;
851 uint64_t *chunks_array;
852 /* IB */
853 unsigned idx;
854 /* relocations */
855 unsigned nrelocs;
856 struct radeon_cs_reloc *relocs;
857 struct radeon_cs_reloc **relocs_ptr;
858 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500859 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200860 /* indices of various chunks */
861 int chunk_ib_idx;
862 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500863 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400864 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200865 struct radeon_ib ib;
866 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200867 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000868 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200869 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500870 u32 cs_flags;
871 u32 ring;
872 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873};
874
Dave Airlie513bcb42009-09-23 16:56:27 +1000875extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700876extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000877
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878struct radeon_cs_packet {
879 unsigned idx;
880 unsigned type;
881 unsigned reg;
882 unsigned opcode;
883 int count;
884 unsigned one_reg_wr;
885};
886
887typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
888 struct radeon_cs_packet *pkt,
889 unsigned idx, unsigned reg);
890typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
891 struct radeon_cs_packet *pkt);
892
893
894/*
895 * AGP
896 */
897int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000898void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200899void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200900void radeon_agp_fini(struct radeon_device *rdev);
901
902
903/*
904 * Writeback
905 */
906struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100907 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908 volatile uint32_t *wb;
909 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400910 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400911 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912};
913
Alex Deucher724c80e2010-08-27 18:25:25 -0400914#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400915#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400916#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500917#define RADEON_WB_CP1_RPTR_OFFSET 1280
918#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400919#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400920#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500921#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -0400922#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400923
Jerome Glissec93bb852009-07-13 21:04:08 +0200924/**
925 * struct radeon_pm - power management datas
926 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
927 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
928 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
929 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
930 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
931 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
932 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
933 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
934 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300935 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200936 * @needed_bandwidth: current bandwidth needs
937 *
938 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300939 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200940 * Equation between gpu/memory clock and available bandwidth is hw dependent
941 * (type of memory, bus size, efficiency, ...)
942 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400943
944enum radeon_pm_method {
945 PM_METHOD_PROFILE,
946 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100947};
Alex Deucherce8f5372010-05-07 15:10:16 -0400948
949enum radeon_dynpm_state {
950 DYNPM_STATE_DISABLED,
951 DYNPM_STATE_MINIMUM,
952 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000953 DYNPM_STATE_ACTIVE,
954 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400955};
956enum radeon_dynpm_action {
957 DYNPM_ACTION_NONE,
958 DYNPM_ACTION_MINIMUM,
959 DYNPM_ACTION_DOWNCLOCK,
960 DYNPM_ACTION_UPCLOCK,
961 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100962};
Alex Deucher56278a82009-12-28 13:58:44 -0500963
964enum radeon_voltage_type {
965 VOLTAGE_NONE = 0,
966 VOLTAGE_GPIO,
967 VOLTAGE_VDDC,
968 VOLTAGE_SW
969};
970
Alex Deucher0ec0e742009-12-23 13:21:58 -0500971enum radeon_pm_state_type {
972 POWER_STATE_TYPE_DEFAULT,
973 POWER_STATE_TYPE_POWERSAVE,
974 POWER_STATE_TYPE_BATTERY,
975 POWER_STATE_TYPE_BALANCED,
976 POWER_STATE_TYPE_PERFORMANCE,
977};
978
Alex Deucherce8f5372010-05-07 15:10:16 -0400979enum radeon_pm_profile_type {
980 PM_PROFILE_DEFAULT,
981 PM_PROFILE_AUTO,
982 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400983 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400984 PM_PROFILE_HIGH,
985};
986
987#define PM_PROFILE_DEFAULT_IDX 0
988#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400989#define PM_PROFILE_MID_SH_IDX 2
990#define PM_PROFILE_HIGH_SH_IDX 3
991#define PM_PROFILE_LOW_MH_IDX 4
992#define PM_PROFILE_MID_MH_IDX 5
993#define PM_PROFILE_HIGH_MH_IDX 6
994#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400995
996struct radeon_pm_profile {
997 int dpms_off_ps_idx;
998 int dpms_on_ps_idx;
999 int dpms_off_cm_idx;
1000 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001001};
1002
Alex Deucher21a81222010-07-02 12:58:16 -04001003enum radeon_int_thermal_type {
1004 THERMAL_TYPE_NONE,
1005 THERMAL_TYPE_RV6XX,
1006 THERMAL_TYPE_RV770,
1007 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001008 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001009 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001010 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001011};
1012
Alex Deucher56278a82009-12-28 13:58:44 -05001013struct radeon_voltage {
1014 enum radeon_voltage_type type;
1015 /* gpio voltage */
1016 struct radeon_gpio_rec gpio;
1017 u32 delay; /* delay in usec from voltage drop to sclk change */
1018 bool active_high; /* voltage drop is active when bit is high */
1019 /* VDDC voltage */
1020 u8 vddc_id; /* index into vddc voltage table */
1021 u8 vddci_id; /* index into vddci voltage table */
1022 bool vddci_enabled;
1023 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001024 u16 voltage;
1025 /* evergreen+ vddci */
1026 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001027};
1028
Alex Deucherd7311172010-05-03 01:13:14 -04001029/* clock mode flags */
1030#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1031
Alex Deucher56278a82009-12-28 13:58:44 -05001032struct radeon_pm_clock_info {
1033 /* memory clock */
1034 u32 mclk;
1035 /* engine clock */
1036 u32 sclk;
1037 /* voltage info */
1038 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001039 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001040 u32 flags;
1041};
1042
Alex Deuchera48b9b42010-04-22 14:03:55 -04001043/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001044#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001045
Alex Deucher56278a82009-12-28 13:58:44 -05001046struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001047 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001048 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001049 /* number of valid clock modes in this power state */
1050 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001051 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001052 /* standardized state flags */
1053 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001054 u32 misc; /* vbios specific flags */
1055 u32 misc2; /* vbios specific flags */
1056 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001057};
1058
Rafał Miłecki27459322010-02-11 22:16:36 +00001059/*
1060 * Some modes are overclocked by very low value, accept them
1061 */
1062#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1063
Jerome Glissec93bb852009-07-13 21:04:08 +02001064struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001065 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001066 /* write locked while reprogramming mclk */
1067 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001068 u32 active_crtcs;
1069 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001070 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001071 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001072 fixed20_12 max_bandwidth;
1073 fixed20_12 igp_sideport_mclk;
1074 fixed20_12 igp_system_mclk;
1075 fixed20_12 igp_ht_link_clk;
1076 fixed20_12 igp_ht_link_width;
1077 fixed20_12 k8_bandwidth;
1078 fixed20_12 sideport_bandwidth;
1079 fixed20_12 ht_bandwidth;
1080 fixed20_12 core_bandwidth;
1081 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001082 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001083 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001084 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001085 /* number of valid power states */
1086 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001087 int current_power_state_index;
1088 int current_clock_mode_index;
1089 int requested_power_state_index;
1090 int requested_clock_mode_index;
1091 int default_power_state_index;
1092 u32 current_sclk;
1093 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001094 u16 current_vddc;
1095 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001096 u32 default_sclk;
1097 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001098 u16 default_vddc;
1099 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001100 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001101 /* selected pm method */
1102 enum radeon_pm_method pm_method;
1103 /* dynpm power management */
1104 struct delayed_work dynpm_idle_work;
1105 enum radeon_dynpm_state dynpm_state;
1106 enum radeon_dynpm_action dynpm_planned_action;
1107 unsigned long dynpm_action_timeout;
1108 bool dynpm_can_upclock;
1109 bool dynpm_can_downclock;
1110 /* profile-based power management */
1111 enum radeon_pm_profile_type profile;
1112 int profile_index;
1113 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001114 /* internal thermal controller on rv6xx+ */
1115 enum radeon_int_thermal_type int_thermal_type;
1116 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001117};
1118
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001119int radeon_pm_get_type_index(struct radeon_device *rdev,
1120 enum radeon_pm_state_type ps_type,
1121 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001122
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001123struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001124 int channels;
1125 int rate;
1126 int bits_per_sample;
1127 u8 status_bits;
1128 u8 category_code;
1129};
1130
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001131/*
1132 * Benchmarking
1133 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001134void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001135
1136
1137/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001138 * Testing
1139 */
1140void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001141void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001142 struct radeon_ring *cpA,
1143 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001144void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001145
1146
1147/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001148 * Debugfs
1149 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001150struct radeon_debugfs {
1151 struct drm_info_list *files;
1152 unsigned num_files;
1153};
1154
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001155int radeon_debugfs_add_files(struct radeon_device *rdev,
1156 struct drm_info_list *files,
1157 unsigned nfiles);
1158int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001159
1160
1161/*
1162 * ASIC specific functions.
1163 */
1164struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001165 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001166 void (*fini)(struct radeon_device *rdev);
1167 int (*resume)(struct radeon_device *rdev);
1168 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001169 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001170 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001171 /* ioctl hw specific callback. Some hw might want to perform special
1172 * operation on specific ioctl. For instance on wait idle some hw
1173 * might want to perform and HDP flush through MMIO as it seems that
1174 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1175 * through ring.
1176 */
1177 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1178 /* check if 3D engine is idle */
1179 bool (*gui_idle)(struct radeon_device *rdev);
1180 /* wait for mc_idle */
1181 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1182 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001183 struct {
1184 void (*tlb_flush)(struct radeon_device *rdev);
1185 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1186 } gart;
Christian König05b07142012-08-06 20:21:10 +02001187 struct {
1188 int (*init)(struct radeon_device *rdev);
1189 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001190
1191 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001192 void (*set_page)(struct radeon_device *rdev,
1193 struct radeon_ib *ib,
1194 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001195 uint64_t addr, unsigned count,
1196 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001197 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001198 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001199 struct {
1200 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001201 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001202 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001203 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001204 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001205 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001206 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1207 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1208 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001209 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001210 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König4c87bc22011-10-19 19:02:21 +02001211 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001212 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001213 struct {
1214 int (*set)(struct radeon_device *rdev);
1215 int (*process)(struct radeon_device *rdev);
1216 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001217 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001218 struct {
1219 /* display watermarks */
1220 void (*bandwidth_update)(struct radeon_device *rdev);
1221 /* get frame count */
1222 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1223 /* wait for vblank */
1224 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001225 /* set backlight level */
1226 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001227 /* get backlight level */
1228 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001229 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001230 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001231 struct {
1232 int (*blit)(struct radeon_device *rdev,
1233 uint64_t src_offset,
1234 uint64_t dst_offset,
1235 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001236 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001237 u32 blit_ring_index;
1238 int (*dma)(struct radeon_device *rdev,
1239 uint64_t src_offset,
1240 uint64_t dst_offset,
1241 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001242 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001243 u32 dma_ring_index;
1244 /* method used for bo copy */
1245 int (*copy)(struct radeon_device *rdev,
1246 uint64_t src_offset,
1247 uint64_t dst_offset,
1248 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001249 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001250 /* ring used for bo copies */
1251 u32 copy_ring_index;
1252 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001253 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001254 struct {
1255 int (*set_reg)(struct radeon_device *rdev, int reg,
1256 uint32_t tiling_flags, uint32_t pitch,
1257 uint32_t offset, uint32_t obj_size);
1258 void (*clear_reg)(struct radeon_device *rdev, int reg);
1259 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001260 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001261 struct {
1262 void (*init)(struct radeon_device *rdev);
1263 void (*fini)(struct radeon_device *rdev);
1264 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1265 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1266 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001267 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001268 struct {
1269 void (*misc)(struct radeon_device *rdev);
1270 void (*prepare)(struct radeon_device *rdev);
1271 void (*finish)(struct radeon_device *rdev);
1272 void (*init_profile)(struct radeon_device *rdev);
1273 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001274 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1275 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1276 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1277 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1278 int (*get_pcie_lanes)(struct radeon_device *rdev);
1279 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1280 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001281 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001282 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001283 struct {
1284 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1285 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1286 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1287 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001288};
1289
Jerome Glisse21f9a432009-09-11 15:55:33 +02001290/*
1291 * Asic structures
1292 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001293struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001294 const unsigned *reg_safe_bm;
1295 unsigned reg_safe_bm_size;
1296 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001297};
1298
Jerome Glisse21f9a432009-09-11 15:55:33 +02001299struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001300 const unsigned *reg_safe_bm;
1301 unsigned reg_safe_bm_size;
1302 u32 resync_scratch;
1303 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001304};
1305
1306struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001307 unsigned max_pipes;
1308 unsigned max_tile_pipes;
1309 unsigned max_simds;
1310 unsigned max_backends;
1311 unsigned max_gprs;
1312 unsigned max_threads;
1313 unsigned max_stack_entries;
1314 unsigned max_hw_contexts;
1315 unsigned max_gs_threads;
1316 unsigned sx_max_export_size;
1317 unsigned sx_max_export_pos_size;
1318 unsigned sx_max_export_smx_size;
1319 unsigned sq_num_cf_insts;
1320 unsigned tiling_nbanks;
1321 unsigned tiling_npipes;
1322 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001323 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001324 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001325};
1326
1327struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001328 unsigned max_pipes;
1329 unsigned max_tile_pipes;
1330 unsigned max_simds;
1331 unsigned max_backends;
1332 unsigned max_gprs;
1333 unsigned max_threads;
1334 unsigned max_stack_entries;
1335 unsigned max_hw_contexts;
1336 unsigned max_gs_threads;
1337 unsigned sx_max_export_size;
1338 unsigned sx_max_export_pos_size;
1339 unsigned sx_max_export_smx_size;
1340 unsigned sq_num_cf_insts;
1341 unsigned sx_num_of_sets;
1342 unsigned sc_prim_fifo_size;
1343 unsigned sc_hiz_tile_fifo_size;
1344 unsigned sc_earlyz_tile_fifo_fize;
1345 unsigned tiling_nbanks;
1346 unsigned tiling_npipes;
1347 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001348 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001349 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001350};
1351
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001352struct evergreen_asic {
1353 unsigned num_ses;
1354 unsigned max_pipes;
1355 unsigned max_tile_pipes;
1356 unsigned max_simds;
1357 unsigned max_backends;
1358 unsigned max_gprs;
1359 unsigned max_threads;
1360 unsigned max_stack_entries;
1361 unsigned max_hw_contexts;
1362 unsigned max_gs_threads;
1363 unsigned sx_max_export_size;
1364 unsigned sx_max_export_pos_size;
1365 unsigned sx_max_export_smx_size;
1366 unsigned sq_num_cf_insts;
1367 unsigned sx_num_of_sets;
1368 unsigned sc_prim_fifo_size;
1369 unsigned sc_hiz_tile_fifo_size;
1370 unsigned sc_earlyz_tile_fifo_size;
1371 unsigned tiling_nbanks;
1372 unsigned tiling_npipes;
1373 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001374 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001375 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001376};
1377
Alex Deucherfecf1d02011-03-02 20:07:29 -05001378struct cayman_asic {
1379 unsigned max_shader_engines;
1380 unsigned max_pipes_per_simd;
1381 unsigned max_tile_pipes;
1382 unsigned max_simds_per_se;
1383 unsigned max_backends_per_se;
1384 unsigned max_texture_channel_caches;
1385 unsigned max_gprs;
1386 unsigned max_threads;
1387 unsigned max_gs_threads;
1388 unsigned max_stack_entries;
1389 unsigned sx_num_of_sets;
1390 unsigned sx_max_export_size;
1391 unsigned sx_max_export_pos_size;
1392 unsigned sx_max_export_smx_size;
1393 unsigned max_hw_contexts;
1394 unsigned sq_num_cf_insts;
1395 unsigned sc_prim_fifo_size;
1396 unsigned sc_hiz_tile_fifo_size;
1397 unsigned sc_earlyz_tile_fifo_size;
1398
1399 unsigned num_shader_engines;
1400 unsigned num_shader_pipes_per_simd;
1401 unsigned num_tile_pipes;
1402 unsigned num_simds_per_se;
1403 unsigned num_backends_per_se;
1404 unsigned backend_disable_mask_per_asic;
1405 unsigned backend_map;
1406 unsigned num_texture_channel_caches;
1407 unsigned mem_max_burst_length_bytes;
1408 unsigned mem_row_size_in_kb;
1409 unsigned shader_engine_tile_size;
1410 unsigned num_gpus;
1411 unsigned multi_gpu_tile_size;
1412
1413 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001414};
1415
Alex Deucher0a96d722012-03-20 17:18:11 -04001416struct si_asic {
1417 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001418 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001419 unsigned max_cu_per_sh;
1420 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001421 unsigned max_backends_per_se;
1422 unsigned max_texture_channel_caches;
1423 unsigned max_gprs;
1424 unsigned max_gs_threads;
1425 unsigned max_hw_contexts;
1426 unsigned sc_prim_fifo_size_frontend;
1427 unsigned sc_prim_fifo_size_backend;
1428 unsigned sc_hiz_tile_fifo_size;
1429 unsigned sc_earlyz_tile_fifo_size;
1430
Alex Deucher0a96d722012-03-20 17:18:11 -04001431 unsigned num_tile_pipes;
1432 unsigned num_backends_per_se;
1433 unsigned backend_disable_mask_per_asic;
1434 unsigned backend_map;
1435 unsigned num_texture_channel_caches;
1436 unsigned mem_max_burst_length_bytes;
1437 unsigned mem_row_size_in_kb;
1438 unsigned shader_engine_tile_size;
1439 unsigned num_gpus;
1440 unsigned multi_gpu_tile_size;
1441
1442 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001443};
1444
Jerome Glisse068a1172009-06-17 13:28:30 +02001445union radeon_asic_config {
1446 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001447 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001448 struct r600_asic r600;
1449 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001450 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001451 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001452 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001453};
1454
Daniel Vetter0a10c852010-03-11 21:19:14 +00001455/*
1456 * asic initizalization from radeon_asic.c
1457 */
1458void radeon_agp_disable(struct radeon_device *rdev);
1459int radeon_asic_init(struct radeon_device *rdev);
1460
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001461
1462/*
1463 * IOCTL.
1464 */
1465int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1466 struct drm_file *filp);
1467int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1468 struct drm_file *filp);
1469int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1470 struct drm_file *file_priv);
1471int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *file_priv);
1473int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1474 struct drm_file *file_priv);
1475int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1476 struct drm_file *file_priv);
1477int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1478 struct drm_file *filp);
1479int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1480 struct drm_file *filp);
1481int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1482 struct drm_file *filp);
1483int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1484 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001485int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1486 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001487int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001488int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1489 struct drm_file *filp);
1490int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1491 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001492
Alex Deucher16cdf042011-10-28 10:30:02 -04001493/* VRAM scratch page for HDP bug, default vram page */
1494struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001495 struct radeon_bo *robj;
1496 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001497 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001498};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001499
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001500/*
1501 * ACPI
1502 */
1503struct radeon_atif_notification_cfg {
1504 bool enabled;
1505 int command_code;
1506};
1507
1508struct radeon_atif_notifications {
1509 bool display_switch;
1510 bool expansion_mode_change;
1511 bool thermal_state;
1512 bool forced_power_state;
1513 bool system_power_state;
1514 bool display_conf_change;
1515 bool px_gfx_switch;
1516 bool brightness_change;
1517 bool dgpu_display_event;
1518};
1519
1520struct radeon_atif_functions {
1521 bool system_params;
1522 bool sbios_requests;
1523 bool select_active_disp;
1524 bool lid_state;
1525 bool get_tv_standard;
1526 bool set_tv_standard;
1527 bool get_panel_expansion_mode;
1528 bool set_panel_expansion_mode;
1529 bool temperature_change;
1530 bool graphics_device_types;
1531};
1532
1533struct radeon_atif {
1534 struct radeon_atif_notifications notifications;
1535 struct radeon_atif_functions functions;
1536 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001537 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001538};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001539
Alex Deuchere3a15922012-08-16 11:13:43 -04001540struct radeon_atcs_functions {
1541 bool get_ext_state;
1542 bool pcie_perf_req;
1543 bool pcie_dev_rdy;
1544 bool pcie_bus_width;
1545};
1546
1547struct radeon_atcs {
1548 struct radeon_atcs_functions functions;
1549};
1550
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001551/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001552 * Core structure, functions and helpers.
1553 */
1554typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1555typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1556
1557struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001558 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001559 struct drm_device *ddev;
1560 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001561 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001563 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001564 enum radeon_family family;
1565 unsigned long flags;
1566 int usec_timeout;
1567 enum radeon_pll_errata pll_errata;
1568 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001569 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001570 int disp_priority;
1571 /* BIOS */
1572 uint8_t *bios;
1573 bool is_atom_bios;
1574 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001575 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001576 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001577 resource_size_t rmmio_base;
1578 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001579 /* protects concurrent MM_INDEX/DATA based register access */
1580 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001581 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001582 radeon_rreg_t mc_rreg;
1583 radeon_wreg_t mc_wreg;
1584 radeon_rreg_t pll_rreg;
1585 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001586 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001587 radeon_rreg_t pciep_rreg;
1588 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001589 /* io port */
1590 void __iomem *rio_mem;
1591 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001592 struct radeon_clock clock;
1593 struct radeon_mc mc;
1594 struct radeon_gart gart;
1595 struct radeon_mode_info mode_info;
1596 struct radeon_scratch scratch;
1597 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001598 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001599 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001600 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001601 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001602 bool ib_pool_ready;
1603 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604 struct radeon_irq irq;
1605 struct radeon_asic *asic;
1606 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001607 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001608 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001609 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001610 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611 bool shutdown;
1612 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001613 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001614 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001615 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001616 const struct firmware *me_fw; /* all family ME firmware */
1617 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001618 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001619 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001620 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001621 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001622 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001623 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001624 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001625 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001626 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001627 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001628 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001629 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001630 bool audio_enabled;
1631 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001632 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001633 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001634 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001635 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001636 /* i2c buses */
1637 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001638 /* debugfs */
1639 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1640 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001641 /* virtual memory */
1642 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001643 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001644 /* ACPI interface */
1645 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001646 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647};
1648
1649int radeon_device_init(struct radeon_device *rdev,
1650 struct drm_device *ddev,
1651 struct pci_dev *pdev,
1652 uint32_t flags);
1653void radeon_device_fini(struct radeon_device *rdev);
1654int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1655
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001656uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1657 bool always_indirect);
1658void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1659 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001660u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1661void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001662
Jerome Glisse4c788672009-11-20 14:29:23 +01001663/*
1664 * Cast helper
1665 */
1666#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001667
1668/*
1669 * Registers read & write functions.
1670 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001671#define RREG8(reg) readb((rdev->rmmio) + (reg))
1672#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1673#define RREG16(reg) readw((rdev->rmmio) + (reg))
1674#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001675#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1676#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1677#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1678#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1679#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001680#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1681#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1682#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1683#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1684#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1685#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001686#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1687#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001688#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1689#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001690#define WREG32_P(reg, val, mask) \
1691 do { \
1692 uint32_t tmp_ = RREG32(reg); \
1693 tmp_ &= (mask); \
1694 tmp_ |= ((val) & ~(mask)); \
1695 WREG32(reg, tmp_); \
1696 } while (0)
1697#define WREG32_PLL_P(reg, val, mask) \
1698 do { \
1699 uint32_t tmp_ = RREG32_PLL(reg); \
1700 tmp_ &= (mask); \
1701 tmp_ |= ((val) & ~(mask)); \
1702 WREG32_PLL(reg, tmp_); \
1703 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001704#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001705#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1706#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001707
Dave Airliede1b2892009-08-12 18:43:14 +10001708/*
1709 * Indirect registers accessor
1710 */
1711static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1712{
1713 uint32_t r;
1714
1715 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1716 r = RREG32(RADEON_PCIE_DATA);
1717 return r;
1718}
1719
1720static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1721{
1722 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1723 WREG32(RADEON_PCIE_DATA, (v));
1724}
1725
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001726void r100_pll_errata_after_index(struct radeon_device *rdev);
1727
1728
1729/*
1730 * ASICs helpers.
1731 */
Dave Airlieb995e432009-07-14 02:02:32 +10001732#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1733 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001734#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1735 (rdev->family == CHIP_RV200) || \
1736 (rdev->family == CHIP_RS100) || \
1737 (rdev->family == CHIP_RS200) || \
1738 (rdev->family == CHIP_RV250) || \
1739 (rdev->family == CHIP_RV280) || \
1740 (rdev->family == CHIP_RS300))
1741#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1742 (rdev->family == CHIP_RV350) || \
1743 (rdev->family == CHIP_R350) || \
1744 (rdev->family == CHIP_RV380) || \
1745 (rdev->family == CHIP_R420) || \
1746 (rdev->family == CHIP_R423) || \
1747 (rdev->family == CHIP_RV410) || \
1748 (rdev->family == CHIP_RS400) || \
1749 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001750#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1751 (rdev->ddev->pdev->device == 0x9443) || \
1752 (rdev->ddev->pdev->device == 0x944B) || \
1753 (rdev->ddev->pdev->device == 0x9506) || \
1754 (rdev->ddev->pdev->device == 0x9509) || \
1755 (rdev->ddev->pdev->device == 0x950F) || \
1756 (rdev->ddev->pdev->device == 0x689C) || \
1757 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001758#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001759#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1760 (rdev->family == CHIP_RS690) || \
1761 (rdev->family == CHIP_RS740) || \
1762 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001763#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1764#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001765#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001766#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1767 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001768#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001769#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1770#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1771 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05001772#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001773
1774/*
1775 * BIOS helpers.
1776 */
1777#define RBIOS8(i) (rdev->bios[i])
1778#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1779#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1780
1781int radeon_combios_init(struct radeon_device *rdev);
1782void radeon_combios_fini(struct radeon_device *rdev);
1783int radeon_atombios_init(struct radeon_device *rdev);
1784void radeon_atombios_fini(struct radeon_device *rdev);
1785
1786
1787/*
1788 * RING helpers.
1789 */
Andi Kleence580fa2011-10-13 16:08:47 -07001790#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001791static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001792{
Christian Könige32eb502011-10-23 12:56:27 +02001793 ring->ring[ring->wptr++] = v;
1794 ring->wptr &= ring->ptr_mask;
1795 ring->count_dw--;
1796 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001797}
Andi Kleence580fa2011-10-13 16:08:47 -07001798#else
1799/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001800void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001801#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001802
1803/*
1804 * ASICs macro.
1805 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001806#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001807#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1808#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1809#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001810#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001811#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001812#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001813#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1814#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001815#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1816#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01001817#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05001818#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1819#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1820#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001821#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001822#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001823#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04001824#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001825#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1826#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001827#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001828#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04001829#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Christian König4c87bc22011-10-19 19:02:21 +02001830#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1831#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001832#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1833#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1834#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1835#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1836#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1837#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001838#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1839#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1840#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1841#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1842#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1843#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1844#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001845#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1846#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001847#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001848#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1849#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1850#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1851#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001852#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001853#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1854#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1855#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1856#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1857#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001858#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1859#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1860#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1861#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1862#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001863
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001864/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001865/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001866extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05001867extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001868extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001869extern int radeon_modeset_init(struct radeon_device *rdev);
1870extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001871extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001872extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001873extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001874extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001875extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001876extern void radeon_wb_fini(struct radeon_device *rdev);
1877extern int radeon_wb_init(struct radeon_device *rdev);
1878extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001879extern void radeon_surface_init(struct radeon_device *rdev);
1880extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001881extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001882extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001883extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001884extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001885extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1886extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001887extern int radeon_resume_kms(struct drm_device *dev);
1888extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001889extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001890
Daniel Vetter3574dda2011-02-18 17:59:19 +01001891/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001892 * vm
1893 */
1894int radeon_vm_manager_init(struct radeon_device *rdev);
1895void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02001896void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05001897void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001898int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02001899void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001900struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1901 struct radeon_vm *vm, int ring);
1902void radeon_vm_fence(struct radeon_device *rdev,
1903 struct radeon_vm *vm,
1904 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02001905uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05001906int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1907 struct radeon_vm *vm,
1908 struct radeon_bo *bo,
1909 struct ttm_mem_reg *mem);
1910void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1911 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001912struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1913 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001914struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1915 struct radeon_vm *vm,
1916 struct radeon_bo *bo);
1917int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1918 struct radeon_bo_va *bo_va,
1919 uint64_t offset,
1920 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05001921int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001922 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001923
Alex Deucherf122c612012-03-30 08:59:57 -04001924/* audio */
1925void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001926
1927/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001928 * R600 vram scratch functions
1929 */
1930int r600_vram_scratch_init(struct radeon_device *rdev);
1931void r600_vram_scratch_fini(struct radeon_device *rdev);
1932
1933/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001934 * r600 cs checking helper
1935 */
1936unsigned r600_mip_minify(unsigned size, unsigned level);
1937bool r600_fmt_is_valid_color(u32 format);
1938bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1939int r600_fmt_get_blocksize(u32 format);
1940int r600_fmt_get_nblocksx(u32 format, u32 w);
1941int r600_fmt_get_nblocksy(u32 format, u32 h);
1942
1943/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001944 * r600 functions used by radeon_encoder.c
1945 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001946struct radeon_hdmi_acr {
1947 u32 clock;
1948
1949 int n_32khz;
1950 int cts_32khz;
1951
1952 int n_44_1khz;
1953 int cts_44_1khz;
1954
1955 int n_48khz;
1956 int cts_48khz;
1957
1958};
1959
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001960extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1961
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001962extern void r600_hdmi_enable(struct drm_encoder *encoder);
1963extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001964extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001965extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1966 u32 tiling_pipe_num,
1967 u32 max_rb_num,
1968 u32 total_max_rb_num,
1969 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04001970
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001971/*
1972 * evergreen functions used by radeon_encoder.c
1973 */
1974
1975extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1976
Alex Deucher0af62b02011-01-06 21:19:31 -05001977extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001978extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001979
Alex Deucherc4917072012-07-31 17:14:35 -04001980/* radeon_acpi.c */
1981#if defined(CONFIG_ACPI)
1982extern int radeon_acpi_init(struct radeon_device *rdev);
1983extern void radeon_acpi_fini(struct radeon_device *rdev);
1984#else
1985static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1986static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1987#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04001988
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001989int radeon_cs_packet_parse(struct radeon_cs_parser *p,
1990 struct radeon_cs_packet *pkt,
1991 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05001992bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001993void radeon_cs_dump_packet(struct radeon_cs_parser *p,
1994 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05001995int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
1996 struct radeon_cs_reloc **cs_reloc,
1997 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05001998int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
1999 uint32_t *vline_start_end,
2000 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002001
Jerome Glisse4c788672009-11-20 14:29:23 +01002002#include "radeon_object.h"
2003
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002004#endif