blob: a8dc158f33be9006e1783d81786933bd9fb27488 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376 /*
377 * TLB invalidate requires a post-sync write.
378 */
379 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200380 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300381
382 /* Workaround: we must issue a pipe_control with CS-stall bit
383 * set before a pipe_control command that has the state cache
384 * invalidate bit set. */
385 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300386 }
387
388 ret = intel_ring_begin(ring, 4);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
393 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200394 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300395 intel_ring_emit(ring, 0);
396 intel_ring_advance(ring);
397
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200398 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300399 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
400
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300401 return 0;
402}
403
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300405gen8_emit_pipe_control(struct intel_engine_cs *ring,
406 u32 flags, u32 scratch_addr)
407{
408 int ret;
409
410 ret = intel_ring_begin(ring, 6);
411 if (ret)
412 return ret;
413
414 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
415 intel_ring_emit(ring, flags);
416 intel_ring_emit(ring, scratch_addr);
417 intel_ring_emit(ring, 0);
418 intel_ring_emit(ring, 0);
419 intel_ring_emit(ring, 0);
420 intel_ring_advance(ring);
421
422 return 0;
423}
424
425static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100426gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 u32 invalidate_domains, u32 flush_domains)
428{
429 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100430 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700432
433 flags |= PIPE_CONTROL_CS_STALL;
434
435 if (flush_domains) {
436 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
437 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
438 }
439 if (invalidate_domains) {
440 flags |= PIPE_CONTROL_TLB_INVALIDATE;
441 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
442 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
443 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
444 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_QW_WRITE;
447 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800448
449 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
450 ret = gen8_emit_pipe_control(ring,
451 PIPE_CONTROL_CS_STALL |
452 PIPE_CONTROL_STALL_AT_SCOREBOARD,
453 0);
454 if (ret)
455 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700456 }
457
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700458 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
459 if (ret)
460 return ret;
461
462 if (!invalidate_domains && flush_domains)
463 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
464
465 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700466}
467
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100468static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100469 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300471 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800473}
474
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100475u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800476{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300477 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000478 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479
Chris Wilson50877442014-03-21 12:41:53 +0000480 if (INTEL_INFO(ring->dev)->gen >= 8)
481 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
482 RING_ACTHD_UDW(ring->mmio_base));
483 else if (INTEL_INFO(ring->dev)->gen >= 4)
484 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
485 else
486 acthd = I915_READ(ACTHD);
487
488 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200492{
493 struct drm_i915_private *dev_priv = ring->dev->dev_private;
494 u32 addr;
495
496 addr = dev_priv->status_page_dmah->busaddr;
497 if (INTEL_INFO(ring->dev)->gen >= 4)
498 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
499 I915_WRITE(HWS_PGA, addr);
500}
501
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100502static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100503{
504 struct drm_i915_private *dev_priv = to_i915(ring->dev);
505
506 if (!IS_GEN2(ring->dev)) {
507 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200508 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
509 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100510 /* Sometimes we observe that the idle flag is not
511 * set even though the ring is empty. So double
512 * check before giving up.
513 */
514 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
515 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100516 }
517 }
518
519 I915_WRITE_CTL(ring, 0);
520 I915_WRITE_HEAD(ring, 0);
521 ring->write_tail(ring, 0);
522
523 if (!IS_GEN2(ring->dev)) {
524 (void)I915_READ_CTL(ring);
525 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
526 }
527
528 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
529}
530
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100531static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800532{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200533 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300534 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100535 struct intel_ringbuffer *ringbuf = ring->buffer;
536 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200537 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538
Deepak Sc8d9a592013-11-23 14:55:42 +0530539 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540
Chris Wilson9991ae72014-04-02 16:36:07 +0100541 if (!stop_ring(ring)) {
542 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000543 DRM_DEBUG_KMS("%s head not reset to zero "
544 "ctl %08x head %08x tail %08x start %08x\n",
545 ring->name,
546 I915_READ_CTL(ring),
547 I915_READ_HEAD(ring),
548 I915_READ_TAIL(ring),
549 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550
Chris Wilson9991ae72014-04-02 16:36:07 +0100551 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000552 DRM_ERROR("failed to set %s head to zero "
553 "ctl %08x head %08x tail %08x start %08x\n",
554 ring->name,
555 I915_READ_CTL(ring),
556 I915_READ_HEAD(ring),
557 I915_READ_TAIL(ring),
558 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100559 ret = -EIO;
560 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000561 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700562 }
563
Chris Wilson9991ae72014-04-02 16:36:07 +0100564 if (I915_NEED_GFX_HWS(dev))
565 intel_ring_setup_status_page(ring);
566 else
567 ring_setup_phys_status_page(ring);
568
Jiri Kosinaece4a172014-08-07 16:29:53 +0200569 /* Enforce ordering by reading HEAD register back */
570 I915_READ_HEAD(ring);
571
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200572 /* Initialize the ring. This must happen _after_ we've cleared the ring
573 * registers with the above sequence (the readback of the HEAD registers
574 * also enforces ordering), otherwise the hw might lose the new ring
575 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700576 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100577
578 /* WaClearRingBufHeadRegAtInit:ctg,elk */
579 if (I915_READ_HEAD(ring))
580 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
581 ring->name, I915_READ_HEAD(ring));
582 I915_WRITE_HEAD(ring, 0);
583 (void)I915_READ_HEAD(ring);
584
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200585 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100586 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000587 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800589 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400590 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700591 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400592 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000593 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100594 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
595 ring->name,
596 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
597 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
598 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200599 ret = -EIO;
600 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800601 }
602
Dave Gordonebd0fd42014-11-27 11:22:49 +0000603 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100604 ringbuf->head = I915_READ_HEAD(ring);
605 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607
Chris Wilson50f018d2013-06-10 11:20:19 +0100608 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
609
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200610out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530611 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200612
613 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700614}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100616void
617intel_fini_pipe_control(struct intel_engine_cs *ring)
618{
619 struct drm_device *dev = ring->dev;
620
621 if (ring->scratch.obj == NULL)
622 return;
623
624 if (INTEL_INFO(dev)->gen >= 5) {
625 kunmap(sg_page(ring->scratch.obj->pages->sgl));
626 i915_gem_object_ggtt_unpin(ring->scratch.obj);
627 }
628
629 drm_gem_object_unreference(&ring->scratch.obj->base);
630 ring->scratch.obj = NULL;
631}
632
633int
634intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000635{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 int ret;
637
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100638 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100640 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
641 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642 DRM_ERROR("Failed to allocate seqno page\n");
643 ret = -ENOMEM;
644 goto err;
645 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100646
Daniel Vettera9cc7262014-02-14 14:01:13 +0100647 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
648 if (ret)
649 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100651 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000652 if (ret)
653 goto err_unref;
654
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100655 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
656 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
657 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800658 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800660 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200662 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100663 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 return 0;
665
666err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800667 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100669 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671 return ret;
672}
673
Michel Thierry771b9a52014-11-11 16:47:33 +0000674static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
675 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100676{
Mika Kuoppala72253422014-10-07 17:21:26 +0300677 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100678 struct drm_device *dev = ring->dev;
679 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681
Mika Kuoppala72253422014-10-07 17:21:26 +0300682 if (WARN_ON(w->count == 0))
683 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Mika Kuoppala72253422014-10-07 17:21:26 +0300685 ring->gpu_caches_dirty = true;
686 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100687 if (ret)
688 return ret;
689
Arun Siluvery22a916a2014-10-22 18:59:52 +0100690 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300691 if (ret)
692 return ret;
693
Arun Siluvery22a916a2014-10-22 18:59:52 +0100694 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300695 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300696 intel_ring_emit(ring, w->reg[i].addr);
697 intel_ring_emit(ring, w->reg[i].value);
698 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100699 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300700
701 intel_ring_advance(ring);
702
703 ring->gpu_caches_dirty = true;
704 ret = intel_ring_flush_all_caches(ring);
705 if (ret)
706 return ret;
707
708 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
709
710 return 0;
711}
712
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100713static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
714 struct intel_context *ctx)
715{
716 int ret;
717
718 ret = intel_ring_workarounds_emit(ring, ctx);
719 if (ret != 0)
720 return ret;
721
722 ret = i915_gem_render_state_init(ring);
723 if (ret)
724 DRM_ERROR("init render state: %d\n", ret);
725
726 return ret;
727}
728
Mika Kuoppala72253422014-10-07 17:21:26 +0300729static int wa_add(struct drm_i915_private *dev_priv,
730 const u32 addr, const u32 val, const u32 mask)
731{
732 const u32 idx = dev_priv->workarounds.count;
733
734 if (WARN_ON(idx >= I915_MAX_WA_REGS))
735 return -ENOSPC;
736
737 dev_priv->workarounds.reg[idx].addr = addr;
738 dev_priv->workarounds.reg[idx].value = val;
739 dev_priv->workarounds.reg[idx].mask = mask;
740
741 dev_priv->workarounds.count++;
742
743 return 0;
744}
745
746#define WA_REG(addr, val, mask) { \
747 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
748 if (r) \
749 return r; \
750 }
751
752#define WA_SET_BIT_MASKED(addr, mask) \
753 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
754
755#define WA_CLR_BIT_MASKED(addr, mask) \
756 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
757
758#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
759#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
760
761#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
762
763static int bdw_init_workarounds(struct intel_engine_cs *ring)
764{
765 struct drm_device *dev = ring->dev;
766 struct drm_i915_private *dev_priv = dev->dev_private;
767
Arun Siluvery86d7f232014-08-26 14:44:50 +0100768 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700769 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300770 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
771 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
772 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100773
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700774 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300775 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
776 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100777
Mika Kuoppala72253422014-10-07 17:21:26 +0300778 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
779 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100780
781 /* Use Force Non-Coherent whenever executing a 3D context. This is a
782 * workaround for for a possible hang in the unlikely event a TLB
783 * invalidation occurs during a PSD flush.
784 */
Michel Thierryf3f32362014-12-04 15:07:52 +0000785 /* WaHdcDisableFetchWhenMasked:bdw */
Rodrigo Vivida096542014-09-19 20:16:27 -0400786 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300787 WA_SET_BIT_MASKED(HDC_CHICKEN0,
788 HDC_FORCE_NON_COHERENT |
Michel Thierryf3f32362014-12-04 15:07:52 +0000789 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Mika Kuoppala72253422014-10-07 17:21:26 +0300790 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100791
792 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300793 WA_SET_BIT_MASKED(CACHE_MODE_1,
794 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100795
796 /*
797 * BSpec recommends 8x4 when MSAA is used,
798 * however in practice 16x4 seems fastest.
799 *
800 * Note that PS/WM thread counts depend on the WIZ hashing
801 * disable bit, which we don't touch here, but it's good
802 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
803 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300804 WA_SET_BIT_MASKED(GEN7_GT_MODE,
805 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100806
Arun Siluvery86d7f232014-08-26 14:44:50 +0100807 return 0;
808}
809
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300810static int chv_init_workarounds(struct intel_engine_cs *ring)
811{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300812 struct drm_device *dev = ring->dev;
813 struct drm_i915_private *dev_priv = dev->dev_private;
814
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300815 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300816 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300817 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000818 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
819 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300820
Arun Siluvery952890092014-10-28 18:33:14 +0000821 /* Use Force Non-Coherent whenever executing a 3D context. This is a
822 * workaround for a possible hang in the unlikely event a TLB
823 * invalidation occurs during a PSD flush.
824 */
825 /* WaForceEnableNonCoherent:chv */
826 /* WaHdcDisableFetchWhenMasked:chv */
827 WA_SET_BIT_MASKED(HDC_CHICKEN0,
828 HDC_FORCE_NON_COHERENT |
829 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
830
Mika Kuoppala72253422014-10-07 17:21:26 +0300831 return 0;
832}
833
Michel Thierry771b9a52014-11-11 16:47:33 +0000834int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300835{
836 struct drm_device *dev = ring->dev;
837 struct drm_i915_private *dev_priv = dev->dev_private;
838
839 WARN_ON(ring->id != RCS);
840
841 dev_priv->workarounds.count = 0;
842
843 if (IS_BROADWELL(dev))
844 return bdw_init_workarounds(ring);
845
846 if (IS_CHERRYVIEW(dev))
847 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300848
849 return 0;
850}
851
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100852static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800853{
Chris Wilson78501ea2010-10-27 12:18:21 +0100854 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000855 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100856 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200857 if (ret)
858 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800859
Akash Goel61a563a2014-03-25 18:01:50 +0530860 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
861 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200862 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000863
864 /* We need to disable the AsyncFlip performance optimisations in order
865 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
866 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100867 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300868 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000869 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000870 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000871 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
872
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000873 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530874 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000875 if (INTEL_INFO(dev)->gen == 6)
876 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000877 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000878
Akash Goel01fa0302014-03-24 23:00:04 +0530879 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000880 if (IS_GEN7(dev))
881 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530882 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000883 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100884
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200885 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700886 /* From the Sandybridge PRM, volume 1 part 3, page 24:
887 * "If this bit is set, STCunit will have LRA as replacement
888 * policy. [...] This bit must be reset. LRA replacement
889 * policy is not supported."
890 */
891 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200892 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800893 }
894
Daniel Vetter6b26c862012-04-24 14:04:12 +0200895 if (INTEL_INFO(dev)->gen >= 6)
896 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000897
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700898 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700899 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700900
Mika Kuoppala72253422014-10-07 17:21:26 +0300901 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800902}
903
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100904static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000905{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100906 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
908
909 if (dev_priv->semaphore_obj) {
910 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
911 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
912 dev_priv->semaphore_obj = NULL;
913 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100914
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100915 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000916}
917
Ben Widawsky3e789982014-06-30 09:53:37 -0700918static int gen8_rcs_signal(struct intel_engine_cs *signaller,
919 unsigned int num_dwords)
920{
921#define MBOX_UPDATE_DWORDS 8
922 struct drm_device *dev = signaller->dev;
923 struct drm_i915_private *dev_priv = dev->dev_private;
924 struct intel_engine_cs *waiter;
925 int i, ret, num_rings;
926
927 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
928 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
929#undef MBOX_UPDATE_DWORDS
930
931 ret = intel_ring_begin(signaller, num_dwords);
932 if (ret)
933 return ret;
934
935 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000936 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700937 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
938 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
939 continue;
940
John Harrison6259cea2014-11-24 18:49:29 +0000941 seqno = i915_gem_request_get_seqno(
942 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700943 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
944 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
945 PIPE_CONTROL_QW_WRITE |
946 PIPE_CONTROL_FLUSH_ENABLE);
947 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
948 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000949 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700950 intel_ring_emit(signaller, 0);
951 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
952 MI_SEMAPHORE_TARGET(waiter->id));
953 intel_ring_emit(signaller, 0);
954 }
955
956 return 0;
957}
958
959static int gen8_xcs_signal(struct intel_engine_cs *signaller,
960 unsigned int num_dwords)
961{
962#define MBOX_UPDATE_DWORDS 6
963 struct drm_device *dev = signaller->dev;
964 struct drm_i915_private *dev_priv = dev->dev_private;
965 struct intel_engine_cs *waiter;
966 int i, ret, num_rings;
967
968 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
969 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
970#undef MBOX_UPDATE_DWORDS
971
972 ret = intel_ring_begin(signaller, num_dwords);
973 if (ret)
974 return ret;
975
976 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000977 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700978 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
979 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
980 continue;
981
John Harrison6259cea2014-11-24 18:49:29 +0000982 seqno = i915_gem_request_get_seqno(
983 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700984 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
985 MI_FLUSH_DW_OP_STOREDW);
986 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
987 MI_FLUSH_DW_USE_GTT);
988 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000989 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700990 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
991 MI_SEMAPHORE_TARGET(waiter->id));
992 intel_ring_emit(signaller, 0);
993 }
994
995 return 0;
996}
997
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100998static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700999 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001000{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001001 struct drm_device *dev = signaller->dev;
1002 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001003 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001004 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001005
Ben Widawskya1444b72014-06-30 09:53:35 -07001006#define MBOX_UPDATE_DWORDS 3
1007 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1008 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1009#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001010
1011 ret = intel_ring_begin(signaller, num_dwords);
1012 if (ret)
1013 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001014
Ben Widawsky78325f22014-04-29 14:52:29 -07001015 for_each_ring(useless, dev_priv, i) {
1016 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1017 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001018 u32 seqno = i915_gem_request_get_seqno(
1019 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001020 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1021 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001022 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001023 }
1024 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001025
Ben Widawskya1444b72014-06-30 09:53:35 -07001026 /* If num_dwords was rounded, make sure the tail pointer is correct */
1027 if (num_rings % 2 == 0)
1028 intel_ring_emit(signaller, MI_NOOP);
1029
Ben Widawsky024a43e2014-04-29 14:52:30 -07001030 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001031}
1032
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001033/**
1034 * gen6_add_request - Update the semaphore mailbox registers
1035 *
1036 * @ring - ring that is adding a request
1037 * @seqno - return seqno stuck into the ring
1038 *
1039 * Update the mailbox registers in the *other* rings with the current seqno.
1040 * This acts like a signal in the canonical semaphore.
1041 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001042static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001043gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001044{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001045 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001046
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001047 if (ring->semaphore.signal)
1048 ret = ring->semaphore.signal(ring, 4);
1049 else
1050 ret = intel_ring_begin(ring, 4);
1051
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001052 if (ret)
1053 return ret;
1054
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001055 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1056 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001057 intel_ring_emit(ring,
1058 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001059 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001060 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001061
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001062 return 0;
1063}
1064
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001065static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1066 u32 seqno)
1067{
1068 struct drm_i915_private *dev_priv = dev->dev_private;
1069 return dev_priv->last_seqno < seqno;
1070}
1071
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001072/**
1073 * intel_ring_sync - sync the waiter to the signaller on seqno
1074 *
1075 * @waiter - ring that is waiting
1076 * @signaller - ring which has, or will signal
1077 * @seqno - seqno which the waiter will block on
1078 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001079
1080static int
1081gen8_ring_sync(struct intel_engine_cs *waiter,
1082 struct intel_engine_cs *signaller,
1083 u32 seqno)
1084{
1085 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1086 int ret;
1087
1088 ret = intel_ring_begin(waiter, 4);
1089 if (ret)
1090 return ret;
1091
1092 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1093 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001094 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001095 MI_SEMAPHORE_SAD_GTE_SDD);
1096 intel_ring_emit(waiter, seqno);
1097 intel_ring_emit(waiter,
1098 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1099 intel_ring_emit(waiter,
1100 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1101 intel_ring_advance(waiter);
1102 return 0;
1103}
1104
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001105static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001106gen6_ring_sync(struct intel_engine_cs *waiter,
1107 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001108 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001109{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001110 u32 dw1 = MI_SEMAPHORE_MBOX |
1111 MI_SEMAPHORE_COMPARE |
1112 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001113 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1114 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001115
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001116 /* Throughout all of the GEM code, seqno passed implies our current
1117 * seqno is >= the last seqno executed. However for hardware the
1118 * comparison is strictly greater than.
1119 */
1120 seqno -= 1;
1121
Ben Widawskyebc348b2014-04-29 14:52:28 -07001122 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001123
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001124 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001125 if (ret)
1126 return ret;
1127
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001128 /* If seqno wrap happened, omit the wait with no-ops */
1129 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001130 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001131 intel_ring_emit(waiter, seqno);
1132 intel_ring_emit(waiter, 0);
1133 intel_ring_emit(waiter, MI_NOOP);
1134 } else {
1135 intel_ring_emit(waiter, MI_NOOP);
1136 intel_ring_emit(waiter, MI_NOOP);
1137 intel_ring_emit(waiter, MI_NOOP);
1138 intel_ring_emit(waiter, MI_NOOP);
1139 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001140 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001141
1142 return 0;
1143}
1144
Chris Wilsonc6df5412010-12-15 09:56:50 +00001145#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1146do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001147 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1148 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001149 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1150 intel_ring_emit(ring__, 0); \
1151 intel_ring_emit(ring__, 0); \
1152} while (0)
1153
1154static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001155pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001156{
Chris Wilson18393f62014-04-09 09:19:40 +01001157 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001158 int ret;
1159
1160 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1161 * incoherent with writes to memory, i.e. completely fubar,
1162 * so we need to use PIPE_NOTIFY instead.
1163 *
1164 * However, we also need to workaround the qword write
1165 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1166 * memory before requesting an interrupt.
1167 */
1168 ret = intel_ring_begin(ring, 32);
1169 if (ret)
1170 return ret;
1171
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001172 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001173 PIPE_CONTROL_WRITE_FLUSH |
1174 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001175 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001176 intel_ring_emit(ring,
1177 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001178 intel_ring_emit(ring, 0);
1179 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001180 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001181 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001182 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001183 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001184 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001185 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001186 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001187 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001188 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001189 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001190
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001191 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001192 PIPE_CONTROL_WRITE_FLUSH |
1193 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001194 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001195 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001196 intel_ring_emit(ring,
1197 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001198 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001199 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001200
Chris Wilsonc6df5412010-12-15 09:56:50 +00001201 return 0;
1202}
1203
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001204static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001205gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001206{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001207 /* Workaround to force correct ordering between irq and seqno writes on
1208 * ivb (and maybe also on snb) by reading from a CS register (like
1209 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001210 if (!lazy_coherency) {
1211 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1212 POSTING_READ(RING_ACTHD(ring->mmio_base));
1213 }
1214
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001215 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1216}
1217
1218static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001219ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001220{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001221 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1222}
1223
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001224static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001225ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001226{
1227 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1228}
1229
Chris Wilsonc6df5412010-12-15 09:56:50 +00001230static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001231pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001232{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001233 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001234}
1235
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001236static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001237pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001238{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001239 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001240}
1241
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001242static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001243gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001244{
1245 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001246 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001247 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001248
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001249 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001250 return false;
1251
Chris Wilson7338aef2012-04-24 21:48:47 +01001252 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001253 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001254 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001255 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001256
1257 return true;
1258}
1259
1260static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001261gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001262{
1263 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001264 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001265 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001266
Chris Wilson7338aef2012-04-24 21:48:47 +01001267 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001268 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001269 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001270 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001271}
1272
1273static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001274i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001275{
Chris Wilson78501ea2010-10-27 12:18:21 +01001276 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001277 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001278 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001279
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001280 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001281 return false;
1282
Chris Wilson7338aef2012-04-24 21:48:47 +01001283 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001284 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001285 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1286 I915_WRITE(IMR, dev_priv->irq_mask);
1287 POSTING_READ(IMR);
1288 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001289 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001290
1291 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001292}
1293
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001294static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001295i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001296{
Chris Wilson78501ea2010-10-27 12:18:21 +01001297 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001298 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001299 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001300
Chris Wilson7338aef2012-04-24 21:48:47 +01001301 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001302 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001303 dev_priv->irq_mask |= ring->irq_enable_mask;
1304 I915_WRITE(IMR, dev_priv->irq_mask);
1305 POSTING_READ(IMR);
1306 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001307 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001308}
1309
Chris Wilsonc2798b12012-04-22 21:13:57 +01001310static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001311i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001312{
1313 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001314 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001315 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001316
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001317 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001318 return false;
1319
Chris Wilson7338aef2012-04-24 21:48:47 +01001320 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001321 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001322 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1323 I915_WRITE16(IMR, dev_priv->irq_mask);
1324 POSTING_READ16(IMR);
1325 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001326 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001327
1328 return true;
1329}
1330
1331static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001332i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001333{
1334 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001335 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001336 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001337
Chris Wilson7338aef2012-04-24 21:48:47 +01001338 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001339 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001340 dev_priv->irq_mask |= ring->irq_enable_mask;
1341 I915_WRITE16(IMR, dev_priv->irq_mask);
1342 POSTING_READ16(IMR);
1343 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001344 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001345}
1346
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001347void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001348{
Eric Anholt45930102011-05-06 17:12:35 -07001349 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001350 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001351 u32 mmio = 0;
1352
1353 /* The ring status page addresses are no longer next to the rest of
1354 * the ring registers as of gen7.
1355 */
1356 if (IS_GEN7(dev)) {
1357 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001358 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001359 mmio = RENDER_HWS_PGA_GEN7;
1360 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001361 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001362 mmio = BLT_HWS_PGA_GEN7;
1363 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001364 /*
1365 * VCS2 actually doesn't exist on Gen7. Only shut up
1366 * gcc switch check warning
1367 */
1368 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001369 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001370 mmio = BSD_HWS_PGA_GEN7;
1371 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001372 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001373 mmio = VEBOX_HWS_PGA_GEN7;
1374 break;
Eric Anholt45930102011-05-06 17:12:35 -07001375 }
1376 } else if (IS_GEN6(ring->dev)) {
1377 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1378 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001379 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001380 mmio = RING_HWS_PGA(ring->mmio_base);
1381 }
1382
Chris Wilson78501ea2010-10-27 12:18:21 +01001383 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1384 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001385
Damien Lespiaudc616b82014-03-13 01:40:28 +00001386 /*
1387 * Flush the TLB for this page
1388 *
1389 * FIXME: These two bits have disappeared on gen8, so a question
1390 * arises: do we still need this and if so how should we go about
1391 * invalidating the TLB?
1392 */
1393 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001394 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301395
1396 /* ring should be idle before issuing a sync flush*/
1397 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1398
Chris Wilson884020b2013-08-06 19:01:14 +01001399 I915_WRITE(reg,
1400 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1401 INSTPM_SYNC_FLUSH));
1402 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1403 1000))
1404 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1405 ring->name);
1406 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001407}
1408
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001409static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001410bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001411 u32 invalidate_domains,
1412 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001413{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001414 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001415
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001416 ret = intel_ring_begin(ring, 2);
1417 if (ret)
1418 return ret;
1419
1420 intel_ring_emit(ring, MI_FLUSH);
1421 intel_ring_emit(ring, MI_NOOP);
1422 intel_ring_advance(ring);
1423 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001424}
1425
Chris Wilson3cce4692010-10-27 16:11:02 +01001426static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001427i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001428{
Chris Wilson3cce4692010-10-27 16:11:02 +01001429 int ret;
1430
1431 ret = intel_ring_begin(ring, 4);
1432 if (ret)
1433 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001434
Chris Wilson3cce4692010-10-27 16:11:02 +01001435 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1436 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001437 intel_ring_emit(ring,
1438 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001439 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001440 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001441
Chris Wilson3cce4692010-10-27 16:11:02 +01001442 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001443}
1444
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001445static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001446gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001447{
1448 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001449 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001450 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001451
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001452 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1453 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001454
Chris Wilson7338aef2012-04-24 21:48:47 +01001455 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001456 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001457 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001458 I915_WRITE_IMR(ring,
1459 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001460 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001461 else
1462 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001463 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001464 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001465 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001466
1467 return true;
1468}
1469
1470static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001471gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001472{
1473 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001474 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001475 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001476
Chris Wilson7338aef2012-04-24 21:48:47 +01001477 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001478 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001479 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001480 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001481 else
1482 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001483 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001484 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001485 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001486}
1487
Ben Widawskya19d2932013-05-28 19:22:30 -07001488static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001489hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001490{
1491 struct drm_device *dev = ring->dev;
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493 unsigned long flags;
1494
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001495 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001496 return false;
1497
Daniel Vetter59cdb632013-07-04 23:35:28 +02001498 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001499 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001500 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001501 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001502 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001503 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001504
1505 return true;
1506}
1507
1508static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001509hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001510{
1511 struct drm_device *dev = ring->dev;
1512 struct drm_i915_private *dev_priv = dev->dev_private;
1513 unsigned long flags;
1514
Daniel Vetter59cdb632013-07-04 23:35:28 +02001515 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001516 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001517 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001518 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001519 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001520 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001521}
1522
Ben Widawskyabd58f02013-11-02 21:07:09 -07001523static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001524gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001525{
1526 struct drm_device *dev = ring->dev;
1527 struct drm_i915_private *dev_priv = dev->dev_private;
1528 unsigned long flags;
1529
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001530 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001531 return false;
1532
1533 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1534 if (ring->irq_refcount++ == 0) {
1535 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1536 I915_WRITE_IMR(ring,
1537 ~(ring->irq_enable_mask |
1538 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1539 } else {
1540 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1541 }
1542 POSTING_READ(RING_IMR(ring->mmio_base));
1543 }
1544 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1545
1546 return true;
1547}
1548
1549static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001550gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001551{
1552 struct drm_device *dev = ring->dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 unsigned long flags;
1555
1556 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1557 if (--ring->irq_refcount == 0) {
1558 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1559 I915_WRITE_IMR(ring,
1560 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1561 } else {
1562 I915_WRITE_IMR(ring, ~0);
1563 }
1564 POSTING_READ(RING_IMR(ring->mmio_base));
1565 }
1566 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1567}
1568
Zou Nan haid1b851f2010-05-21 09:08:57 +08001569static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001570i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001571 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001572 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001573{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001574 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001575
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001576 ret = intel_ring_begin(ring, 2);
1577 if (ret)
1578 return ret;
1579
Chris Wilson78501ea2010-10-27 12:18:21 +01001580 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001581 MI_BATCH_BUFFER_START |
1582 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001583 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001584 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001585 intel_ring_advance(ring);
1586
Zou Nan haid1b851f2010-05-21 09:08:57 +08001587 return 0;
1588}
1589
Daniel Vetterb45305f2012-12-17 16:21:27 +01001590/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1591#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001592#define I830_TLB_ENTRIES (2)
1593#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001594static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001595i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001596 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001597 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001598{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001599 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001600 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001601
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001602 ret = intel_ring_begin(ring, 6);
1603 if (ret)
1604 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001605
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001606 /* Evict the invalid PTE TLBs */
1607 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1608 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1609 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1610 intel_ring_emit(ring, cs_offset);
1611 intel_ring_emit(ring, 0xdeadbeef);
1612 intel_ring_emit(ring, MI_NOOP);
1613 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001614
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001615 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001616 if (len > I830_BATCH_LIMIT)
1617 return -ENOSPC;
1618
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001619 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001620 if (ret)
1621 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001622
1623 /* Blit the batch (which has now all relocs applied) to the
1624 * stable batch scratch bo area (so that the CS never
1625 * stumbles over its tlb invalidation bug) ...
1626 */
1627 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1628 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001629 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001630 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001631 intel_ring_emit(ring, 4096);
1632 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001633
Daniel Vetterb45305f2012-12-17 16:21:27 +01001634 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001635 intel_ring_emit(ring, MI_NOOP);
1636 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001637
1638 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001639 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001640 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001641
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001642 ret = intel_ring_begin(ring, 4);
1643 if (ret)
1644 return ret;
1645
1646 intel_ring_emit(ring, MI_BATCH_BUFFER);
1647 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1648 intel_ring_emit(ring, offset + len - 8);
1649 intel_ring_emit(ring, MI_NOOP);
1650 intel_ring_advance(ring);
1651
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001652 return 0;
1653}
1654
1655static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001656i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001657 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001658 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001659{
1660 int ret;
1661
1662 ret = intel_ring_begin(ring, 2);
1663 if (ret)
1664 return ret;
1665
Chris Wilson65f56872012-04-17 16:38:12 +01001666 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001667 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001668 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001669
Eric Anholt62fdfea2010-05-21 13:26:39 -07001670 return 0;
1671}
1672
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001673static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001674{
Chris Wilson05394f32010-11-08 19:18:58 +00001675 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001676
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001677 obj = ring->status_page.obj;
1678 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001679 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001680
Chris Wilson9da3da62012-06-01 15:20:22 +01001681 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001682 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001683 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001684 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001685}
1686
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001687static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001688{
Chris Wilson05394f32010-11-08 19:18:58 +00001689 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001690
Chris Wilsone3efda42014-04-09 09:19:41 +01001691 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001692 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001693 int ret;
1694
1695 obj = i915_gem_alloc_object(ring->dev, 4096);
1696 if (obj == NULL) {
1697 DRM_ERROR("Failed to allocate status page\n");
1698 return -ENOMEM;
1699 }
1700
1701 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1702 if (ret)
1703 goto err_unref;
1704
Chris Wilson1f767e02014-07-03 17:33:03 -04001705 flags = 0;
1706 if (!HAS_LLC(ring->dev))
1707 /* On g33, we cannot place HWS above 256MiB, so
1708 * restrict its pinning to the low mappable arena.
1709 * Though this restriction is not documented for
1710 * gen4, gen5, or byt, they also behave similarly
1711 * and hang if the HWS is placed at the top of the
1712 * GTT. To generalise, it appears that all !llc
1713 * platforms have issues with us placing the HWS
1714 * above the mappable region (even though we never
1715 * actualy map it).
1716 */
1717 flags |= PIN_MAPPABLE;
1718 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001719 if (ret) {
1720err_unref:
1721 drm_gem_object_unreference(&obj->base);
1722 return ret;
1723 }
1724
1725 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001726 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001727
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001728 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001729 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001730 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001731
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001732 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1733 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001734
1735 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001736}
1737
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001738static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001739{
1740 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001741
1742 if (!dev_priv->status_page_dmah) {
1743 dev_priv->status_page_dmah =
1744 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1745 if (!dev_priv->status_page_dmah)
1746 return -ENOMEM;
1747 }
1748
Chris Wilson6b8294a2012-11-16 11:43:20 +00001749 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1750 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1751
1752 return 0;
1753}
1754
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001755void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1756{
1757 iounmap(ringbuf->virtual_start);
1758 ringbuf->virtual_start = NULL;
1759 i915_gem_object_ggtt_unpin(ringbuf->obj);
1760}
1761
1762int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1763 struct intel_ringbuffer *ringbuf)
1764{
1765 struct drm_i915_private *dev_priv = to_i915(dev);
1766 struct drm_i915_gem_object *obj = ringbuf->obj;
1767 int ret;
1768
1769 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1770 if (ret)
1771 return ret;
1772
1773 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1774 if (ret) {
1775 i915_gem_object_ggtt_unpin(obj);
1776 return ret;
1777 }
1778
1779 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1780 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1781 if (ringbuf->virtual_start == NULL) {
1782 i915_gem_object_ggtt_unpin(obj);
1783 return -EINVAL;
1784 }
1785
1786 return 0;
1787}
1788
Oscar Mateo84c23772014-07-24 17:04:15 +01001789void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001790{
Oscar Mateo2919d292014-07-03 16:28:02 +01001791 drm_gem_object_unreference(&ringbuf->obj->base);
1792 ringbuf->obj = NULL;
1793}
1794
Oscar Mateo84c23772014-07-24 17:04:15 +01001795int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1796 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001797{
Chris Wilsone3efda42014-04-09 09:19:41 +01001798 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001799
1800 obj = NULL;
1801 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001802 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001803 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001804 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001805 if (obj == NULL)
1806 return -ENOMEM;
1807
Akash Goel24f3a8c2014-06-17 10:59:42 +05301808 /* mark ring buffers as read-only from GPU side by default */
1809 obj->gt_ro = 1;
1810
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001811 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001812
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001813 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001814}
1815
Ben Widawskyc43b5632012-04-16 14:07:40 -07001816static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001817 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001818{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001819 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001820 int ret;
1821
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001822 WARN_ON(ring->buffer);
1823
1824 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1825 if (!ringbuf)
1826 return -ENOMEM;
1827 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001828
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001829 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001830 INIT_LIST_HEAD(&ring->active_list);
1831 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001832 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001833 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001834 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001835 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001836
Chris Wilsonb259f672011-03-29 13:19:09 +01001837 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001838
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001839 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001840 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001841 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001842 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001843 } else {
1844 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001845 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001846 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001847 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001848 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001849
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001850 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001851
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001852 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1853 if (ret) {
1854 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1855 ring->name, ret);
1856 goto error;
1857 }
1858
1859 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1860 if (ret) {
1861 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1862 ring->name, ret);
1863 intel_destroy_ringbuffer_obj(ringbuf);
1864 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001865 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001866
Chris Wilson55249ba2010-12-22 14:04:47 +00001867 /* Workaround an erratum on the i830 which causes a hang if
1868 * the TAIL pointer points to within the last 2 cachelines
1869 * of the buffer.
1870 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001871 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001872 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001873 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001874
Brad Volkin44e895a2014-05-10 14:10:43 -07001875 ret = i915_cmd_parser_init_ring(ring);
1876 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001877 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001878
Oscar Mateo8ee14972014-05-22 14:13:34 +01001879 return 0;
1880
1881error:
1882 kfree(ringbuf);
1883 ring->buffer = NULL;
1884 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001885}
1886
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001887void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001888{
John Harrison6402c332014-10-31 12:00:26 +00001889 struct drm_i915_private *dev_priv;
1890 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001891
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001892 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001893 return;
1894
John Harrison6402c332014-10-31 12:00:26 +00001895 dev_priv = to_i915(ring->dev);
1896 ringbuf = ring->buffer;
1897
Chris Wilsone3efda42014-04-09 09:19:41 +01001898 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001899 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001900
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001901 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001902 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001903 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001904
Zou Nan hai8d192152010-11-02 16:31:01 +08001905 if (ring->cleanup)
1906 ring->cleanup(ring);
1907
Chris Wilson78501ea2010-10-27 12:18:21 +01001908 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001909
1910 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001911
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001912 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001913 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001914}
1915
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001916static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001917{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001918 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001919 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001920 int ret;
1921
Dave Gordonebd0fd42014-11-27 11:22:49 +00001922 if (intel_ring_space(ringbuf) >= n)
1923 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001924
1925 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001926 if (__intel_ring_space(request->tail, ringbuf->tail,
1927 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001928 break;
1929 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001930 }
1931
Daniel Vettera4b3a572014-11-26 14:17:05 +01001932 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001933 return -ENOSPC;
1934
Daniel Vettera4b3a572014-11-26 14:17:05 +01001935 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001936 if (ret)
1937 return ret;
1938
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001939 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001940
1941 return 0;
1942}
1943
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001944static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001945{
Chris Wilson78501ea2010-10-27 12:18:21 +01001946 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001947 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001948 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001949 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001950 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001951
Chris Wilsona71d8d92012-02-15 11:25:36 +00001952 ret = intel_ring_wait_request(ring, n);
1953 if (ret != -ENOSPC)
1954 return ret;
1955
Chris Wilson09246732013-08-10 22:16:32 +01001956 /* force the tail write in case we have been skipping them */
1957 __intel_ring_advance(ring);
1958
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001959 /* With GEM the hangcheck timer should kick us out of the loop,
1960 * leaving it early runs the risk of corrupting GEM state (due
1961 * to running on almost untested codepaths). But on resume
1962 * timers don't work yet, so prevent a complete hang in that
1963 * case by choosing an insanely large timeout. */
1964 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001965
Dave Gordonebd0fd42014-11-27 11:22:49 +00001966 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01001967 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001968 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00001969 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001970 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001971 ringbuf->head = I915_READ_HEAD(ring);
1972 if (intel_ring_space(ringbuf) >= n)
1973 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974
Chris Wilsone60a0b12010-10-13 10:09:14 +01001975 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001976
Chris Wilsondcfe0502014-05-05 09:07:32 +01001977 if (dev_priv->mm.interruptible && signal_pending(current)) {
1978 ret = -ERESTARTSYS;
1979 break;
1980 }
1981
Daniel Vetter33196de2012-11-14 17:14:05 +01001982 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1983 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001984 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001985 break;
1986
1987 if (time_after(jiffies, end)) {
1988 ret = -EBUSY;
1989 break;
1990 }
1991 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001992 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001993 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001994}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001995
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001996static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001997{
1998 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001999 struct intel_ringbuffer *ringbuf = ring->buffer;
2000 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002001
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002002 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002003 int ret = ring_wait_for_space(ring, rem);
2004 if (ret)
2005 return ret;
2006 }
2007
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002008 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002009 rem /= 4;
2010 while (rem--)
2011 iowrite32(MI_NOOP, virt++);
2012
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002013 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002014 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002015
2016 return 0;
2017}
2018
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002019int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002020{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002021 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002022 int ret;
2023
2024 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002025 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002026 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002027 if (ret)
2028 return ret;
2029 }
2030
2031 /* Wait upon the last request to be completed */
2032 if (list_empty(&ring->request_list))
2033 return 0;
2034
Daniel Vettera4b3a572014-11-26 14:17:05 +01002035 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002036 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002037 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002038
Daniel Vettera4b3a572014-11-26 14:17:05 +01002039 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002040}
2041
Chris Wilson9d7730912012-11-27 16:22:52 +00002042static int
John Harrison6259cea2014-11-24 18:49:29 +00002043intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002044{
John Harrison9eba5d42014-11-24 18:49:23 +00002045 int ret;
2046 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002047 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002048
John Harrison6259cea2014-11-24 18:49:29 +00002049 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002050 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002051
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002052 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002053 if (request == NULL)
2054 return -ENOMEM;
2055
John Harrisonabfe2622014-11-24 18:49:24 +00002056 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002057 request->ring = ring;
John Harrison67e29372014-12-05 13:49:35 +00002058 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002059
John Harrison6259cea2014-11-24 18:49:29 +00002060 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002061 if (ret) {
2062 kfree(request);
2063 return ret;
2064 }
2065
John Harrison6259cea2014-11-24 18:49:29 +00002066 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002067 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002068}
2069
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002070static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002071 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002072{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002073 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002074 int ret;
2075
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002076 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002077 ret = intel_wrap_ring_buffer(ring);
2078 if (unlikely(ret))
2079 return ret;
2080 }
2081
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002082 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002083 ret = ring_wait_for_space(ring, bytes);
2084 if (unlikely(ret))
2085 return ret;
2086 }
2087
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002088 return 0;
2089}
2090
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002091int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002092 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002093{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002094 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002095 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002096
Daniel Vetter33196de2012-11-14 17:14:05 +01002097 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2098 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002099 if (ret)
2100 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002101
Chris Wilson304d6952014-01-02 14:32:35 +00002102 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2103 if (ret)
2104 return ret;
2105
Chris Wilson9d7730912012-11-27 16:22:52 +00002106 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002107 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002108 if (ret)
2109 return ret;
2110
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002111 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002112 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002113}
2114
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002115/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002116int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002117{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002118 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002119 int ret;
2120
2121 if (num_dwords == 0)
2122 return 0;
2123
Chris Wilson18393f62014-04-09 09:19:40 +01002124 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002125 ret = intel_ring_begin(ring, num_dwords);
2126 if (ret)
2127 return ret;
2128
2129 while (num_dwords--)
2130 intel_ring_emit(ring, MI_NOOP);
2131
2132 intel_ring_advance(ring);
2133
2134 return 0;
2135}
2136
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002137void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002138{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002139 struct drm_device *dev = ring->dev;
2140 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002141
John Harrison6259cea2014-11-24 18:49:29 +00002142 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002143
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002144 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002145 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2146 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002147 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002148 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002149 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002150
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002151 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002152 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002153}
2154
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002155static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002156 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002157{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002158 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002159
2160 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002161
Chris Wilson12f55812012-07-05 17:14:01 +01002162 /* Disable notification that the ring is IDLE. The GT
2163 * will then assume that it is busy and bring it out of rc6.
2164 */
2165 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2166 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2167
2168 /* Clear the context id. Here be magic! */
2169 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2170
2171 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002172 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002173 GEN6_BSD_SLEEP_INDICATOR) == 0,
2174 50))
2175 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002176
Chris Wilson12f55812012-07-05 17:14:01 +01002177 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002178 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002179 POSTING_READ(RING_TAIL(ring->mmio_base));
2180
2181 /* Let the ring send IDLE messages to the GT again,
2182 * and so let it sleep to conserve power when idle.
2183 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002184 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002185 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002186}
2187
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002188static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002189 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002190{
Chris Wilson71a77e02011-02-02 12:13:49 +00002191 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002192 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002193
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002194 ret = intel_ring_begin(ring, 4);
2195 if (ret)
2196 return ret;
2197
Chris Wilson71a77e02011-02-02 12:13:49 +00002198 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002199 if (INTEL_INFO(ring->dev)->gen >= 8)
2200 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002201 /*
2202 * Bspec vol 1c.5 - video engine command streamer:
2203 * "If ENABLED, all TLBs will be invalidated once the flush
2204 * operation is complete. This bit is only valid when the
2205 * Post-Sync Operation field is a value of 1h or 3h."
2206 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002207 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002208 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2209 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002210 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002211 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002212 if (INTEL_INFO(ring->dev)->gen >= 8) {
2213 intel_ring_emit(ring, 0); /* upper addr */
2214 intel_ring_emit(ring, 0); /* value */
2215 } else {
2216 intel_ring_emit(ring, 0);
2217 intel_ring_emit(ring, MI_NOOP);
2218 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002219 intel_ring_advance(ring);
2220 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002221}
2222
2223static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002224gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002225 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002226 unsigned flags)
2227{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002228 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002229 int ret;
2230
2231 ret = intel_ring_begin(ring, 4);
2232 if (ret)
2233 return ret;
2234
2235 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002236 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002237 intel_ring_emit(ring, lower_32_bits(offset));
2238 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002239 intel_ring_emit(ring, MI_NOOP);
2240 intel_ring_advance(ring);
2241
2242 return 0;
2243}
2244
2245static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002246hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002247 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002248 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002249{
Akshay Joshi0206e352011-08-16 15:34:10 -04002250 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002251
Akshay Joshi0206e352011-08-16 15:34:10 -04002252 ret = intel_ring_begin(ring, 2);
2253 if (ret)
2254 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002255
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002256 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002257 MI_BATCH_BUFFER_START |
2258 (flags & I915_DISPATCH_SECURE ?
2259 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002260 /* bit0-7 is the length on GEN6+ */
2261 intel_ring_emit(ring, offset);
2262 intel_ring_advance(ring);
2263
2264 return 0;
2265}
2266
2267static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002268gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002269 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002270 unsigned flags)
2271{
2272 int ret;
2273
2274 ret = intel_ring_begin(ring, 2);
2275 if (ret)
2276 return ret;
2277
2278 intel_ring_emit(ring,
2279 MI_BATCH_BUFFER_START |
2280 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002281 /* bit0-7 is the length on GEN6+ */
2282 intel_ring_emit(ring, offset);
2283 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002284
Akshay Joshi0206e352011-08-16 15:34:10 -04002285 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002286}
2287
Chris Wilson549f7362010-10-19 11:19:32 +01002288/* Blitter support (SandyBridge+) */
2289
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002290static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002291 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002292{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002293 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002294 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002295 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002296 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002297
Daniel Vetter6a233c72011-12-14 13:57:07 +01002298 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002299 if (ret)
2300 return ret;
2301
Chris Wilson71a77e02011-02-02 12:13:49 +00002302 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002303 if (INTEL_INFO(ring->dev)->gen >= 8)
2304 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002305 /*
2306 * Bspec vol 1c.3 - blitter engine command streamer:
2307 * "If ENABLED, all TLBs will be invalidated once the flush
2308 * operation is complete. This bit is only valid when the
2309 * Post-Sync Operation field is a value of 1h or 3h."
2310 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002311 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002312 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002313 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002314 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002315 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002316 if (INTEL_INFO(ring->dev)->gen >= 8) {
2317 intel_ring_emit(ring, 0); /* upper addr */
2318 intel_ring_emit(ring, 0); /* value */
2319 } else {
2320 intel_ring_emit(ring, 0);
2321 intel_ring_emit(ring, MI_NOOP);
2322 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002323 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002324
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002325 if (!invalidate && flush) {
2326 if (IS_GEN7(dev))
2327 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2328 else if (IS_BROADWELL(dev))
2329 dev_priv->fbc.need_sw_cache_clean = true;
2330 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002331
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002332 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002333}
2334
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002335int intel_init_render_ring_buffer(struct drm_device *dev)
2336{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002337 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002338 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002339 struct drm_i915_gem_object *obj;
2340 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002341
Daniel Vetter59465b52012-04-11 22:12:48 +02002342 ring->name = "render ring";
2343 ring->id = RCS;
2344 ring->mmio_base = RENDER_RING_BASE;
2345
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002346 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002347 if (i915_semaphore_is_enabled(dev)) {
2348 obj = i915_gem_alloc_object(dev, 4096);
2349 if (obj == NULL) {
2350 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2351 i915.semaphores = 0;
2352 } else {
2353 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2354 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2355 if (ret != 0) {
2356 drm_gem_object_unreference(&obj->base);
2357 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2358 i915.semaphores = 0;
2359 } else
2360 dev_priv->semaphore_obj = obj;
2361 }
2362 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002363
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002364 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002365 ring->add_request = gen6_add_request;
2366 ring->flush = gen8_render_ring_flush;
2367 ring->irq_get = gen8_ring_get_irq;
2368 ring->irq_put = gen8_ring_put_irq;
2369 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2370 ring->get_seqno = gen6_ring_get_seqno;
2371 ring->set_seqno = ring_set_seqno;
2372 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002373 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002374 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002375 ring->semaphore.signal = gen8_rcs_signal;
2376 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002377 }
2378 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002379 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002380 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002381 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002382 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002383 ring->irq_get = gen6_ring_get_irq;
2384 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002385 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002386 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002387 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002388 if (i915_semaphore_is_enabled(dev)) {
2389 ring->semaphore.sync_to = gen6_ring_sync;
2390 ring->semaphore.signal = gen6_signal;
2391 /*
2392 * The current semaphore is only applied on pre-gen8
2393 * platform. And there is no VCS2 ring on the pre-gen8
2394 * platform. So the semaphore between RCS and VCS2 is
2395 * initialized as INVALID. Gen8 will initialize the
2396 * sema between VCS2 and RCS later.
2397 */
2398 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2399 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2400 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2401 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2402 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2403 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2404 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2405 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2406 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2407 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2408 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002409 } else if (IS_GEN5(dev)) {
2410 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002411 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002412 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002413 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002414 ring->irq_get = gen5_ring_get_irq;
2415 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002416 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2417 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002418 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002419 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002420 if (INTEL_INFO(dev)->gen < 4)
2421 ring->flush = gen2_render_ring_flush;
2422 else
2423 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002424 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002425 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002426 if (IS_GEN2(dev)) {
2427 ring->irq_get = i8xx_ring_get_irq;
2428 ring->irq_put = i8xx_ring_put_irq;
2429 } else {
2430 ring->irq_get = i9xx_ring_get_irq;
2431 ring->irq_put = i9xx_ring_put_irq;
2432 }
Daniel Vettere3670312012-04-11 22:12:53 +02002433 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002434 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002435 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002436
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002437 if (IS_HASWELL(dev))
2438 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002439 else if (IS_GEN8(dev))
2440 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002441 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002442 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2443 else if (INTEL_INFO(dev)->gen >= 4)
2444 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2445 else if (IS_I830(dev) || IS_845G(dev))
2446 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2447 else
2448 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002449 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002450 ring->cleanup = render_ring_cleanup;
2451
Daniel Vetterb45305f2012-12-17 16:21:27 +01002452 /* Workaround batchbuffer to combat CS tlb bug. */
2453 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002454 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002455 if (obj == NULL) {
2456 DRM_ERROR("Failed to allocate batch bo\n");
2457 return -ENOMEM;
2458 }
2459
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002460 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002461 if (ret != 0) {
2462 drm_gem_object_unreference(&obj->base);
2463 DRM_ERROR("Failed to ping batch bo\n");
2464 return ret;
2465 }
2466
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002467 ring->scratch.obj = obj;
2468 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002469 }
2470
Daniel Vetter99be1df2014-11-20 00:33:06 +01002471 ret = intel_init_ring_buffer(dev, ring);
2472 if (ret)
2473 return ret;
2474
2475 if (INTEL_INFO(dev)->gen >= 5) {
2476 ret = intel_init_pipe_control(ring);
2477 if (ret)
2478 return ret;
2479 }
2480
2481 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002482}
2483
2484int intel_init_bsd_ring_buffer(struct drm_device *dev)
2485{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002486 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002487 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002488
Daniel Vetter58fa3832012-04-11 22:12:49 +02002489 ring->name = "bsd ring";
2490 ring->id = VCS;
2491
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002492 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002493 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002494 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002495 /* gen6 bsd needs a special wa for tail updates */
2496 if (IS_GEN6(dev))
2497 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002498 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002499 ring->add_request = gen6_add_request;
2500 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002501 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002502 if (INTEL_INFO(dev)->gen >= 8) {
2503 ring->irq_enable_mask =
2504 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2505 ring->irq_get = gen8_ring_get_irq;
2506 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002507 ring->dispatch_execbuffer =
2508 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002509 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002510 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002511 ring->semaphore.signal = gen8_xcs_signal;
2512 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002513 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002514 } else {
2515 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2516 ring->irq_get = gen6_ring_get_irq;
2517 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002518 ring->dispatch_execbuffer =
2519 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002520 if (i915_semaphore_is_enabled(dev)) {
2521 ring->semaphore.sync_to = gen6_ring_sync;
2522 ring->semaphore.signal = gen6_signal;
2523 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2524 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2525 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2526 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2527 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2528 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2529 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2530 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2531 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2532 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2533 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002534 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002535 } else {
2536 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002537 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002538 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002539 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002540 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002541 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002542 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002543 ring->irq_get = gen5_ring_get_irq;
2544 ring->irq_put = gen5_ring_put_irq;
2545 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002546 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002547 ring->irq_get = i9xx_ring_get_irq;
2548 ring->irq_put = i9xx_ring_put_irq;
2549 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002550 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002551 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002552 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002553
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002554 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002555}
Chris Wilson549f7362010-10-19 11:19:32 +01002556
Zhao Yakui845f74a2014-04-17 10:37:37 +08002557/**
2558 * Initialize the second BSD ring for Broadwell GT3.
2559 * It is noted that this only exists on Broadwell GT3.
2560 */
2561int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2562{
2563 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002564 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002565
2566 if ((INTEL_INFO(dev)->gen != 8)) {
2567 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2568 return -EINVAL;
2569 }
2570
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002571 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002572 ring->id = VCS2;
2573
2574 ring->write_tail = ring_write_tail;
2575 ring->mmio_base = GEN8_BSD2_RING_BASE;
2576 ring->flush = gen6_bsd_ring_flush;
2577 ring->add_request = gen6_add_request;
2578 ring->get_seqno = gen6_ring_get_seqno;
2579 ring->set_seqno = ring_set_seqno;
2580 ring->irq_enable_mask =
2581 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2582 ring->irq_get = gen8_ring_get_irq;
2583 ring->irq_put = gen8_ring_put_irq;
2584 ring->dispatch_execbuffer =
2585 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002586 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002587 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002588 ring->semaphore.signal = gen8_xcs_signal;
2589 GEN8_RING_SEMAPHORE_INIT;
2590 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002591 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002592
2593 return intel_init_ring_buffer(dev, ring);
2594}
2595
Chris Wilson549f7362010-10-19 11:19:32 +01002596int intel_init_blt_ring_buffer(struct drm_device *dev)
2597{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002598 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002599 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002600
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002601 ring->name = "blitter ring";
2602 ring->id = BCS;
2603
2604 ring->mmio_base = BLT_RING_BASE;
2605 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002606 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002607 ring->add_request = gen6_add_request;
2608 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002609 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002610 if (INTEL_INFO(dev)->gen >= 8) {
2611 ring->irq_enable_mask =
2612 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2613 ring->irq_get = gen8_ring_get_irq;
2614 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002615 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002616 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002617 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002618 ring->semaphore.signal = gen8_xcs_signal;
2619 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002620 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002621 } else {
2622 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2623 ring->irq_get = gen6_ring_get_irq;
2624 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002625 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002626 if (i915_semaphore_is_enabled(dev)) {
2627 ring->semaphore.signal = gen6_signal;
2628 ring->semaphore.sync_to = gen6_ring_sync;
2629 /*
2630 * The current semaphore is only applied on pre-gen8
2631 * platform. And there is no VCS2 ring on the pre-gen8
2632 * platform. So the semaphore between BCS and VCS2 is
2633 * initialized as INVALID. Gen8 will initialize the
2634 * sema between BCS and VCS2 later.
2635 */
2636 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2637 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2638 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2639 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2640 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2641 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2642 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2643 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2644 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2645 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2646 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002647 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002648 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002649
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002650 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002651}
Chris Wilsona7b97612012-07-20 12:41:08 +01002652
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002653int intel_init_vebox_ring_buffer(struct drm_device *dev)
2654{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002655 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002656 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002657
2658 ring->name = "video enhancement ring";
2659 ring->id = VECS;
2660
2661 ring->mmio_base = VEBOX_RING_BASE;
2662 ring->write_tail = ring_write_tail;
2663 ring->flush = gen6_ring_flush;
2664 ring->add_request = gen6_add_request;
2665 ring->get_seqno = gen6_ring_get_seqno;
2666 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002667
2668 if (INTEL_INFO(dev)->gen >= 8) {
2669 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002670 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002671 ring->irq_get = gen8_ring_get_irq;
2672 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002673 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002674 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002675 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002676 ring->semaphore.signal = gen8_xcs_signal;
2677 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002678 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002679 } else {
2680 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2681 ring->irq_get = hsw_vebox_get_irq;
2682 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002683 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002684 if (i915_semaphore_is_enabled(dev)) {
2685 ring->semaphore.sync_to = gen6_ring_sync;
2686 ring->semaphore.signal = gen6_signal;
2687 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2688 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2689 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2690 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2691 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2692 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2693 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2694 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2695 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2696 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2697 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002698 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002699 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002700
2701 return intel_init_ring_buffer(dev, ring);
2702}
2703
Chris Wilsona7b97612012-07-20 12:41:08 +01002704int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002705intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002706{
2707 int ret;
2708
2709 if (!ring->gpu_caches_dirty)
2710 return 0;
2711
2712 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2713 if (ret)
2714 return ret;
2715
2716 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2717
2718 ring->gpu_caches_dirty = false;
2719 return 0;
2720}
2721
2722int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002723intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002724{
2725 uint32_t flush_domains;
2726 int ret;
2727
2728 flush_domains = 0;
2729 if (ring->gpu_caches_dirty)
2730 flush_domains = I915_GEM_GPU_DOMAINS;
2731
2732 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2733 if (ret)
2734 return ret;
2735
2736 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2737
2738 ring->gpu_caches_dirty = false;
2739 return 0;
2740}
Chris Wilsone3efda42014-04-09 09:19:41 +01002741
2742void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002743intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002744{
2745 int ret;
2746
2747 if (!intel_ring_initialized(ring))
2748 return;
2749
2750 ret = intel_ring_idle(ring);
2751 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2752 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2753 ring->name, ret);
2754
2755 stop_ring(ring);
2756}