blob: df2a2d21933cc8c054f17a6940da1e923c08d5e5 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190static int
Keith Packardc8982612012-01-25 08:16:25 -0800191intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194}
195
196static int
Dave Airliefe27d532010-06-30 11:46:17 +1000197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000202static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200218
219 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 }
221
Ville Syrjälä50fec212015-03-12 17:10:34 +0200222 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300223 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300266 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300267
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
280 power_domain = intel_display_port_power_domain(encoder);
281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
296 power_domain = intel_display_port_power_domain(encoder);
297 intel_display_power_put(dev_priv, power_domain);
298}
299
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
Ville Syrjäläd288f652014-10-28 13:20:22 +0200343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 return intel_dp->pps_pipe;
432}
433
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
454
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300455static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459{
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 enum pipe pipe;
461
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 }
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
506 }
507
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300513}
514
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300542}
543
544static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
Clint Taylor01527b32014-07-07 13:01:46 -0700568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
Ville Syrjälä773538e82014-09-04 14:54:56 +0300581 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300582
Clint Taylor01527b32014-07-07 13:01:46 -0700583 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjälä649636e2015-09-22 19:50:01 +0300585 u32 pp_ctrl_reg, pp_div_reg;
586 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300587
Clint Taylor01527b32014-07-07 13:01:46 -0700588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 return 0;
602}
603
Daniel Vetter4be73782014-01-17 14:39:48 +0100604static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700605{
Paulo Zanoni30add222012-10-26 19:05:45 -0200606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700607 struct drm_i915_private *dev_priv = dev->dev_private;
608
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300609 lockdep_assert_held(&dev_priv->pps_mutex);
610
Ville Syrjälä9a423562014-10-16 21:29:48 +0300611 if (IS_VALLEYVIEW(dev) &&
612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
Jani Nikulabf13e812013-09-06 07:40:05 +0300615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700616}
617
Daniel Vetter4be73782014-01-17 14:39:48 +0100618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700619{
Paulo Zanoni30add222012-10-26 19:05:45 -0200620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700621 struct drm_i915_private *dev_priv = dev->dev_private;
622
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 lockdep_assert_held(&dev_priv->pps_mutex);
624
Ville Syrjälä9a423562014-10-16 21:29:48 +0300625 if (IS_VALLEYVIEW(dev) &&
626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
Ville Syrjälä773538e82014-09-04 14:54:56 +0300629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700630}
631
Keith Packard9b984da2011-09-19 13:54:47 -0700632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
Paulo Zanoni30add222012-10-26 19:05:45 -0200635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700636 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700637
Keith Packard9b984da2011-09-19 13:54:47 -0700638 if (!is_edp(intel_dp))
639 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700640
Daniel Vetter4be73782014-01-17 14:39:48 +0100641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700646 }
647}
648
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300655 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656 uint32_t status;
657 bool done;
658
Daniel Vetteref04f002012-12-01 21:03:59 +0100659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300662 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
674{
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
677
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
681 */
682 return index ? 0 : intel_hrawclk(dev) / 2;
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300695 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
696
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000697 } else {
698 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100709 if (index)
710 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
713 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 }
722}
723
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200753 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000762 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000767}
768
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200786 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 uint8_t *recv, int recv_size)
788{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300792 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Paulo Zanonic67a4702013-08-19 13:18:09 -0300819 intel_aux_display_runtime_get(dev_priv);
820
Jesse Barnes11bee432011-08-01 15:02:20 -0700821 /* Try to wait for any previous AUX channel activity */
822 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100823 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700824 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
825 break;
826 msleep(1);
827 }
828
829 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300830 static u32 last_status = -1;
831 const u32 status = I915_READ(ch_ctl);
832
833 if (status != last_status) {
834 WARN(1, "dp_aux_ch not started status 0x%08x\n",
835 status);
836 last_status = status;
837 }
838
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100839 ret = -EBUSY;
840 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100841 }
842
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300843 /* Only 5 data registers! */
844 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
845 ret = -E2BIG;
846 goto out;
847 }
848
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000849 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000850 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
851 has_aux_irq,
852 send_bytes,
853 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000854
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 /* Must try at least 3 times according to DP spec */
856 for (try = 0; try < 5; try++) {
857 /* Load the send data into the aux channel data registers */
858 for (i = 0; i < send_bytes; i += 4)
859 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800860 intel_dp_pack_aux(send + i,
861 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000864 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 /* Clear done status and any errors */
869 I915_WRITE(ch_ctl,
870 status |
871 DP_AUX_CH_CTL_DONE |
872 DP_AUX_CH_CTL_TIME_OUT_ERROR |
873 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400874
Todd Previte74ebf292015-04-15 08:38:41 -0700875 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700877
878 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
879 * 400us delay required for errors and timeouts
880 * Timeout errors from the HW already meet this
881 * requirement so skip to next iteration
882 */
883 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
884 usleep_range(400, 500);
885 continue;
886 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700888 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100889 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 }
891
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700893 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100894 ret = -EBUSY;
895 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 }
897
Jim Bridee058c942015-05-27 10:21:48 -0700898done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 /* Check for timeout or receive error.
900 * Timeouts occur when the sink is not connected
901 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EIO;
905 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700907
908 /* Timeouts occur when the device isn't connected, so they're
909 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700910 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800911 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100912 ret = -ETIMEDOUT;
913 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 }
915
916 /* Unload any bytes sent back from the other side */
917 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
918 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919 if (recv_bytes > recv_size)
920 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100922 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800923 intel_dp_unpack_aux(I915_READ(ch_data + i),
924 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 ret = recv_bytes;
927out:
928 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300929 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100930
Jani Nikula884f19e2014-03-14 16:51:14 +0200931 if (vdd)
932 edp_panel_vdd_off(intel_dp, false);
933
Ville Syrjälä773538e82014-09-04 14:54:56 +0300934 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300935
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100936 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937}
938
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300939#define BARE_ADDRESS_SIZE 3
940#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200941static ssize_t
942intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200944 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
945 uint8_t txbuf[20], rxbuf[20];
946 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200949 txbuf[0] = (msg->request << 4) |
950 ((msg->address >> 16) & 0xf);
951 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200952 txbuf[2] = msg->address & 0xff;
953 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300954
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 switch (msg->request & ~DP_AUX_I2C_MOT) {
956 case DP_AUX_NATIVE_WRITE:
957 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300958 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300959 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200960 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 if (WARN_ON(txsize > 20))
963 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
968 if (ret > 0) {
969 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200971 if (ret > 1) {
972 /* Number of bytes written in a short write. */
973 ret = clamp_t(int, rxbuf[1], 0, msg->size);
974 } else {
975 /* Return payload size. */
976 ret = msg->size;
977 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 break;
980
981 case DP_AUX_NATIVE_READ:
982 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300983 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200984 rxsize = msg->size + 1;
985
986 if (WARN_ON(rxsize > 20))
987 return -E2BIG;
988
989 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
990 if (ret > 0) {
991 msg->reply = rxbuf[0] >> 4;
992 /*
993 * Assume happy day, and copy the data. The caller is
994 * expected to check msg->reply before touching it.
995 *
996 * Return payload size.
997 */
998 ret--;
999 memcpy(msg->buffer, rxbuf + 1, ret);
1000 }
1001 break;
1002
1003 default:
1004 ret = -EINVAL;
1005 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001006 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001007
Jani Nikula9d1a1032014-03-14 16:51:15 +02001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikula9d1a1032014-03-14 16:51:15 +02001011static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001012intel_dp_aux_fini(struct intel_dp *intel_dp)
1013{
1014 drm_dp_aux_unregister(&intel_dp->aux);
1015 kfree(intel_dp->aux.name);
1016}
1017
1018static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001019intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001021 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001022 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1024 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001025 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001026 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001027 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001028
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001029 /* On SKL we don't have Aux for port E so we rely on VBT to set
1030 * a proper alternate aux channel.
1031 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001032 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && port == PORT_E) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001033 switch (info->alternate_aux_channel) {
1034 case DP_AUX_B:
1035 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1036 break;
1037 case DP_AUX_C:
1038 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1039 break;
1040 case DP_AUX_D:
1041 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1042 break;
1043 case DP_AUX_A:
1044 default:
1045 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1046 }
1047 }
1048
Jani Nikula33ad6622014-03-14 16:51:16 +02001049 switch (port) {
1050 case PORT_A:
1051 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001052 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001053 case PORT_B:
1054 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1055 break;
1056 case PORT_C:
1057 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1058 break;
1059 case PORT_D:
1060 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001061 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001062 case PORT_E:
1063 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001064 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001065 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001066 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001067 }
1068
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001069 /*
1070 * The AUX_CTL register is usually DP_CTL + 0x10.
1071 *
1072 * On Haswell and Broadwell though:
1073 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1074 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1075 *
1076 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1077 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001078 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001079 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001080
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001081 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1082 if (!intel_dp->aux.name)
1083 return -ENOMEM;
1084
Jani Nikula9d1a1032014-03-14 16:51:15 +02001085 intel_dp->aux.dev = dev->dev;
1086 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001087
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001088 DRM_DEBUG_KMS("registering %s bus for %s\n",
1089 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001090 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001091
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001092 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001093 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001094 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001095 intel_dp->aux.name, ret);
1096 kfree(intel_dp->aux.name);
1097 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001098 }
David Flynn8316f332010-12-08 16:10:21 +00001099
Jani Nikula0b998362014-03-14 16:51:17 +02001100 ret = sysfs_create_link(&connector->base.kdev->kobj,
1101 &intel_dp->aux.ddc.dev.kobj,
1102 intel_dp->aux.ddc.dev.kobj.name);
1103 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001104 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1105 intel_dp->aux.name, ret);
1106 intel_dp_aux_fini(intel_dp);
1107 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001108 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001109
1110 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001111}
1112
Imre Deak80f65de2014-02-11 17:12:49 +02001113static void
1114intel_dp_connector_unregister(struct intel_connector *intel_connector)
1115{
1116 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1117
Dave Airlie0e32b392014-05-02 14:02:48 +10001118 if (!intel_connector->mst_port)
1119 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1120 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001121 intel_connector_unregister(intel_connector);
1122}
1123
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001124static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001125skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001126{
1127 u32 ctrl1;
1128
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001129 memset(&pipe_config->dpll_hw_state, 0,
1130 sizeof(pipe_config->dpll_hw_state));
1131
Damien Lespiau5416d872014-11-14 17:24:33 +00001132 pipe_config->ddi_pll_sel = SKL_DPLL0;
1133 pipe_config->dpll_hw_state.cfgcr1 = 0;
1134 pipe_config->dpll_hw_state.cfgcr2 = 0;
1135
1136 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001137 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301138 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001139 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001140 SKL_DPLL0);
1141 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301142 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001143 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001144 SKL_DPLL0);
1145 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301146 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001147 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001148 SKL_DPLL0);
1149 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301150 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001151 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301152 SKL_DPLL0);
1153 break;
1154 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1155 results in CDCLK change. Need to handle the change of CDCLK by
1156 disabling pipes and re-enabling them */
1157 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001158 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301159 SKL_DPLL0);
1160 break;
1161 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001162 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301163 SKL_DPLL0);
1164 break;
1165
Damien Lespiau5416d872014-11-14 17:24:33 +00001166 }
1167 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1168}
1169
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001170void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001171hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001172{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001173 memset(&pipe_config->dpll_hw_state, 0,
1174 sizeof(pipe_config->dpll_hw_state));
1175
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001176 switch (pipe_config->port_clock / 2) {
1177 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001178 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1179 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001180 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001181 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1182 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001183 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001184 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1185 break;
1186 }
1187}
1188
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301189static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001190intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301191{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001192 if (intel_dp->num_sink_rates) {
1193 *sink_rates = intel_dp->sink_rates;
1194 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301195 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001196
1197 *sink_rates = default_rates;
1198
1199 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301200}
1201
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001202bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301203{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001204 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1205 struct drm_device *dev = dig_port->base.base.dev;
1206
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301207 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001208 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301209 return false;
1210
1211 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1212 (INTEL_INFO(dev)->gen >= 9))
1213 return true;
1214 else
1215 return false;
1216}
1217
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301218static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001219intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301220{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001221 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1222 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301223 int size;
1224
Sonika Jindal64987fc2015-05-26 17:50:13 +05301225 if (IS_BROXTON(dev)) {
1226 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301227 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001228 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301229 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301230 size = ARRAY_SIZE(skl_rates);
1231 } else {
1232 *source_rates = default_rates;
1233 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301234 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001235
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301236 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001237 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301238 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001239
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301240 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301241}
1242
Daniel Vetter0e503382014-07-04 11:26:04 -03001243static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001244intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001245 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001246{
1247 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001248 const struct dp_link_dpll *divisor = NULL;
1249 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001250
1251 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001252 divisor = gen4_dpll;
1253 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001254 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001255 divisor = pch_dpll;
1256 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001257 } else if (IS_CHERRYVIEW(dev)) {
1258 divisor = chv_dpll;
1259 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001260 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001261 divisor = vlv_dpll;
1262 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001263 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001264
1265 if (divisor && count) {
1266 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001267 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001268 pipe_config->dpll = divisor[i].dpll;
1269 pipe_config->clock_set = true;
1270 break;
1271 }
1272 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001273 }
1274}
1275
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001276static int intersect_rates(const int *source_rates, int source_len,
1277 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001278 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301279{
1280 int i = 0, j = 0, k = 0;
1281
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301282 while (i < source_len && j < sink_len) {
1283 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001284 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1285 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001286 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301287 ++k;
1288 ++i;
1289 ++j;
1290 } else if (source_rates[i] < sink_rates[j]) {
1291 ++i;
1292 } else {
1293 ++j;
1294 }
1295 }
1296 return k;
1297}
1298
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001299static int intel_dp_common_rates(struct intel_dp *intel_dp,
1300 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001301{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001302 const int *source_rates, *sink_rates;
1303 int source_len, sink_len;
1304
1305 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001306 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001307
1308 return intersect_rates(source_rates, source_len,
1309 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001310 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001311}
1312
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001313static void snprintf_int_array(char *str, size_t len,
1314 const int *array, int nelem)
1315{
1316 int i;
1317
1318 str[0] = '\0';
1319
1320 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001321 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001322 if (r >= len)
1323 return;
1324 str += r;
1325 len -= r;
1326 }
1327}
1328
1329static void intel_dp_print_rates(struct intel_dp *intel_dp)
1330{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001331 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001332 int source_len, sink_len, common_len;
1333 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001334 char str[128]; /* FIXME: too big for stack? */
1335
1336 if ((drm_debug & DRM_UT_KMS) == 0)
1337 return;
1338
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001339 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001340 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1341 DRM_DEBUG_KMS("source rates: %s\n", str);
1342
1343 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1344 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1345 DRM_DEBUG_KMS("sink rates: %s\n", str);
1346
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001347 common_len = intel_dp_common_rates(intel_dp, common_rates);
1348 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1349 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001350}
1351
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001352static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301353{
1354 int i = 0;
1355
1356 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1357 if (find == rates[i])
1358 break;
1359
1360 return i;
1361}
1362
Ville Syrjälä50fec212015-03-12 17:10:34 +02001363int
1364intel_dp_max_link_rate(struct intel_dp *intel_dp)
1365{
1366 int rates[DP_MAX_SUPPORTED_RATES] = {};
1367 int len;
1368
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001369 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001370 if (WARN_ON(len <= 0))
1371 return 162000;
1372
1373 return rates[rate_to_index(0, rates) - 1];
1374}
1375
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001376int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1377{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001378 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001379}
1380
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001381void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1382 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001383{
1384 if (intel_dp->num_sink_rates) {
1385 *link_bw = 0;
1386 *rate_select =
1387 intel_dp_rate_select(intel_dp, port_clock);
1388 } else {
1389 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1390 *rate_select = 0;
1391 }
1392}
1393
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001394bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001395intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001396 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001397{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001398 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001399 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001400 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001401 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001402 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001403 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001404 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001405 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001406 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001407 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001408 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001409 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301410 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001411 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001412 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001413 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1414 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001415 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301416
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301418
1419 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001420 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301421
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001422 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001423
Imre Deakbc7d38a2013-05-16 14:40:36 +03001424 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001425 pipe_config->has_pch_encoder = true;
1426
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001427 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001428 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001429 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430
Jani Nikuladd06f902012-10-19 14:51:50 +03001431 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1432 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1433 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001434
1435 if (INTEL_INFO(dev)->gen >= 9) {
1436 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001437 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001438 if (ret)
1439 return ret;
1440 }
1441
Matt Roperb56676272015-11-04 09:05:27 -08001442 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001443 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1444 intel_connector->panel.fitting_mode);
1445 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001446 intel_pch_panel_fitting(intel_crtc, pipe_config,
1447 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001448 }
1449
Daniel Vettercb1793c2012-06-04 18:39:21 +02001450 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001451 return false;
1452
Daniel Vetter083f9562012-04-20 20:23:49 +02001453 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301454 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001455 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001456 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001457
Daniel Vetter36008362013-03-27 00:44:59 +01001458 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1459 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001460 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001461 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301462
1463 /* Get bpp from vbt only for panels that dont have bpp in edid */
1464 if (intel_connector->base.display_info.bpc == 0 &&
1465 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001466 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1467 dev_priv->vbt.edp_bpp);
1468 bpp = dev_priv->vbt.edp_bpp;
1469 }
1470
Jani Nikula344c5bb2014-09-09 11:25:13 +03001471 /*
1472 * Use the maximum clock and number of lanes the eDP panel
1473 * advertizes being capable of. The panels are generally
1474 * designed to support only a single clock and lane
1475 * configuration, and typically these values correspond to the
1476 * native resolution of the panel.
1477 */
1478 min_lane_count = max_lane_count;
1479 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001480 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001481
Daniel Vetter36008362013-03-27 00:44:59 +01001482 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001483 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1484 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001485
Dave Airliec6930992014-07-14 11:04:39 +10001486 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301487 for (lane_count = min_lane_count;
1488 lane_count <= max_lane_count;
1489 lane_count <<= 1) {
1490
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001491 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001492 link_avail = intel_dp_max_data_rate(link_clock,
1493 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001494
Daniel Vetter36008362013-03-27 00:44:59 +01001495 if (mode_rate <= link_avail) {
1496 goto found;
1497 }
1498 }
1499 }
1500 }
1501
1502 return false;
1503
1504found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001505 if (intel_dp->color_range_auto) {
1506 /*
1507 * See:
1508 * CEA-861-E - 5.1 Default Encoding Parameters
1509 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1510 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001511 pipe_config->limited_color_range =
1512 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1513 } else {
1514 pipe_config->limited_color_range =
1515 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001516 }
1517
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001518 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301519
Daniel Vetter657445f2013-05-04 10:09:18 +02001520 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001521 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001522
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001523 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1524 &link_bw, &rate_select);
1525
1526 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1527 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001528 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001529 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1530 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001532 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001533 adjusted_mode->crtc_clock,
1534 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001535 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301537 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301538 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001539 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301540 intel_link_compute_m_n(bpp, lane_count,
1541 intel_connector->panel.downclock_mode->clock,
1542 pipe_config->port_clock,
1543 &pipe_config->dp_m2_n2);
1544 }
1545
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001546 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001547 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301548 else if (IS_BROXTON(dev))
1549 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001550 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001551 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001552 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001553 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001554
Daniel Vetter36008362013-03-27 00:44:59 +01001555 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001556}
1557
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001558void intel_dp_set_link_params(struct intel_dp *intel_dp,
1559 const struct intel_crtc_state *pipe_config)
1560{
1561 intel_dp->link_rate = pipe_config->port_clock;
1562 intel_dp->lane_count = pipe_config->lane_count;
1563}
1564
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001565static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001566{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001567 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001568 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001569 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001570 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001571 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001572 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001573
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001574 intel_dp_set_link_params(intel_dp, crtc->config);
1575
Keith Packard417e8222011-11-01 19:54:11 -07001576 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001577 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001578 *
1579 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001580 * SNB CPU
1581 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001582 * CPT PCH
1583 *
1584 * IBX PCH and CPU are the same for almost everything,
1585 * except that the CPU DP PLL is configured in this
1586 * register
1587 *
1588 * CPT PCH is quite different, having many bits moved
1589 * to the TRANS_DP_CTL register instead. That
1590 * configuration happens (oddly) in ironlake_pch_enable
1591 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001592
Keith Packard417e8222011-11-01 19:54:11 -07001593 /* Preserve the BIOS-computed detected bit. This is
1594 * supposed to be read-only.
1595 */
1596 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001597
Keith Packard417e8222011-11-01 19:54:11 -07001598 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001599 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001600 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001601
Keith Packard417e8222011-11-01 19:54:11 -07001602 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001603
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001604 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001605 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1606 intel_dp->DP |= DP_SYNC_HS_HIGH;
1607 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1608 intel_dp->DP |= DP_SYNC_VS_HIGH;
1609 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1610
Jani Nikula6aba5b62013-10-04 15:08:10 +03001611 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001612 intel_dp->DP |= DP_ENHANCED_FRAMING;
1613
Daniel Vetter7c62a162013-06-01 17:16:20 +02001614 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001615 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001616 u32 trans_dp;
1617
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001618 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001619
1620 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1621 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1622 trans_dp |= TRANS_DP_ENH_FRAMING;
1623 else
1624 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1625 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001626 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001627 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1628 crtc->config->limited_color_range)
1629 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001630
1631 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1632 intel_dp->DP |= DP_SYNC_HS_HIGH;
1633 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1634 intel_dp->DP |= DP_SYNC_VS_HIGH;
1635 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1636
Jani Nikula6aba5b62013-10-04 15:08:10 +03001637 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001638 intel_dp->DP |= DP_ENHANCED_FRAMING;
1639
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001640 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001641 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001642 else if (crtc->pipe == PIPE_B)
1643 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001644 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001645}
1646
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001647#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1648#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001649
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001650#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1651#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001652
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001653#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1654#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001655
Daniel Vetter4be73782014-01-17 14:39:48 +01001656static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001657 u32 mask,
1658 u32 value)
1659{
Paulo Zanoni30add222012-10-26 19:05:45 -02001660 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001661 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001662 u32 pp_stat_reg, pp_ctrl_reg;
1663
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001664 lockdep_assert_held(&dev_priv->pps_mutex);
1665
Jani Nikulabf13e812013-09-06 07:40:05 +03001666 pp_stat_reg = _pp_stat_reg(intel_dp);
1667 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001668
1669 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001670 mask, value,
1671 I915_READ(pp_stat_reg),
1672 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001673
Jesse Barnes453c5422013-03-28 09:55:41 -07001674 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001675 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001676 I915_READ(pp_stat_reg),
1677 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001678 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001679
1680 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001681}
1682
Daniel Vetter4be73782014-01-17 14:39:48 +01001683static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001684{
1685 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001686 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001687}
1688
Daniel Vetter4be73782014-01-17 14:39:48 +01001689static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001690{
Keith Packardbd943152011-09-18 23:09:52 -07001691 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001692 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001693}
Keith Packardbd943152011-09-18 23:09:52 -07001694
Daniel Vetter4be73782014-01-17 14:39:48 +01001695static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001696{
1697 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001698
1699 /* When we disable the VDD override bit last we have to do the manual
1700 * wait. */
1701 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1702 intel_dp->panel_power_cycle_delay);
1703
Daniel Vetter4be73782014-01-17 14:39:48 +01001704 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001705}
Keith Packardbd943152011-09-18 23:09:52 -07001706
Daniel Vetter4be73782014-01-17 14:39:48 +01001707static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001708{
1709 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1710 intel_dp->backlight_on_delay);
1711}
1712
Daniel Vetter4be73782014-01-17 14:39:48 +01001713static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001714{
1715 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1716 intel_dp->backlight_off_delay);
1717}
Keith Packard99ea7122011-11-01 19:57:50 -07001718
Keith Packard832dd3c2011-11-01 19:34:06 -07001719/* Read the current pp_control value, unlocking the register if it
1720 * is locked
1721 */
1722
Jesse Barnes453c5422013-03-28 09:55:41 -07001723static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001724{
Jesse Barnes453c5422013-03-28 09:55:41 -07001725 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1726 struct drm_i915_private *dev_priv = dev->dev_private;
1727 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001728
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001729 lockdep_assert_held(&dev_priv->pps_mutex);
1730
Jani Nikulabf13e812013-09-06 07:40:05 +03001731 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301732 if (!IS_BROXTON(dev)) {
1733 control &= ~PANEL_UNLOCK_MASK;
1734 control |= PANEL_UNLOCK_REGS;
1735 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001736 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001737}
1738
Ville Syrjälä951468f2014-09-04 14:55:31 +03001739/*
1740 * Must be paired with edp_panel_vdd_off().
1741 * Must hold pps_mutex around the whole on/off sequence.
1742 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1743 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001744static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001745{
Paulo Zanoni30add222012-10-26 19:05:45 -02001746 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001747 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1748 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001749 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001750 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001751 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001752 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001753 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001754
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001755 lockdep_assert_held(&dev_priv->pps_mutex);
1756
Keith Packard97af61f572011-09-28 16:23:51 -07001757 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001758 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001759
Egbert Eich2c623c12014-11-25 12:54:57 +01001760 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001761 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001762
Daniel Vetter4be73782014-01-17 14:39:48 +01001763 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001764 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001765
Imre Deak4e6e1a52014-03-27 17:45:11 +02001766 power_domain = intel_display_port_power_domain(intel_encoder);
1767 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001768
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001769 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1770 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001771
Daniel Vetter4be73782014-01-17 14:39:48 +01001772 if (!edp_have_panel_power(intel_dp))
1773 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001774
Jesse Barnes453c5422013-03-28 09:55:41 -07001775 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001776 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001777
Jani Nikulabf13e812013-09-06 07:40:05 +03001778 pp_stat_reg = _pp_stat_reg(intel_dp);
1779 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001780
1781 I915_WRITE(pp_ctrl_reg, pp);
1782 POSTING_READ(pp_ctrl_reg);
1783 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1784 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001785 /*
1786 * If the panel wasn't on, delay before accessing aux channel
1787 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001788 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001789 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1790 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001791 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001792 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001793
1794 return need_to_disable;
1795}
1796
Ville Syrjälä951468f2014-09-04 14:55:31 +03001797/*
1798 * Must be paired with intel_edp_panel_vdd_off() or
1799 * intel_edp_panel_off().
1800 * Nested calls to these functions are not allowed since
1801 * we drop the lock. Caller must use some higher level
1802 * locking to prevent nested calls from other threads.
1803 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001804void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001805{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001806 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001807
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001808 if (!is_edp(intel_dp))
1809 return;
1810
Ville Syrjälä773538e82014-09-04 14:54:56 +03001811 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001812 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001813 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001814
Rob Clarke2c719b2014-12-15 13:56:32 -05001815 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001816 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001817}
1818
Daniel Vetter4be73782014-01-17 14:39:48 +01001819static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001820{
Paulo Zanoni30add222012-10-26 19:05:45 -02001821 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001822 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001823 struct intel_digital_port *intel_dig_port =
1824 dp_to_dig_port(intel_dp);
1825 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1826 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001827 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001828 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001829
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001830 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001831
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001832 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001833
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001834 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001835 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001836
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001837 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1838 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001839
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001840 pp = ironlake_get_pp_control(intel_dp);
1841 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001842
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001843 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1844 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001845
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001846 I915_WRITE(pp_ctrl_reg, pp);
1847 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001848
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001849 /* Make sure sequencer is idle before allowing subsequent activity */
1850 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1851 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001852
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001853 if ((pp & POWER_TARGET_ON) == 0)
1854 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001855
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001856 power_domain = intel_display_port_power_domain(intel_encoder);
1857 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001858}
1859
Daniel Vetter4be73782014-01-17 14:39:48 +01001860static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001861{
1862 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1863 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001864
Ville Syrjälä773538e82014-09-04 14:54:56 +03001865 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001866 if (!intel_dp->want_panel_vdd)
1867 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001868 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001869}
1870
Imre Deakaba86892014-07-30 15:57:31 +03001871static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1872{
1873 unsigned long delay;
1874
1875 /*
1876 * Queue the timer to fire a long time from now (relative to the power
1877 * down delay) to keep the panel power up across a sequence of
1878 * operations.
1879 */
1880 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1881 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1882}
1883
Ville Syrjälä951468f2014-09-04 14:55:31 +03001884/*
1885 * Must be paired with edp_panel_vdd_on().
1886 * Must hold pps_mutex around the whole on/off sequence.
1887 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1888 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001889static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001890{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001891 struct drm_i915_private *dev_priv =
1892 intel_dp_to_dev(intel_dp)->dev_private;
1893
1894 lockdep_assert_held(&dev_priv->pps_mutex);
1895
Keith Packard97af61f572011-09-28 16:23:51 -07001896 if (!is_edp(intel_dp))
1897 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001898
Rob Clarke2c719b2014-12-15 13:56:32 -05001899 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001900 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001901
Keith Packardbd943152011-09-18 23:09:52 -07001902 intel_dp->want_panel_vdd = false;
1903
Imre Deakaba86892014-07-30 15:57:31 +03001904 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001905 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001906 else
1907 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001908}
1909
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001910static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001911{
Paulo Zanoni30add222012-10-26 19:05:45 -02001912 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001913 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001914 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001915 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001916
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001917 lockdep_assert_held(&dev_priv->pps_mutex);
1918
Keith Packard97af61f572011-09-28 16:23:51 -07001919 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001920 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001921
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001922 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1923 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001924
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001925 if (WARN(edp_have_panel_power(intel_dp),
1926 "eDP port %c panel power already on\n",
1927 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001928 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001929
Daniel Vetter4be73782014-01-17 14:39:48 +01001930 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001931
Jani Nikulabf13e812013-09-06 07:40:05 +03001932 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001933 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001934 if (IS_GEN5(dev)) {
1935 /* ILK workaround: disable reset around power sequence */
1936 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001937 I915_WRITE(pp_ctrl_reg, pp);
1938 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001939 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001940
Keith Packard1c0ae802011-09-19 13:59:29 -07001941 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001942 if (!IS_GEN5(dev))
1943 pp |= PANEL_POWER_RESET;
1944
Jesse Barnes453c5422013-03-28 09:55:41 -07001945 I915_WRITE(pp_ctrl_reg, pp);
1946 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001947
Daniel Vetter4be73782014-01-17 14:39:48 +01001948 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001949 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001950
Keith Packard05ce1a42011-09-29 16:33:01 -07001951 if (IS_GEN5(dev)) {
1952 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001953 I915_WRITE(pp_ctrl_reg, pp);
1954 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001955 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001956}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001957
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001958void intel_edp_panel_on(struct intel_dp *intel_dp)
1959{
1960 if (!is_edp(intel_dp))
1961 return;
1962
1963 pps_lock(intel_dp);
1964 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001965 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001966}
1967
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001968
1969static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001970{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001971 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1972 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001973 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001974 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001975 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001976 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001977 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001978
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001979 lockdep_assert_held(&dev_priv->pps_mutex);
1980
Keith Packard97af61f572011-09-28 16:23:51 -07001981 if (!is_edp(intel_dp))
1982 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001983
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001984 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1985 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001986
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001987 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1988 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001989
Jesse Barnes453c5422013-03-28 09:55:41 -07001990 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001991 /* We need to switch off panel power _and_ force vdd, for otherwise some
1992 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001993 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1994 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001995
Jani Nikulabf13e812013-09-06 07:40:05 +03001996 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001997
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001998 intel_dp->want_panel_vdd = false;
1999
Jesse Barnes453c5422013-03-28 09:55:41 -07002000 I915_WRITE(pp_ctrl_reg, pp);
2001 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002002
Paulo Zanonidce56b32013-12-19 14:29:40 -02002003 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002004 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002005
2006 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002007 power_domain = intel_display_port_power_domain(intel_encoder);
2008 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002009}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002010
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002011void intel_edp_panel_off(struct intel_dp *intel_dp)
2012{
2013 if (!is_edp(intel_dp))
2014 return;
2015
2016 pps_lock(intel_dp);
2017 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002018 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002019}
2020
Jani Nikula1250d102014-08-12 17:11:39 +03002021/* Enable backlight in the panel power control. */
2022static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002023{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002024 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2025 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002026 struct drm_i915_private *dev_priv = dev->dev_private;
2027 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002028 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002029
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002030 /*
2031 * If we enable the backlight right away following a panel power
2032 * on, we may see slight flicker as the panel syncs with the eDP
2033 * link. So delay a bit to make sure the image is solid before
2034 * allowing it to appear.
2035 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002036 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002037
Ville Syrjälä773538e82014-09-04 14:54:56 +03002038 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002039
Jesse Barnes453c5422013-03-28 09:55:41 -07002040 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002041 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002042
Jani Nikulabf13e812013-09-06 07:40:05 +03002043 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002044
2045 I915_WRITE(pp_ctrl_reg, pp);
2046 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002047
Ville Syrjälä773538e82014-09-04 14:54:56 +03002048 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002049}
2050
Jani Nikula1250d102014-08-12 17:11:39 +03002051/* Enable backlight PWM and backlight PP control. */
2052void intel_edp_backlight_on(struct intel_dp *intel_dp)
2053{
2054 if (!is_edp(intel_dp))
2055 return;
2056
2057 DRM_DEBUG_KMS("\n");
2058
2059 intel_panel_enable_backlight(intel_dp->attached_connector);
2060 _intel_edp_backlight_on(intel_dp);
2061}
2062
2063/* Disable backlight in the panel power control. */
2064static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002065{
Paulo Zanoni30add222012-10-26 19:05:45 -02002066 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002067 struct drm_i915_private *dev_priv = dev->dev_private;
2068 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002069 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002070
Keith Packardf01eca22011-09-28 16:48:10 -07002071 if (!is_edp(intel_dp))
2072 return;
2073
Ville Syrjälä773538e82014-09-04 14:54:56 +03002074 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002075
Jesse Barnes453c5422013-03-28 09:55:41 -07002076 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002077 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002078
Jani Nikulabf13e812013-09-06 07:40:05 +03002079 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002080
2081 I915_WRITE(pp_ctrl_reg, pp);
2082 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002083
Ville Syrjälä773538e82014-09-04 14:54:56 +03002084 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002085
Paulo Zanonidce56b32013-12-19 14:29:40 -02002086 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002087 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002088}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002089
Jani Nikula1250d102014-08-12 17:11:39 +03002090/* Disable backlight PP control and backlight PWM. */
2091void intel_edp_backlight_off(struct intel_dp *intel_dp)
2092{
2093 if (!is_edp(intel_dp))
2094 return;
2095
2096 DRM_DEBUG_KMS("\n");
2097
2098 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002099 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002100}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002101
Jani Nikula73580fb72014-08-12 17:11:41 +03002102/*
2103 * Hook for controlling the panel power control backlight through the bl_power
2104 * sysfs attribute. Take care to handle multiple calls.
2105 */
2106static void intel_edp_backlight_power(struct intel_connector *connector,
2107 bool enable)
2108{
2109 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002110 bool is_enabled;
2111
Ville Syrjälä773538e82014-09-04 14:54:56 +03002112 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002113 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002114 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002115
2116 if (is_enabled == enable)
2117 return;
2118
Jani Nikula23ba9372014-08-27 14:08:43 +03002119 DRM_DEBUG_KMS("panel power control backlight %s\n",
2120 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002121
2122 if (enable)
2123 _intel_edp_backlight_on(intel_dp);
2124 else
2125 _intel_edp_backlight_off(intel_dp);
2126}
2127
Ville Syrjälä64e10772015-10-29 21:26:01 +02002128static const char *state_string(bool enabled)
2129{
2130 return enabled ? "on" : "off";
2131}
2132
2133static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2134{
2135 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2136 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2137 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2138
2139 I915_STATE_WARN(cur_state != state,
2140 "DP port %c state assertion failure (expected %s, current %s)\n",
2141 port_name(dig_port->port),
2142 state_string(state), state_string(cur_state));
2143}
2144#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2145
2146static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2147{
2148 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2149
2150 I915_STATE_WARN(cur_state != state,
2151 "eDP PLL state assertion failure (expected %s, current %s)\n",
2152 state_string(state), state_string(cur_state));
2153}
2154#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2155#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2156
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002157static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002158{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002160 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2161 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002162
Ville Syrjälä64e10772015-10-29 21:26:01 +02002163 assert_pipe_disabled(dev_priv, crtc->pipe);
2164 assert_dp_port_disabled(intel_dp);
2165 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002166
Ville Syrjäläabfce942015-10-29 21:26:03 +02002167 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2168 crtc->config->port_clock);
2169
2170 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2171
2172 if (crtc->config->port_clock == 162000)
2173 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2174 else
2175 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2176
2177 I915_WRITE(DP_A, intel_dp->DP);
2178 POSTING_READ(DP_A);
2179 udelay(500);
2180
Daniel Vetter07679352012-09-06 22:15:42 +02002181 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002182
Daniel Vetter07679352012-09-06 22:15:42 +02002183 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002184 POSTING_READ(DP_A);
2185 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002186}
2187
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002188static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002189{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002190 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002191 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2192 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002193
Ville Syrjälä64e10772015-10-29 21:26:01 +02002194 assert_pipe_disabled(dev_priv, crtc->pipe);
2195 assert_dp_port_disabled(intel_dp);
2196 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002197
Ville Syrjäläabfce942015-10-29 21:26:03 +02002198 DRM_DEBUG_KMS("disabling eDP PLL\n");
2199
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002200 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002201
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002202 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002203 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002204 udelay(200);
2205}
2206
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002207/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002208void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002209{
2210 int ret, i;
2211
2212 /* Should have a valid DPCD by this point */
2213 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2214 return;
2215
2216 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002217 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2218 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002219 } else {
2220 /*
2221 * When turning on, we need to retry for 1ms to give the sink
2222 * time to wake up.
2223 */
2224 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002225 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2226 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002227 if (ret == 1)
2228 break;
2229 msleep(1);
2230 }
2231 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002232
2233 if (ret != 1)
2234 DRM_DEBUG_KMS("failed to %s sink power state\n",
2235 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002236}
2237
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002238static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2239 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002240{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002241 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002242 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002243 struct drm_device *dev = encoder->base.dev;
2244 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002245 enum intel_display_power_domain power_domain;
2246 u32 tmp;
2247
2248 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002249 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002250 return false;
2251
2252 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002253
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002254 if (!(tmp & DP_PORT_EN))
2255 return false;
2256
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002257 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002258 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002259 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002260 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002261
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002262 for_each_pipe(dev_priv, p) {
2263 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2264 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2265 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002266 return true;
2267 }
2268 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002269
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002270 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2271 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002272 } else if (IS_CHERRYVIEW(dev)) {
2273 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2274 } else {
2275 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002276 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002277
2278 return true;
2279}
2280
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002281static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002282 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002283{
2284 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002285 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002286 struct drm_device *dev = encoder->base.dev;
2287 struct drm_i915_private *dev_priv = dev->dev_private;
2288 enum port port = dp_to_dig_port(intel_dp)->port;
2289 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002290 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002291
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002292 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002293
2294 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002295
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002296 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002297 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2298
2299 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002300 flags |= DRM_MODE_FLAG_PHSYNC;
2301 else
2302 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002303
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002304 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002305 flags |= DRM_MODE_FLAG_PVSYNC;
2306 else
2307 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002308 } else {
2309 if (tmp & DP_SYNC_HS_HIGH)
2310 flags |= DRM_MODE_FLAG_PHSYNC;
2311 else
2312 flags |= DRM_MODE_FLAG_NHSYNC;
2313
2314 if (tmp & DP_SYNC_VS_HIGH)
2315 flags |= DRM_MODE_FLAG_PVSYNC;
2316 else
2317 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002318 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002319
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002320 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002321
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002322 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2323 tmp & DP_COLOR_RANGE_16_235)
2324 pipe_config->limited_color_range = true;
2325
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002326 pipe_config->has_dp_encoder = true;
2327
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002328 pipe_config->lane_count =
2329 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2330
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002331 intel_dp_get_m_n(crtc, pipe_config);
2332
Ville Syrjälä18442d02013-09-13 16:00:08 +03002333 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002334 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002335 pipe_config->port_clock = 162000;
2336 else
2337 pipe_config->port_clock = 270000;
2338 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002339
2340 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2341 &pipe_config->dp_m_n);
2342
2343 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2344 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2345
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002346 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002347
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002348 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2349 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2350 /*
2351 * This is a big fat ugly hack.
2352 *
2353 * Some machines in UEFI boot mode provide us a VBT that has 18
2354 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2355 * unknown we fail to light up. Yet the same BIOS boots up with
2356 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2357 * max, not what it tells us to use.
2358 *
2359 * Note: This will still be broken if the eDP panel is not lit
2360 * up by the BIOS, and thus we can't get the mode at module
2361 * load.
2362 */
2363 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2364 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2365 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2366 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002367}
2368
Daniel Vettere8cb4552012-07-01 13:05:48 +02002369static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002370{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002371 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002372 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002373 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2374
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002375 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002376 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002377
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002378 if (HAS_PSR(dev) && !HAS_DDI(dev))
2379 intel_psr_disable(intel_dp);
2380
Daniel Vetter6cb49832012-05-20 17:14:50 +02002381 /* Make sure the panel is off before trying to change the mode. But also
2382 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002383 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002384 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002385 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002386 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002387
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002388 /* disable the port before the pipe on g4x */
2389 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002390 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002391}
2392
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002393static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002394{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002395 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002396 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002397
Ville Syrjälä49277c32014-03-31 18:21:26 +03002398 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002399
2400 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002401 if (port == PORT_A)
2402 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002403}
2404
2405static void vlv_post_disable_dp(struct intel_encoder *encoder)
2406{
2407 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2408
2409 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002410}
2411
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002412static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2413 bool reset)
2414{
2415 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2416 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2417 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2418 enum pipe pipe = crtc->pipe;
2419 uint32_t val;
2420
2421 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2422 if (reset)
2423 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2424 else
2425 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2426 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2427
2428 if (crtc->config->lane_count > 2) {
2429 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2430 if (reset)
2431 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2432 else
2433 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2434 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2435 }
2436
2437 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2438 val |= CHV_PCS_REQ_SOFTRESET_EN;
2439 if (reset)
2440 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2441 else
2442 val |= DPIO_PCS_CLK_SOFT_RESET;
2443 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2444
2445 if (crtc->config->lane_count > 2) {
2446 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2447 val |= CHV_PCS_REQ_SOFTRESET_EN;
2448 if (reset)
2449 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2450 else
2451 val |= DPIO_PCS_CLK_SOFT_RESET;
2452 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2453 }
2454}
2455
Ville Syrjälä580d3812014-04-09 13:29:00 +03002456static void chv_post_disable_dp(struct intel_encoder *encoder)
2457{
2458 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002459 struct drm_device *dev = encoder->base.dev;
2460 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002461
2462 intel_dp_link_down(intel_dp);
2463
Ville Syrjäläa5805162015-05-26 20:42:30 +03002464 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002465
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002466 /* Assert data lane reset */
2467 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002468
Ville Syrjäläa5805162015-05-26 20:42:30 +03002469 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002470}
2471
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002472static void
2473_intel_dp_set_link_train(struct intel_dp *intel_dp,
2474 uint32_t *DP,
2475 uint8_t dp_train_pat)
2476{
2477 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2478 struct drm_device *dev = intel_dig_port->base.base.dev;
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480 enum port port = intel_dig_port->port;
2481
2482 if (HAS_DDI(dev)) {
2483 uint32_t temp = I915_READ(DP_TP_CTL(port));
2484
2485 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2486 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2487 else
2488 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2489
2490 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2491 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2492 case DP_TRAINING_PATTERN_DISABLE:
2493 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2494
2495 break;
2496 case DP_TRAINING_PATTERN_1:
2497 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2498 break;
2499 case DP_TRAINING_PATTERN_2:
2500 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2501 break;
2502 case DP_TRAINING_PATTERN_3:
2503 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2504 break;
2505 }
2506 I915_WRITE(DP_TP_CTL(port), temp);
2507
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002508 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2509 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002510 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2511
2512 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2513 case DP_TRAINING_PATTERN_DISABLE:
2514 *DP |= DP_LINK_TRAIN_OFF_CPT;
2515 break;
2516 case DP_TRAINING_PATTERN_1:
2517 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2518 break;
2519 case DP_TRAINING_PATTERN_2:
2520 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2521 break;
2522 case DP_TRAINING_PATTERN_3:
2523 DRM_ERROR("DP training pattern 3 not supported\n");
2524 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2525 break;
2526 }
2527
2528 } else {
2529 if (IS_CHERRYVIEW(dev))
2530 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2531 else
2532 *DP &= ~DP_LINK_TRAIN_MASK;
2533
2534 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2535 case DP_TRAINING_PATTERN_DISABLE:
2536 *DP |= DP_LINK_TRAIN_OFF;
2537 break;
2538 case DP_TRAINING_PATTERN_1:
2539 *DP |= DP_LINK_TRAIN_PAT_1;
2540 break;
2541 case DP_TRAINING_PATTERN_2:
2542 *DP |= DP_LINK_TRAIN_PAT_2;
2543 break;
2544 case DP_TRAINING_PATTERN_3:
2545 if (IS_CHERRYVIEW(dev)) {
2546 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2547 } else {
2548 DRM_ERROR("DP training pattern 3 not supported\n");
2549 *DP |= DP_LINK_TRAIN_PAT_2;
2550 }
2551 break;
2552 }
2553 }
2554}
2555
2556static void intel_dp_enable_port(struct intel_dp *intel_dp)
2557{
2558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2559 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002560 struct intel_crtc *crtc =
2561 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002562
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002563 /* enable with pattern 1 (as per spec) */
2564 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2565 DP_TRAINING_PATTERN_1);
2566
2567 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2568 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002569
2570 /*
2571 * Magic for VLV/CHV. We _must_ first set up the register
2572 * without actually enabling the port, and then do another
2573 * write to enable the port. Otherwise link training will
2574 * fail when the power sequencer is freshly used for this port.
2575 */
2576 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002577 if (crtc->config->has_audio)
2578 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002579
2580 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2581 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002582}
2583
Daniel Vettere8cb4552012-07-01 13:05:48 +02002584static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002585{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002586 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2587 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002588 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002589 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002590 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002591 enum port port = dp_to_dig_port(intel_dp)->port;
2592 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002593
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002594 if (WARN_ON(dp_reg & DP_PORT_EN))
2595 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002596
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002597 pps_lock(intel_dp);
2598
2599 if (IS_VALLEYVIEW(dev))
2600 vlv_init_panel_power_sequencer(intel_dp);
2601
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002602 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002603
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002604 if (port == PORT_A && IS_GEN5(dev_priv)) {
2605 /*
2606 * Underrun reporting for the other pipe was disabled in
2607 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2608 * enabled, so it's now safe to re-enable underrun reporting.
2609 */
2610 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2611 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2612 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2613 }
2614
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002615 edp_panel_vdd_on(intel_dp);
2616 edp_panel_on(intel_dp);
2617 edp_panel_vdd_off(intel_dp, true);
2618
2619 pps_unlock(intel_dp);
2620
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002621 if (IS_VALLEYVIEW(dev)) {
2622 unsigned int lane_mask = 0x0;
2623
2624 if (IS_CHERRYVIEW(dev))
2625 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2626
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002627 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2628 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002629 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002630
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002631 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2632 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002633 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002634
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002635 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002636 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002637 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002638 intel_audio_codec_enable(encoder);
2639 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002640}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002641
Jani Nikulaecff4f32013-09-06 07:38:29 +03002642static void g4x_enable_dp(struct intel_encoder *encoder)
2643{
Jani Nikula828f5c62013-09-05 16:44:45 +03002644 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2645
Jani Nikulaecff4f32013-09-06 07:38:29 +03002646 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002647 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002648}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002649
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002650static void vlv_enable_dp(struct intel_encoder *encoder)
2651{
Jani Nikula828f5c62013-09-05 16:44:45 +03002652 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2653
Daniel Vetter4be73782014-01-17 14:39:48 +01002654 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002655 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002656}
2657
Jani Nikulaecff4f32013-09-06 07:38:29 +03002658static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002659{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002660 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002661 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002662 enum port port = dp_to_dig_port(intel_dp)->port;
2663 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002664
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002665 intel_dp_prepare(encoder);
2666
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002667 if (port == PORT_A && IS_GEN5(dev_priv)) {
2668 /*
2669 * We get FIFO underruns on the other pipe when
2670 * enabling the CPU eDP PLL, and when enabling CPU
2671 * eDP port. We could potentially avoid the PLL
2672 * underrun with a vblank wait just prior to enabling
2673 * the PLL, but that doesn't appear to help the port
2674 * enable case. Just sweep it all under the rug.
2675 */
2676 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2677 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2678 }
2679
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002680 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002681 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002682 ironlake_edp_pll_on(intel_dp);
2683}
2684
Ville Syrjälä83b84592014-10-16 21:29:51 +03002685static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2686{
2687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2688 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2689 enum pipe pipe = intel_dp->pps_pipe;
2690 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2691
2692 edp_panel_vdd_off_sync(intel_dp);
2693
2694 /*
2695 * VLV seems to get confused when multiple power seqeuencers
2696 * have the same port selected (even if only one has power/vdd
2697 * enabled). The failure manifests as vlv_wait_port_ready() failing
2698 * CHV on the other hand doesn't seem to mind having the same port
2699 * selected in multiple power seqeuencers, but let's clear the
2700 * port select always when logically disconnecting a power sequencer
2701 * from a port.
2702 */
2703 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2704 pipe_name(pipe), port_name(intel_dig_port->port));
2705 I915_WRITE(pp_on_reg, 0);
2706 POSTING_READ(pp_on_reg);
2707
2708 intel_dp->pps_pipe = INVALID_PIPE;
2709}
2710
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002711static void vlv_steal_power_sequencer(struct drm_device *dev,
2712 enum pipe pipe)
2713{
2714 struct drm_i915_private *dev_priv = dev->dev_private;
2715 struct intel_encoder *encoder;
2716
2717 lockdep_assert_held(&dev_priv->pps_mutex);
2718
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002719 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2720 return;
2721
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002722 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2723 base.head) {
2724 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002725 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002726
2727 if (encoder->type != INTEL_OUTPUT_EDP)
2728 continue;
2729
2730 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002731 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002732
2733 if (intel_dp->pps_pipe != pipe)
2734 continue;
2735
2736 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002737 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002738
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002739 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002740 "stealing pipe %c power sequencer from active eDP port %c\n",
2741 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002742
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002743 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002744 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002745 }
2746}
2747
2748static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2749{
2750 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2751 struct intel_encoder *encoder = &intel_dig_port->base;
2752 struct drm_device *dev = encoder->base.dev;
2753 struct drm_i915_private *dev_priv = dev->dev_private;
2754 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002755
2756 lockdep_assert_held(&dev_priv->pps_mutex);
2757
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002758 if (!is_edp(intel_dp))
2759 return;
2760
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002761 if (intel_dp->pps_pipe == crtc->pipe)
2762 return;
2763
2764 /*
2765 * If another power sequencer was being used on this
2766 * port previously make sure to turn off vdd there while
2767 * we still have control of it.
2768 */
2769 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002770 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002771
2772 /*
2773 * We may be stealing the power
2774 * sequencer from another port.
2775 */
2776 vlv_steal_power_sequencer(dev, crtc->pipe);
2777
2778 /* now it's all ours */
2779 intel_dp->pps_pipe = crtc->pipe;
2780
2781 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2782 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2783
2784 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002785 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2786 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002787}
2788
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002789static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2790{
2791 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2792 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002793 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002794 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002795 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002796 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002797 int pipe = intel_crtc->pipe;
2798 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002799
Ville Syrjäläa5805162015-05-26 20:42:30 +03002800 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002801
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002802 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002803 val = 0;
2804 if (pipe)
2805 val |= (1<<21);
2806 else
2807 val &= ~(1<<21);
2808 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002809 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2810 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2811 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002812
Ville Syrjäläa5805162015-05-26 20:42:30 +03002813 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002814
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002815 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002816}
2817
Jani Nikulaecff4f32013-09-06 07:38:29 +03002818static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002819{
2820 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2821 struct drm_device *dev = encoder->base.dev;
2822 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002823 struct intel_crtc *intel_crtc =
2824 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002825 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002826 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002827
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002828 intel_dp_prepare(encoder);
2829
Jesse Barnes89b667f2013-04-18 14:51:36 -07002830 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002831 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002832 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002833 DPIO_PCS_TX_LANE2_RESET |
2834 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002835 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002836 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2837 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2838 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2839 DPIO_PCS_CLK_SOFT_RESET);
2840
2841 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002842 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2843 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2844 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002845 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002846}
2847
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002848static void chv_pre_enable_dp(struct intel_encoder *encoder)
2849{
2850 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2851 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2852 struct drm_device *dev = encoder->base.dev;
2853 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002854 struct intel_crtc *intel_crtc =
2855 to_intel_crtc(encoder->base.crtc);
2856 enum dpio_channel ch = vlv_dport_to_channel(dport);
2857 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002858 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002859 u32 val;
2860
Ville Syrjäläa5805162015-05-26 20:42:30 +03002861 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002862
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002863 /* allow hardware to manage TX FIFO reset source */
2864 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2865 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2866 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2867
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002868 if (intel_crtc->config->lane_count > 2) {
2869 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2870 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2871 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2872 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002873
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002874 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002875 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002876 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002877 if (intel_crtc->config->lane_count == 1)
2878 data = 0x0;
2879 else
2880 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002881 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2882 data << DPIO_UPAR_SHIFT);
2883 }
2884
2885 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002886 if (intel_crtc->config->port_clock > 270000)
2887 stagger = 0x18;
2888 else if (intel_crtc->config->port_clock > 135000)
2889 stagger = 0xd;
2890 else if (intel_crtc->config->port_clock > 67500)
2891 stagger = 0x7;
2892 else if (intel_crtc->config->port_clock > 33750)
2893 stagger = 0x4;
2894 else
2895 stagger = 0x2;
2896
2897 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2898 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2899 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2900
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002901 if (intel_crtc->config->lane_count > 2) {
2902 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2903 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2904 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2905 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002906
2907 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2908 DPIO_LANESTAGGER_STRAP(stagger) |
2909 DPIO_LANESTAGGER_STRAP_OVRD |
2910 DPIO_TX1_STAGGER_MASK(0x1f) |
2911 DPIO_TX1_STAGGER_MULT(6) |
2912 DPIO_TX2_STAGGER_MULT(0));
2913
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002914 if (intel_crtc->config->lane_count > 2) {
2915 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2916 DPIO_LANESTAGGER_STRAP(stagger) |
2917 DPIO_LANESTAGGER_STRAP_OVRD |
2918 DPIO_TX1_STAGGER_MASK(0x1f) |
2919 DPIO_TX1_STAGGER_MULT(7) |
2920 DPIO_TX2_STAGGER_MULT(5));
2921 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002922
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002923 /* Deassert data lane reset */
2924 chv_data_lane_soft_reset(encoder, false);
2925
Ville Syrjäläa5805162015-05-26 20:42:30 +03002926 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002927
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002928 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002929
2930 /* Second common lane will stay alive on its own now */
2931 if (dport->release_cl2_override) {
2932 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2933 dport->release_cl2_override = false;
2934 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002935}
2936
Ville Syrjälä9197c882014-04-09 13:29:05 +03002937static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2938{
2939 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2940 struct drm_device *dev = encoder->base.dev;
2941 struct drm_i915_private *dev_priv = dev->dev_private;
2942 struct intel_crtc *intel_crtc =
2943 to_intel_crtc(encoder->base.crtc);
2944 enum dpio_channel ch = vlv_dport_to_channel(dport);
2945 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002946 unsigned int lane_mask =
2947 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002948 u32 val;
2949
Ville Syrjälä625695f2014-06-28 02:04:02 +03002950 intel_dp_prepare(encoder);
2951
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002952 /*
2953 * Must trick the second common lane into life.
2954 * Otherwise we can't even access the PLL.
2955 */
2956 if (ch == DPIO_CH0 && pipe == PIPE_B)
2957 dport->release_cl2_override =
2958 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
2959
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002960 chv_phy_powergate_lanes(encoder, true, lane_mask);
2961
Ville Syrjäläa5805162015-05-26 20:42:30 +03002962 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002963
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002964 /* Assert data lane reset */
2965 chv_data_lane_soft_reset(encoder, true);
2966
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002967 /* program left/right clock distribution */
2968 if (pipe != PIPE_B) {
2969 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2970 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2971 if (ch == DPIO_CH0)
2972 val |= CHV_BUFLEFTENA1_FORCE;
2973 if (ch == DPIO_CH1)
2974 val |= CHV_BUFRIGHTENA1_FORCE;
2975 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2976 } else {
2977 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2978 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2979 if (ch == DPIO_CH0)
2980 val |= CHV_BUFLEFTENA2_FORCE;
2981 if (ch == DPIO_CH1)
2982 val |= CHV_BUFRIGHTENA2_FORCE;
2983 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2984 }
2985
Ville Syrjälä9197c882014-04-09 13:29:05 +03002986 /* program clock channel usage */
2987 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2988 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2989 if (pipe != PIPE_B)
2990 val &= ~CHV_PCS_USEDCLKCHANNEL;
2991 else
2992 val |= CHV_PCS_USEDCLKCHANNEL;
2993 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2994
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002995 if (intel_crtc->config->lane_count > 2) {
2996 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2997 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2998 if (pipe != PIPE_B)
2999 val &= ~CHV_PCS_USEDCLKCHANNEL;
3000 else
3001 val |= CHV_PCS_USEDCLKCHANNEL;
3002 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3003 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003004
3005 /*
3006 * This a a bit weird since generally CL
3007 * matches the pipe, but here we need to
3008 * pick the CL based on the port.
3009 */
3010 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3011 if (pipe != PIPE_B)
3012 val &= ~CHV_CMN_USEDCLKCHANNEL;
3013 else
3014 val |= CHV_CMN_USEDCLKCHANNEL;
3015 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3016
Ville Syrjäläa5805162015-05-26 20:42:30 +03003017 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003018}
3019
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003020static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3021{
3022 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3023 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3024 u32 val;
3025
3026 mutex_lock(&dev_priv->sb_lock);
3027
3028 /* disable left/right clock distribution */
3029 if (pipe != PIPE_B) {
3030 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3031 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3032 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3033 } else {
3034 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3035 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3036 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3037 }
3038
3039 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003040
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003041 /*
3042 * Leave the power down bit cleared for at least one
3043 * lane so that chv_powergate_phy_ch() will power
3044 * on something when the channel is otherwise unused.
3045 * When the port is off and the override is removed
3046 * the lanes power down anyway, so otherwise it doesn't
3047 * really matter what the state of power down bits is
3048 * after this.
3049 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003050 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003051}
3052
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003053/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003054 * Native read with retry for link status and receiver capability reads for
3055 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003056 *
3057 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3058 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003059 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003060static ssize_t
3061intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3062 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003063{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003064 ssize_t ret;
3065 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003066
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003067 /*
3068 * Sometime we just get the same incorrect byte repeated
3069 * over the entire buffer. Doing just one throw away read
3070 * initially seems to "solve" it.
3071 */
3072 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3073
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003074 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003075 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3076 if (ret == size)
3077 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003078 msleep(1);
3079 }
3080
Jani Nikula9d1a1032014-03-14 16:51:15 +02003081 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003082}
3083
3084/*
3085 * Fetch AUX CH registers 0x202 - 0x207 which contain
3086 * link status information
3087 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003088bool
Keith Packard93f62da2011-11-01 19:45:03 -07003089intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003090{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003091 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3092 DP_LANE0_1_STATUS,
3093 link_status,
3094 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003095}
3096
Paulo Zanoni11002442014-06-13 18:45:41 -03003097/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003098uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003099intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003100{
Paulo Zanoni30add222012-10-26 19:05:45 -02003101 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303102 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003103 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003104
Vandana Kannan93147262014-11-18 15:45:29 +05303105 if (IS_BROXTON(dev))
3106 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3107 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303108 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303109 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003110 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303111 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303112 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003113 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003115 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303116 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003117 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303118 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003119}
3120
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003121uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003122intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3123{
Paulo Zanoni30add222012-10-26 19:05:45 -02003124 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003125 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003126
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003127 if (INTEL_INFO(dev)->gen >= 9) {
3128 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3130 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3131 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3132 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3134 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303135 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3136 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003137 default:
3138 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3139 }
3140 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003141 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303142 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3143 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3145 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3147 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3148 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003149 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303150 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003151 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003152 } else if (IS_VALLEYVIEW(dev)) {
3153 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3155 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3156 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3157 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3158 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3159 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3160 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003161 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303162 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003163 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003164 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003165 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3167 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3169 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3170 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003171 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303172 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003173 }
3174 } else {
3175 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303176 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3177 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3179 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3181 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003183 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303184 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003185 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003186 }
3187}
3188
Daniel Vetter5829975c2015-04-16 11:36:52 +02003189static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003190{
3191 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3192 struct drm_i915_private *dev_priv = dev->dev_private;
3193 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003194 struct intel_crtc *intel_crtc =
3195 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003196 unsigned long demph_reg_value, preemph_reg_value,
3197 uniqtranscale_reg_value;
3198 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003199 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003200 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003201
3202 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303203 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003204 preemph_reg_value = 0x0004000;
3205 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003207 demph_reg_value = 0x2B405555;
3208 uniqtranscale_reg_value = 0x552AB83A;
3209 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003211 demph_reg_value = 0x2B404040;
3212 uniqtranscale_reg_value = 0x5548B83A;
3213 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003215 demph_reg_value = 0x2B245555;
3216 uniqtranscale_reg_value = 0x5560B83A;
3217 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003219 demph_reg_value = 0x2B405555;
3220 uniqtranscale_reg_value = 0x5598DA3A;
3221 break;
3222 default:
3223 return 0;
3224 }
3225 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303226 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003227 preemph_reg_value = 0x0002000;
3228 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303229 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003230 demph_reg_value = 0x2B404040;
3231 uniqtranscale_reg_value = 0x5552B83A;
3232 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003234 demph_reg_value = 0x2B404848;
3235 uniqtranscale_reg_value = 0x5580B83A;
3236 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003238 demph_reg_value = 0x2B404040;
3239 uniqtranscale_reg_value = 0x55ADDA3A;
3240 break;
3241 default:
3242 return 0;
3243 }
3244 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003246 preemph_reg_value = 0x0000000;
3247 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003249 demph_reg_value = 0x2B305555;
3250 uniqtranscale_reg_value = 0x5570B83A;
3251 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003253 demph_reg_value = 0x2B2B4040;
3254 uniqtranscale_reg_value = 0x55ADDA3A;
3255 break;
3256 default:
3257 return 0;
3258 }
3259 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303260 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003261 preemph_reg_value = 0x0006000;
3262 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303263 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003264 demph_reg_value = 0x1B405555;
3265 uniqtranscale_reg_value = 0x55ADDA3A;
3266 break;
3267 default:
3268 return 0;
3269 }
3270 break;
3271 default:
3272 return 0;
3273 }
3274
Ville Syrjäläa5805162015-05-26 20:42:30 +03003275 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003276 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3277 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3278 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003279 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003280 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3281 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3282 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3283 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003284 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003285
3286 return 0;
3287}
3288
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003289static bool chv_need_uniq_trans_scale(uint8_t train_set)
3290{
3291 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3292 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3293}
3294
Daniel Vetter5829975c2015-04-16 11:36:52 +02003295static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003296{
3297 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3298 struct drm_i915_private *dev_priv = dev->dev_private;
3299 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3300 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003301 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003302 uint8_t train_set = intel_dp->train_set[0];
3303 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003304 enum pipe pipe = intel_crtc->pipe;
3305 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003306
3307 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303308 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003309 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003311 deemph_reg_value = 128;
3312 margin_reg_value = 52;
3313 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003315 deemph_reg_value = 128;
3316 margin_reg_value = 77;
3317 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003319 deemph_reg_value = 128;
3320 margin_reg_value = 102;
3321 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003323 deemph_reg_value = 128;
3324 margin_reg_value = 154;
3325 /* FIXME extra to set for 1200 */
3326 break;
3327 default:
3328 return 0;
3329 }
3330 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303331 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003332 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003334 deemph_reg_value = 85;
3335 margin_reg_value = 78;
3336 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003338 deemph_reg_value = 85;
3339 margin_reg_value = 116;
3340 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003342 deemph_reg_value = 85;
3343 margin_reg_value = 154;
3344 break;
3345 default:
3346 return 0;
3347 }
3348 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303349 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003350 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003352 deemph_reg_value = 64;
3353 margin_reg_value = 104;
3354 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303355 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003356 deemph_reg_value = 64;
3357 margin_reg_value = 154;
3358 break;
3359 default:
3360 return 0;
3361 }
3362 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303363 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003364 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003366 deemph_reg_value = 43;
3367 margin_reg_value = 154;
3368 break;
3369 default:
3370 return 0;
3371 }
3372 break;
3373 default:
3374 return 0;
3375 }
3376
Ville Syrjäläa5805162015-05-26 20:42:30 +03003377 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003378
3379 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003380 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3381 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003382 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3383 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003384 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3385
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003386 if (intel_crtc->config->lane_count > 2) {
3387 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3388 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3389 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3390 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3391 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3392 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003393
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003394 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3395 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3396 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3397 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3398
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003399 if (intel_crtc->config->lane_count > 2) {
3400 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3401 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3402 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3403 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3404 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003405
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003406 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003407 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003408 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3409 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3410 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3411 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3412 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003413
3414 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003415 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003416 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003417
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003418 val &= ~DPIO_SWING_MARGIN000_MASK;
3419 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003420
3421 /*
3422 * Supposedly this value shouldn't matter when unique transition
3423 * scale is disabled, but in fact it does matter. Let's just
3424 * always program the same value and hope it's OK.
3425 */
3426 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3427 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3428
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003429 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3430 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003431
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003432 /*
3433 * The document said it needs to set bit 27 for ch0 and bit 26
3434 * for ch1. Might be a typo in the doc.
3435 * For now, for this unique transition scale selection, set bit
3436 * 27 for ch0 and ch1.
3437 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003438 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003439 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003440 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003441 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003442 else
3443 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3444 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003445 }
3446
3447 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003448 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3449 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3450 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3451
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003452 if (intel_crtc->config->lane_count > 2) {
3453 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3454 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3455 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3456 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003457
Ville Syrjäläa5805162015-05-26 20:42:30 +03003458 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003459
3460 return 0;
3461}
3462
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003464gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003465{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003466 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003467
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003468 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003470 default:
3471 signal_levels |= DP_VOLTAGE_0_4;
3472 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003474 signal_levels |= DP_VOLTAGE_0_6;
3475 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303476 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477 signal_levels |= DP_VOLTAGE_0_8;
3478 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303479 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003480 signal_levels |= DP_VOLTAGE_1_2;
3481 break;
3482 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003483 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303484 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003485 default:
3486 signal_levels |= DP_PRE_EMPHASIS_0;
3487 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303488 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003489 signal_levels |= DP_PRE_EMPHASIS_3_5;
3490 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303491 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003492 signal_levels |= DP_PRE_EMPHASIS_6;
3493 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303494 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003495 signal_levels |= DP_PRE_EMPHASIS_9_5;
3496 break;
3497 }
3498 return signal_levels;
3499}
3500
Zhenyu Wange3421a12010-04-08 09:43:27 +08003501/* Gen6's DP voltage swing and pre-emphasis control */
3502static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003503gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003504{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003505 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3506 DP_TRAIN_PRE_EMPHASIS_MASK);
3507 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303508 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003510 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303511 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003512 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303513 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003515 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303516 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3517 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003518 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303519 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3520 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003521 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003522 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003523 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3524 "0x%x\n", signal_levels);
3525 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003526 }
3527}
3528
Keith Packard1a2eb462011-11-16 16:26:07 -08003529/* Gen7's DP voltage swing and pre-emphasis control */
3530static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003531gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003532{
3533 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3534 DP_TRAIN_PRE_EMPHASIS_MASK);
3535 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303536 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003537 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303538 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003539 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303540 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003541 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3542
Sonika Jindalbd600182014-08-08 16:23:41 +05303543 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003544 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303545 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003546 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3547
Sonika Jindalbd600182014-08-08 16:23:41 +05303548 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003549 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303550 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003551 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3552
3553 default:
3554 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3555 "0x%x\n", signal_levels);
3556 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3557 }
3558}
3559
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003560void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003561intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003562{
3563 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003564 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003565 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003566 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003567 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003568 uint8_t train_set = intel_dp->train_set[0];
3569
David Weinehallf8896f52015-06-25 11:11:03 +03003570 if (HAS_DDI(dev)) {
3571 signal_levels = ddi_signal_levels(intel_dp);
3572
3573 if (IS_BROXTON(dev))
3574 signal_levels = 0;
3575 else
3576 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003577 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003578 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003579 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003580 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003581 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003582 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003583 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003584 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003585 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003586 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3587 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003588 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003589 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3590 }
3591
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303592 if (mask)
3593 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3594
3595 DRM_DEBUG_KMS("Using vswing level %d\n",
3596 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3597 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3598 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3599 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003600
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003601 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003602
3603 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3604 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003605}
3606
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003607void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003608intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3609 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003610{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003611 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003612 struct drm_i915_private *dev_priv =
3613 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003614
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003615 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003616
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003617 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003618 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003619}
3620
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003621void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003622{
3623 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3624 struct drm_device *dev = intel_dig_port->base.base.dev;
3625 struct drm_i915_private *dev_priv = dev->dev_private;
3626 enum port port = intel_dig_port->port;
3627 uint32_t val;
3628
3629 if (!HAS_DDI(dev))
3630 return;
3631
3632 val = I915_READ(DP_TP_CTL(port));
3633 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3634 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3635 I915_WRITE(DP_TP_CTL(port), val);
3636
3637 /*
3638 * On PORT_A we can have only eDP in SST mode. There the only reason
3639 * we need to set idle transmission mode is to work around a HW issue
3640 * where we enable the pipe while not in idle link-training mode.
3641 * In this case there is requirement to wait for a minimum number of
3642 * idle patterns to be sent.
3643 */
3644 if (port == PORT_A)
3645 return;
3646
3647 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3648 1))
3649 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3650}
3651
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003652static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003653intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003654{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003655 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003656 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003657 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003658 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003659 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003660 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003661
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003662 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003663 return;
3664
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003665 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003666 return;
3667
Zhao Yakui28c97732009-10-09 11:39:41 +08003668 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003669
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003670 if ((IS_GEN7(dev) && port == PORT_A) ||
3671 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003672 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003673 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003674 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003675 if (IS_CHERRYVIEW(dev))
3676 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3677 else
3678 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003679 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003680 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003681 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003682 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003683
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003684 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3685 I915_WRITE(intel_dp->output_reg, DP);
3686 POSTING_READ(intel_dp->output_reg);
3687
3688 /*
3689 * HW workaround for IBX, we need to move the port
3690 * to transcoder A after disabling it to allow the
3691 * matching HDMI port to be enabled on transcoder A.
3692 */
3693 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003694 /*
3695 * We get CPU/PCH FIFO underruns on the other pipe when
3696 * doing the workaround. Sweep them under the rug.
3697 */
3698 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3699 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3700
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003701 /* always enable with pattern 1 (as per spec) */
3702 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3703 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3704 I915_WRITE(intel_dp->output_reg, DP);
3705 POSTING_READ(intel_dp->output_reg);
3706
3707 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003708 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003709 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003710
3711 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3712 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3713 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003714 }
3715
Keith Packardf01eca22011-09-28 16:48:10 -07003716 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003717
3718 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003719}
3720
Keith Packard26d61aa2011-07-25 20:01:09 -07003721static bool
3722intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003723{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003724 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3725 struct drm_device *dev = dig_port->base.base.dev;
3726 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303727 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003728
Jani Nikula9d1a1032014-03-14 16:51:15 +02003729 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3730 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003731 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003732
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003733 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003734
Adam Jacksonedb39242012-09-18 10:58:49 -04003735 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3736 return false; /* DPCD not present */
3737
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003738 /* Check if the panel supports PSR */
3739 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003740 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003741 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3742 intel_dp->psr_dpcd,
3743 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003744 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3745 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003746 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003747 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303748
3749 if (INTEL_INFO(dev)->gen >= 9 &&
3750 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3751 uint8_t frame_sync_cap;
3752
3753 dev_priv->psr.sink_support = true;
3754 intel_dp_dpcd_read_wake(&intel_dp->aux,
3755 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3756 &frame_sync_cap, 1);
3757 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3758 /* PSR2 needs frame sync as well */
3759 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3760 DRM_DEBUG_KMS("PSR2 %s on sink",
3761 dev_priv->psr.psr2_support ? "supported" : "not supported");
3762 }
Jani Nikula50003932013-09-20 16:42:17 +03003763 }
3764
Jani Nikulabc5133d2015-09-03 11:16:07 +03003765 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003766 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003767 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003768
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303769 /* Intermediate frequency support */
3770 if (is_edp(intel_dp) &&
3771 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3772 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3773 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003774 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003775 int i;
3776
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303777 intel_dp_dpcd_read_wake(&intel_dp->aux,
3778 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003779 sink_rates,
3780 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003781
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003782 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3783 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003784
3785 if (val == 0)
3786 break;
3787
Sonika Jindalaf77b972015-05-07 13:59:28 +05303788 /* Value read is in kHz while drm clock is saved in deca-kHz */
3789 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003790 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003791 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303792 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003793
3794 intel_dp_print_rates(intel_dp);
3795
Adam Jacksonedb39242012-09-18 10:58:49 -04003796 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3797 DP_DWN_STRM_PORT_PRESENT))
3798 return true; /* native DP sink */
3799
3800 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3801 return true; /* no per-port downstream info */
3802
Jani Nikula9d1a1032014-03-14 16:51:15 +02003803 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3804 intel_dp->downstream_ports,
3805 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003806 return false; /* downstream port status fetch failed */
3807
3808 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003809}
3810
Adam Jackson0d198322012-05-14 16:05:47 -04003811static void
3812intel_dp_probe_oui(struct intel_dp *intel_dp)
3813{
3814 u8 buf[3];
3815
3816 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3817 return;
3818
Jani Nikula9d1a1032014-03-14 16:51:15 +02003819 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003820 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3821 buf[0], buf[1], buf[2]);
3822
Jani Nikula9d1a1032014-03-14 16:51:15 +02003823 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003824 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3825 buf[0], buf[1], buf[2]);
3826}
3827
Dave Airlie0e32b392014-05-02 14:02:48 +10003828static bool
3829intel_dp_probe_mst(struct intel_dp *intel_dp)
3830{
3831 u8 buf[1];
3832
3833 if (!intel_dp->can_mst)
3834 return false;
3835
3836 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3837 return false;
3838
Dave Airlie0e32b392014-05-02 14:02:48 +10003839 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3840 if (buf[0] & DP_MST_CAP) {
3841 DRM_DEBUG_KMS("Sink is MST capable\n");
3842 intel_dp->is_mst = true;
3843 } else {
3844 DRM_DEBUG_KMS("Sink is not MST capable\n");
3845 intel_dp->is_mst = false;
3846 }
3847 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003848
3849 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3850 return intel_dp->is_mst;
3851}
3852
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003853static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003854{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003855 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3856 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003857 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003858 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003859
3860 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003861 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003862 ret = -EIO;
3863 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003864 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003865
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003866 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003867 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003868 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003869 ret = -EIO;
3870 goto out;
3871 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003872
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003873 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003874 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003875 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003876 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003877}
3878
3879static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3880{
3881 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3882 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3883 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003884 int ret;
3885
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003886 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003887 ret = intel_dp_sink_crc_stop(intel_dp);
3888 if (ret)
3889 return ret;
3890 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003891
3892 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3893 return -EIO;
3894
3895 if (!(buf & DP_TEST_CRC_SUPPORTED))
3896 return -ENOTTY;
3897
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003898 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3899
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003900 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3901 return -EIO;
3902
3903 hsw_disable_ips(intel_crtc);
3904
3905 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3906 buf | DP_TEST_SINK_START) < 0) {
3907 hsw_enable_ips(intel_crtc);
3908 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003909 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003910
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003911 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003912 return 0;
3913}
3914
3915int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3916{
3917 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3918 struct drm_device *dev = dig_port->base.base.dev;
3919 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3920 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003921 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003922 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003923 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003924
3925 ret = intel_dp_sink_crc_start(intel_dp);
3926 if (ret)
3927 return ret;
3928
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003929 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003930 intel_wait_for_vblank(dev, intel_crtc->pipe);
3931
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003932 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003933 DP_TEST_SINK_MISC, &buf) < 0) {
3934 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003935 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003936 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003937 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003938
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003939 /*
3940 * Count might be reset during the loop. In this case
3941 * last known count needs to be reset as well.
3942 */
3943 if (count == 0)
3944 intel_dp->sink_crc.last_count = 0;
3945
3946 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3947 ret = -EIO;
3948 goto stop;
3949 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003950
3951 old_equal_new = (count == intel_dp->sink_crc.last_count &&
3952 !memcmp(intel_dp->sink_crc.last_crc, crc,
3953 6 * sizeof(u8)));
3954
3955 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003956
3957 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3958 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003959
3960 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003961 if (old_equal_new) {
3962 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
3963 } else {
3964 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3965 ret = -ETIMEDOUT;
3966 goto stop;
3967 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003968 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003969
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003970stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003971 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003972 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003973}
3974
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003975static bool
3976intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3977{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003978 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3979 DP_DEVICE_SERVICE_IRQ_VECTOR,
3980 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003981}
3982
Dave Airlie0e32b392014-05-02 14:02:48 +10003983static bool
3984intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3985{
3986 int ret;
3987
3988 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3989 DP_SINK_COUNT_ESI,
3990 sink_irq_vector, 14);
3991 if (ret != 14)
3992 return false;
3993
3994 return true;
3995}
3996
Todd Previtec5d5ab72015-04-15 08:38:38 -07003997static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003998{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003999 uint8_t test_result = DP_TEST_ACK;
4000 return test_result;
4001}
4002
4003static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4004{
4005 uint8_t test_result = DP_TEST_NAK;
4006 return test_result;
4007}
4008
4009static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4010{
4011 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004012 struct intel_connector *intel_connector = intel_dp->attached_connector;
4013 struct drm_connector *connector = &intel_connector->base;
4014
4015 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004016 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004017 intel_dp->aux.i2c_defer_count > 6) {
4018 /* Check EDID read for NACKs, DEFERs and corruption
4019 * (DP CTS 1.2 Core r1.1)
4020 * 4.2.2.4 : Failed EDID read, I2C_NAK
4021 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4022 * 4.2.2.6 : EDID corruption detected
4023 * Use failsafe mode for all cases
4024 */
4025 if (intel_dp->aux.i2c_nack_count > 0 ||
4026 intel_dp->aux.i2c_defer_count > 0)
4027 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4028 intel_dp->aux.i2c_nack_count,
4029 intel_dp->aux.i2c_defer_count);
4030 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4031 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304032 struct edid *block = intel_connector->detect_edid;
4033
4034 /* We have to write the checksum
4035 * of the last block read
4036 */
4037 block += intel_connector->detect_edid->extensions;
4038
Todd Previte559be302015-05-04 07:48:20 -07004039 if (!drm_dp_dpcd_write(&intel_dp->aux,
4040 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304041 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004042 1))
Todd Previte559be302015-05-04 07:48:20 -07004043 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4044
4045 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4046 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4047 }
4048
4049 /* Set test active flag here so userspace doesn't interrupt things */
4050 intel_dp->compliance_test_active = 1;
4051
Todd Previtec5d5ab72015-04-15 08:38:38 -07004052 return test_result;
4053}
4054
4055static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4056{
4057 uint8_t test_result = DP_TEST_NAK;
4058 return test_result;
4059}
4060
4061static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4062{
4063 uint8_t response = DP_TEST_NAK;
4064 uint8_t rxdata = 0;
4065 int status = 0;
4066
Todd Previte559be302015-05-04 07:48:20 -07004067 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004068 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004069 intel_dp->compliance_test_data = 0;
4070
Todd Previtec5d5ab72015-04-15 08:38:38 -07004071 intel_dp->aux.i2c_nack_count = 0;
4072 intel_dp->aux.i2c_defer_count = 0;
4073
4074 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4075 if (status <= 0) {
4076 DRM_DEBUG_KMS("Could not read test request from sink\n");
4077 goto update_status;
4078 }
4079
4080 switch (rxdata) {
4081 case DP_TEST_LINK_TRAINING:
4082 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4083 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4084 response = intel_dp_autotest_link_training(intel_dp);
4085 break;
4086 case DP_TEST_LINK_VIDEO_PATTERN:
4087 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4088 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4089 response = intel_dp_autotest_video_pattern(intel_dp);
4090 break;
4091 case DP_TEST_LINK_EDID_READ:
4092 DRM_DEBUG_KMS("EDID test requested\n");
4093 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4094 response = intel_dp_autotest_edid(intel_dp);
4095 break;
4096 case DP_TEST_LINK_PHY_TEST_PATTERN:
4097 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4098 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4099 response = intel_dp_autotest_phy_pattern(intel_dp);
4100 break;
4101 default:
4102 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4103 break;
4104 }
4105
4106update_status:
4107 status = drm_dp_dpcd_write(&intel_dp->aux,
4108 DP_TEST_RESPONSE,
4109 &response, 1);
4110 if (status <= 0)
4111 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004112}
4113
Dave Airlie0e32b392014-05-02 14:02:48 +10004114static int
4115intel_dp_check_mst_status(struct intel_dp *intel_dp)
4116{
4117 bool bret;
4118
4119 if (intel_dp->is_mst) {
4120 u8 esi[16] = { 0 };
4121 int ret = 0;
4122 int retry;
4123 bool handled;
4124 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4125go_again:
4126 if (bret == true) {
4127
4128 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004129 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004130 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004131 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4132 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004133 intel_dp_stop_link_train(intel_dp);
4134 }
4135
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004136 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004137 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4138
4139 if (handled) {
4140 for (retry = 0; retry < 3; retry++) {
4141 int wret;
4142 wret = drm_dp_dpcd_write(&intel_dp->aux,
4143 DP_SINK_COUNT_ESI+1,
4144 &esi[1], 3);
4145 if (wret == 3) {
4146 break;
4147 }
4148 }
4149
4150 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4151 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004152 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004153 goto go_again;
4154 }
4155 } else
4156 ret = 0;
4157
4158 return ret;
4159 } else {
4160 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4161 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4162 intel_dp->is_mst = false;
4163 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4164 /* send a hotplug event */
4165 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4166 }
4167 }
4168 return -EINVAL;
4169}
4170
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004171/*
4172 * According to DP spec
4173 * 5.1.2:
4174 * 1. Read DPCD
4175 * 2. Configure link according to Receiver Capabilities
4176 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4177 * 4. Check link status on receipt of hot-plug interrupt
4178 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004179static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004180intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004181{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004182 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004183 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004184 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004185 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004186
Dave Airlie5b215bc2014-08-05 10:40:20 +10004187 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4188
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004189 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004190 return;
4191
Imre Deak1a125d82014-08-18 14:42:46 +03004192 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4193 return;
4194
Keith Packard92fd8fd2011-07-25 19:50:10 -07004195 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004196 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004197 return;
4198 }
4199
Keith Packard92fd8fd2011-07-25 19:50:10 -07004200 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004201 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004202 return;
4203 }
4204
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004205 /* Try to read the source of the interrupt */
4206 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4207 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4208 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004209 drm_dp_dpcd_writeb(&intel_dp->aux,
4210 DP_DEVICE_SERVICE_IRQ_VECTOR,
4211 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004212
4213 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004214 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004215 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4216 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4217 }
4218
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004219 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004220 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004221 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004222 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004223 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004224 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004225}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004226
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004227/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004228static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004229intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004230{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004231 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004232 uint8_t type;
4233
4234 if (!intel_dp_get_dpcd(intel_dp))
4235 return connector_status_disconnected;
4236
4237 /* if there's no downstream port, we're done */
4238 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004239 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004240
4241 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004242 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4243 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004244 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004245
4246 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4247 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004248 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004249
Adam Jackson23235172012-09-20 16:42:45 -04004250 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4251 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004252 }
4253
4254 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004255 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004256 return connector_status_connected;
4257
4258 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004259 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4260 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4261 if (type == DP_DS_PORT_TYPE_VGA ||
4262 type == DP_DS_PORT_TYPE_NON_EDID)
4263 return connector_status_unknown;
4264 } else {
4265 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4266 DP_DWN_STRM_PORT_TYPE_MASK;
4267 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4268 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4269 return connector_status_unknown;
4270 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004271
4272 /* Anything else is out of spec, warn and ignore */
4273 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004274 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004275}
4276
4277static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004278edp_detect(struct intel_dp *intel_dp)
4279{
4280 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4281 enum drm_connector_status status;
4282
4283 status = intel_panel_detect(dev);
4284 if (status == connector_status_unknown)
4285 status = connector_status_connected;
4286
4287 return status;
4288}
4289
Jani Nikulab93433c2015-08-20 10:47:36 +03004290static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4291 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004292{
Jani Nikulab93433c2015-08-20 10:47:36 +03004293 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004294
Jani Nikula0df53b72015-08-20 10:47:40 +03004295 switch (port->port) {
4296 case PORT_A:
4297 return true;
4298 case PORT_B:
4299 bit = SDE_PORTB_HOTPLUG;
4300 break;
4301 case PORT_C:
4302 bit = SDE_PORTC_HOTPLUG;
4303 break;
4304 case PORT_D:
4305 bit = SDE_PORTD_HOTPLUG;
4306 break;
4307 default:
4308 MISSING_CASE(port->port);
4309 return false;
4310 }
4311
4312 return I915_READ(SDEISR) & bit;
4313}
4314
4315static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4316 struct intel_digital_port *port)
4317{
4318 u32 bit;
4319
4320 switch (port->port) {
4321 case PORT_A:
4322 return true;
4323 case PORT_B:
4324 bit = SDE_PORTB_HOTPLUG_CPT;
4325 break;
4326 case PORT_C:
4327 bit = SDE_PORTC_HOTPLUG_CPT;
4328 break;
4329 case PORT_D:
4330 bit = SDE_PORTD_HOTPLUG_CPT;
4331 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004332 case PORT_E:
4333 bit = SDE_PORTE_HOTPLUG_SPT;
4334 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004335 default:
4336 MISSING_CASE(port->port);
4337 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004338 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004339
Jani Nikulab93433c2015-08-20 10:47:36 +03004340 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004341}
4342
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004343static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004344 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004345{
Jani Nikula9642c812015-08-20 10:47:41 +03004346 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004347
Jani Nikula9642c812015-08-20 10:47:41 +03004348 switch (port->port) {
4349 case PORT_B:
4350 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4351 break;
4352 case PORT_C:
4353 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4354 break;
4355 case PORT_D:
4356 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4357 break;
4358 default:
4359 MISSING_CASE(port->port);
4360 return false;
4361 }
4362
4363 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4364}
4365
4366static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4367 struct intel_digital_port *port)
4368{
4369 u32 bit;
4370
4371 switch (port->port) {
4372 case PORT_B:
4373 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4374 break;
4375 case PORT_C:
4376 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4377 break;
4378 case PORT_D:
4379 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4380 break;
4381 default:
4382 MISSING_CASE(port->port);
4383 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004384 }
4385
Jani Nikula1d245982015-08-20 10:47:37 +03004386 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004387}
4388
Jani Nikulae464bfd2015-08-20 10:47:42 +03004389static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304390 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004391{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304392 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4393 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004394 u32 bit;
4395
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304396 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4397 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004398 case PORT_A:
4399 bit = BXT_DE_PORT_HP_DDIA;
4400 break;
4401 case PORT_B:
4402 bit = BXT_DE_PORT_HP_DDIB;
4403 break;
4404 case PORT_C:
4405 bit = BXT_DE_PORT_HP_DDIC;
4406 break;
4407 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304408 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004409 return false;
4410 }
4411
4412 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4413}
4414
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004415/*
4416 * intel_digital_port_connected - is the specified port connected?
4417 * @dev_priv: i915 private structure
4418 * @port: the port to test
4419 *
4420 * Return %true if @port is connected, %false otherwise.
4421 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304422bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004423 struct intel_digital_port *port)
4424{
Jani Nikula0df53b72015-08-20 10:47:40 +03004425 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004426 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004427 if (HAS_PCH_SPLIT(dev_priv))
4428 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004429 else if (IS_BROXTON(dev_priv))
4430 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004431 else if (IS_VALLEYVIEW(dev_priv))
4432 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004433 else
4434 return g4x_digital_port_connected(dev_priv, port);
4435}
4436
Dave Airlie2a592be2014-09-01 16:58:12 +10004437static enum drm_connector_status
Jani Nikulab93433c2015-08-20 10:47:36 +03004438ironlake_dp_detect(struct intel_dp *intel_dp)
4439{
4440 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4441 struct drm_i915_private *dev_priv = dev->dev_private;
4442 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4443
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004444 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
Jani Nikulab93433c2015-08-20 10:47:36 +03004445 return connector_status_disconnected;
4446
4447 return intel_dp_detect_dpcd(intel_dp);
4448}
4449
4450static enum drm_connector_status
Dave Airlie2a592be2014-09-01 16:58:12 +10004451g4x_dp_detect(struct intel_dp *intel_dp)
4452{
4453 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4454 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Dave Airlie2a592be2014-09-01 16:58:12 +10004455
4456 /* Can't disconnect eDP, but you can close the lid... */
4457 if (is_edp(intel_dp)) {
4458 enum drm_connector_status status;
4459
4460 status = intel_panel_detect(dev);
4461 if (status == connector_status_unknown)
4462 status = connector_status_connected;
4463 return status;
4464 }
4465
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004466 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004467 return connector_status_disconnected;
4468
Keith Packard26d61aa2011-07-25 20:01:09 -07004469 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004470}
4471
Keith Packard8c241fe2011-09-28 16:38:44 -07004472static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004473intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004474{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004475 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004476
Jani Nikula9cd300e2012-10-19 14:51:52 +03004477 /* use cached edid if we have one */
4478 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004479 /* invalid edid */
4480 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004481 return NULL;
4482
Jani Nikula55e9ede2013-10-01 10:38:54 +03004483 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004484 } else
4485 return drm_get_edid(&intel_connector->base,
4486 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004487}
4488
Chris Wilsonbeb60602014-09-02 20:04:00 +01004489static void
4490intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004491{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004492 struct intel_connector *intel_connector = intel_dp->attached_connector;
4493 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004494
Chris Wilsonbeb60602014-09-02 20:04:00 +01004495 edid = intel_dp_get_edid(intel_dp);
4496 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004497
Chris Wilsonbeb60602014-09-02 20:04:00 +01004498 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4499 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4500 else
4501 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4502}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004503
Chris Wilsonbeb60602014-09-02 20:04:00 +01004504static void
4505intel_dp_unset_edid(struct intel_dp *intel_dp)
4506{
4507 struct intel_connector *intel_connector = intel_dp->attached_connector;
4508
4509 kfree(intel_connector->detect_edid);
4510 intel_connector->detect_edid = NULL;
4511
4512 intel_dp->has_audio = false;
4513}
4514
4515static enum intel_display_power_domain
4516intel_dp_power_get(struct intel_dp *dp)
4517{
4518 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4519 enum intel_display_power_domain power_domain;
4520
4521 power_domain = intel_display_port_power_domain(encoder);
4522 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4523
4524 return power_domain;
4525}
4526
4527static void
4528intel_dp_power_put(struct intel_dp *dp,
4529 enum intel_display_power_domain power_domain)
4530{
4531 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4532 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004533}
4534
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004535static enum drm_connector_status
4536intel_dp_detect(struct drm_connector *connector, bool force)
4537{
4538 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004539 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4540 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004541 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004542 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004543 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004544 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004545 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004546
Chris Wilson164c8592013-07-20 20:27:08 +01004547 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004548 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004549 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004550
Dave Airlie0e32b392014-05-02 14:02:48 +10004551 if (intel_dp->is_mst) {
4552 /* MST devices are disconnected from a monitor POV */
4553 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4554 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004555 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004556 }
4557
Chris Wilsonbeb60602014-09-02 20:04:00 +01004558 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004559
Chris Wilsond410b562014-09-02 20:03:59 +01004560 /* Can't disconnect eDP, but you can close the lid... */
4561 if (is_edp(intel_dp))
4562 status = edp_detect(intel_dp);
4563 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004564 status = ironlake_dp_detect(intel_dp);
4565 else
4566 status = g4x_dp_detect(intel_dp);
4567 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004568 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004569
Adam Jackson0d198322012-05-14 16:05:47 -04004570 intel_dp_probe_oui(intel_dp);
4571
Dave Airlie0e32b392014-05-02 14:02:48 +10004572 ret = intel_dp_probe_mst(intel_dp);
4573 if (ret) {
4574 /* if we are in MST mode then this connector
4575 won't appear connected or have anything with EDID on it */
4576 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4577 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4578 status = connector_status_disconnected;
4579 goto out;
4580 }
4581
Chris Wilsonbeb60602014-09-02 20:04:00 +01004582 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004583
Paulo Zanonid63885d2012-10-26 19:05:49 -02004584 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4585 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004586 status = connector_status_connected;
4587
Todd Previte09b1eb12015-04-20 15:27:34 -07004588 /* Try to read the source of the interrupt */
4589 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4590 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4591 /* Clear interrupt source */
4592 drm_dp_dpcd_writeb(&intel_dp->aux,
4593 DP_DEVICE_SERVICE_IRQ_VECTOR,
4594 sink_irq_vector);
4595
4596 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4597 intel_dp_handle_test_request(intel_dp);
4598 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4599 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4600 }
4601
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004602out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004603 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004604 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004605}
4606
Chris Wilsonbeb60602014-09-02 20:04:00 +01004607static void
4608intel_dp_force(struct drm_connector *connector)
4609{
4610 struct intel_dp *intel_dp = intel_attached_dp(connector);
4611 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4612 enum intel_display_power_domain power_domain;
4613
4614 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4615 connector->base.id, connector->name);
4616 intel_dp_unset_edid(intel_dp);
4617
4618 if (connector->status != connector_status_connected)
4619 return;
4620
4621 power_domain = intel_dp_power_get(intel_dp);
4622
4623 intel_dp_set_edid(intel_dp);
4624
4625 intel_dp_power_put(intel_dp, power_domain);
4626
4627 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4628 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4629}
4630
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004631static int intel_dp_get_modes(struct drm_connector *connector)
4632{
Jani Nikuladd06f902012-10-19 14:51:50 +03004633 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004634 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004635
Chris Wilsonbeb60602014-09-02 20:04:00 +01004636 edid = intel_connector->detect_edid;
4637 if (edid) {
4638 int ret = intel_connector_update_modes(connector, edid);
4639 if (ret)
4640 return ret;
4641 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004642
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004643 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004644 if (is_edp(intel_attached_dp(connector)) &&
4645 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004646 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004647
4648 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004649 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004650 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004651 drm_mode_probed_add(connector, mode);
4652 return 1;
4653 }
4654 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004655
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004656 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004657}
4658
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004659static bool
4660intel_dp_detect_audio(struct drm_connector *connector)
4661{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004662 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004663 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004664
Chris Wilsonbeb60602014-09-02 20:04:00 +01004665 edid = to_intel_connector(connector)->detect_edid;
4666 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004667 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004668
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004669 return has_audio;
4670}
4671
Chris Wilsonf6849602010-09-19 09:29:33 +01004672static int
4673intel_dp_set_property(struct drm_connector *connector,
4674 struct drm_property *property,
4675 uint64_t val)
4676{
Chris Wilsone953fd72011-02-21 22:23:52 +00004677 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004678 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004679 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4680 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004681 int ret;
4682
Rob Clark662595d2012-10-11 20:36:04 -05004683 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004684 if (ret)
4685 return ret;
4686
Chris Wilson3f43c482011-05-12 22:17:24 +01004687 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004688 int i = val;
4689 bool has_audio;
4690
4691 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004692 return 0;
4693
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004694 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004695
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004696 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004697 has_audio = intel_dp_detect_audio(connector);
4698 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004699 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004700
4701 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004702 return 0;
4703
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004704 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004705 goto done;
4706 }
4707
Chris Wilsone953fd72011-02-21 22:23:52 +00004708 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004709 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004710 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004711
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004712 switch (val) {
4713 case INTEL_BROADCAST_RGB_AUTO:
4714 intel_dp->color_range_auto = true;
4715 break;
4716 case INTEL_BROADCAST_RGB_FULL:
4717 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004718 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004719 break;
4720 case INTEL_BROADCAST_RGB_LIMITED:
4721 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004722 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004723 break;
4724 default:
4725 return -EINVAL;
4726 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004727
4728 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004729 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004730 return 0;
4731
Chris Wilsone953fd72011-02-21 22:23:52 +00004732 goto done;
4733 }
4734
Yuly Novikov53b41832012-10-26 12:04:00 +03004735 if (is_edp(intel_dp) &&
4736 property == connector->dev->mode_config.scaling_mode_property) {
4737 if (val == DRM_MODE_SCALE_NONE) {
4738 DRM_DEBUG_KMS("no scaling not supported\n");
4739 return -EINVAL;
4740 }
4741
4742 if (intel_connector->panel.fitting_mode == val) {
4743 /* the eDP scaling property is not changed */
4744 return 0;
4745 }
4746 intel_connector->panel.fitting_mode = val;
4747
4748 goto done;
4749 }
4750
Chris Wilsonf6849602010-09-19 09:29:33 +01004751 return -EINVAL;
4752
4753done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004754 if (intel_encoder->base.crtc)
4755 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004756
4757 return 0;
4758}
4759
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004760static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004761intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004762{
Jani Nikula1d508702012-10-19 14:51:49 +03004763 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004764
Chris Wilson10e972d2014-09-04 21:43:45 +01004765 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004766
Jani Nikula9cd300e2012-10-19 14:51:52 +03004767 if (!IS_ERR_OR_NULL(intel_connector->edid))
4768 kfree(intel_connector->edid);
4769
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004770 /* Can't call is_edp() since the encoder may have been destroyed
4771 * already. */
4772 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004773 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004774
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004775 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004776 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004777}
4778
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004779void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004780{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004781 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4782 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004783
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004784 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004785 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004786 if (is_edp(intel_dp)) {
4787 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004788 /*
4789 * vdd might still be enabled do to the delayed vdd off.
4790 * Make sure vdd is actually turned off here.
4791 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004792 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004793 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004794 pps_unlock(intel_dp);
4795
Clint Taylor01527b32014-07-07 13:01:46 -07004796 if (intel_dp->edp_notifier.notifier_call) {
4797 unregister_reboot_notifier(&intel_dp->edp_notifier);
4798 intel_dp->edp_notifier.notifier_call = NULL;
4799 }
Keith Packardbd943152011-09-18 23:09:52 -07004800 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004801 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004802 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004803}
4804
Imre Deak07f9cd02014-08-18 14:42:45 +03004805static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4806{
4807 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4808
4809 if (!is_edp(intel_dp))
4810 return;
4811
Ville Syrjälä951468f2014-09-04 14:55:31 +03004812 /*
4813 * vdd might still be enabled do to the delayed vdd off.
4814 * Make sure vdd is actually turned off here.
4815 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004816 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004817 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004818 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004819 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004820}
4821
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004822static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4823{
4824 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4825 struct drm_device *dev = intel_dig_port->base.base.dev;
4826 struct drm_i915_private *dev_priv = dev->dev_private;
4827 enum intel_display_power_domain power_domain;
4828
4829 lockdep_assert_held(&dev_priv->pps_mutex);
4830
4831 if (!edp_have_panel_vdd(intel_dp))
4832 return;
4833
4834 /*
4835 * The VDD bit needs a power domain reference, so if the bit is
4836 * already enabled when we boot or resume, grab this reference and
4837 * schedule a vdd off, so we don't hold on to the reference
4838 * indefinitely.
4839 */
4840 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4841 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4842 intel_display_power_get(dev_priv, power_domain);
4843
4844 edp_panel_vdd_schedule_off(intel_dp);
4845}
4846
Imre Deak6d93c0c2014-07-31 14:03:36 +03004847static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4848{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004849 struct intel_dp *intel_dp;
4850
4851 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4852 return;
4853
4854 intel_dp = enc_to_intel_dp(encoder);
4855
4856 pps_lock(intel_dp);
4857
4858 /*
4859 * Read out the current power sequencer assignment,
4860 * in case the BIOS did something with it.
4861 */
4862 if (IS_VALLEYVIEW(encoder->dev))
4863 vlv_initial_power_sequencer_setup(intel_dp);
4864
4865 intel_edp_panel_vdd_sanitize(intel_dp);
4866
4867 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004868}
4869
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004870static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004871 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004872 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004873 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004874 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004875 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004876 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004877 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004878 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004879 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004880};
4881
4882static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4883 .get_modes = intel_dp_get_modes,
4884 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004885 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004886};
4887
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004888static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004889 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004890 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004891};
4892
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004893enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004894intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4895{
4896 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004897 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004898 struct drm_device *dev = intel_dig_port->base.base.dev;
4899 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004900 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004901 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004902
Dave Airlie0e32b392014-05-02 14:02:48 +10004903 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4904 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004905
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004906 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4907 /*
4908 * vdd off can generate a long pulse on eDP which
4909 * would require vdd on to handle it, and thus we
4910 * would end up in an endless cycle of
4911 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4912 */
4913 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4914 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004915 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004916 }
4917
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004918 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4919 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004920 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004921
Imre Deak1c767b32014-08-18 14:42:42 +03004922 power_domain = intel_display_port_power_domain(intel_encoder);
4923 intel_display_power_get(dev_priv, power_domain);
4924
Dave Airlie0e32b392014-05-02 14:02:48 +10004925 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004926 /* indicate that we need to restart link training */
4927 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004928
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004929 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
4930 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10004931
4932 if (!intel_dp_get_dpcd(intel_dp)) {
4933 goto mst_fail;
4934 }
4935
4936 intel_dp_probe_oui(intel_dp);
4937
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03004938 if (!intel_dp_probe_mst(intel_dp)) {
4939 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4940 intel_dp_check_link_status(intel_dp);
4941 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004942 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03004943 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004944 } else {
4945 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004946 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004947 goto mst_fail;
4948 }
4949
4950 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10004951 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004952 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004953 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004954 }
4955 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004956
4957 ret = IRQ_HANDLED;
4958
Imre Deak1c767b32014-08-18 14:42:42 +03004959 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004960mst_fail:
4961 /* if we were in MST mode, and device is not there get out of MST mode */
4962 if (intel_dp->is_mst) {
4963 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4964 intel_dp->is_mst = false;
4965 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4966 }
Imre Deak1c767b32014-08-18 14:42:42 +03004967put_power:
4968 intel_display_power_put(dev_priv, power_domain);
4969
4970 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004971}
4972
Zhenyu Wange3421a12010-04-08 09:43:27 +08004973/* Return which DP Port should be selected for Transcoder DP control */
4974int
Akshay Joshi0206e352011-08-16 15:34:10 -04004975intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004976{
4977 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004978 struct intel_encoder *intel_encoder;
4979 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004980
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004981 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4982 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004983
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004984 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4985 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004986 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004987 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004988
Zhenyu Wange3421a12010-04-08 09:43:27 +08004989 return -1;
4990}
4991
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004992/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004993bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004994{
4995 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004996 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004997 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004998 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004999 [PORT_B] = DVO_PORT_DPB,
5000 [PORT_C] = DVO_PORT_DPC,
5001 [PORT_D] = DVO_PORT_DPD,
5002 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005003 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005004
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005005 /*
5006 * eDP not supported on g4x. so bail out early just
5007 * for a bit extra safety in case the VBT is bonkers.
5008 */
5009 if (INTEL_INFO(dev)->gen < 5)
5010 return false;
5011
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005012 if (port == PORT_A)
5013 return true;
5014
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005015 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005016 return false;
5017
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005018 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5019 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005020
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005021 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005022 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5023 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005024 return true;
5025 }
5026 return false;
5027}
5028
Dave Airlie0e32b392014-05-02 14:02:48 +10005029void
Chris Wilsonf6849602010-09-19 09:29:33 +01005030intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5031{
Yuly Novikov53b41832012-10-26 12:04:00 +03005032 struct intel_connector *intel_connector = to_intel_connector(connector);
5033
Chris Wilson3f43c482011-05-12 22:17:24 +01005034 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005035 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005036 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005037
5038 if (is_edp(intel_dp)) {
5039 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005040 drm_object_attach_property(
5041 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005042 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005043 DRM_MODE_SCALE_ASPECT);
5044 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005045 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005046}
5047
Imre Deakdada1a92014-01-29 13:25:41 +02005048static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5049{
5050 intel_dp->last_power_cycle = jiffies;
5051 intel_dp->last_power_on = jiffies;
5052 intel_dp->last_backlight_off = jiffies;
5053}
5054
Daniel Vetter67a54562012-10-20 20:57:45 +02005055static void
5056intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005057 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005058{
5059 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005060 struct edp_power_seq cur, vbt, spec,
5061 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305062 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5063 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005064
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005065 lockdep_assert_held(&dev_priv->pps_mutex);
5066
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005067 /* already initialized? */
5068 if (final->t11_t12 != 0)
5069 return;
5070
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305071 if (IS_BROXTON(dev)) {
5072 /*
5073 * TODO: BXT has 2 sets of PPS registers.
5074 * Correct Register for Broxton need to be identified
5075 * using VBT. hardcoding for now
5076 */
5077 pp_ctrl_reg = BXT_PP_CONTROL(0);
5078 pp_on_reg = BXT_PP_ON_DELAYS(0);
5079 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5080 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005081 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005082 pp_on_reg = PCH_PP_ON_DELAYS;
5083 pp_off_reg = PCH_PP_OFF_DELAYS;
5084 pp_div_reg = PCH_PP_DIVISOR;
5085 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005086 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5087
5088 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5089 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5090 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5091 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005092 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005093
5094 /* Workaround: Need to write PP_CONTROL with the unlock key as
5095 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305096 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005097
Jesse Barnes453c5422013-03-28 09:55:41 -07005098 pp_on = I915_READ(pp_on_reg);
5099 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305100 if (!IS_BROXTON(dev)) {
5101 I915_WRITE(pp_ctrl_reg, pp_ctl);
5102 pp_div = I915_READ(pp_div_reg);
5103 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005104
5105 /* Pull timing values out of registers */
5106 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5107 PANEL_POWER_UP_DELAY_SHIFT;
5108
5109 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5110 PANEL_LIGHT_ON_DELAY_SHIFT;
5111
5112 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5113 PANEL_LIGHT_OFF_DELAY_SHIFT;
5114
5115 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5116 PANEL_POWER_DOWN_DELAY_SHIFT;
5117
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305118 if (IS_BROXTON(dev)) {
5119 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5120 BXT_POWER_CYCLE_DELAY_SHIFT;
5121 if (tmp > 0)
5122 cur.t11_t12 = (tmp - 1) * 1000;
5123 else
5124 cur.t11_t12 = 0;
5125 } else {
5126 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005127 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305128 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005129
5130 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5131 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5132
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005133 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005134
5135 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5136 * our hw here, which are all in 100usec. */
5137 spec.t1_t3 = 210 * 10;
5138 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5139 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5140 spec.t10 = 500 * 10;
5141 /* This one is special and actually in units of 100ms, but zero
5142 * based in the hw (so we need to add 100 ms). But the sw vbt
5143 * table multiplies it with 1000 to make it in units of 100usec,
5144 * too. */
5145 spec.t11_t12 = (510 + 100) * 10;
5146
5147 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5148 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5149
5150 /* Use the max of the register settings and vbt. If both are
5151 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005152#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005153 spec.field : \
5154 max(cur.field, vbt.field))
5155 assign_final(t1_t3);
5156 assign_final(t8);
5157 assign_final(t9);
5158 assign_final(t10);
5159 assign_final(t11_t12);
5160#undef assign_final
5161
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005162#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005163 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5164 intel_dp->backlight_on_delay = get_delay(t8);
5165 intel_dp->backlight_off_delay = get_delay(t9);
5166 intel_dp->panel_power_down_delay = get_delay(t10);
5167 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5168#undef get_delay
5169
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005170 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5171 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5172 intel_dp->panel_power_cycle_delay);
5173
5174 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5175 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005176}
5177
5178static void
5179intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005180 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005181{
5182 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005183 u32 pp_on, pp_off, pp_div, port_sel = 0;
5184 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305185 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005186 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005187 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005188
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005189 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005190
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305191 if (IS_BROXTON(dev)) {
5192 /*
5193 * TODO: BXT has 2 sets of PPS registers.
5194 * Correct Register for Broxton need to be identified
5195 * using VBT. hardcoding for now
5196 */
5197 pp_ctrl_reg = BXT_PP_CONTROL(0);
5198 pp_on_reg = BXT_PP_ON_DELAYS(0);
5199 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5200
5201 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005202 pp_on_reg = PCH_PP_ON_DELAYS;
5203 pp_off_reg = PCH_PP_OFF_DELAYS;
5204 pp_div_reg = PCH_PP_DIVISOR;
5205 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005206 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5207
5208 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5209 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5210 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005211 }
5212
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005213 /*
5214 * And finally store the new values in the power sequencer. The
5215 * backlight delays are set to 1 because we do manual waits on them. For
5216 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5217 * we'll end up waiting for the backlight off delay twice: once when we
5218 * do the manual sleep, and once when we disable the panel and wait for
5219 * the PP_STATUS bit to become zero.
5220 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005221 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005222 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5223 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005224 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005225 /* Compute the divisor for the pp clock, simply match the Bspec
5226 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305227 if (IS_BROXTON(dev)) {
5228 pp_div = I915_READ(pp_ctrl_reg);
5229 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5230 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5231 << BXT_POWER_CYCLE_DELAY_SHIFT);
5232 } else {
5233 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5234 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5235 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5236 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005237
5238 /* Haswell doesn't have any port selection bits for the panel
5239 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005240 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005241 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005242 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005243 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005244 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005245 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005246 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005247 }
5248
Jesse Barnes453c5422013-03-28 09:55:41 -07005249 pp_on |= port_sel;
5250
5251 I915_WRITE(pp_on_reg, pp_on);
5252 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305253 if (IS_BROXTON(dev))
5254 I915_WRITE(pp_ctrl_reg, pp_div);
5255 else
5256 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005257
Daniel Vetter67a54562012-10-20 20:57:45 +02005258 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005259 I915_READ(pp_on_reg),
5260 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305261 IS_BROXTON(dev) ?
5262 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005263 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005264}
5265
Vandana Kannanb33a2812015-02-13 15:33:03 +05305266/**
5267 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5268 * @dev: DRM device
5269 * @refresh_rate: RR to be programmed
5270 *
5271 * This function gets called when refresh rate (RR) has to be changed from
5272 * one frequency to another. Switches can be between high and low RR
5273 * supported by the panel or to any other RR based on media playback (in
5274 * this case, RR value needs to be passed from user space).
5275 *
5276 * The caller of this function needs to take a lock on dev_priv->drrs.
5277 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305278static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305279{
5280 struct drm_i915_private *dev_priv = dev->dev_private;
5281 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305282 struct intel_digital_port *dig_port = NULL;
5283 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005284 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305285 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305286 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305287
5288 if (refresh_rate <= 0) {
5289 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5290 return;
5291 }
5292
Vandana Kannan96178ee2015-01-10 02:25:56 +05305293 if (intel_dp == NULL) {
5294 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305295 return;
5296 }
5297
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005298 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005299 * FIXME: This needs proper synchronization with psr state for some
5300 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005301 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305302
Vandana Kannan96178ee2015-01-10 02:25:56 +05305303 dig_port = dp_to_dig_port(intel_dp);
5304 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005305 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305306
5307 if (!intel_crtc) {
5308 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5309 return;
5310 }
5311
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005312 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305313
Vandana Kannan96178ee2015-01-10 02:25:56 +05305314 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305315 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5316 return;
5317 }
5318
Vandana Kannan96178ee2015-01-10 02:25:56 +05305319 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5320 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305321 index = DRRS_LOW_RR;
5322
Vandana Kannan96178ee2015-01-10 02:25:56 +05305323 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305324 DRM_DEBUG_KMS(
5325 "DRRS requested for previously set RR...ignoring\n");
5326 return;
5327 }
5328
5329 if (!intel_crtc->active) {
5330 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5331 return;
5332 }
5333
Durgadoss R44395bf2015-02-13 15:33:02 +05305334 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305335 switch (index) {
5336 case DRRS_HIGH_RR:
5337 intel_dp_set_m_n(intel_crtc, M1_N1);
5338 break;
5339 case DRRS_LOW_RR:
5340 intel_dp_set_m_n(intel_crtc, M2_N2);
5341 break;
5342 case DRRS_MAX_RR:
5343 default:
5344 DRM_ERROR("Unsupported refreshrate type\n");
5345 }
5346 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03005347 u32 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5348 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305349
Ville Syrjälä649636e2015-09-22 19:50:01 +03005350 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305351 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305352 if (IS_VALLEYVIEW(dev))
5353 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5354 else
5355 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305356 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305357 if (IS_VALLEYVIEW(dev))
5358 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5359 else
5360 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305361 }
5362 I915_WRITE(reg, val);
5363 }
5364
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305365 dev_priv->drrs.refresh_rate_type = index;
5366
5367 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5368}
5369
Vandana Kannanb33a2812015-02-13 15:33:03 +05305370/**
5371 * intel_edp_drrs_enable - init drrs struct if supported
5372 * @intel_dp: DP struct
5373 *
5374 * Initializes frontbuffer_bits and drrs.dp
5375 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305376void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5377{
5378 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5381 struct drm_crtc *crtc = dig_port->base.base.crtc;
5382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5383
5384 if (!intel_crtc->config->has_drrs) {
5385 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5386 return;
5387 }
5388
5389 mutex_lock(&dev_priv->drrs.mutex);
5390 if (WARN_ON(dev_priv->drrs.dp)) {
5391 DRM_ERROR("DRRS already enabled\n");
5392 goto unlock;
5393 }
5394
5395 dev_priv->drrs.busy_frontbuffer_bits = 0;
5396
5397 dev_priv->drrs.dp = intel_dp;
5398
5399unlock:
5400 mutex_unlock(&dev_priv->drrs.mutex);
5401}
5402
Vandana Kannanb33a2812015-02-13 15:33:03 +05305403/**
5404 * intel_edp_drrs_disable - Disable DRRS
5405 * @intel_dp: DP struct
5406 *
5407 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305408void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5409{
5410 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5411 struct drm_i915_private *dev_priv = dev->dev_private;
5412 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5413 struct drm_crtc *crtc = dig_port->base.base.crtc;
5414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5415
5416 if (!intel_crtc->config->has_drrs)
5417 return;
5418
5419 mutex_lock(&dev_priv->drrs.mutex);
5420 if (!dev_priv->drrs.dp) {
5421 mutex_unlock(&dev_priv->drrs.mutex);
5422 return;
5423 }
5424
5425 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5426 intel_dp_set_drrs_state(dev_priv->dev,
5427 intel_dp->attached_connector->panel.
5428 fixed_mode->vrefresh);
5429
5430 dev_priv->drrs.dp = NULL;
5431 mutex_unlock(&dev_priv->drrs.mutex);
5432
5433 cancel_delayed_work_sync(&dev_priv->drrs.work);
5434}
5435
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305436static void intel_edp_drrs_downclock_work(struct work_struct *work)
5437{
5438 struct drm_i915_private *dev_priv =
5439 container_of(work, typeof(*dev_priv), drrs.work.work);
5440 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305441
Vandana Kannan96178ee2015-01-10 02:25:56 +05305442 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305443
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305444 intel_dp = dev_priv->drrs.dp;
5445
5446 if (!intel_dp)
5447 goto unlock;
5448
5449 /*
5450 * The delayed work can race with an invalidate hence we need to
5451 * recheck.
5452 */
5453
5454 if (dev_priv->drrs.busy_frontbuffer_bits)
5455 goto unlock;
5456
5457 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5458 intel_dp_set_drrs_state(dev_priv->dev,
5459 intel_dp->attached_connector->panel.
5460 downclock_mode->vrefresh);
5461
5462unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305463 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305464}
5465
Vandana Kannanb33a2812015-02-13 15:33:03 +05305466/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305467 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305468 * @dev: DRM device
5469 * @frontbuffer_bits: frontbuffer plane tracking bits
5470 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305471 * This function gets called everytime rendering on the given planes start.
5472 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305473 *
5474 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5475 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305476void intel_edp_drrs_invalidate(struct drm_device *dev,
5477 unsigned frontbuffer_bits)
5478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 struct drm_crtc *crtc;
5481 enum pipe pipe;
5482
Daniel Vetter9da7d692015-04-09 16:44:15 +02005483 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305484 return;
5485
Daniel Vetter88f933a2015-04-09 16:44:16 +02005486 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305487
Vandana Kannana93fad02015-01-10 02:25:59 +05305488 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005489 if (!dev_priv->drrs.dp) {
5490 mutex_unlock(&dev_priv->drrs.mutex);
5491 return;
5492 }
5493
Vandana Kannana93fad02015-01-10 02:25:59 +05305494 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5495 pipe = to_intel_crtc(crtc)->pipe;
5496
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005497 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5498 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5499
Ramalingam C0ddfd202015-06-15 20:50:05 +05305500 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005501 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305502 intel_dp_set_drrs_state(dev_priv->dev,
5503 dev_priv->drrs.dp->attached_connector->panel.
5504 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305505
Vandana Kannana93fad02015-01-10 02:25:59 +05305506 mutex_unlock(&dev_priv->drrs.mutex);
5507}
5508
Vandana Kannanb33a2812015-02-13 15:33:03 +05305509/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305510 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305511 * @dev: DRM device
5512 * @frontbuffer_bits: frontbuffer plane tracking bits
5513 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305514 * This function gets called every time rendering on the given planes has
5515 * completed or flip on a crtc is completed. So DRRS should be upclocked
5516 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5517 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305518 *
5519 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5520 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305521void intel_edp_drrs_flush(struct drm_device *dev,
5522 unsigned frontbuffer_bits)
5523{
5524 struct drm_i915_private *dev_priv = dev->dev_private;
5525 struct drm_crtc *crtc;
5526 enum pipe pipe;
5527
Daniel Vetter9da7d692015-04-09 16:44:15 +02005528 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305529 return;
5530
Daniel Vetter88f933a2015-04-09 16:44:16 +02005531 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305532
Vandana Kannana93fad02015-01-10 02:25:59 +05305533 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005534 if (!dev_priv->drrs.dp) {
5535 mutex_unlock(&dev_priv->drrs.mutex);
5536 return;
5537 }
5538
Vandana Kannana93fad02015-01-10 02:25:59 +05305539 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5540 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005541
5542 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305543 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5544
Ramalingam C0ddfd202015-06-15 20:50:05 +05305545 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005546 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305547 intel_dp_set_drrs_state(dev_priv->dev,
5548 dev_priv->drrs.dp->attached_connector->panel.
5549 fixed_mode->vrefresh);
5550
5551 /*
5552 * flush also means no more activity hence schedule downclock, if all
5553 * other fbs are quiescent too
5554 */
5555 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305556 schedule_delayed_work(&dev_priv->drrs.work,
5557 msecs_to_jiffies(1000));
5558 mutex_unlock(&dev_priv->drrs.mutex);
5559}
5560
Vandana Kannanb33a2812015-02-13 15:33:03 +05305561/**
5562 * DOC: Display Refresh Rate Switching (DRRS)
5563 *
5564 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5565 * which enables swtching between low and high refresh rates,
5566 * dynamically, based on the usage scenario. This feature is applicable
5567 * for internal panels.
5568 *
5569 * Indication that the panel supports DRRS is given by the panel EDID, which
5570 * would list multiple refresh rates for one resolution.
5571 *
5572 * DRRS is of 2 types - static and seamless.
5573 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5574 * (may appear as a blink on screen) and is used in dock-undock scenario.
5575 * Seamless DRRS involves changing RR without any visual effect to the user
5576 * and can be used during normal system usage. This is done by programming
5577 * certain registers.
5578 *
5579 * Support for static/seamless DRRS may be indicated in the VBT based on
5580 * inputs from the panel spec.
5581 *
5582 * DRRS saves power by switching to low RR based on usage scenarios.
5583 *
5584 * eDP DRRS:-
5585 * The implementation is based on frontbuffer tracking implementation.
5586 * When there is a disturbance on the screen triggered by user activity or a
5587 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5588 * When there is no movement on screen, after a timeout of 1 second, a switch
5589 * to low RR is made.
5590 * For integration with frontbuffer tracking code,
5591 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5592 *
5593 * DRRS can be further extended to support other internal panels and also
5594 * the scenario of video playback wherein RR is set based on the rate
5595 * requested by userspace.
5596 */
5597
5598/**
5599 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5600 * @intel_connector: eDP connector
5601 * @fixed_mode: preferred mode of panel
5602 *
5603 * This function is called only once at driver load to initialize basic
5604 * DRRS stuff.
5605 *
5606 * Returns:
5607 * Downclock mode if panel supports it, else return NULL.
5608 * DRRS support is determined by the presence of downclock mode (apart
5609 * from VBT setting).
5610 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305611static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305612intel_dp_drrs_init(struct intel_connector *intel_connector,
5613 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305614{
5615 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305616 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305617 struct drm_i915_private *dev_priv = dev->dev_private;
5618 struct drm_display_mode *downclock_mode = NULL;
5619
Daniel Vetter9da7d692015-04-09 16:44:15 +02005620 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5621 mutex_init(&dev_priv->drrs.mutex);
5622
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305623 if (INTEL_INFO(dev)->gen <= 6) {
5624 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5625 return NULL;
5626 }
5627
5628 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005629 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305630 return NULL;
5631 }
5632
5633 downclock_mode = intel_find_panel_downclock
5634 (dev, fixed_mode, connector);
5635
5636 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305637 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305638 return NULL;
5639 }
5640
Vandana Kannan96178ee2015-01-10 02:25:56 +05305641 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305642
Vandana Kannan96178ee2015-01-10 02:25:56 +05305643 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005644 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305645 return downclock_mode;
5646}
5647
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005648static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005649 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005650{
5651 struct drm_connector *connector = &intel_connector->base;
5652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005653 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5654 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005655 struct drm_i915_private *dev_priv = dev->dev_private;
5656 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305657 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005658 bool has_dpcd;
5659 struct drm_display_mode *scan;
5660 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005661 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005662
5663 if (!is_edp(intel_dp))
5664 return true;
5665
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005666 pps_lock(intel_dp);
5667 intel_edp_panel_vdd_sanitize(intel_dp);
5668 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005669
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005670 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005671 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005672
5673 if (has_dpcd) {
5674 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5675 dev_priv->no_aux_handshake =
5676 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5677 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5678 } else {
5679 /* if this fails, presume the device is a ghost */
5680 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005681 return false;
5682 }
5683
5684 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005685 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005686 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005687 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005688
Daniel Vetter060c8772014-03-21 23:22:35 +01005689 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005690 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005691 if (edid) {
5692 if (drm_add_edid_modes(connector, edid)) {
5693 drm_mode_connector_update_edid_property(connector,
5694 edid);
5695 drm_edid_to_eld(connector, edid);
5696 } else {
5697 kfree(edid);
5698 edid = ERR_PTR(-EINVAL);
5699 }
5700 } else {
5701 edid = ERR_PTR(-ENOENT);
5702 }
5703 intel_connector->edid = edid;
5704
5705 /* prefer fixed mode from EDID if available */
5706 list_for_each_entry(scan, &connector->probed_modes, head) {
5707 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5708 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305709 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305710 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005711 break;
5712 }
5713 }
5714
5715 /* fallback to VBT if available for eDP */
5716 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5717 fixed_mode = drm_mode_duplicate(dev,
5718 dev_priv->vbt.lfp_lvds_vbt_mode);
5719 if (fixed_mode)
5720 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5721 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005722 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005723
Clint Taylor01527b32014-07-07 13:01:46 -07005724 if (IS_VALLEYVIEW(dev)) {
5725 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5726 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005727
5728 /*
5729 * Figure out the current pipe for the initial backlight setup.
5730 * If the current pipe isn't valid, try the PPS pipe, and if that
5731 * fails just assume pipe A.
5732 */
5733 if (IS_CHERRYVIEW(dev))
5734 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5735 else
5736 pipe = PORT_TO_PIPE(intel_dp->DP);
5737
5738 if (pipe != PIPE_A && pipe != PIPE_B)
5739 pipe = intel_dp->pps_pipe;
5740
5741 if (pipe != PIPE_A && pipe != PIPE_B)
5742 pipe = PIPE_A;
5743
5744 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5745 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005746 }
5747
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305748 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005749 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005750 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005751
5752 return true;
5753}
5754
Paulo Zanoni16c25532013-06-12 17:27:25 -03005755bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005756intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5757 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005758{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005759 struct drm_connector *connector = &intel_connector->base;
5760 struct intel_dp *intel_dp = &intel_dig_port->dp;
5761 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5762 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005763 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005764 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005765 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005766
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005767 intel_dp->pps_pipe = INVALID_PIPE;
5768
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005769 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005770 if (INTEL_INFO(dev)->gen >= 9)
5771 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5772 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005773 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5774 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5775 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5776 else if (HAS_PCH_SPLIT(dev))
5777 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5778 else
5779 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5780
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005781 if (INTEL_INFO(dev)->gen >= 9)
5782 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5783 else
5784 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005785
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005786 if (HAS_DDI(dev))
5787 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5788
Daniel Vetter07679352012-09-06 22:15:42 +02005789 /* Preserve the current hw state. */
5790 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005791 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005792
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005793 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305794 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005795 else
5796 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005797
Imre Deakf7d24902013-05-08 13:14:05 +03005798 /*
5799 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5800 * for DP the encoder type can be set by the caller to
5801 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5802 */
5803 if (type == DRM_MODE_CONNECTOR_eDP)
5804 intel_encoder->type = INTEL_OUTPUT_EDP;
5805
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005806 /* eDP only on port B and/or C on vlv/chv */
5807 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5808 port != PORT_B && port != PORT_C))
5809 return false;
5810
Imre Deake7281ea2013-05-08 13:14:08 +03005811 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5812 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5813 port_name(port));
5814
Adam Jacksonb3295302010-07-16 14:46:28 -04005815 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005816 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5817
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005818 connector->interlace_allowed = true;
5819 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005820
Daniel Vetter66a92782012-07-12 20:08:18 +02005821 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005822 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005823
Chris Wilsondf0e9242010-09-09 16:20:55 +01005824 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005825 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005826
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005827 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005828 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5829 else
5830 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005831 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005832
Jani Nikula0b998362014-03-14 16:51:17 +02005833 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005834 switch (port) {
5835 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005836 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005837 break;
5838 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005839 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005840 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305841 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005842 break;
5843 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005844 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005845 break;
5846 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005847 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005848 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005849 case PORT_E:
5850 intel_encoder->hpd_pin = HPD_PORT_E;
5851 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005852 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005853 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005854 }
5855
Imre Deakdada1a92014-01-29 13:25:41 +02005856 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005857 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005858 intel_dp_init_panel_power_timestamps(intel_dp);
5859 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005860 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005861 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005862 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005863 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005864 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005865
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005866 ret = intel_dp_aux_init(intel_dp, intel_connector);
5867 if (ret)
5868 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005869
Dave Airlie0e32b392014-05-02 14:02:48 +10005870 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005871 if (HAS_DP_MST(dev) &&
5872 (port == PORT_B || port == PORT_C || port == PORT_D))
5873 intel_dp_mst_encoder_init(intel_dig_port,
5874 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005875
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005876 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005877 intel_dp_aux_fini(intel_dp);
5878 intel_dp_mst_encoder_cleanup(intel_dig_port);
5879 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005880 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005881
Chris Wilsonf6849602010-09-19 09:29:33 +01005882 intel_dp_add_properties(intel_dp, connector);
5883
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005884 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5885 * 0xd. Failure to do so will result in spurious interrupts being
5886 * generated on the port when a cable is not attached.
5887 */
5888 if (IS_G4X(dev) && !IS_GM45(dev)) {
5889 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5890 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5891 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005892
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005893 i915_debugfs_connector_add(connector);
5894
Paulo Zanoni16c25532013-06-12 17:27:25 -03005895 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005896
5897fail:
5898 if (is_edp(intel_dp)) {
5899 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5900 /*
5901 * vdd might still be enabled do to the delayed vdd off.
5902 * Make sure vdd is actually turned off here.
5903 */
5904 pps_lock(intel_dp);
5905 edp_panel_vdd_off_sync(intel_dp);
5906 pps_unlock(intel_dp);
5907 }
5908 drm_connector_unregister(connector);
5909 drm_connector_cleanup(connector);
5910
5911 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005912}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005913
5914void
5915intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5916{
Dave Airlie13cf5502014-06-18 11:29:35 +10005917 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005918 struct intel_digital_port *intel_dig_port;
5919 struct intel_encoder *intel_encoder;
5920 struct drm_encoder *encoder;
5921 struct intel_connector *intel_connector;
5922
Daniel Vetterb14c5672013-09-19 12:18:32 +02005923 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005924 if (!intel_dig_port)
5925 return;
5926
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005927 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305928 if (!intel_connector)
5929 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005930
5931 intel_encoder = &intel_dig_port->base;
5932 encoder = &intel_encoder->base;
5933
5934 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5935 DRM_MODE_ENCODER_TMDS);
5936
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005937 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005938 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005939 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005940 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005941 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005942 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005943 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005944 intel_encoder->pre_enable = chv_pre_enable_dp;
5945 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005946 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005947 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005948 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005949 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005950 intel_encoder->pre_enable = vlv_pre_enable_dp;
5951 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005952 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005953 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005954 intel_encoder->pre_enable = g4x_pre_enable_dp;
5955 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005956 if (INTEL_INFO(dev)->gen >= 5)
5957 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005958 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005959
Paulo Zanoni174edf12012-10-26 19:05:50 -02005960 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005961 intel_dig_port->dp.output_reg = output_reg;
5962
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005963 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005964 if (IS_CHERRYVIEW(dev)) {
5965 if (port == PORT_D)
5966 intel_encoder->crtc_mask = 1 << 2;
5967 else
5968 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5969 } else {
5970 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5971 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005972 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005973
Dave Airlie13cf5502014-06-18 11:29:35 +10005974 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005975 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005976
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305977 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5978 goto err_init_connector;
5979
5980 return;
5981
5982err_init_connector:
5983 drm_encoder_cleanup(encoder);
5984 kfree(intel_connector);
5985err_connector_alloc:
5986 kfree(intel_dig_port);
5987
5988 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005989}
Dave Airlie0e32b392014-05-02 14:02:48 +10005990
5991void intel_dp_mst_suspend(struct drm_device *dev)
5992{
5993 struct drm_i915_private *dev_priv = dev->dev_private;
5994 int i;
5995
5996 /* disable MST */
5997 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005998 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005999 if (!intel_dig_port)
6000 continue;
6001
6002 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6003 if (!intel_dig_port->dp.can_mst)
6004 continue;
6005 if (intel_dig_port->dp.is_mst)
6006 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6007 }
6008 }
6009}
6010
6011void intel_dp_mst_resume(struct drm_device *dev)
6012{
6013 struct drm_i915_private *dev_priv = dev->dev_private;
6014 int i;
6015
6016 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006017 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006018 if (!intel_dig_port)
6019 continue;
6020 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6021 int ret;
6022
6023 if (!intel_dig_port->dp.can_mst)
6024 continue;
6025
6026 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6027 if (ret != 0) {
6028 intel_dp_check_mst_status(&intel_dig_port->dp);
6029 }
6030 }
6031 }
6032}