blob: 04b0c070cdf8abb904a683df564c4186544c50cc [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010044 bool map_and_fenceable,
45 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020059static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
60static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson61050802012-04-17 15:31:31 +010063static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
64{
65 if (obj->tiling_mode)
66 i915_gem_release_mmap(obj);
67
68 /* As we do not have an associated fence register, we will force
69 * a tiling change if we ever need to acquire one.
70 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010071 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010072 obj->fence_reg = I915_FENCE_REG_NONE;
73}
74
Chris Wilson73aa8082010-09-30 11:46:12 +010075/* some bookkeeping */
76static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
77 size_t size)
78{
79 dev_priv->mm.object_count++;
80 dev_priv->mm.object_memory += size;
81}
82
83static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
86 dev_priv->mm.object_count--;
87 dev_priv->mm.object_memory -= size;
88}
89
Chris Wilson21dd3732011-01-26 15:55:56 +000090static int
91i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092{
93 struct drm_i915_private *dev_priv = dev->dev_private;
94 struct completion *x = &dev_priv->error_completion;
95 unsigned long flags;
96 int ret;
97
98 if (!atomic_read(&dev_priv->mm.wedged))
99 return 0;
100
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 /*
102 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
103 * userspace. If it takes that long something really bad is going on and
104 * we should simply try to bail out and fail as gracefully as possible.
105 */
106 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113
Chris Wilson21dd3732011-01-26 15:55:56 +0000114 if (atomic_read(&dev_priv->mm.wedged)) {
115 /* GPU is hung, bump the completion count to account for
116 * the token we just consumed so that we never hit zero and
117 * end up waiting upon a subsequent completion event that
118 * will never happen.
119 */
120 spin_lock_irqsave(&x->wait.lock, flags);
121 x->done++;
122 spin_unlock_irqrestore(&x->wait.lock, flags);
123 }
124 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 int ret;
130
Chris Wilson21dd3732011-01-26 15:55:56 +0000131 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 if (ret)
133 return ret;
134
135 ret = mutex_lock_interruptible(&dev->struct_mutex);
136 if (ret)
137 return ret;
138
Chris Wilson23bc5982010-09-29 16:10:57 +0100139 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000144i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145{
Chris Wilson6c085a72012-08-20 11:40:46 +0200146 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100147}
148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
150i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700152{
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000154
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200155 if (drm_core_check_feature(dev, DRIVER_MODESET))
156 return -ENODEV;
157
Chris Wilson20217462010-11-23 15:26:33 +0000158 if (args->gtt_start >= args->gtt_end ||
159 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
160 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700161
Daniel Vetterf534bc02012-03-26 22:37:04 +0200162 /* GEM with user mode setting was never supported on ilk and later. */
163 if (INTEL_INFO(dev)->gen >= 5)
164 return -ENODEV;
165
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200167 i915_gem_init_global_gtt(dev, args->gtt_start,
168 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200185 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
187 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Chris Wilson6299f992010-11-24 12:23:44 +0000190 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196static int
197i915_gem_create(struct drm_file *file,
198 struct drm_device *dev,
199 uint64_t size,
200 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700201{
Chris Wilson05394f32010-11-08 19:18:58 +0000202 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300203 int ret;
204 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700205
Dave Airlieff72145b2011-02-07 12:16:14 +1000206 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200207 if (size == 0)
208 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700209
210 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000211 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 if (obj == NULL)
213 return -ENOMEM;
214
Chris Wilson05394f32010-11-08 19:18:58 +0000215 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100216 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000217 drm_gem_object_release(&obj->base);
218 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100219 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100221 }
222
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000224 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100225 trace_i915_gem_object_create(obj);
226
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700228 return 0;
229}
230
Dave Airlieff72145b2011-02-07 12:16:14 +1000231int
232i915_gem_dumb_create(struct drm_file *file,
233 struct drm_device *dev,
234 struct drm_mode_create_dumb *args)
235{
236 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000237 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 args->size = args->pitch * args->height;
239 return i915_gem_create(file, dev,
240 args->size, &args->handle);
241}
242
243int i915_gem_dumb_destroy(struct drm_file *file,
244 struct drm_device *dev,
245 uint32_t handle)
246{
247 return drm_gem_handle_delete(file, handle);
248}
249
250/**
251 * Creates a new mm object and returns a handle to it.
252 */
253int
254i915_gem_create_ioctl(struct drm_device *dev, void *data,
255 struct drm_file *file)
256{
257 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200258
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 return i915_gem_create(file, dev,
260 args->size, &args->handle);
261}
262
Chris Wilson05394f32010-11-08 19:18:58 +0000263static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700264{
Chris Wilson05394f32010-11-08 19:18:58 +0000265 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700266
267 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000268 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700269}
270
Daniel Vetter8c599672011-12-14 13:57:31 +0100271static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100272__copy_to_user_swizzled(char __user *cpu_vaddr,
273 const char *gpu_vaddr, int gpu_offset,
274 int length)
275{
276 int ret, cpu_offset = 0;
277
278 while (length > 0) {
279 int cacheline_end = ALIGN(gpu_offset + 1, 64);
280 int this_length = min(cacheline_end - gpu_offset, length);
281 int swizzled_gpu_offset = gpu_offset ^ 64;
282
283 ret = __copy_to_user(cpu_vaddr + cpu_offset,
284 gpu_vaddr + swizzled_gpu_offset,
285 this_length);
286 if (ret)
287 return ret + length;
288
289 cpu_offset += this_length;
290 gpu_offset += this_length;
291 length -= this_length;
292 }
293
294 return 0;
295}
296
297static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700298__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
299 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100300 int length)
301{
302 int ret, cpu_offset = 0;
303
304 while (length > 0) {
305 int cacheline_end = ALIGN(gpu_offset + 1, 64);
306 int this_length = min(cacheline_end - gpu_offset, length);
307 int swizzled_gpu_offset = gpu_offset ^ 64;
308
309 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
310 cpu_vaddr + cpu_offset,
311 this_length);
312 if (ret)
313 return ret + length;
314
315 cpu_offset += this_length;
316 gpu_offset += this_length;
317 length -= this_length;
318 }
319
320 return 0;
321}
322
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323/* Per-page copy function for the shmem pread fastpath.
324 * Flushes invalid cachelines before reading the target if
325 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700326static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200327shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
328 char __user *user_data,
329 bool page_do_bit17_swizzling, bool needs_clflush)
330{
331 char *vaddr;
332 int ret;
333
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200334 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335 return -EINVAL;
336
337 vaddr = kmap_atomic(page);
338 if (needs_clflush)
339 drm_clflush_virt_range(vaddr + shmem_page_offset,
340 page_length);
341 ret = __copy_to_user_inatomic(user_data,
342 vaddr + shmem_page_offset,
343 page_length);
344 kunmap_atomic(vaddr);
345
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100346 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347}
348
Daniel Vetter23c18c72012-03-25 19:47:42 +0200349static void
350shmem_clflush_swizzled_range(char *addr, unsigned long length,
351 bool swizzled)
352{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200353 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 unsigned long start = (unsigned long) addr;
355 unsigned long end = (unsigned long) addr + length;
356
357 /* For swizzling simply ensure that we always flush both
358 * channels. Lame, but simple and it works. Swizzled
359 * pwrite/pread is far from a hotpath - current userspace
360 * doesn't use it at all. */
361 start = round_down(start, 128);
362 end = round_up(end, 128);
363
364 drm_clflush_virt_range((void *)start, end - start);
365 } else {
366 drm_clflush_virt_range(addr, length);
367 }
368
369}
370
Daniel Vetterd174bd62012-03-25 19:47:40 +0200371/* Only difference to the fast-path function is that this can handle bit17
372 * and uses non-atomic copy and kmap functions. */
373static int
374shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
375 char __user *user_data,
376 bool page_do_bit17_swizzling, bool needs_clflush)
377{
378 char *vaddr;
379 int ret;
380
381 vaddr = kmap(page);
382 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200383 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
384 page_length,
385 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200386
387 if (page_do_bit17_swizzling)
388 ret = __copy_to_user_swizzled(user_data,
389 vaddr, shmem_page_offset,
390 page_length);
391 else
392 ret = __copy_to_user(user_data,
393 vaddr + shmem_page_offset,
394 page_length);
395 kunmap(page);
396
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100397 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398}
399
Eric Anholteb014592009-03-10 11:44:52 -0700400static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401i915_gem_shmem_pread(struct drm_device *dev,
402 struct drm_i915_gem_object *obj,
403 struct drm_i915_gem_pread *args,
404 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700405{
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700407 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100409 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100410 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200411 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200412 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200413 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100414 struct scatterlist *sg;
415 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100436 ret = i915_gem_object_get_pages(obj);
437 if (ret)
438 return ret;
439
440 i915_gem_object_pin_pages(obj);
441
Eric Anholteb014592009-03-10 11:44:52 -0700442 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100443
Chris Wilson9da3da62012-06-01 15:20:22 +0100444 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100445 struct page *page;
446
Chris Wilson9da3da62012-06-01 15:20:22 +0100447 if (i < offset >> PAGE_SHIFT)
448 continue;
449
450 if (remain <= 0)
451 break;
452
Eric Anholteb014592009-03-10 11:44:52 -0700453 /* Operation in this page
454 *
Eric Anholteb014592009-03-10 11:44:52 -0700455 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700456 * page_length = bytes to copy for this page
457 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700459 page_length = remain;
460 if ((shmem_page_offset + page_length) > PAGE_SIZE)
461 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700462
Chris Wilson9da3da62012-06-01 15:20:22 +0100463 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100464 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
465 (page_to_phys(page) & (1 << 17)) != 0;
466
Daniel Vetterd174bd62012-03-25 19:47:40 +0200467 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
468 user_data, page_do_bit17_swizzling,
469 needs_clflush);
470 if (ret == 0)
471 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700472
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 hit_slowpath = 1;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200474 mutex_unlock(&dev->struct_mutex);
475
Daniel Vetter96d79b52012-03-25 19:47:36 +0200476 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200477 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200478 /* Userspace is tricking us, but we've already clobbered
479 * its pages with the prefault and promised to write the
480 * data up to the first fault. Hence ignore any errors
481 * and just continue. */
482 (void)ret;
483 prefaulted = 1;
484 }
485
Daniel Vetterd174bd62012-03-25 19:47:40 +0200486 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
487 user_data, page_do_bit17_swizzling,
488 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700489
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200490 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100491
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200492next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100494
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100495 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100496 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100497
Eric Anholteb014592009-03-10 11:44:52 -0700498 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700500 offset += page_length;
501 }
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100504 i915_gem_object_unpin_pages(obj);
505
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200506 if (hit_slowpath) {
507 /* Fixup: Kill any reinstated backing storage pages */
508 if (obj->madv == __I915_MADV_PURGED)
509 i915_gem_object_truncate(obj);
510 }
Eric Anholteb014592009-03-10 11:44:52 -0700511
512 return ret;
513}
514
Eric Anholt673a3942008-07-30 12:06:12 -0700515/**
516 * Reads data from the object referenced by handle.
517 *
518 * On error, the contents of *data are undefined.
519 */
520int
521i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700523{
524 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000525 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100526 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson51311d02010-11-17 09:10:42 +0000528 if (args->size == 0)
529 return 0;
530
531 if (!access_ok(VERIFY_WRITE,
532 (char __user *)(uintptr_t)args->data_ptr,
533 args->size))
534 return -EFAULT;
535
Chris Wilson4f27b752010-10-14 15:26:45 +0100536 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100538 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700539
Chris Wilson05394f32010-11-08 19:18:58 +0000540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000541 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100542 ret = -ENOENT;
543 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100544 }
Eric Anholt673a3942008-07-30 12:06:12 -0700545
Chris Wilson7dcd2492010-09-26 20:21:44 +0100546 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000547 if (args->offset > obj->base.size ||
548 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100549 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100550 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100551 }
552
Daniel Vetter1286ff72012-05-10 15:25:09 +0200553 /* prime objects have no backing filp to GEM pread/pwrite
554 * pages from.
555 */
556 if (!obj->base.filp) {
557 ret = -EINVAL;
558 goto out;
559 }
560
Chris Wilsondb53a302011-02-03 11:57:46 +0000561 trace_i915_gem_object_pread(obj, args->offset, args->size);
562
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200563 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700564
Chris Wilson35b62a82010-09-26 20:23:38 +0100565out:
Chris Wilson05394f32010-11-08 19:18:58 +0000566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100567unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100568 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700569 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700570}
571
Keith Packard0839ccb2008-10-30 19:38:48 -0700572/* This is the fast write path which cannot handle
573 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700575
Keith Packard0839ccb2008-10-30 19:38:48 -0700576static inline int
577fast_user_write(struct io_mapping *mapping,
578 loff_t page_base, int page_offset,
579 char __user *user_data,
580 int length)
581{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582 void __iomem *vaddr_atomic;
583 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700584 unsigned long unwritten;
585
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700586 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700587 /* We can use the cpu mem copy function because this is X86. */
588 vaddr = (void __force*)vaddr_atomic + page_offset;
589 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700590 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700591 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100592 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593}
594
Eric Anholt3de09aa2009-03-09 09:42:23 -0700595/**
596 * This is the fast pwrite path, where we copy the data directly from the
597 * user into the GTT, uncached.
598 */
Eric Anholt673a3942008-07-30 12:06:12 -0700599static int
Chris Wilson05394f32010-11-08 19:18:58 +0000600i915_gem_gtt_pwrite_fast(struct drm_device *dev,
601 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700602 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000603 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700604{
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700606 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700607 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700608 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 int page_offset, page_length, ret;
610
Chris Wilson86a1ee22012-08-11 15:41:04 +0100611 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200612 if (ret)
613 goto out;
614
615 ret = i915_gem_object_set_to_gtt_domain(obj, true);
616 if (ret)
617 goto out_unpin;
618
619 ret = i915_gem_object_put_fence(obj);
620 if (ret)
621 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
623 user_data = (char __user *) (uintptr_t) args->data_ptr;
624 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
Chris Wilson05394f32010-11-08 19:18:58 +0000626 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
628 while (remain > 0) {
629 /* Operation in this page
630 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 * page_base = page offset within aperture
632 * page_offset = offset within page
633 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700634 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100635 page_base = offset & PAGE_MASK;
636 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 page_length = remain;
638 if ((page_offset + remain) > PAGE_SIZE)
639 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700642 * source page isn't available. Return the error and we'll
643 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100645 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200646 page_offset, user_data, page_length)) {
647 ret = -EFAULT;
648 goto out_unpin;
649 }
Eric Anholt673a3942008-07-30 12:06:12 -0700650
Keith Packard0839ccb2008-10-30 19:38:48 -0700651 remain -= page_length;
652 user_data += page_length;
653 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700654 }
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Daniel Vetter935aaa62012-03-25 19:47:35 +0200656out_unpin:
657 i915_gem_object_unpin(obj);
658out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700659 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700660}
661
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662/* Per-page copy function for the shmem pwrite fastpath.
663 * Flushes invalid cachelines before writing to the target if
664 * needs_clflush_before is set and flushes out any written cachelines after
665 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700666static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200667shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
668 char __user *user_data,
669 bool page_do_bit17_swizzling,
670 bool needs_clflush_before,
671 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700672{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200676 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678
Daniel Vetterd174bd62012-03-25 19:47:40 +0200679 vaddr = kmap_atomic(page);
680 if (needs_clflush_before)
681 drm_clflush_virt_range(vaddr + shmem_page_offset,
682 page_length);
683 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
684 user_data,
685 page_length);
686 if (needs_clflush_after)
687 drm_clflush_virt_range(vaddr + shmem_page_offset,
688 page_length);
689 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700690
Chris Wilson755d2212012-09-04 21:02:55 +0100691 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700692}
693
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694/* Only difference to the fast-path function is that this can handle bit17
695 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700696static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
698 char __user *user_data,
699 bool page_do_bit17_swizzling,
700 bool needs_clflush_before,
701 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 char *vaddr;
704 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700705
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200707 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200708 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
709 page_length,
710 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200711 if (page_do_bit17_swizzling)
712 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100713 user_data,
714 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715 else
716 ret = __copy_from_user(vaddr + shmem_page_offset,
717 user_data,
718 page_length);
719 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200720 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
721 page_length,
722 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200723 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100724
Chris Wilson755d2212012-09-04 21:02:55 +0100725 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700726}
727
Eric Anholt40123c12009-03-09 13:42:30 -0700728static int
Daniel Vettere244a442012-03-25 19:47:28 +0200729i915_gem_shmem_pwrite(struct drm_device *dev,
730 struct drm_i915_gem_object *obj,
731 struct drm_i915_gem_pwrite *args,
732 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700733{
Eric Anholt40123c12009-03-09 13:42:30 -0700734 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 loff_t offset;
736 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100737 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200739 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200740 int needs_clflush_after = 0;
741 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100742 int i;
743 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter8c599672011-12-14 13:57:31 +0100745 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700746 remain = args->size;
747
Daniel Vetter8c599672011-12-14 13:57:31 +0100748 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700749
Daniel Vetter58642882012-03-25 19:47:37 +0200750 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
751 /* If we're not in the cpu write domain, set ourself into the gtt
752 * write domain and manually flush cachelines (if required). This
753 * optimizes for the case when the gpu will use the data
754 * right away and we therefore have to clflush anyway. */
755 if (obj->cache_level == I915_CACHE_NONE)
756 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200757 if (obj->gtt_space) {
758 ret = i915_gem_object_set_to_gtt_domain(obj, true);
759 if (ret)
760 return ret;
761 }
Daniel Vetter58642882012-03-25 19:47:37 +0200762 }
763 /* Same trick applies for invalidate partially written cachelines before
764 * writing. */
765 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
766 && obj->cache_level == I915_CACHE_NONE)
767 needs_clflush_before = 1;
768
Chris Wilson755d2212012-09-04 21:02:55 +0100769 ret = i915_gem_object_get_pages(obj);
770 if (ret)
771 return ret;
772
773 i915_gem_object_pin_pages(obj);
774
Eric Anholt40123c12009-03-09 13:42:30 -0700775 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000776 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700777
Chris Wilson9da3da62012-06-01 15:20:22 +0100778 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100779 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200780 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100781
Chris Wilson9da3da62012-06-01 15:20:22 +0100782 if (i < offset >> PAGE_SHIFT)
783 continue;
784
785 if (remain <= 0)
786 break;
787
Eric Anholt40123c12009-03-09 13:42:30 -0700788 /* Operation in this page
789 *
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700791 * page_length = bytes to copy for this page
792 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100793 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700794
795 page_length = remain;
796 if ((shmem_page_offset + page_length) > PAGE_SIZE)
797 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vetter58642882012-03-25 19:47:37 +0200799 /* If we don't overwrite a cacheline completely we need to be
800 * careful to have up-to-date data by first clflushing. Don't
801 * overcomplicate things and flush the entire patch. */
802 partial_cacheline_write = needs_clflush_before &&
803 ((shmem_page_offset | page_length)
804 & (boot_cpu_data.x86_clflush_size - 1));
805
Chris Wilson9da3da62012-06-01 15:20:22 +0100806 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100807 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
808 (page_to_phys(page) & (1 << 17)) != 0;
809
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
811 user_data, page_do_bit17_swizzling,
812 partial_cacheline_write,
813 needs_clflush_after);
814 if (ret == 0)
815 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700816
Daniel Vettere244a442012-03-25 19:47:28 +0200817 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200818 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200819 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
820 user_data, page_do_bit17_swizzling,
821 partial_cacheline_write,
822 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700823
Daniel Vettere244a442012-03-25 19:47:28 +0200824 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100825
Daniel Vettere244a442012-03-25 19:47:28 +0200826next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100827 set_page_dirty(page);
828 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100829
Chris Wilson755d2212012-09-04 21:02:55 +0100830 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100832
Eric Anholt40123c12009-03-09 13:42:30 -0700833 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700835 offset += page_length;
836 }
837
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100838out:
Chris Wilson755d2212012-09-04 21:02:55 +0100839 i915_gem_object_unpin_pages(obj);
840
Daniel Vettere244a442012-03-25 19:47:28 +0200841 if (hit_slowpath) {
842 /* Fixup: Kill any reinstated backing storage pages */
843 if (obj->madv == __I915_MADV_PURGED)
844 i915_gem_object_truncate(obj);
845 /* and flush dirty cachelines in case the object isn't in the cpu write
846 * domain anymore. */
847 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
848 i915_gem_clflush_object(obj);
849 intel_gtt_chipset_flush();
850 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100851 }
Eric Anholt40123c12009-03-09 13:42:30 -0700852
Daniel Vetter58642882012-03-25 19:47:37 +0200853 if (needs_clflush_after)
854 intel_gtt_chipset_flush();
855
Eric Anholt40123c12009-03-09 13:42:30 -0700856 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700857}
858
859/**
860 * Writes data to the object referenced by handle.
861 *
862 * On error, the contents of the buffer that were to be modified are undefined.
863 */
864int
865i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100866 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700867{
868 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000869 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000870 int ret;
871
872 if (args->size == 0)
873 return 0;
874
875 if (!access_ok(VERIFY_READ,
876 (char __user *)(uintptr_t)args->data_ptr,
877 args->size))
878 return -EFAULT;
879
Daniel Vetterf56f8212012-03-25 19:47:41 +0200880 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
881 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000882 if (ret)
883 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700884
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100885 ret = i915_mutex_lock_interruptible(dev);
886 if (ret)
887 return ret;
888
Chris Wilson05394f32010-11-08 19:18:58 +0000889 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000890 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100891 ret = -ENOENT;
892 goto unlock;
893 }
Eric Anholt673a3942008-07-30 12:06:12 -0700894
Chris Wilson7dcd2492010-09-26 20:21:44 +0100895 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000896 if (args->offset > obj->base.size ||
897 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100898 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100899 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100900 }
901
Daniel Vetter1286ff72012-05-10 15:25:09 +0200902 /* prime objects have no backing filp to GEM pread/pwrite
903 * pages from.
904 */
905 if (!obj->base.filp) {
906 ret = -EINVAL;
907 goto out;
908 }
909
Chris Wilsondb53a302011-02-03 11:57:46 +0000910 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
911
Daniel Vetter935aaa62012-03-25 19:47:35 +0200912 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700913 /* We can only do the GTT pwrite on untiled buffers, as otherwise
914 * it would end up going through the fenced access, and we'll get
915 * different detiling behavior between reading and writing.
916 * pread/pwrite currently are reading and writing from the CPU
917 * perspective, requiring manual detiling by the client.
918 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100919 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100921 goto out;
922 }
923
Chris Wilson86a1ee22012-08-11 15:41:04 +0100924 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200925 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100927 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200928 /* Note that the gtt paths might fail with non-page-backed user
929 * pointers (e.g. gtt mappings when moving data between
930 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700931 }
Eric Anholt673a3942008-07-30 12:06:12 -0700932
Chris Wilson86a1ee22012-08-11 15:41:04 +0100933 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200934 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100935
Chris Wilson35b62a82010-09-26 20:23:38 +0100936out:
Chris Wilson05394f32010-11-08 19:18:58 +0000937 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100938unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100939 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700940 return ret;
941}
942
Chris Wilsonb3612372012-08-24 09:35:08 +0100943int
944i915_gem_check_wedge(struct drm_i915_private *dev_priv,
945 bool interruptible)
946{
947 if (atomic_read(&dev_priv->mm.wedged)) {
948 struct completion *x = &dev_priv->error_completion;
949 bool recovery_complete;
950 unsigned long flags;
951
952 /* Give the error handler a chance to run. */
953 spin_lock_irqsave(&x->wait.lock, flags);
954 recovery_complete = x->done > 0;
955 spin_unlock_irqrestore(&x->wait.lock, flags);
956
957 /* Non-interruptible callers can't handle -EAGAIN, hence return
958 * -EIO unconditionally for these. */
959 if (!interruptible)
960 return -EIO;
961
962 /* Recovery complete, but still wedged means reset failure. */
963 if (recovery_complete)
964 return -EIO;
965
966 return -EAGAIN;
967 }
968
969 return 0;
970}
971
972/*
973 * Compare seqno against outstanding lazy request. Emit a request if they are
974 * equal.
975 */
976static int
977i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
978{
979 int ret;
980
981 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
982
983 ret = 0;
984 if (seqno == ring->outstanding_lazy_request)
985 ret = i915_add_request(ring, NULL, NULL);
986
987 return ret;
988}
989
990/**
991 * __wait_seqno - wait until execution of seqno has finished
992 * @ring: the ring expected to report seqno
993 * @seqno: duh!
994 * @interruptible: do an interruptible wait (normally yes)
995 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
996 *
997 * Returns 0 if the seqno was found within the alloted time. Else returns the
998 * errno with remaining time filled in timeout argument.
999 */
1000static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1001 bool interruptible, struct timespec *timeout)
1002{
1003 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1004 struct timespec before, now, wait_time={1,0};
1005 unsigned long timeout_jiffies;
1006 long end;
1007 bool wait_forever = true;
1008 int ret;
1009
1010 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1011 return 0;
1012
1013 trace_i915_gem_request_wait_begin(ring, seqno);
1014
1015 if (timeout != NULL) {
1016 wait_time = *timeout;
1017 wait_forever = false;
1018 }
1019
1020 timeout_jiffies = timespec_to_jiffies(&wait_time);
1021
1022 if (WARN_ON(!ring->irq_get(ring)))
1023 return -ENODEV;
1024
1025 /* Record current time in case interrupted by signal, or wedged * */
1026 getrawmonotonic(&before);
1027
1028#define EXIT_COND \
1029 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1030 atomic_read(&dev_priv->mm.wedged))
1031 do {
1032 if (interruptible)
1033 end = wait_event_interruptible_timeout(ring->irq_queue,
1034 EXIT_COND,
1035 timeout_jiffies);
1036 else
1037 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1038 timeout_jiffies);
1039
1040 ret = i915_gem_check_wedge(dev_priv, interruptible);
1041 if (ret)
1042 end = ret;
1043 } while (end == 0 && wait_forever);
1044
1045 getrawmonotonic(&now);
1046
1047 ring->irq_put(ring);
1048 trace_i915_gem_request_wait_end(ring, seqno);
1049#undef EXIT_COND
1050
1051 if (timeout) {
1052 struct timespec sleep_time = timespec_sub(now, before);
1053 *timeout = timespec_sub(*timeout, sleep_time);
1054 }
1055
1056 switch (end) {
1057 case -EIO:
1058 case -EAGAIN: /* Wedged */
1059 case -ERESTARTSYS: /* Signal */
1060 return (int)end;
1061 case 0: /* Timeout */
1062 if (timeout)
1063 set_normalized_timespec(timeout, 0, 0);
1064 return -ETIME;
1065 default: /* Completed */
1066 WARN_ON(end < 0); /* We're not aware of other errors */
1067 return 0;
1068 }
1069}
1070
1071/**
1072 * Waits for a sequence number to be signaled, and cleans up the
1073 * request and object lists appropriately for that event.
1074 */
1075int
1076i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1077{
1078 struct drm_device *dev = ring->dev;
1079 struct drm_i915_private *dev_priv = dev->dev_private;
1080 bool interruptible = dev_priv->mm.interruptible;
1081 int ret;
1082
1083 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1084 BUG_ON(seqno == 0);
1085
1086 ret = i915_gem_check_wedge(dev_priv, interruptible);
1087 if (ret)
1088 return ret;
1089
1090 ret = i915_gem_check_olr(ring, seqno);
1091 if (ret)
1092 return ret;
1093
1094 return __wait_seqno(ring, seqno, interruptible, NULL);
1095}
1096
1097/**
1098 * Ensures that all rendering to the object has completed and the object is
1099 * safe to unbind from the GTT or access from the CPU.
1100 */
1101static __must_check int
1102i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1103 bool readonly)
1104{
1105 struct intel_ring_buffer *ring = obj->ring;
1106 u32 seqno;
1107 int ret;
1108
1109 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1110 if (seqno == 0)
1111 return 0;
1112
1113 ret = i915_wait_seqno(ring, seqno);
1114 if (ret)
1115 return ret;
1116
1117 i915_gem_retire_requests_ring(ring);
1118
1119 /* Manually manage the write flush as we may have not yet
1120 * retired the buffer.
1121 */
1122 if (obj->last_write_seqno &&
1123 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1124 obj->last_write_seqno = 0;
1125 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1126 }
1127
1128 return 0;
1129}
1130
Chris Wilson3236f572012-08-24 09:35:09 +01001131/* A nonblocking variant of the above wait. This is a highly dangerous routine
1132 * as the object state may change during this call.
1133 */
1134static __must_check int
1135i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1136 bool readonly)
1137{
1138 struct drm_device *dev = obj->base.dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 struct intel_ring_buffer *ring = obj->ring;
1141 u32 seqno;
1142 int ret;
1143
1144 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1145 BUG_ON(!dev_priv->mm.interruptible);
1146
1147 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1148 if (seqno == 0)
1149 return 0;
1150
1151 ret = i915_gem_check_wedge(dev_priv, true);
1152 if (ret)
1153 return ret;
1154
1155 ret = i915_gem_check_olr(ring, seqno);
1156 if (ret)
1157 return ret;
1158
1159 mutex_unlock(&dev->struct_mutex);
1160 ret = __wait_seqno(ring, seqno, true, NULL);
1161 mutex_lock(&dev->struct_mutex);
1162
1163 i915_gem_retire_requests_ring(ring);
1164
1165 /* Manually manage the write flush as we may have not yet
1166 * retired the buffer.
1167 */
1168 if (obj->last_write_seqno &&
1169 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1170 obj->last_write_seqno = 0;
1171 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1172 }
1173
1174 return ret;
1175}
1176
Eric Anholt673a3942008-07-30 12:06:12 -07001177/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001178 * Called when user space prepares to use an object with the CPU, either
1179 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001180 */
1181int
1182i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001183 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001184{
1185 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001186 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 uint32_t read_domains = args->read_domains;
1188 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001189 int ret;
1190
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001191 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001192 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001193 return -EINVAL;
1194
Chris Wilson21d509e2009-06-06 09:46:02 +01001195 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001196 return -EINVAL;
1197
1198 /* Having something in the write domain implies it's in the read
1199 * domain, and only that read domain. Enforce that in the request.
1200 */
1201 if (write_domain != 0 && read_domains != write_domain)
1202 return -EINVAL;
1203
Chris Wilson76c1dec2010-09-25 11:22:51 +01001204 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001205 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001207
Chris Wilson05394f32010-11-08 19:18:58 +00001208 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001209 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001210 ret = -ENOENT;
1211 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001212 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001213
Chris Wilson3236f572012-08-24 09:35:09 +01001214 /* Try to flush the object off the GPU without holding the lock.
1215 * We will repeat the flush holding the lock in the normal manner
1216 * to catch cases where we are gazumped.
1217 */
1218 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1219 if (ret)
1220 goto unref;
1221
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001222 if (read_domains & I915_GEM_DOMAIN_GTT) {
1223 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001224
1225 /* Silently promote "you're not bound, there was nothing to do"
1226 * to success, since the client was just asking us to
1227 * make sure everything was done.
1228 */
1229 if (ret == -EINVAL)
1230 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001231 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001232 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001233 }
1234
Chris Wilson3236f572012-08-24 09:35:09 +01001235unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001236 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001237unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001238 mutex_unlock(&dev->struct_mutex);
1239 return ret;
1240}
1241
1242/**
1243 * Called when user space has done writes to this buffer
1244 */
1245int
1246i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001247 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001248{
1249 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001250 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001251 int ret = 0;
1252
Chris Wilson76c1dec2010-09-25 11:22:51 +01001253 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001254 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001255 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001256
Chris Wilson05394f32010-11-08 19:18:58 +00001257 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001258 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001259 ret = -ENOENT;
1260 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001261 }
1262
Eric Anholt673a3942008-07-30 12:06:12 -07001263 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001264 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001265 i915_gem_object_flush_cpu_write_domain(obj);
1266
Chris Wilson05394f32010-11-08 19:18:58 +00001267 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001269 mutex_unlock(&dev->struct_mutex);
1270 return ret;
1271}
1272
1273/**
1274 * Maps the contents of an object, returning the address it is mapped
1275 * into.
1276 *
1277 * While the mapping holds a reference on the contents of the object, it doesn't
1278 * imply a ref on the object itself.
1279 */
1280int
1281i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001282 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001283{
1284 struct drm_i915_gem_mmap *args = data;
1285 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001286 unsigned long addr;
1287
Chris Wilson05394f32010-11-08 19:18:58 +00001288 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001289 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001290 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001291
Daniel Vetter1286ff72012-05-10 15:25:09 +02001292 /* prime objects have no backing filp to GEM mmap
1293 * pages from.
1294 */
1295 if (!obj->filp) {
1296 drm_gem_object_unreference_unlocked(obj);
1297 return -EINVAL;
1298 }
1299
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001300 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001301 PROT_READ | PROT_WRITE, MAP_SHARED,
1302 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001303 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001304 if (IS_ERR((void *)addr))
1305 return addr;
1306
1307 args->addr_ptr = (uint64_t) addr;
1308
1309 return 0;
1310}
1311
Jesse Barnesde151cf2008-11-12 10:03:55 -08001312/**
1313 * i915_gem_fault - fault a page into the GTT
1314 * vma: VMA in question
1315 * vmf: fault info
1316 *
1317 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1318 * from userspace. The fault handler takes care of binding the object to
1319 * the GTT (if needed), allocating and programming a fence register (again,
1320 * only if needed based on whether the old reg is still valid or the object
1321 * is tiled) and inserting a new PTE into the faulting process.
1322 *
1323 * Note that the faulting process may involve evicting existing objects
1324 * from the GTT and/or fence registers to make room. So performance may
1325 * suffer if the GTT working set is large or there are few fence registers
1326 * left.
1327 */
1328int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1329{
Chris Wilson05394f32010-11-08 19:18:58 +00001330 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1331 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001332 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333 pgoff_t page_offset;
1334 unsigned long pfn;
1335 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001336 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001337
1338 /* We don't use vmf->pgoff since that has the fake offset */
1339 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1340 PAGE_SHIFT;
1341
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001342 ret = i915_mutex_lock_interruptible(dev);
1343 if (ret)
1344 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001345
Chris Wilsondb53a302011-02-03 11:57:46 +00001346 trace_i915_gem_object_fault(obj, page_offset, true, write);
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001349 if (!obj->map_and_fenceable) {
1350 ret = i915_gem_object_unbind(obj);
1351 if (ret)
1352 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001353 }
Chris Wilson05394f32010-11-08 19:18:58 +00001354 if (!obj->gtt_space) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01001355 ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
Chris Wilsonc7150892009-09-23 00:43:56 +01001356 if (ret)
1357 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001358
Eric Anholte92d03b2011-06-14 16:43:09 -07001359 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1360 if (ret)
1361 goto unlock;
1362 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001363
Daniel Vetter74898d72012-02-15 23:50:22 +01001364 if (!obj->has_global_gtt_mapping)
1365 i915_gem_gtt_bind_object(obj, obj->cache_level);
1366
Chris Wilson06d98132012-04-17 15:31:24 +01001367 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001368 if (ret)
1369 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370
Chris Wilson05394f32010-11-08 19:18:58 +00001371 if (i915_gem_object_is_inactive(obj))
1372 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001373
Chris Wilson6299f992010-11-24 12:23:44 +00001374 obj->fault_mappable = true;
1375
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001376 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001377 page_offset;
1378
1379 /* Finally, remap it using the new GTT offset */
1380 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001381unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001383out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001384 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001385 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001386 /* If this -EIO is due to a gpu hang, give the reset code a
1387 * chance to clean up the mess. Otherwise return the proper
1388 * SIGBUS. */
1389 if (!atomic_read(&dev_priv->mm.wedged))
1390 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001391 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001392 /* Give the error handler a chance to run and move the
1393 * objects off the GPU active list. Next time we service the
1394 * fault, we should be able to transition the page into the
1395 * GTT without touching the GPU (and so avoid further
1396 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1397 * with coherency, just lost writes.
1398 */
Chris Wilson045e7692010-11-07 09:18:22 +00001399 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001400 case 0:
1401 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001402 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001403 case -EBUSY:
1404 /*
1405 * EBUSY is ok: this just means that another thread
1406 * already did the job.
1407 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001408 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001411 default:
Mika Kuoppala4d0f8172012-10-03 17:15:27 +03001412 WARN_ON_ONCE(ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001413 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001414 }
1415}
1416
1417/**
Chris Wilson901782b2009-07-10 08:18:50 +01001418 * i915_gem_release_mmap - remove physical page mappings
1419 * @obj: obj in question
1420 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001421 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001422 * relinquish ownership of the pages back to the system.
1423 *
1424 * It is vital that we remove the page mapping if we have mapped a tiled
1425 * object through the GTT and then lose the fence register due to
1426 * resource pressure. Similarly if the object has been moved out of the
1427 * aperture, than pages mapped into userspace must be revoked. Removing the
1428 * mapping will then trigger a page fault on the next user access, allowing
1429 * fixup by i915_gem_fault().
1430 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001431void
Chris Wilson05394f32010-11-08 19:18:58 +00001432i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001433{
Chris Wilson6299f992010-11-24 12:23:44 +00001434 if (!obj->fault_mappable)
1435 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001436
Chris Wilsonf6e47882011-03-20 21:09:12 +00001437 if (obj->base.dev->dev_mapping)
1438 unmap_mapping_range(obj->base.dev->dev_mapping,
1439 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1440 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001441
Chris Wilson6299f992010-11-24 12:23:44 +00001442 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001443}
1444
Chris Wilson92b88ae2010-11-09 11:47:32 +00001445static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001446i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447{
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449
1450 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 tiling_mode == I915_TILING_NONE)
1452 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001453
1454 /* Previous chips need a power-of-two fence region when tiling */
1455 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001456 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001457 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001458 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001459
Chris Wilsone28f8712011-07-18 13:11:49 -07001460 while (gtt_size < size)
1461 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001462
Chris Wilsone28f8712011-07-18 13:11:49 -07001463 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001464}
1465
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466/**
1467 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1468 * @obj: object to check
1469 *
1470 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001471 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472 */
1473static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001474i915_gem_get_gtt_alignment(struct drm_device *dev,
1475 uint32_t size,
1476 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001478 /*
1479 * Minimum alignment is 4k (GTT page size), but might be greater
1480 * if a fence register is needed for the object.
1481 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001482 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001483 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001484 return 4096;
1485
1486 /*
1487 * Previous chips need to be aligned to the size of the smallest
1488 * fence register that can contain the object.
1489 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001490 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001491}
1492
Daniel Vetter5e783302010-11-14 22:32:36 +01001493/**
1494 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1495 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001496 * @dev: the device
1497 * @size: size of the object
1498 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001499 *
1500 * Return the required GTT alignment for an object, only taking into account
1501 * unfenced tiled surface requirements.
1502 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001503uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001504i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1505 uint32_t size,
1506 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001507{
Daniel Vetter5e783302010-11-14 22:32:36 +01001508 /*
1509 * Minimum alignment is 4k (GTT page size) for sane hw.
1510 */
1511 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001512 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001513 return 4096;
1514
Chris Wilsone28f8712011-07-18 13:11:49 -07001515 /* Previous hardware however needs to be aligned to a power-of-two
1516 * tile height. The simplest method for determining this is to reuse
1517 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001518 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001519 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001520}
1521
Chris Wilsond8cb5082012-08-11 15:41:03 +01001522static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1523{
1524 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1525 int ret;
1526
1527 if (obj->base.map_list.map)
1528 return 0;
1529
1530 ret = drm_gem_create_mmap_offset(&obj->base);
1531 if (ret != -ENOSPC)
1532 return ret;
1533
1534 /* Badly fragmented mmap space? The only way we can recover
1535 * space is by destroying unwanted objects. We can't randomly release
1536 * mmap_offsets as userspace expects them to be persistent for the
1537 * lifetime of the objects. The closest we can is to release the
1538 * offsets on purgeable objects by truncating it and marking it purged,
1539 * which prevents userspace from ever using that object again.
1540 */
1541 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1542 ret = drm_gem_create_mmap_offset(&obj->base);
1543 if (ret != -ENOSPC)
1544 return ret;
1545
1546 i915_gem_shrink_all(dev_priv);
1547 return drm_gem_create_mmap_offset(&obj->base);
1548}
1549
1550static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1551{
1552 if (!obj->base.map_list.map)
1553 return;
1554
1555 drm_gem_free_mmap_offset(&obj->base);
1556}
1557
Jesse Barnesde151cf2008-11-12 10:03:55 -08001558int
Dave Airlieff72145b2011-02-07 12:16:14 +10001559i915_gem_mmap_gtt(struct drm_file *file,
1560 struct drm_device *dev,
1561 uint32_t handle,
1562 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001563{
Chris Wilsonda761a62010-10-27 17:37:08 +01001564 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001565 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566 int ret;
1567
Chris Wilson76c1dec2010-09-25 11:22:51 +01001568 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001569 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001570 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571
Dave Airlieff72145b2011-02-07 12:16:14 +10001572 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001573 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001574 ret = -ENOENT;
1575 goto unlock;
1576 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577
Chris Wilson05394f32010-11-08 19:18:58 +00001578 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001579 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001580 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001581 }
1582
Chris Wilson05394f32010-11-08 19:18:58 +00001583 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001584 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001585 ret = -EINVAL;
1586 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001587 }
1588
Chris Wilsond8cb5082012-08-11 15:41:03 +01001589 ret = i915_gem_object_create_mmap_offset(obj);
1590 if (ret)
1591 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001592
Dave Airlieff72145b2011-02-07 12:16:14 +10001593 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001595out:
Chris Wilson05394f32010-11-08 19:18:58 +00001596 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001597unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001598 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001599 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001600}
1601
Dave Airlieff72145b2011-02-07 12:16:14 +10001602/**
1603 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1604 * @dev: DRM device
1605 * @data: GTT mapping ioctl data
1606 * @file: GEM object info
1607 *
1608 * Simply returns the fake offset to userspace so it can mmap it.
1609 * The mmap call will end up in drm_gem_mmap(), which will set things
1610 * up so we can get faults in the handler above.
1611 *
1612 * The fault handler will take care of binding the object into the GTT
1613 * (since it may have been evicted to make room for something), allocating
1614 * a fence register, and mapping the appropriate aperture address into
1615 * userspace.
1616 */
1617int
1618i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1619 struct drm_file *file)
1620{
1621 struct drm_i915_gem_mmap_gtt *args = data;
1622
Dave Airlieff72145b2011-02-07 12:16:14 +10001623 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1624}
1625
Daniel Vetter225067e2012-08-20 10:23:20 +02001626/* Immediately discard the backing storage */
1627static void
1628i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001629{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001630 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001631
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001632 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001633
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001634 if (obj->base.filp == NULL)
1635 return;
1636
Daniel Vetter225067e2012-08-20 10:23:20 +02001637 /* Our goal here is to return as much of the memory as
1638 * is possible back to the system as we are called from OOM.
1639 * To do this we must instruct the shmfs to drop all of its
1640 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001641 */
Chris Wilson05394f32010-11-08 19:18:58 +00001642 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001643 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001644
Daniel Vetter225067e2012-08-20 10:23:20 +02001645 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001646}
1647
Daniel Vetter225067e2012-08-20 10:23:20 +02001648static inline int
1649i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1650{
1651 return obj->madv == I915_MADV_DONTNEED;
1652}
1653
Chris Wilson37e680a2012-06-07 15:38:42 +01001654static void
Chris Wilson05394f32010-11-08 19:18:58 +00001655i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001656{
Chris Wilson05394f32010-11-08 19:18:58 +00001657 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001658 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001659 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Chris Wilson05394f32010-11-08 19:18:58 +00001661 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001662
Chris Wilson6c085a72012-08-20 11:40:46 +02001663 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1664 if (ret) {
1665 /* In the event of a disaster, abandon all caches and
1666 * hope for the best.
1667 */
1668 WARN_ON(ret != -EIO);
1669 i915_gem_clflush_object(obj);
1670 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1671 }
1672
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001673 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001674 i915_gem_object_save_bit_17_swizzle(obj);
1675
Chris Wilson05394f32010-11-08 19:18:58 +00001676 if (obj->madv == I915_MADV_DONTNEED)
1677 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001678
Chris Wilson9da3da62012-06-01 15:20:22 +01001679 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1680 struct page *page = sg_page(sg);
1681
Chris Wilson05394f32010-11-08 19:18:58 +00001682 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001683 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001684
Chris Wilson05394f32010-11-08 19:18:58 +00001685 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001686 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001687
Chris Wilson9da3da62012-06-01 15:20:22 +01001688 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001689 }
Chris Wilson05394f32010-11-08 19:18:58 +00001690 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001691
Chris Wilson9da3da62012-06-01 15:20:22 +01001692 sg_free_table(obj->pages);
1693 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001694}
1695
1696static int
1697i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1698{
1699 const struct drm_i915_gem_object_ops *ops = obj->ops;
1700
Chris Wilson2f745ad2012-09-04 21:02:58 +01001701 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001702 return 0;
1703
1704 BUG_ON(obj->gtt_space);
1705
Chris Wilsona5570172012-09-04 21:02:54 +01001706 if (obj->pages_pin_count)
1707 return -EBUSY;
1708
Chris Wilson37e680a2012-06-07 15:38:42 +01001709 ops->put_pages(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001710 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001711
1712 list_del(&obj->gtt_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 if (i915_gem_object_is_purgeable(obj))
1714 i915_gem_object_truncate(obj);
1715
1716 return 0;
1717}
1718
1719static long
1720i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1721{
1722 struct drm_i915_gem_object *obj, *next;
1723 long count = 0;
1724
1725 list_for_each_entry_safe(obj, next,
1726 &dev_priv->mm.unbound_list,
1727 gtt_list) {
1728 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001729 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001730 count += obj->base.size >> PAGE_SHIFT;
1731 if (count >= target)
1732 return count;
1733 }
1734 }
1735
1736 list_for_each_entry_safe(obj, next,
1737 &dev_priv->mm.inactive_list,
1738 mm_list) {
1739 if (i915_gem_object_is_purgeable(obj) &&
1740 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001741 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001742 count += obj->base.size >> PAGE_SHIFT;
1743 if (count >= target)
1744 return count;
1745 }
1746 }
1747
1748 return count;
1749}
1750
1751static void
1752i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1753{
1754 struct drm_i915_gem_object *obj, *next;
1755
1756 i915_gem_evict_everything(dev_priv->dev);
1757
1758 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001759 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001760}
1761
Chris Wilson37e680a2012-06-07 15:38:42 +01001762static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001763i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001764{
Chris Wilson6c085a72012-08-20 11:40:46 +02001765 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001766 int page_count, i;
1767 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001768 struct sg_table *st;
1769 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001770 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001771 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001772
Chris Wilson6c085a72012-08-20 11:40:46 +02001773 /* Assert that the object is not currently in any GPU domain. As it
1774 * wasn't in the GTT, there shouldn't be any way it could have been in
1775 * a GPU cache
1776 */
1777 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1778 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1779
Chris Wilson9da3da62012-06-01 15:20:22 +01001780 st = kmalloc(sizeof(*st), GFP_KERNEL);
1781 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001782 return -ENOMEM;
1783
Chris Wilson9da3da62012-06-01 15:20:22 +01001784 page_count = obj->base.size / PAGE_SIZE;
1785 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1786 sg_free_table(st);
1787 kfree(st);
1788 return -ENOMEM;
1789 }
1790
1791 /* Get the list of pages out of our struct file. They'll be pinned
1792 * at this point until we release them.
1793 *
1794 * Fail silently without starting the shrinker
1795 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001796 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1797 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001798 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001799 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001800 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001801 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1802 if (IS_ERR(page)) {
1803 i915_gem_purge(dev_priv, page_count);
1804 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1805 }
1806 if (IS_ERR(page)) {
1807 /* We've tried hard to allocate the memory by reaping
1808 * our own buffer, now let the real VM do its job and
1809 * go down in flames if truly OOM.
1810 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001811 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001812 gfp |= __GFP_IO | __GFP_WAIT;
1813
1814 i915_gem_shrink_all(dev_priv);
1815 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1816 if (IS_ERR(page))
1817 goto err_pages;
1818
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001819 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001820 gfp &= ~(__GFP_IO | __GFP_WAIT);
1821 }
Eric Anholt673a3942008-07-30 12:06:12 -07001822
Chris Wilson9da3da62012-06-01 15:20:22 +01001823 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001824 }
1825
1826 if (i915_gem_object_needs_bit17_swizzle(obj))
1827 i915_gem_object_do_bit_17_swizzle(obj);
1828
Chris Wilson9da3da62012-06-01 15:20:22 +01001829 obj->pages = st;
Eric Anholt673a3942008-07-30 12:06:12 -07001830 return 0;
1831
1832err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001833 for_each_sg(st->sgl, sg, i, page_count)
1834 page_cache_release(sg_page(sg));
1835 sg_free_table(st);
1836 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001837 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001838}
1839
Chris Wilson37e680a2012-06-07 15:38:42 +01001840/* Ensure that the associated pages are gathered from the backing storage
1841 * and pinned into our object. i915_gem_object_get_pages() may be called
1842 * multiple times before they are released by a single call to
1843 * i915_gem_object_put_pages() - once the pages are no longer referenced
1844 * either as a result of memory pressure (reaping pages under the shrinker)
1845 * or as the object is itself released.
1846 */
1847int
1848i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1849{
1850 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1851 const struct drm_i915_gem_object_ops *ops = obj->ops;
1852 int ret;
1853
Chris Wilson2f745ad2012-09-04 21:02:58 +01001854 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001855 return 0;
1856
Chris Wilsona5570172012-09-04 21:02:54 +01001857 BUG_ON(obj->pages_pin_count);
1858
Chris Wilson37e680a2012-06-07 15:38:42 +01001859 ret = ops->get_pages(obj);
1860 if (ret)
1861 return ret;
1862
1863 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1864 return 0;
1865}
1866
Chris Wilson54cf91d2010-11-25 18:00:26 +00001867void
Chris Wilson05394f32010-11-08 19:18:58 +00001868i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001869 struct intel_ring_buffer *ring,
1870 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001871{
Chris Wilson05394f32010-11-08 19:18:58 +00001872 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001873 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001874
Zou Nan hai852835f2010-05-21 09:08:56 +08001875 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001876 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001877
1878 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001879 if (!obj->active) {
1880 drm_gem_object_reference(&obj->base);
1881 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001882 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001883
Eric Anholt673a3942008-07-30 12:06:12 -07001884 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001885 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1886 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001887
Chris Wilson0201f1e2012-07-20 12:41:01 +01001888 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001889
Chris Wilsoncaea7472010-11-12 13:53:37 +00001890 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001891 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001892
Chris Wilson7dd49062012-03-21 10:48:18 +00001893 /* Bump MRU to take account of the delayed flush */
1894 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1895 struct drm_i915_fence_reg *reg;
1896
1897 reg = &dev_priv->fence_regs[obj->fence_reg];
1898 list_move_tail(&reg->lru_list,
1899 &dev_priv->mm.fence_list);
1900 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001901 }
1902}
1903
1904static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001905i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1906{
1907 struct drm_device *dev = obj->base.dev;
1908 struct drm_i915_private *dev_priv = dev->dev_private;
1909
Chris Wilson65ce3022012-07-20 12:41:02 +01001910 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001911 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001912
Chris Wilsonf047e392012-07-21 12:31:41 +01001913 if (obj->pin_count) /* are we a framebuffer? */
1914 intel_mark_fb_idle(obj);
1915
1916 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1917
Chris Wilson65ce3022012-07-20 12:41:02 +01001918 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001919 obj->ring = NULL;
1920
Chris Wilson65ce3022012-07-20 12:41:02 +01001921 obj->last_read_seqno = 0;
1922 obj->last_write_seqno = 0;
1923 obj->base.write_domain = 0;
1924
1925 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001926 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001927
1928 obj->active = 0;
1929 drm_gem_object_unreference(&obj->base);
1930
1931 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001932}
Eric Anholt673a3942008-07-30 12:06:12 -07001933
Daniel Vetter53d227f2012-01-25 16:32:49 +01001934static u32
1935i915_gem_get_seqno(struct drm_device *dev)
1936{
1937 drm_i915_private_t *dev_priv = dev->dev_private;
1938 u32 seqno = dev_priv->next_seqno;
1939
1940 /* reserve 0 for non-seqno */
1941 if (++dev_priv->next_seqno == 0)
1942 dev_priv->next_seqno = 1;
1943
1944 return seqno;
1945}
1946
1947u32
1948i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1949{
1950 if (ring->outstanding_lazy_request == 0)
1951 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1952
1953 return ring->outstanding_lazy_request;
1954}
1955
Chris Wilson3cce4692010-10-27 16:11:02 +01001956int
Chris Wilsondb53a302011-02-03 11:57:46 +00001957i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001958 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001959 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001960{
Chris Wilsondb53a302011-02-03 11:57:46 +00001961 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001962 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001963 u32 request_ring_position;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001964 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001965 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001966 int ret;
1967
Daniel Vettercc889e02012-06-13 20:45:19 +02001968 /*
1969 * Emit any outstanding flushes - execbuf can fail to emit the flush
1970 * after having emitted the batchbuffer command. Hence we need to fix
1971 * things up similar to emitting the lazy request. The difference here
1972 * is that the flush _must_ happen before the next request, no matter
1973 * what.
1974 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001975 ret = intel_ring_flush_all_caches(ring);
1976 if (ret)
1977 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001978
Chris Wilsonacb868d2012-09-26 13:47:30 +01001979 request = kmalloc(sizeof(*request), GFP_KERNEL);
1980 if (request == NULL)
1981 return -ENOMEM;
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001982
Daniel Vetter53d227f2012-01-25 16:32:49 +01001983 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001984
Chris Wilsona71d8d92012-02-15 11:25:36 +00001985 /* Record the position of the start of the request so that
1986 * should we detect the updated seqno part-way through the
1987 * GPU processing the request, we never over-estimate the
1988 * position of the head.
1989 */
1990 request_ring_position = intel_ring_get_tail(ring);
1991
Chris Wilson3cce4692010-10-27 16:11:02 +01001992 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001993 if (ret) {
1994 kfree(request);
1995 return ret;
1996 }
Eric Anholt673a3942008-07-30 12:06:12 -07001997
Chris Wilsondb53a302011-02-03 11:57:46 +00001998 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001999
2000 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002001 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002002 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002003 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002004 was_empty = list_empty(&ring->request_list);
2005 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002006 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002007
Chris Wilsondb53a302011-02-03 11:57:46 +00002008 if (file) {
2009 struct drm_i915_file_private *file_priv = file->driver_priv;
2010
Chris Wilson1c255952010-09-26 11:03:27 +01002011 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002012 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002013 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002014 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002015 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002016 }
Eric Anholt673a3942008-07-30 12:06:12 -07002017
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002018 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002019
Ben Gamarif65d9422009-09-14 17:48:44 -04002020 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002021 if (i915_enable_hangcheck) {
2022 mod_timer(&dev_priv->hangcheck_timer,
2023 jiffies +
2024 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
2025 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002026 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002027 queue_delayed_work(dev_priv->wq,
2028 &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002029 intel_mark_busy(dev_priv->dev);
2030 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002031 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002032
Chris Wilsonacb868d2012-09-26 13:47:30 +01002033 if (out_seqno)
2034 *out_seqno = seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002035 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002036}
2037
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002038static inline void
2039i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002040{
Chris Wilson1c255952010-09-26 11:03:27 +01002041 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002042
Chris Wilson1c255952010-09-26 11:03:27 +01002043 if (!file_priv)
2044 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002045
Chris Wilson1c255952010-09-26 11:03:27 +01002046 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002047 if (request->file_priv) {
2048 list_del(&request->client_list);
2049 request->file_priv = NULL;
2050 }
Chris Wilson1c255952010-09-26 11:03:27 +01002051 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002052}
2053
Chris Wilsondfaae392010-09-22 10:31:52 +01002054static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2055 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002056{
Chris Wilsondfaae392010-09-22 10:31:52 +01002057 while (!list_empty(&ring->request_list)) {
2058 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002059
Chris Wilsondfaae392010-09-22 10:31:52 +01002060 request = list_first_entry(&ring->request_list,
2061 struct drm_i915_gem_request,
2062 list);
2063
2064 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002065 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002066 kfree(request);
2067 }
2068
2069 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002070 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002071
Chris Wilson05394f32010-11-08 19:18:58 +00002072 obj = list_first_entry(&ring->active_list,
2073 struct drm_i915_gem_object,
2074 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002075
Chris Wilson05394f32010-11-08 19:18:58 +00002076 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002077 }
Eric Anholt673a3942008-07-30 12:06:12 -07002078}
2079
Chris Wilson312817a2010-11-22 11:50:11 +00002080static void i915_gem_reset_fences(struct drm_device *dev)
2081{
2082 struct drm_i915_private *dev_priv = dev->dev_private;
2083 int i;
2084
Daniel Vetter4b9de732011-10-09 21:52:02 +02002085 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002086 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002087
Chris Wilsonada726c2012-04-17 15:31:32 +01002088 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002089
Chris Wilsonada726c2012-04-17 15:31:32 +01002090 if (reg->obj)
2091 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002092
Chris Wilsonada726c2012-04-17 15:31:32 +01002093 reg->pin_count = 0;
2094 reg->obj = NULL;
2095 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002096 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002097
2098 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002099}
2100
Chris Wilson069efc12010-09-30 16:53:18 +01002101void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002102{
Chris Wilsondfaae392010-09-22 10:31:52 +01002103 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002104 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002105 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002106 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002107
Chris Wilsonb4519512012-05-11 14:29:30 +01002108 for_each_ring(ring, dev_priv, i)
2109 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002110
Chris Wilsondfaae392010-09-22 10:31:52 +01002111 /* Move everything out of the GPU domains to ensure we do any
2112 * necessary invalidation upon reuse.
2113 */
Chris Wilson05394f32010-11-08 19:18:58 +00002114 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002115 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002116 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002117 {
Chris Wilson05394f32010-11-08 19:18:58 +00002118 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002119 }
Chris Wilson069efc12010-09-30 16:53:18 +01002120
2121 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002122 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002123}
2124
2125/**
2126 * This function clears the request list as sequence numbers are passed.
2127 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002128void
Chris Wilsondb53a302011-02-03 11:57:46 +00002129i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002130{
Eric Anholt673a3942008-07-30 12:06:12 -07002131 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002132 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002133
Chris Wilsondb53a302011-02-03 11:57:46 +00002134 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002135 return;
2136
Chris Wilsondb53a302011-02-03 11:57:46 +00002137 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002138
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002139 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002140
Chris Wilson076e2c02011-01-21 10:07:18 +00002141 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002142 if (seqno >= ring->sync_seqno[i])
2143 ring->sync_seqno[i] = 0;
2144
Zou Nan hai852835f2010-05-21 09:08:56 +08002145 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002146 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002147
Zou Nan hai852835f2010-05-21 09:08:56 +08002148 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002149 struct drm_i915_gem_request,
2150 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002151
Chris Wilsondfaae392010-09-22 10:31:52 +01002152 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002153 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002154
Chris Wilsondb53a302011-02-03 11:57:46 +00002155 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002156 /* We know the GPU must have read the request to have
2157 * sent us the seqno + interrupt, so use the position
2158 * of tail of the request to update the last known position
2159 * of the GPU head.
2160 */
2161 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002162
2163 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002164 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002165 kfree(request);
2166 }
2167
2168 /* Move any buffers on the active list that are no longer referenced
2169 * by the ringbuffer to the flushing/inactive lists as appropriate.
2170 */
2171 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002172 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002173
Akshay Joshi0206e352011-08-16 15:34:10 -04002174 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002175 struct drm_i915_gem_object,
2176 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002177
Chris Wilson0201f1e2012-07-20 12:41:01 +01002178 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002179 break;
2180
Chris Wilson65ce3022012-07-20 12:41:02 +01002181 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002182 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002183
Chris Wilsondb53a302011-02-03 11:57:46 +00002184 if (unlikely(ring->trace_irq_seqno &&
2185 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002186 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002187 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002188 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002189
Chris Wilsondb53a302011-02-03 11:57:46 +00002190 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002191}
2192
2193void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002194i915_gem_retire_requests(struct drm_device *dev)
2195{
2196 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002197 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002198 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002199
Chris Wilsonb4519512012-05-11 14:29:30 +01002200 for_each_ring(ring, dev_priv, i)
2201 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002202}
2203
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002204static void
Eric Anholt673a3942008-07-30 12:06:12 -07002205i915_gem_retire_work_handler(struct work_struct *work)
2206{
2207 drm_i915_private_t *dev_priv;
2208 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002209 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002210 bool idle;
2211 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002212
2213 dev_priv = container_of(work, drm_i915_private_t,
2214 mm.retire_work.work);
2215 dev = dev_priv->dev;
2216
Chris Wilson891b48c2010-09-29 12:26:37 +01002217 /* Come back later if the device is busy... */
2218 if (!mutex_trylock(&dev->struct_mutex)) {
2219 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
2220 return;
2221 }
2222
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002223 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002224
Chris Wilson0a587052011-01-09 21:05:44 +00002225 /* Send a periodic flush down the ring so we don't hold onto GEM
2226 * objects indefinitely.
2227 */
2228 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002229 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002230 if (ring->gpu_caches_dirty)
2231 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002232
2233 idle &= list_empty(&ring->request_list);
2234 }
2235
2236 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002237 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002238 if (idle)
2239 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002240
Eric Anholt673a3942008-07-30 12:06:12 -07002241 mutex_unlock(&dev->struct_mutex);
2242}
2243
Ben Widawsky5816d642012-04-11 11:18:19 -07002244/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002245 * Ensures that an object will eventually get non-busy by flushing any required
2246 * write domains, emitting any outstanding lazy request and retiring and
2247 * completed requests.
2248 */
2249static int
2250i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2251{
2252 int ret;
2253
2254 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002255 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002256 if (ret)
2257 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002258
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002259 i915_gem_retire_requests_ring(obj->ring);
2260 }
2261
2262 return 0;
2263}
2264
2265/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002266 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2267 * @DRM_IOCTL_ARGS: standard ioctl arguments
2268 *
2269 * Returns 0 if successful, else an error is returned with the remaining time in
2270 * the timeout parameter.
2271 * -ETIME: object is still busy after timeout
2272 * -ERESTARTSYS: signal interrupted the wait
2273 * -ENONENT: object doesn't exist
2274 * Also possible, but rare:
2275 * -EAGAIN: GPU wedged
2276 * -ENOMEM: damn
2277 * -ENODEV: Internal IRQ fail
2278 * -E?: The add request failed
2279 *
2280 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2281 * non-zero timeout parameter the wait ioctl will wait for the given number of
2282 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2283 * without holding struct_mutex the object may become re-busied before this
2284 * function completes. A similar but shorter * race condition exists in the busy
2285 * ioctl
2286 */
2287int
2288i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2289{
2290 struct drm_i915_gem_wait *args = data;
2291 struct drm_i915_gem_object *obj;
2292 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002293 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002294 u32 seqno = 0;
2295 int ret = 0;
2296
Ben Widawskyeac1f142012-06-05 15:24:24 -07002297 if (args->timeout_ns >= 0) {
2298 timeout_stack = ns_to_timespec(args->timeout_ns);
2299 timeout = &timeout_stack;
2300 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002301
2302 ret = i915_mutex_lock_interruptible(dev);
2303 if (ret)
2304 return ret;
2305
2306 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2307 if (&obj->base == NULL) {
2308 mutex_unlock(&dev->struct_mutex);
2309 return -ENOENT;
2310 }
2311
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002312 /* Need to make sure the object gets inactive eventually. */
2313 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002314 if (ret)
2315 goto out;
2316
2317 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002318 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002319 ring = obj->ring;
2320 }
2321
2322 if (seqno == 0)
2323 goto out;
2324
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002325 /* Do this after OLR check to make sure we make forward progress polling
2326 * on this IOCTL with a 0 timeout (like busy ioctl)
2327 */
2328 if (!args->timeout_ns) {
2329 ret = -ETIME;
2330 goto out;
2331 }
2332
2333 drm_gem_object_unreference(&obj->base);
2334 mutex_unlock(&dev->struct_mutex);
2335
Ben Widawskyeac1f142012-06-05 15:24:24 -07002336 ret = __wait_seqno(ring, seqno, true, timeout);
2337 if (timeout) {
2338 WARN_ON(!timespec_valid(timeout));
2339 args->timeout_ns = timespec_to_ns(timeout);
2340 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002341 return ret;
2342
2343out:
2344 drm_gem_object_unreference(&obj->base);
2345 mutex_unlock(&dev->struct_mutex);
2346 return ret;
2347}
2348
2349/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002350 * i915_gem_object_sync - sync an object to a ring.
2351 *
2352 * @obj: object which may be in use on another ring.
2353 * @to: ring we wish to use the object on. May be NULL.
2354 *
2355 * This code is meant to abstract object synchronization with the GPU.
2356 * Calling with NULL implies synchronizing the object with the CPU
2357 * rather than a particular GPU ring.
2358 *
2359 * Returns 0 if successful, else propagates up the lower layer error.
2360 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002361int
2362i915_gem_object_sync(struct drm_i915_gem_object *obj,
2363 struct intel_ring_buffer *to)
2364{
2365 struct intel_ring_buffer *from = obj->ring;
2366 u32 seqno;
2367 int ret, idx;
2368
2369 if (from == NULL || to == from)
2370 return 0;
2371
Ben Widawsky5816d642012-04-11 11:18:19 -07002372 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002373 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002374
2375 idx = intel_ring_sync_index(from, to);
2376
Chris Wilson0201f1e2012-07-20 12:41:01 +01002377 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002378 if (seqno <= from->sync_seqno[idx])
2379 return 0;
2380
Ben Widawskyb4aca012012-04-25 20:50:12 -07002381 ret = i915_gem_check_olr(obj->ring, seqno);
2382 if (ret)
2383 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002384
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002385 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002386 if (!ret)
2387 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002388
Ben Widawskye3a5a222012-04-11 11:18:20 -07002389 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002390}
2391
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002392static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2393{
2394 u32 old_write_domain, old_read_domains;
2395
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002396 /* Act a barrier for all accesses through the GTT */
2397 mb();
2398
2399 /* Force a pagefault for domain tracking on next user access */
2400 i915_gem_release_mmap(obj);
2401
Keith Packardb97c3d92011-06-24 21:02:59 -07002402 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2403 return;
2404
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002405 old_read_domains = obj->base.read_domains;
2406 old_write_domain = obj->base.write_domain;
2407
2408 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2409 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2410
2411 trace_i915_gem_object_change_domain(obj,
2412 old_read_domains,
2413 old_write_domain);
2414}
2415
Eric Anholt673a3942008-07-30 12:06:12 -07002416/**
2417 * Unbinds an object from the GTT aperture.
2418 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002419int
Chris Wilson05394f32010-11-08 19:18:58 +00002420i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002421{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002422 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002423 int ret = 0;
2424
Chris Wilson05394f32010-11-08 19:18:58 +00002425 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002426 return 0;
2427
Chris Wilson31d8d652012-05-24 19:11:20 +01002428 if (obj->pin_count)
2429 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002430
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002431 BUG_ON(obj->pages == NULL);
2432
Chris Wilsona8198ee2011-04-13 22:04:09 +01002433 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002434 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002435 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002436 /* Continue on if we fail due to EIO, the GPU is hung so we
2437 * should be safe and we need to cleanup or else we might
2438 * cause memory corruption through use-after-free.
2439 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002440
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002441 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002442
Daniel Vetter96b47b62009-12-15 17:50:00 +01002443 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002444 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002445 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002446 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002447
Chris Wilsondb53a302011-02-03 11:57:46 +00002448 trace_i915_gem_object_unbind(obj);
2449
Daniel Vetter74898d72012-02-15 23:50:22 +01002450 if (obj->has_global_gtt_mapping)
2451 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002452 if (obj->has_aliasing_ppgtt_mapping) {
2453 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2454 obj->has_aliasing_ppgtt_mapping = 0;
2455 }
Daniel Vetter74163902012-02-15 23:50:21 +01002456 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002457
Chris Wilson6c085a72012-08-20 11:40:46 +02002458 list_del(&obj->mm_list);
2459 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002460 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002461 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002462
Chris Wilson05394f32010-11-08 19:18:58 +00002463 drm_mm_put_block(obj->gtt_space);
2464 obj->gtt_space = NULL;
2465 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002466
Chris Wilson6c085a72012-08-20 11:40:46 +02002467 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002468}
2469
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002470static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002471{
Chris Wilson69c2fc82012-07-20 12:41:03 +01002472 if (list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002473 return 0;
2474
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002475 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002476}
2477
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002478int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002479{
2480 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002481 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002482 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002483
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002484 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002485 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002486 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002487 if (ret)
2488 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002489
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002490 ret = i915_ring_idle(ring);
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002491 if (ret)
2492 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002493 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002494
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002495 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002496}
2497
Chris Wilson9ce079e2012-04-17 15:31:30 +01002498static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2499 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002500{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002501 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002502 uint64_t val;
2503
Chris Wilson9ce079e2012-04-17 15:31:30 +01002504 if (obj) {
2505 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002506
Chris Wilson9ce079e2012-04-17 15:31:30 +01002507 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2508 0xfffff000) << 32;
2509 val |= obj->gtt_offset & 0xfffff000;
2510 val |= (uint64_t)((obj->stride / 128) - 1) <<
2511 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002512
Chris Wilson9ce079e2012-04-17 15:31:30 +01002513 if (obj->tiling_mode == I915_TILING_Y)
2514 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2515 val |= I965_FENCE_REG_VALID;
2516 } else
2517 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002518
Chris Wilson9ce079e2012-04-17 15:31:30 +01002519 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2520 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002521}
2522
Chris Wilson9ce079e2012-04-17 15:31:30 +01002523static void i965_write_fence_reg(struct drm_device *dev, int reg,
2524 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002525{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002526 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002527 uint64_t val;
2528
Chris Wilson9ce079e2012-04-17 15:31:30 +01002529 if (obj) {
2530 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002531
Chris Wilson9ce079e2012-04-17 15:31:30 +01002532 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2533 0xfffff000) << 32;
2534 val |= obj->gtt_offset & 0xfffff000;
2535 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2536 if (obj->tiling_mode == I915_TILING_Y)
2537 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2538 val |= I965_FENCE_REG_VALID;
2539 } else
2540 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002541
Chris Wilson9ce079e2012-04-17 15:31:30 +01002542 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2543 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002544}
2545
Chris Wilson9ce079e2012-04-17 15:31:30 +01002546static void i915_write_fence_reg(struct drm_device *dev, int reg,
2547 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002548{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002550 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002551
Chris Wilson9ce079e2012-04-17 15:31:30 +01002552 if (obj) {
2553 u32 size = obj->gtt_space->size;
2554 int pitch_val;
2555 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002556
Chris Wilson9ce079e2012-04-17 15:31:30 +01002557 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2558 (size & -size) != size ||
2559 (obj->gtt_offset & (size - 1)),
2560 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2561 obj->gtt_offset, obj->map_and_fenceable, size);
2562
2563 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2564 tile_width = 128;
2565 else
2566 tile_width = 512;
2567
2568 /* Note: pitch better be a power of two tile widths */
2569 pitch_val = obj->stride / tile_width;
2570 pitch_val = ffs(pitch_val) - 1;
2571
2572 val = obj->gtt_offset;
2573 if (obj->tiling_mode == I915_TILING_Y)
2574 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2575 val |= I915_FENCE_SIZE_BITS(size);
2576 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2577 val |= I830_FENCE_REG_VALID;
2578 } else
2579 val = 0;
2580
2581 if (reg < 8)
2582 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002583 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002584 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002585
Chris Wilson9ce079e2012-04-17 15:31:30 +01002586 I915_WRITE(reg, val);
2587 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588}
2589
Chris Wilson9ce079e2012-04-17 15:31:30 +01002590static void i830_write_fence_reg(struct drm_device *dev, int reg,
2591 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002592{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002593 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002594 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002595
Chris Wilson9ce079e2012-04-17 15:31:30 +01002596 if (obj) {
2597 u32 size = obj->gtt_space->size;
2598 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002599
Chris Wilson9ce079e2012-04-17 15:31:30 +01002600 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2601 (size & -size) != size ||
2602 (obj->gtt_offset & (size - 1)),
2603 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2604 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002605
Chris Wilson9ce079e2012-04-17 15:31:30 +01002606 pitch_val = obj->stride / 128;
2607 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002608
Chris Wilson9ce079e2012-04-17 15:31:30 +01002609 val = obj->gtt_offset;
2610 if (obj->tiling_mode == I915_TILING_Y)
2611 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2612 val |= I830_FENCE_SIZE_BITS(size);
2613 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2614 val |= I830_FENCE_REG_VALID;
2615 } else
2616 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002617
Chris Wilson9ce079e2012-04-17 15:31:30 +01002618 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2619 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2620}
2621
2622static void i915_gem_write_fence(struct drm_device *dev, int reg,
2623 struct drm_i915_gem_object *obj)
2624{
2625 switch (INTEL_INFO(dev)->gen) {
2626 case 7:
2627 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2628 case 5:
2629 case 4: i965_write_fence_reg(dev, reg, obj); break;
2630 case 3: i915_write_fence_reg(dev, reg, obj); break;
2631 case 2: i830_write_fence_reg(dev, reg, obj); break;
2632 default: break;
2633 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002634}
2635
Chris Wilson61050802012-04-17 15:31:31 +01002636static inline int fence_number(struct drm_i915_private *dev_priv,
2637 struct drm_i915_fence_reg *fence)
2638{
2639 return fence - dev_priv->fence_regs;
2640}
2641
2642static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2643 struct drm_i915_fence_reg *fence,
2644 bool enable)
2645{
2646 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2647 int reg = fence_number(dev_priv, fence);
2648
2649 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2650
2651 if (enable) {
2652 obj->fence_reg = reg;
2653 fence->obj = obj;
2654 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2655 } else {
2656 obj->fence_reg = I915_FENCE_REG_NONE;
2657 fence->obj = NULL;
2658 list_del_init(&fence->lru_list);
2659 }
2660}
2661
Chris Wilsond9e86c02010-11-10 16:40:20 +00002662static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002663i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002664{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002665 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002666 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002667 if (ret)
2668 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002669
2670 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002671 }
2672
Chris Wilson63256ec2011-01-04 18:42:07 +00002673 /* Ensure that all CPU reads are completed before installing a fence
2674 * and all writes before removing the fence.
2675 */
2676 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2677 mb();
2678
Chris Wilson86d5bc32012-07-20 12:41:04 +01002679 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002680 return 0;
2681}
2682
2683int
2684i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2685{
Chris Wilson61050802012-04-17 15:31:31 +01002686 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002687 int ret;
2688
Chris Wilsona360bb12012-04-17 15:31:25 +01002689 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002690 if (ret)
2691 return ret;
2692
Chris Wilson61050802012-04-17 15:31:31 +01002693 if (obj->fence_reg == I915_FENCE_REG_NONE)
2694 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002695
Chris Wilson61050802012-04-17 15:31:31 +01002696 i915_gem_object_update_fence(obj,
2697 &dev_priv->fence_regs[obj->fence_reg],
2698 false);
2699 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002700
2701 return 0;
2702}
2703
2704static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002705i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002706{
Daniel Vetterae3db242010-02-19 11:51:58 +01002707 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002708 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002709 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002710
2711 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002712 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002713 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2714 reg = &dev_priv->fence_regs[i];
2715 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002716 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002717
Chris Wilson1690e1e2011-12-14 13:57:08 +01002718 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002719 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002720 }
2721
Chris Wilsond9e86c02010-11-10 16:40:20 +00002722 if (avail == NULL)
2723 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002724
2725 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002726 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002727 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002728 continue;
2729
Chris Wilson8fe301a2012-04-17 15:31:28 +01002730 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002731 }
2732
Chris Wilson8fe301a2012-04-17 15:31:28 +01002733 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002734}
2735
Jesse Barnesde151cf2008-11-12 10:03:55 -08002736/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002737 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002738 * @obj: object to map through a fence reg
2739 *
2740 * When mapping objects through the GTT, userspace wants to be able to write
2741 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002742 * This function walks the fence regs looking for a free one for @obj,
2743 * stealing one if it can't find any.
2744 *
2745 * It then sets up the reg based on the object's properties: address, pitch
2746 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002747 *
2748 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002749 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002750int
Chris Wilson06d98132012-04-17 15:31:24 +01002751i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002752{
Chris Wilson05394f32010-11-08 19:18:58 +00002753 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002754 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002755 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002756 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002757 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002758
Chris Wilson14415742012-04-17 15:31:33 +01002759 /* Have we updated the tiling parameters upon the object and so
2760 * will need to serialise the write to the associated fence register?
2761 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002762 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002763 ret = i915_gem_object_flush_fence(obj);
2764 if (ret)
2765 return ret;
2766 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002767
Chris Wilsond9e86c02010-11-10 16:40:20 +00002768 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002769 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2770 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002771 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002772 list_move_tail(&reg->lru_list,
2773 &dev_priv->mm.fence_list);
2774 return 0;
2775 }
2776 } else if (enable) {
2777 reg = i915_find_fence_reg(dev);
2778 if (reg == NULL)
2779 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002780
Chris Wilson14415742012-04-17 15:31:33 +01002781 if (reg->obj) {
2782 struct drm_i915_gem_object *old = reg->obj;
2783
2784 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002785 if (ret)
2786 return ret;
2787
Chris Wilson14415742012-04-17 15:31:33 +01002788 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002789 }
Chris Wilson14415742012-04-17 15:31:33 +01002790 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002791 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002792
Chris Wilson14415742012-04-17 15:31:33 +01002793 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002794 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002795
Chris Wilson9ce079e2012-04-17 15:31:30 +01002796 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002797}
2798
Chris Wilson42d6ab42012-07-26 11:49:32 +01002799static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2800 struct drm_mm_node *gtt_space,
2801 unsigned long cache_level)
2802{
2803 struct drm_mm_node *other;
2804
2805 /* On non-LLC machines we have to be careful when putting differing
2806 * types of snoopable memory together to avoid the prefetcher
2807 * crossing memory domains and dieing.
2808 */
2809 if (HAS_LLC(dev))
2810 return true;
2811
2812 if (gtt_space == NULL)
2813 return true;
2814
2815 if (list_empty(&gtt_space->node_list))
2816 return true;
2817
2818 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2819 if (other->allocated && !other->hole_follows && other->color != cache_level)
2820 return false;
2821
2822 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2823 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2824 return false;
2825
2826 return true;
2827}
2828
2829static void i915_gem_verify_gtt(struct drm_device *dev)
2830{
2831#if WATCH_GTT
2832 struct drm_i915_private *dev_priv = dev->dev_private;
2833 struct drm_i915_gem_object *obj;
2834 int err = 0;
2835
2836 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2837 if (obj->gtt_space == NULL) {
2838 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2839 err++;
2840 continue;
2841 }
2842
2843 if (obj->cache_level != obj->gtt_space->color) {
2844 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2845 obj->gtt_space->start,
2846 obj->gtt_space->start + obj->gtt_space->size,
2847 obj->cache_level,
2848 obj->gtt_space->color);
2849 err++;
2850 continue;
2851 }
2852
2853 if (!i915_gem_valid_gtt_space(dev,
2854 obj->gtt_space,
2855 obj->cache_level)) {
2856 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2857 obj->gtt_space->start,
2858 obj->gtt_space->start + obj->gtt_space->size,
2859 obj->cache_level);
2860 err++;
2861 continue;
2862 }
2863 }
2864
2865 WARN_ON(err);
2866#endif
2867}
2868
Jesse Barnesde151cf2008-11-12 10:03:55 -08002869/**
Eric Anholt673a3942008-07-30 12:06:12 -07002870 * Finds free space in the GTT aperture and binds the object there.
2871 */
2872static int
Chris Wilson05394f32010-11-08 19:18:58 +00002873i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002874 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002875 bool map_and_fenceable,
2876 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002877{
Chris Wilson05394f32010-11-08 19:18:58 +00002878 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002879 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002880 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002881 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002882 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002883 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002884
Chris Wilson05394f32010-11-08 19:18:58 +00002885 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002886 DRM_ERROR("Attempting to bind a purgeable object\n");
2887 return -EINVAL;
2888 }
2889
Chris Wilsone28f8712011-07-18 13:11:49 -07002890 fence_size = i915_gem_get_gtt_size(dev,
2891 obj->base.size,
2892 obj->tiling_mode);
2893 fence_alignment = i915_gem_get_gtt_alignment(dev,
2894 obj->base.size,
2895 obj->tiling_mode);
2896 unfenced_alignment =
2897 i915_gem_get_unfenced_gtt_alignment(dev,
2898 obj->base.size,
2899 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002900
Eric Anholt673a3942008-07-30 12:06:12 -07002901 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002902 alignment = map_and_fenceable ? fence_alignment :
2903 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002904 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002905 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2906 return -EINVAL;
2907 }
2908
Chris Wilson05394f32010-11-08 19:18:58 +00002909 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002910
Chris Wilson654fc602010-05-27 13:18:21 +01002911 /* If the object is bigger than the entire aperture, reject it early
2912 * before evicting everything in a vain attempt to find space.
2913 */
Chris Wilson05394f32010-11-08 19:18:58 +00002914 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002915 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002916 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2917 return -E2BIG;
2918 }
2919
Chris Wilson37e680a2012-06-07 15:38:42 +01002920 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002921 if (ret)
2922 return ret;
2923
Eric Anholt673a3942008-07-30 12:06:12 -07002924 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002925 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002926 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002927 drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2928 size, alignment, obj->cache_level,
2929 0, dev_priv->mm.gtt_mappable_end,
2930 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002931 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002932 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2933 size, alignment, obj->cache_level,
2934 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002935
2936 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002937 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002938 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002939 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002940 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002941 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002942 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002943 else
Chris Wilson05394f32010-11-08 19:18:58 +00002944 obj->gtt_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002945 drm_mm_get_block_generic(free_space,
2946 size, alignment, obj->cache_level,
2947 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002948 }
Chris Wilson05394f32010-11-08 19:18:58 +00002949 if (obj->gtt_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002950 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002951 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002952 map_and_fenceable,
2953 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01002954 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002955 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002956
Eric Anholt673a3942008-07-30 12:06:12 -07002957 goto search_free;
2958 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002959 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2960 obj->gtt_space,
2961 obj->cache_level))) {
2962 drm_mm_put_block(obj->gtt_space);
2963 obj->gtt_space = NULL;
2964 return -EINVAL;
2965 }
Eric Anholt673a3942008-07-30 12:06:12 -07002966
Eric Anholt673a3942008-07-30 12:06:12 -07002967
Daniel Vetter74163902012-02-15 23:50:21 +01002968 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002969 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002970 drm_mm_put_block(obj->gtt_space);
2971 obj->gtt_space = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002972 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002973 }
Eric Anholt673a3942008-07-30 12:06:12 -07002974
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002975 if (!dev_priv->mm.aliasing_ppgtt)
2976 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002977
Chris Wilson6c085a72012-08-20 11:40:46 +02002978 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002979 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002980
Chris Wilson6299f992010-11-24 12:23:44 +00002981 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002982
Daniel Vetter75e9e912010-11-04 17:11:09 +01002983 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002984 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002985 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002986
Daniel Vetter75e9e912010-11-04 17:11:09 +01002987 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002988 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002989
Chris Wilson05394f32010-11-08 19:18:58 +00002990 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002991
Chris Wilsondb53a302011-02-03 11:57:46 +00002992 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002993 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002994 return 0;
2995}
2996
2997void
Chris Wilson05394f32010-11-08 19:18:58 +00002998i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002999{
Eric Anholt673a3942008-07-30 12:06:12 -07003000 /* If we don't have a page list set up, then we're not pinned
3001 * to GPU, and we can ignore the cache flush because it'll happen
3002 * again at bind time.
3003 */
Chris Wilson05394f32010-11-08 19:18:58 +00003004 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003005 return;
3006
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003007 /* If the GPU is snooping the contents of the CPU cache,
3008 * we do not need to manually clear the CPU cache lines. However,
3009 * the caches are only snooped when the render cache is
3010 * flushed/invalidated. As we always have to emit invalidations
3011 * and flushes when moving into and out of the RENDER domain, correct
3012 * snooping behaviour occurs naturally as the result of our domain
3013 * tracking.
3014 */
3015 if (obj->cache_level != I915_CACHE_NONE)
3016 return;
3017
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003018 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003019
Chris Wilson9da3da62012-06-01 15:20:22 +01003020 drm_clflush_sg(obj->pages);
Eric Anholt673a3942008-07-30 12:06:12 -07003021}
3022
Eric Anholte47c68e2008-11-14 13:35:19 -08003023/** Flushes the GTT write domain for the object if it's dirty. */
3024static void
Chris Wilson05394f32010-11-08 19:18:58 +00003025i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003026{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003027 uint32_t old_write_domain;
3028
Chris Wilson05394f32010-11-08 19:18:58 +00003029 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003030 return;
3031
Chris Wilson63256ec2011-01-04 18:42:07 +00003032 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003033 * to it immediately go to main memory as far as we know, so there's
3034 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003035 *
3036 * However, we do have to enforce the order so that all writes through
3037 * the GTT land before any writes to the device, such as updates to
3038 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003039 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003040 wmb();
3041
Chris Wilson05394f32010-11-08 19:18:58 +00003042 old_write_domain = obj->base.write_domain;
3043 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003044
3045 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003046 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003047 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003048}
3049
3050/** Flushes the CPU write domain for the object if it's dirty. */
3051static void
Chris Wilson05394f32010-11-08 19:18:58 +00003052i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003053{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003054 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003055
Chris Wilson05394f32010-11-08 19:18:58 +00003056 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003057 return;
3058
3059 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01003060 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00003061 old_write_domain = obj->base.write_domain;
3062 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003063
3064 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003065 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003066 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003067}
3068
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003069/**
3070 * Moves a single object to the GTT read, and possibly write domain.
3071 *
3072 * This function returns when the move is complete, including waiting on
3073 * flushes to occur.
3074 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003075int
Chris Wilson20217462010-11-23 15:26:33 +00003076i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003077{
Chris Wilson8325a092012-04-24 15:52:35 +01003078 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003079 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003080 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003081
Eric Anholt02354392008-11-26 13:58:13 -08003082 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003083 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003084 return -EINVAL;
3085
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003086 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3087 return 0;
3088
Chris Wilson0201f1e2012-07-20 12:41:01 +01003089 ret = i915_gem_object_wait_rendering(obj, !write);
3090 if (ret)
3091 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003092
Chris Wilson72133422010-09-13 23:56:38 +01003093 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003094
Chris Wilson05394f32010-11-08 19:18:58 +00003095 old_write_domain = obj->base.write_domain;
3096 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003097
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003098 /* It should now be out of any other write domains, and we can update
3099 * the domain values for our changes.
3100 */
Chris Wilson05394f32010-11-08 19:18:58 +00003101 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3102 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003103 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003104 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3105 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3106 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003107 }
3108
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003109 trace_i915_gem_object_change_domain(obj,
3110 old_read_domains,
3111 old_write_domain);
3112
Chris Wilson8325a092012-04-24 15:52:35 +01003113 /* And bump the LRU for this access */
3114 if (i915_gem_object_is_inactive(obj))
3115 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3116
Eric Anholte47c68e2008-11-14 13:35:19 -08003117 return 0;
3118}
3119
Chris Wilsone4ffd172011-04-04 09:44:39 +01003120int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3121 enum i915_cache_level cache_level)
3122{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003123 struct drm_device *dev = obj->base.dev;
3124 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003125 int ret;
3126
3127 if (obj->cache_level == cache_level)
3128 return 0;
3129
3130 if (obj->pin_count) {
3131 DRM_DEBUG("can not change the cache level of pinned objects\n");
3132 return -EBUSY;
3133 }
3134
Chris Wilson42d6ab42012-07-26 11:49:32 +01003135 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3136 ret = i915_gem_object_unbind(obj);
3137 if (ret)
3138 return ret;
3139 }
3140
Chris Wilsone4ffd172011-04-04 09:44:39 +01003141 if (obj->gtt_space) {
3142 ret = i915_gem_object_finish_gpu(obj);
3143 if (ret)
3144 return ret;
3145
3146 i915_gem_object_finish_gtt(obj);
3147
3148 /* Before SandyBridge, you could not use tiling or fence
3149 * registers with snooped memory, so relinquish any fences
3150 * currently pointing to our region in the aperture.
3151 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003152 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003153 ret = i915_gem_object_put_fence(obj);
3154 if (ret)
3155 return ret;
3156 }
3157
Daniel Vetter74898d72012-02-15 23:50:22 +01003158 if (obj->has_global_gtt_mapping)
3159 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003160 if (obj->has_aliasing_ppgtt_mapping)
3161 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3162 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003163
3164 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003165 }
3166
3167 if (cache_level == I915_CACHE_NONE) {
3168 u32 old_read_domains, old_write_domain;
3169
3170 /* If we're coming from LLC cached, then we haven't
3171 * actually been tracking whether the data is in the
3172 * CPU cache or not, since we only allow one bit set
3173 * in obj->write_domain and have been skipping the clflushes.
3174 * Just set it to the CPU cache for now.
3175 */
3176 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3177 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3178
3179 old_read_domains = obj->base.read_domains;
3180 old_write_domain = obj->base.write_domain;
3181
3182 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3183 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3184
3185 trace_i915_gem_object_change_domain(obj,
3186 old_read_domains,
3187 old_write_domain);
3188 }
3189
3190 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003191 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003192 return 0;
3193}
3194
Ben Widawsky199adf42012-09-21 17:01:20 -07003195int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3196 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003197{
Ben Widawsky199adf42012-09-21 17:01:20 -07003198 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003199 struct drm_i915_gem_object *obj;
3200 int ret;
3201
3202 ret = i915_mutex_lock_interruptible(dev);
3203 if (ret)
3204 return ret;
3205
3206 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3207 if (&obj->base == NULL) {
3208 ret = -ENOENT;
3209 goto unlock;
3210 }
3211
Ben Widawsky199adf42012-09-21 17:01:20 -07003212 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003213
3214 drm_gem_object_unreference(&obj->base);
3215unlock:
3216 mutex_unlock(&dev->struct_mutex);
3217 return ret;
3218}
3219
Ben Widawsky199adf42012-09-21 17:01:20 -07003220int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3221 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003222{
Ben Widawsky199adf42012-09-21 17:01:20 -07003223 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003224 struct drm_i915_gem_object *obj;
3225 enum i915_cache_level level;
3226 int ret;
3227
Ben Widawsky199adf42012-09-21 17:01:20 -07003228 switch (args->caching) {
3229 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003230 level = I915_CACHE_NONE;
3231 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003232 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003233 level = I915_CACHE_LLC;
3234 break;
3235 default:
3236 return -EINVAL;
3237 }
3238
Ben Widawsky3bc29132012-09-26 16:15:20 -07003239 ret = i915_mutex_lock_interruptible(dev);
3240 if (ret)
3241 return ret;
3242
Chris Wilsone6994ae2012-07-10 10:27:08 +01003243 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3244 if (&obj->base == NULL) {
3245 ret = -ENOENT;
3246 goto unlock;
3247 }
3248
3249 ret = i915_gem_object_set_cache_level(obj, level);
3250
3251 drm_gem_object_unreference(&obj->base);
3252unlock:
3253 mutex_unlock(&dev->struct_mutex);
3254 return ret;
3255}
3256
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003257/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003258 * Prepare buffer for display plane (scanout, cursors, etc).
3259 * Can be called from an uninterruptible phase (modesetting) and allows
3260 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003261 */
3262int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003263i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3264 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003265 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003266{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003267 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003268 int ret;
3269
Chris Wilson0be73282010-12-06 14:36:27 +00003270 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003271 ret = i915_gem_object_sync(obj, pipelined);
3272 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003273 return ret;
3274 }
3275
Eric Anholta7ef0642011-03-29 16:59:54 -07003276 /* The display engine is not coherent with the LLC cache on gen6. As
3277 * a result, we make sure that the pinning that is about to occur is
3278 * done with uncached PTEs. This is lowest common denominator for all
3279 * chipsets.
3280 *
3281 * However for gen6+, we could do better by using the GFDT bit instead
3282 * of uncaching, which would allow us to flush all the LLC-cached data
3283 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3284 */
3285 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3286 if (ret)
3287 return ret;
3288
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003289 /* As the user may map the buffer once pinned in the display plane
3290 * (e.g. libkms for the bootup splash), we have to ensure that we
3291 * always use map_and_fenceable for all scanout buffers.
3292 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003293 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003294 if (ret)
3295 return ret;
3296
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003297 i915_gem_object_flush_cpu_write_domain(obj);
3298
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003299 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003300 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003301
3302 /* It should now be out of any other write domains, and we can update
3303 * the domain values for our changes.
3304 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003305 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003306 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003307
3308 trace_i915_gem_object_change_domain(obj,
3309 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003310 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003311
3312 return 0;
3313}
3314
Chris Wilson85345512010-11-13 09:49:11 +00003315int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003316i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003317{
Chris Wilson88241782011-01-07 17:09:48 +00003318 int ret;
3319
Chris Wilsona8198ee2011-04-13 22:04:09 +01003320 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003321 return 0;
3322
Chris Wilson0201f1e2012-07-20 12:41:01 +01003323 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003324 if (ret)
3325 return ret;
3326
Chris Wilsona8198ee2011-04-13 22:04:09 +01003327 /* Ensure that we invalidate the GPU's caches and TLBs. */
3328 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003329 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003330}
3331
Eric Anholte47c68e2008-11-14 13:35:19 -08003332/**
3333 * Moves a single object to the CPU read, and possibly write domain.
3334 *
3335 * This function returns when the move is complete, including waiting on
3336 * flushes to occur.
3337 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003338int
Chris Wilson919926a2010-11-12 13:42:53 +00003339i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003340{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003341 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003342 int ret;
3343
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003344 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3345 return 0;
3346
Chris Wilson0201f1e2012-07-20 12:41:01 +01003347 ret = i915_gem_object_wait_rendering(obj, !write);
3348 if (ret)
3349 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003350
3351 i915_gem_object_flush_gtt_write_domain(obj);
3352
Chris Wilson05394f32010-11-08 19:18:58 +00003353 old_write_domain = obj->base.write_domain;
3354 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003355
Eric Anholte47c68e2008-11-14 13:35:19 -08003356 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003357 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003358 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003359
Chris Wilson05394f32010-11-08 19:18:58 +00003360 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003361 }
3362
3363 /* It should now be out of any other write domains, and we can update
3364 * the domain values for our changes.
3365 */
Chris Wilson05394f32010-11-08 19:18:58 +00003366 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003367
3368 /* If we're writing through the CPU, then the GPU read domains will
3369 * need to be invalidated at next use.
3370 */
3371 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003372 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3373 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003374 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003375
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003376 trace_i915_gem_object_change_domain(obj,
3377 old_read_domains,
3378 old_write_domain);
3379
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003380 return 0;
3381}
3382
Eric Anholt673a3942008-07-30 12:06:12 -07003383/* Throttle our rendering by waiting until the ring has completed our requests
3384 * emitted over 20 msec ago.
3385 *
Eric Anholtb9624422009-06-03 07:27:35 +00003386 * Note that if we were to use the current jiffies each time around the loop,
3387 * we wouldn't escape the function with any frames outstanding if the time to
3388 * render a frame was over 20ms.
3389 *
Eric Anholt673a3942008-07-30 12:06:12 -07003390 * This should get us reasonable parallelism between CPU and GPU but also
3391 * relatively low latency when blocking on a particular request to finish.
3392 */
3393static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003394i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003395{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003398 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003399 struct drm_i915_gem_request *request;
3400 struct intel_ring_buffer *ring = NULL;
3401 u32 seqno = 0;
3402 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003403
Chris Wilsone110e8d2011-01-26 15:39:14 +00003404 if (atomic_read(&dev_priv->mm.wedged))
3405 return -EIO;
3406
Chris Wilson1c255952010-09-26 11:03:27 +01003407 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003408 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003409 if (time_after_eq(request->emitted_jiffies, recent_enough))
3410 break;
3411
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003412 ring = request->ring;
3413 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003414 }
Chris Wilson1c255952010-09-26 11:03:27 +01003415 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003416
3417 if (seqno == 0)
3418 return 0;
3419
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003420 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003421 if (ret == 0)
3422 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003423
Eric Anholt673a3942008-07-30 12:06:12 -07003424 return ret;
3425}
3426
Eric Anholt673a3942008-07-30 12:06:12 -07003427int
Chris Wilson05394f32010-11-08 19:18:58 +00003428i915_gem_object_pin(struct drm_i915_gem_object *obj,
3429 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003430 bool map_and_fenceable,
3431 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003432{
Eric Anholt673a3942008-07-30 12:06:12 -07003433 int ret;
3434
Chris Wilson7e81a422012-09-15 09:41:57 +01003435 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3436 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003437
Chris Wilson05394f32010-11-08 19:18:58 +00003438 if (obj->gtt_space != NULL) {
3439 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3440 (map_and_fenceable && !obj->map_and_fenceable)) {
3441 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003442 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003443 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3444 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003445 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003446 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003447 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003448 ret = i915_gem_object_unbind(obj);
3449 if (ret)
3450 return ret;
3451 }
3452 }
3453
Chris Wilson05394f32010-11-08 19:18:58 +00003454 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003455 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003456 map_and_fenceable,
3457 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003458 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003459 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003460 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003461
Daniel Vetter74898d72012-02-15 23:50:22 +01003462 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3463 i915_gem_gtt_bind_object(obj, obj->cache_level);
3464
Chris Wilson1b502472012-04-24 15:47:30 +01003465 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003466 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003467
3468 return 0;
3469}
3470
3471void
Chris Wilson05394f32010-11-08 19:18:58 +00003472i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003473{
Chris Wilson05394f32010-11-08 19:18:58 +00003474 BUG_ON(obj->pin_count == 0);
3475 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003476
Chris Wilson1b502472012-04-24 15:47:30 +01003477 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003478 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003479}
3480
3481int
3482i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003483 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003484{
3485 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003486 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003487 int ret;
3488
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003489 ret = i915_mutex_lock_interruptible(dev);
3490 if (ret)
3491 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003492
Chris Wilson05394f32010-11-08 19:18:58 +00003493 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003494 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003495 ret = -ENOENT;
3496 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003497 }
Eric Anholt673a3942008-07-30 12:06:12 -07003498
Chris Wilson05394f32010-11-08 19:18:58 +00003499 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003500 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003501 ret = -EINVAL;
3502 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003503 }
3504
Chris Wilson05394f32010-11-08 19:18:58 +00003505 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003506 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3507 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003508 ret = -EINVAL;
3509 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003510 }
3511
Chris Wilson05394f32010-11-08 19:18:58 +00003512 obj->user_pin_count++;
3513 obj->pin_filp = file;
3514 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003515 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003516 if (ret)
3517 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003518 }
3519
3520 /* XXX - flush the CPU caches for pinned objects
3521 * as the X server doesn't manage domains yet
3522 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003523 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003524 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003525out:
Chris Wilson05394f32010-11-08 19:18:58 +00003526 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003527unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003528 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003529 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003530}
3531
3532int
3533i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003534 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003535{
3536 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003537 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003538 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003539
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003540 ret = i915_mutex_lock_interruptible(dev);
3541 if (ret)
3542 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003543
Chris Wilson05394f32010-11-08 19:18:58 +00003544 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003545 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003546 ret = -ENOENT;
3547 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003548 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003549
Chris Wilson05394f32010-11-08 19:18:58 +00003550 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003551 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3552 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003553 ret = -EINVAL;
3554 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003555 }
Chris Wilson05394f32010-11-08 19:18:58 +00003556 obj->user_pin_count--;
3557 if (obj->user_pin_count == 0) {
3558 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003559 i915_gem_object_unpin(obj);
3560 }
Eric Anholt673a3942008-07-30 12:06:12 -07003561
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003562out:
Chris Wilson05394f32010-11-08 19:18:58 +00003563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003564unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003565 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003567}
3568
3569int
3570i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003571 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003572{
3573 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003574 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003575 int ret;
3576
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003577 ret = i915_mutex_lock_interruptible(dev);
3578 if (ret)
3579 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003580
Chris Wilson05394f32010-11-08 19:18:58 +00003581 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003582 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003583 ret = -ENOENT;
3584 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003585 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003586
Chris Wilson0be555b2010-08-04 15:36:30 +01003587 /* Count all active objects as busy, even if they are currently not used
3588 * by the gpu. Users of this interface expect objects to eventually
3589 * become non-busy without any further actions, therefore emit any
3590 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003591 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003592 ret = i915_gem_object_flush_active(obj);
3593
Chris Wilson05394f32010-11-08 19:18:58 +00003594 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003595 if (obj->ring) {
3596 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3597 args->busy |= intel_ring_flag(obj->ring) << 16;
3598 }
Eric Anholt673a3942008-07-30 12:06:12 -07003599
Chris Wilson05394f32010-11-08 19:18:58 +00003600 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003601unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003602 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003603 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003604}
3605
3606int
3607i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3608 struct drm_file *file_priv)
3609{
Akshay Joshi0206e352011-08-16 15:34:10 -04003610 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003611}
3612
Chris Wilson3ef94da2009-09-14 16:50:29 +01003613int
3614i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3615 struct drm_file *file_priv)
3616{
3617 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003618 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003619 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003620
3621 switch (args->madv) {
3622 case I915_MADV_DONTNEED:
3623 case I915_MADV_WILLNEED:
3624 break;
3625 default:
3626 return -EINVAL;
3627 }
3628
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003629 ret = i915_mutex_lock_interruptible(dev);
3630 if (ret)
3631 return ret;
3632
Chris Wilson05394f32010-11-08 19:18:58 +00003633 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003634 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003635 ret = -ENOENT;
3636 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003637 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003638
Chris Wilson05394f32010-11-08 19:18:58 +00003639 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003640 ret = -EINVAL;
3641 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003642 }
3643
Chris Wilson05394f32010-11-08 19:18:58 +00003644 if (obj->madv != __I915_MADV_PURGED)
3645 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003646
Chris Wilson6c085a72012-08-20 11:40:46 +02003647 /* if the object is no longer attached, discard its backing storage */
3648 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003649 i915_gem_object_truncate(obj);
3650
Chris Wilson05394f32010-11-08 19:18:58 +00003651 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003652
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003653out:
Chris Wilson05394f32010-11-08 19:18:58 +00003654 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003655unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003656 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003657 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003658}
3659
Chris Wilson37e680a2012-06-07 15:38:42 +01003660void i915_gem_object_init(struct drm_i915_gem_object *obj,
3661 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003662{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003663 INIT_LIST_HEAD(&obj->mm_list);
3664 INIT_LIST_HEAD(&obj->gtt_list);
3665 INIT_LIST_HEAD(&obj->ring_list);
3666 INIT_LIST_HEAD(&obj->exec_list);
3667
Chris Wilson37e680a2012-06-07 15:38:42 +01003668 obj->ops = ops;
3669
Chris Wilson0327d6b2012-08-11 15:41:06 +01003670 obj->fence_reg = I915_FENCE_REG_NONE;
3671 obj->madv = I915_MADV_WILLNEED;
3672 /* Avoid an unnecessary call to unbind on the first bind. */
3673 obj->map_and_fenceable = true;
3674
3675 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3676}
3677
Chris Wilson37e680a2012-06-07 15:38:42 +01003678static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3679 .get_pages = i915_gem_object_get_pages_gtt,
3680 .put_pages = i915_gem_object_put_pages_gtt,
3681};
3682
Chris Wilson05394f32010-11-08 19:18:58 +00003683struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3684 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003685{
Daniel Vetterc397b902010-04-09 19:05:07 +00003686 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003687 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003688 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003689
3690 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3691 if (obj == NULL)
3692 return NULL;
3693
3694 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3695 kfree(obj);
3696 return NULL;
3697 }
3698
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003699 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3700 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3701 /* 965gm cannot relocate objects above 4GiB. */
3702 mask &= ~__GFP_HIGHMEM;
3703 mask |= __GFP_DMA32;
3704 }
3705
Hugh Dickins5949eac2011-06-27 16:18:18 -07003706 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003707 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003708
Chris Wilson37e680a2012-06-07 15:38:42 +01003709 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003710
Daniel Vetterc397b902010-04-09 19:05:07 +00003711 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3712 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3713
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003714 if (HAS_LLC(dev)) {
3715 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003716 * cache) for about a 10% performance improvement
3717 * compared to uncached. Graphics requests other than
3718 * display scanout are coherent with the CPU in
3719 * accessing this cache. This means in this mode we
3720 * don't need to clflush on the CPU side, and on the
3721 * GPU side we only need to flush internal caches to
3722 * get data visible to the CPU.
3723 *
3724 * However, we maintain the display planes as UC, and so
3725 * need to rebind when first used as such.
3726 */
3727 obj->cache_level = I915_CACHE_LLC;
3728 } else
3729 obj->cache_level = I915_CACHE_NONE;
3730
Chris Wilson05394f32010-11-08 19:18:58 +00003731 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003732}
3733
Eric Anholt673a3942008-07-30 12:06:12 -07003734int i915_gem_init_object(struct drm_gem_object *obj)
3735{
Daniel Vetterc397b902010-04-09 19:05:07 +00003736 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003737
Eric Anholt673a3942008-07-30 12:06:12 -07003738 return 0;
3739}
3740
Chris Wilson1488fc02012-04-24 15:47:31 +01003741void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003742{
Chris Wilson1488fc02012-04-24 15:47:31 +01003743 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003744 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003745 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003746
Chris Wilson26e12f892011-03-20 11:20:19 +00003747 trace_i915_gem_object_destroy(obj);
3748
Chris Wilson1488fc02012-04-24 15:47:31 +01003749 if (obj->phys_obj)
3750 i915_gem_detach_phys_object(dev, obj);
3751
3752 obj->pin_count = 0;
3753 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3754 bool was_interruptible;
3755
3756 was_interruptible = dev_priv->mm.interruptible;
3757 dev_priv->mm.interruptible = false;
3758
3759 WARN_ON(i915_gem_object_unbind(obj));
3760
3761 dev_priv->mm.interruptible = was_interruptible;
3762 }
3763
Chris Wilsona5570172012-09-04 21:02:54 +01003764 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003765 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003766 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003767
Chris Wilson9da3da62012-06-01 15:20:22 +01003768 BUG_ON(obj->pages);
3769
Chris Wilson2f745ad2012-09-04 21:02:58 +01003770 if (obj->base.import_attach)
3771 drm_prime_gem_destroy(&obj->base, NULL);
3772
Chris Wilson05394f32010-11-08 19:18:58 +00003773 drm_gem_object_release(&obj->base);
3774 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003775
Chris Wilson05394f32010-11-08 19:18:58 +00003776 kfree(obj->bit_17);
3777 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003778}
3779
Jesse Barnes5669fca2009-02-17 15:13:31 -08003780int
Eric Anholt673a3942008-07-30 12:06:12 -07003781i915_gem_idle(struct drm_device *dev)
3782{
3783 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003784 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003785
Keith Packard6dbe2772008-10-14 21:41:13 -07003786 mutex_lock(&dev->struct_mutex);
3787
Chris Wilson87acb0a2010-10-19 10:13:00 +01003788 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003789 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003790 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003791 }
Eric Anholt673a3942008-07-30 12:06:12 -07003792
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003793 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003794 if (ret) {
3795 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003796 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003797 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003798 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003799
Chris Wilson29105cc2010-01-07 10:39:13 +00003800 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003801 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003802 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003803
Chris Wilson312817a2010-11-22 11:50:11 +00003804 i915_gem_reset_fences(dev);
3805
Chris Wilson29105cc2010-01-07 10:39:13 +00003806 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3807 * We need to replace this with a semaphore, or something.
3808 * And not confound mm.suspended!
3809 */
3810 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003811 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003812
3813 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003814 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003815
Keith Packard6dbe2772008-10-14 21:41:13 -07003816 mutex_unlock(&dev->struct_mutex);
3817
Chris Wilson29105cc2010-01-07 10:39:13 +00003818 /* Cancel the retire work handler, which should be idle now. */
3819 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3820
Eric Anholt673a3942008-07-30 12:06:12 -07003821 return 0;
3822}
3823
Ben Widawskyb9524a12012-05-25 16:56:24 -07003824void i915_gem_l3_remap(struct drm_device *dev)
3825{
3826 drm_i915_private_t *dev_priv = dev->dev_private;
3827 u32 misccpctl;
3828 int i;
3829
3830 if (!IS_IVYBRIDGE(dev))
3831 return;
3832
3833 if (!dev_priv->mm.l3_remap_info)
3834 return;
3835
3836 misccpctl = I915_READ(GEN7_MISCCPCTL);
3837 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3838 POSTING_READ(GEN7_MISCCPCTL);
3839
3840 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3841 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3842 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3843 DRM_DEBUG("0x%x was already programmed to %x\n",
3844 GEN7_L3LOG_BASE + i, remap);
3845 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3846 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3847 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3848 }
3849
3850 /* Make sure all the writes land before disabling dop clock gating */
3851 POSTING_READ(GEN7_L3LOG_BASE);
3852
3853 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3854}
3855
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003856void i915_gem_init_swizzling(struct drm_device *dev)
3857{
3858 drm_i915_private_t *dev_priv = dev->dev_private;
3859
Daniel Vetter11782b02012-01-31 16:47:55 +01003860 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003861 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3862 return;
3863
3864 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3865 DISP_TILE_SURFACE_SWIZZLING);
3866
Daniel Vetter11782b02012-01-31 16:47:55 +01003867 if (IS_GEN5(dev))
3868 return;
3869
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003870 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3871 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003872 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003873 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003874 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003875}
Daniel Vettere21af882012-02-09 20:53:27 +01003876
3877void i915_gem_init_ppgtt(struct drm_device *dev)
3878{
3879 drm_i915_private_t *dev_priv = dev->dev_private;
3880 uint32_t pd_offset;
3881 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003882 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3883 uint32_t __iomem *pd_addr;
3884 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003885 int i;
3886
3887 if (!dev_priv->mm.aliasing_ppgtt)
3888 return;
3889
Daniel Vetter55a254a2012-03-22 00:14:43 +01003890
3891 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3892 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3893 dma_addr_t pt_addr;
3894
3895 if (dev_priv->mm.gtt->needs_dmar)
3896 pt_addr = ppgtt->pt_dma_addr[i];
3897 else
3898 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3899
3900 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3901 pd_entry |= GEN6_PDE_VALID;
3902
3903 writel(pd_entry, pd_addr + i);
3904 }
3905 readl(pd_addr);
3906
3907 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003908 pd_offset /= 64; /* in cachelines, */
3909 pd_offset <<= 16;
3910
3911 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003912 uint32_t ecochk, gab_ctl, ecobits;
3913
3914 ecobits = I915_READ(GAC_ECO_BITS);
3915 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003916
3917 gab_ctl = I915_READ(GAB_CTL);
3918 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3919
3920 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003921 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3922 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003923 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003924 } else if (INTEL_INFO(dev)->gen >= 7) {
3925 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3926 /* GFX_MODE is per-ring on gen7+ */
3927 }
3928
Chris Wilsonb4519512012-05-11 14:29:30 +01003929 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003930 if (INTEL_INFO(dev)->gen >= 7)
3931 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003932 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003933
3934 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3935 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3936 }
3937}
3938
Chris Wilson67b1b572012-07-05 23:49:40 +01003939static bool
3940intel_enable_blt(struct drm_device *dev)
3941{
3942 if (!HAS_BLT(dev))
3943 return false;
3944
3945 /* The blitter was dysfunctional on early prototypes */
3946 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3947 DRM_INFO("BLT not supported on this pre-production hardware;"
3948 " graphics performance will be degraded.\n");
3949 return false;
3950 }
3951
3952 return true;
3953}
3954
Eric Anholt673a3942008-07-30 12:06:12 -07003955int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003956i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003957{
3958 drm_i915_private_t *dev_priv = dev->dev_private;
3959 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003960
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003961 if (!intel_enable_gtt())
3962 return -EIO;
3963
Ben Widawskyb9524a12012-05-25 16:56:24 -07003964 i915_gem_l3_remap(dev);
3965
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003966 i915_gem_init_swizzling(dev);
3967
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003968 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003969 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003970 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003971
3972 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003973 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003974 if (ret)
3975 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003976 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003977
Chris Wilson67b1b572012-07-05 23:49:40 +01003978 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003979 ret = intel_init_blt_ring_buffer(dev);
3980 if (ret)
3981 goto cleanup_bsd_ring;
3982 }
3983
Chris Wilson6f392d5482010-08-07 11:01:22 +01003984 dev_priv->next_seqno = 1;
3985
Ben Widawsky254f9652012-06-04 14:42:42 -07003986 /*
3987 * XXX: There was some w/a described somewhere suggesting loading
3988 * contexts before PPGTT.
3989 */
3990 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003991 i915_gem_init_ppgtt(dev);
3992
Chris Wilson68f95ba2010-05-27 13:18:22 +01003993 return 0;
3994
Chris Wilson549f7362010-10-19 11:19:32 +01003995cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003996 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003997cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003998 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003999 return ret;
4000}
4001
Chris Wilson1070a422012-04-24 15:47:41 +01004002static bool
4003intel_enable_ppgtt(struct drm_device *dev)
4004{
4005 if (i915_enable_ppgtt >= 0)
4006 return i915_enable_ppgtt;
4007
4008#ifdef CONFIG_INTEL_IOMMU
4009 /* Disable ppgtt on SNB if VT-d is on. */
4010 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
4011 return false;
4012#endif
4013
4014 return true;
4015}
4016
4017int i915_gem_init(struct drm_device *dev)
4018{
4019 struct drm_i915_private *dev_priv = dev->dev_private;
4020 unsigned long gtt_size, mappable_size;
4021 int ret;
4022
4023 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
4024 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
4025
4026 mutex_lock(&dev->struct_mutex);
4027 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
4028 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
4029 * aperture accordingly when using aliasing ppgtt. */
4030 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
4031
4032 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
4033
4034 ret = i915_gem_init_aliasing_ppgtt(dev);
4035 if (ret) {
4036 mutex_unlock(&dev->struct_mutex);
4037 return ret;
4038 }
4039 } else {
4040 /* Let GEM Manage all of the aperture.
4041 *
4042 * However, leave one page at the end still bound to the scratch
4043 * page. There are a number of places where the hardware
4044 * apparently prefetches past the end of the object, and we've
4045 * seen multiple hangs with the GPU head pointer stuck in a
4046 * batchbuffer bound at the last page of the aperture. One page
4047 * should be enough to keep any prefetching inside of the
4048 * aperture.
4049 */
4050 i915_gem_init_global_gtt(dev, 0, mappable_size,
4051 gtt_size);
4052 }
4053
4054 ret = i915_gem_init_hw(dev);
4055 mutex_unlock(&dev->struct_mutex);
4056 if (ret) {
4057 i915_gem_cleanup_aliasing_ppgtt(dev);
4058 return ret;
4059 }
4060
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004061 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4062 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4063 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004064 return 0;
4065}
4066
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004067void
4068i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4069{
4070 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004071 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004072 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004073
Chris Wilsonb4519512012-05-11 14:29:30 +01004074 for_each_ring(ring, dev_priv, i)
4075 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004076}
4077
4078int
Eric Anholt673a3942008-07-30 12:06:12 -07004079i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4080 struct drm_file *file_priv)
4081{
4082 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004083 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004084
Jesse Barnes79e53942008-11-07 14:24:08 -08004085 if (drm_core_check_feature(dev, DRIVER_MODESET))
4086 return 0;
4087
Ben Gamariba1234d2009-09-14 17:48:47 -04004088 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004089 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004090 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004091 }
4092
Eric Anholt673a3942008-07-30 12:06:12 -07004093 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004094 dev_priv->mm.suspended = 0;
4095
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004096 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004097 if (ret != 0) {
4098 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004099 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004100 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004101
Chris Wilson69dc4982010-10-19 10:36:51 +01004102 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004103 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004104
Chris Wilson5f353082010-06-07 14:03:03 +01004105 ret = drm_irq_install(dev);
4106 if (ret)
4107 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004108
Eric Anholt673a3942008-07-30 12:06:12 -07004109 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004110
4111cleanup_ringbuffer:
4112 mutex_lock(&dev->struct_mutex);
4113 i915_gem_cleanup_ringbuffer(dev);
4114 dev_priv->mm.suspended = 1;
4115 mutex_unlock(&dev->struct_mutex);
4116
4117 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004118}
4119
4120int
4121i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4122 struct drm_file *file_priv)
4123{
Jesse Barnes79e53942008-11-07 14:24:08 -08004124 if (drm_core_check_feature(dev, DRIVER_MODESET))
4125 return 0;
4126
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004127 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004128 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004129}
4130
4131void
4132i915_gem_lastclose(struct drm_device *dev)
4133{
4134 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004135
Eric Anholte806b492009-01-22 09:56:58 -08004136 if (drm_core_check_feature(dev, DRIVER_MODESET))
4137 return;
4138
Keith Packard6dbe2772008-10-14 21:41:13 -07004139 ret = i915_gem_idle(dev);
4140 if (ret)
4141 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004142}
4143
Chris Wilson64193402010-10-24 12:38:05 +01004144static void
4145init_ring_lists(struct intel_ring_buffer *ring)
4146{
4147 INIT_LIST_HEAD(&ring->active_list);
4148 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004149}
4150
Eric Anholt673a3942008-07-30 12:06:12 -07004151void
4152i915_gem_load(struct drm_device *dev)
4153{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004154 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004155 drm_i915_private_t *dev_priv = dev->dev_private;
4156
Chris Wilson69dc4982010-10-19 10:36:51 +01004157 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004158 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004159 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4160 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004161 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004162 for (i = 0; i < I915_NUM_RINGS; i++)
4163 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004164 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004165 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004166 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4167 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004168 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004169
Dave Airlie94400122010-07-20 13:15:31 +10004170 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4171 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004172 I915_WRITE(MI_ARB_STATE,
4173 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004174 }
4175
Chris Wilson72bfa192010-12-19 11:42:05 +00004176 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4177
Jesse Barnesde151cf2008-11-12 10:03:55 -08004178 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004179 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4180 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004181
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004182 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004183 dev_priv->num_fence_regs = 16;
4184 else
4185 dev_priv->num_fence_regs = 8;
4186
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004187 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004188 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004189
Eric Anholt673a3942008-07-30 12:06:12 -07004190 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004191 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004192
Chris Wilsonce453d82011-02-21 14:43:56 +00004193 dev_priv->mm.interruptible = true;
4194
Chris Wilson17250b72010-10-28 12:51:39 +01004195 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4196 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4197 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004198}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004199
4200/*
4201 * Create a physically contiguous memory object for this object
4202 * e.g. for cursor + overlay regs
4203 */
Chris Wilson995b6762010-08-20 13:23:26 +01004204static int i915_gem_init_phys_object(struct drm_device *dev,
4205 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004206{
4207 drm_i915_private_t *dev_priv = dev->dev_private;
4208 struct drm_i915_gem_phys_object *phys_obj;
4209 int ret;
4210
4211 if (dev_priv->mm.phys_objs[id - 1] || !size)
4212 return 0;
4213
Eric Anholt9a298b22009-03-24 12:23:04 -07004214 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004215 if (!phys_obj)
4216 return -ENOMEM;
4217
4218 phys_obj->id = id;
4219
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004220 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004221 if (!phys_obj->handle) {
4222 ret = -ENOMEM;
4223 goto kfree_obj;
4224 }
4225#ifdef CONFIG_X86
4226 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4227#endif
4228
4229 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4230
4231 return 0;
4232kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004233 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004234 return ret;
4235}
4236
Chris Wilson995b6762010-08-20 13:23:26 +01004237static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004238{
4239 drm_i915_private_t *dev_priv = dev->dev_private;
4240 struct drm_i915_gem_phys_object *phys_obj;
4241
4242 if (!dev_priv->mm.phys_objs[id - 1])
4243 return;
4244
4245 phys_obj = dev_priv->mm.phys_objs[id - 1];
4246 if (phys_obj->cur_obj) {
4247 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4248 }
4249
4250#ifdef CONFIG_X86
4251 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4252#endif
4253 drm_pci_free(dev, phys_obj->handle);
4254 kfree(phys_obj);
4255 dev_priv->mm.phys_objs[id - 1] = NULL;
4256}
4257
4258void i915_gem_free_all_phys_object(struct drm_device *dev)
4259{
4260 int i;
4261
Dave Airlie260883c2009-01-22 17:58:49 +10004262 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004263 i915_gem_free_phys_object(dev, i);
4264}
4265
4266void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004267 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004268{
Chris Wilson05394f32010-11-08 19:18:58 +00004269 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004270 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004271 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004272 int page_count;
4273
Chris Wilson05394f32010-11-08 19:18:58 +00004274 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004275 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004276 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004277
Chris Wilson05394f32010-11-08 19:18:58 +00004278 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004279 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004280 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004281 if (!IS_ERR(page)) {
4282 char *dst = kmap_atomic(page);
4283 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4284 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004285
Chris Wilsone5281cc2010-10-28 13:45:36 +01004286 drm_clflush_pages(&page, 1);
4287
4288 set_page_dirty(page);
4289 mark_page_accessed(page);
4290 page_cache_release(page);
4291 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004292 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004293 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004294
Chris Wilson05394f32010-11-08 19:18:58 +00004295 obj->phys_obj->cur_obj = NULL;
4296 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004297}
4298
4299int
4300i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004301 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004302 int id,
4303 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004304{
Chris Wilson05394f32010-11-08 19:18:58 +00004305 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004306 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004307 int ret = 0;
4308 int page_count;
4309 int i;
4310
4311 if (id > I915_MAX_PHYS_OBJECT)
4312 return -EINVAL;
4313
Chris Wilson05394f32010-11-08 19:18:58 +00004314 if (obj->phys_obj) {
4315 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004316 return 0;
4317 i915_gem_detach_phys_object(dev, obj);
4318 }
4319
Dave Airlie71acb5e2008-12-30 20:31:46 +10004320 /* create a new object */
4321 if (!dev_priv->mm.phys_objs[id - 1]) {
4322 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004323 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004324 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004325 DRM_ERROR("failed to init phys object %d size: %zu\n",
4326 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004327 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004328 }
4329 }
4330
4331 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004332 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4333 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004334
Chris Wilson05394f32010-11-08 19:18:58 +00004335 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004336
4337 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004338 struct page *page;
4339 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004340
Hugh Dickins5949eac2011-06-27 16:18:18 -07004341 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004342 if (IS_ERR(page))
4343 return PTR_ERR(page);
4344
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004345 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004346 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004347 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004348 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004349
4350 mark_page_accessed(page);
4351 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004352 }
4353
4354 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004355}
4356
4357static int
Chris Wilson05394f32010-11-08 19:18:58 +00004358i915_gem_phys_pwrite(struct drm_device *dev,
4359 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004360 struct drm_i915_gem_pwrite *args,
4361 struct drm_file *file_priv)
4362{
Chris Wilson05394f32010-11-08 19:18:58 +00004363 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004364 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004365
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004366 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4367 unsigned long unwritten;
4368
4369 /* The physical object once assigned is fixed for the lifetime
4370 * of the obj, so we can safely drop the lock and continue
4371 * to access vaddr.
4372 */
4373 mutex_unlock(&dev->struct_mutex);
4374 unwritten = copy_from_user(vaddr, user_data, args->size);
4375 mutex_lock(&dev->struct_mutex);
4376 if (unwritten)
4377 return -EFAULT;
4378 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004379
Daniel Vetter40ce6572010-11-05 18:12:18 +01004380 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004381 return 0;
4382}
Eric Anholtb9624422009-06-03 07:27:35 +00004383
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004384void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004385{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004386 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004387
4388 /* Clean up our request list when the client is going away, so that
4389 * later retire_requests won't dereference our soon-to-be-gone
4390 * file_priv.
4391 */
Chris Wilson1c255952010-09-26 11:03:27 +01004392 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004393 while (!list_empty(&file_priv->mm.request_list)) {
4394 struct drm_i915_gem_request *request;
4395
4396 request = list_first_entry(&file_priv->mm.request_list,
4397 struct drm_i915_gem_request,
4398 client_list);
4399 list_del(&request->client_list);
4400 request->file_priv = NULL;
4401 }
Chris Wilson1c255952010-09-26 11:03:27 +01004402 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004403}
Chris Wilson31169712009-09-14 16:50:28 +01004404
Chris Wilson31169712009-09-14 16:50:28 +01004405static int
Ying Han1495f232011-05-24 17:12:27 -07004406i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004407{
Chris Wilson17250b72010-10-28 12:51:39 +01004408 struct drm_i915_private *dev_priv =
4409 container_of(shrinker,
4410 struct drm_i915_private,
4411 mm.inactive_shrinker);
4412 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004413 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004414 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004415 int cnt;
4416
4417 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004418 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004419
Chris Wilson6c085a72012-08-20 11:40:46 +02004420 if (nr_to_scan) {
4421 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4422 if (nr_to_scan > 0)
4423 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004424 }
4425
Chris Wilson17250b72010-10-28 12:51:39 +01004426 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004427 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004428 if (obj->pages_pin_count == 0)
4429 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004430 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004431 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004432 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004433
Chris Wilson17250b72010-10-28 12:51:39 +01004434 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004435 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004436}