blob: bab591b418df218dd2c2f2c9ee1728cd5e7e318e [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemminger0c3f4502009-08-18 15:17:11 +000053#define DRV_VERSION "1.25"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
68 VLAN + TSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142 { 0 }
143};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145MODULE_DEVICE_TABLE(pci, sky2_id_table);
146
147/* Avoid conditionals by using array */
148static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
149static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700150static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152static void sky2_set_multicast(struct net_device *dev);
153
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800154/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156{
157 int i;
158
159 gma_write16(hw, port, GM_SMI_DATA, val);
160 gma_write16(hw, port, GM_SMI_CTRL,
161 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
162
163 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800164 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
165 if (ctrl == 0xffff)
166 goto io_error;
167
168 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170
171 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177io_error:
178 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
179 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180}
181
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183{
184 int i;
185
Stephen Hemminger793b8832005-09-14 16:06:14 -0700186 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
188
189 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800190 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
191 if (ctrl == 0xffff)
192 goto io_error;
193
194 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800195 *val = gma_read16(hw, port, GM_SMI_DATA);
196 return 0;
197 }
198
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700200 }
201
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800203 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204io_error:
205 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
206 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207}
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210{
211 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700214}
215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216
217static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700218{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219 /* switch power to VCC (WA for VAUX problem) */
220 sky2_write8(hw, B0_POWER_CTRL,
221 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223 /* disable Core Clock Division, */
224 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
227 /* enable bits are inverted */
228 sky2_write8(hw, B2_Y2_CLK_GATE,
229 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
230 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
231 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
232 else
233 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700235 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700236 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241 /* set all bits to 0 except bits 15..12 and 8 */
242 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246 /* set all bits to 0 except bits 28 & 27 */
247 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700251
252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg = sky2_read32(hw, B2_GP_IO);
254 reg |= GLB_GPIO_STAT_RACE_DIS;
255 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700256
257 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000259
260 /* Turn on "driver loaded" LED */
261 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800262}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700263
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800264static void sky2_power_aux(struct sky2_hw *hw)
265{
266 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
267 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
268 else
269 /* enable bits are inverted */
270 sky2_write8(hw, B2_Y2_CLK_GATE,
271 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
272 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
273 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
274
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000275 /* switch power to VAUX if supported and PME from D3cold */
276 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
277 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800278 sky2_write8(hw, B0_POWER_CTRL,
279 (PC_VAUX_ENA | PC_VCC_ENA |
280 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000281
282 /* turn off "driver loaded LED" */
283 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700284}
285
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700286static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287{
288 u16 reg;
289
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
294 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
297
298 reg = gma_read16(hw, port, GM_RX_CTRL);
299 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
300 gma_write16(hw, port, GM_RX_CTRL, reg);
301}
302
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700303/* flow control to advertise bits */
304static const u16 copper_fc_adv[] = {
305 [FC_NONE] = 0,
306 [FC_TX] = PHY_M_AN_ASP,
307 [FC_RX] = PHY_M_AN_PC,
308 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
309};
310
311/* flow control to advertise bits when using 1000BaseX */
312static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700313 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700314 [FC_TX] = PHY_M_P_ASYM_MD_X,
315 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700316 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700317};
318
319/* flow control to GMA disable bits */
320static const u16 gm_fc_disable[] = {
321 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
322 [FC_TX] = GM_GPCR_FC_RX_DIS,
323 [FC_RX] = GM_GPCR_FC_TX_DIS,
324 [FC_BOTH] = 0,
325};
326
327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
329{
330 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700331 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700333 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700334 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
336
337 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700338 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
340
Stephen Hemminger53419c62007-05-14 12:38:11 -0700341 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700342 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
345 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700346 /* set master & slave downshift counter to 1x */
347 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348
349 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700353 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700354 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700357
358 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
359 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
360 u16 spec;
361
362 /* Enable Class A driver for FE+ A0 */
363 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
364 spec |= PHY_M_FESC_SEL_CL_A;
365 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
366 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700367 } else {
368 /* disable energy detect */
369 ctrl &= ~PHY_M_PC_EN_DET_MSK;
370
371 /* enable automatic crossover */
372 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
373
Stephen Hemminger53419c62007-05-14 12:38:11 -0700374 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700375 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700376 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700377 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700378 ctrl &= ~PHY_M_PC_DSC_MSK;
379 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
380 }
381 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 } else {
383 /* workaround for deviation #4.88 (CRC errors) */
384 /* disable Automatic Crossover */
385
386 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700387 }
388
389 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
390
391 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700392 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
394
395 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
397 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
398 ctrl &= ~PHY_M_MAC_MD_MSK;
399 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
401
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 /* select page 1 to access Fiber registers */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405
406 /* for SFP-module set SIGDET polarity to low */
407 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
408 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700409 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700411
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 }
414
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700415 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416 ct1000 = 0;
417 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700418 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700420 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700421 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422 if (sky2->advertising & ADVERTISED_1000baseT_Full)
423 ct1000 |= PHY_M_1000C_AFD;
424 if (sky2->advertising & ADVERTISED_1000baseT_Half)
425 ct1000 |= PHY_M_1000C_AHD;
426 if (sky2->advertising & ADVERTISED_100baseT_Full)
427 adv |= PHY_M_AN_100_FD;
428 if (sky2->advertising & ADVERTISED_100baseT_Half)
429 adv |= PHY_M_AN_100_HD;
430 if (sky2->advertising & ADVERTISED_10baseT_Full)
431 adv |= PHY_M_AN_10_FD;
432 if (sky2->advertising & ADVERTISED_10baseT_Half)
433 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700434
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2->advertising & ADVERTISED_1000baseT_Full)
437 adv |= PHY_M_AN_1000X_AFD;
438 if (sky2->advertising & ADVERTISED_1000baseT_Half)
439 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700440 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 /* Restart Auto-negotiation */
443 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
444 } else {
445 /* forced speed/duplex settings */
446 ct1000 = PHY_M_1000C_MSE;
447
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700448 /* Disable auto update for duplex flow control and duplex */
449 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 switch (sky2->speed) {
452 case SPEED_1000:
453 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700454 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455 break;
456 case SPEED_100:
457 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 }
461
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 if (sky2->duplex == DUPLEX_FULL) {
463 reg |= GM_GPCR_DUP_FULL;
464 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700465 } else if (sky2->speed < SPEED_1000)
466 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700467 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700469 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
470 if (sky2_is_copper(hw))
471 adv |= copper_fc_adv[sky2->flow_mode];
472 else
473 adv |= fiber_fc_adv[sky2->flow_mode];
474 } else {
475 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700476 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700477
478 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700479 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700480 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
481 else
482 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 }
484
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700485 gma_write16(hw, port, GM_GP_CTRL, reg);
486
Stephen Hemminger05745c42007-09-19 15:36:45 -0700487 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700488 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
489
490 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
491 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
492
493 /* Setup Phy LED's */
494 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
495 ledover = 0;
496
497 switch (hw->chip_id) {
498 case CHIP_ID_YUKON_FE:
499 /* on 88E3082 these bits are at 11..9 (shifted left) */
500 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
501
502 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
503
504 /* delete ACT LED control bits */
505 ctrl &= ~PHY_M_FELP_LED1_MSK;
506 /* change ACT LED control to blink mode */
507 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
508 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
509 break;
510
Stephen Hemminger05745c42007-09-19 15:36:45 -0700511 case CHIP_ID_YUKON_FE_P:
512 /* Enable Link Partner Next Page */
513 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
514 ctrl |= PHY_M_PC_ENA_LIP_NP;
515
516 /* disable Energy Detect and enable scrambler */
517 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
519
520 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
521 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
522 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
523 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
524
525 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
526 break;
527
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700529 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700530
531 /* select page 3 to access LED control register */
532 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
533
534 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700535 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
536 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
537 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
538 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
539 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540
541 /* set Polarity Control register */
542 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700543 (PHY_M_POLC_LS1_P_MIX(4) |
544 PHY_M_POLC_IS0_P_MIX(4) |
545 PHY_M_POLC_LOS_CTRL(2) |
546 PHY_M_POLC_INIT_CTRL(2) |
547 PHY_M_POLC_STA1_CTRL(2) |
548 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549
550 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700551 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700552 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800553
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700554 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800555 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800556 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700557 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
558
559 /* select page 3 to access LED control register */
560 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
561
562 /* set LED Function Control register */
563 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
564 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
565 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
566 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
567 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
568
569 /* set Blink Rate in LED Timer Control Register */
570 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
571 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
572 /* restore page register */
573 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
574 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575
576 default:
577 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
578 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800579
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800581 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 }
583
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700584 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800585 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700586 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
587
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700589 gm_phy_write(hw, port, 0x18, 0xaa99);
590 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700591
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700592 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
593 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
594 gm_phy_write(hw, port, 0x18, 0xa204);
595 gm_phy_write(hw, port, 0x17, 0x2002);
596 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800597
598 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700599 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
601 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
602 /* apply workaround for integrated resistors calibration */
603 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
604 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700605 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
606 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700607 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800608 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
609
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700610 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
611 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800612 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800613 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800614 }
615
616 if (ledover)
617 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
618
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700619 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700620
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700621 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700622 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700623 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
624 else
625 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
626}
627
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700628static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
629static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
630
631static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700632{
633 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700634
Stephen Hemminger82637e82008-01-23 19:16:04 -0800635 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800636 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700637 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700638
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700639 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700640 reg1 |= coma_mode[port];
641
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800642 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800643 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
644 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700645
646 if (hw->chip_id == CHIP_ID_YUKON_FE)
647 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
648 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
649 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700650}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700651
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700652static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
653{
654 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700655 u16 ctrl;
656
657 /* release GPHY Control reset */
658 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
659
660 /* release GMAC reset */
661 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
662
663 if (hw->flags & SKY2_HW_NEWER_PHY) {
664 /* select page 2 to access MAC control register */
665 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
666
667 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
668 /* allow GMII Power Down */
669 ctrl &= ~PHY_M_MAC_GMIF_PUP;
670 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
671
672 /* set page register back to 0 */
673 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
674 }
675
676 /* setup General Purpose Control Register */
677 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700678 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
679 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
680 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700681
682 if (hw->chip_id != CHIP_ID_YUKON_EC) {
683 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200684 /* select page 2 to access MAC control register */
685 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700686
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200687 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700688 /* enable Power Down */
689 ctrl |= PHY_M_PC_POW_D_ENA;
690 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200691
692 /* set page register back to 0 */
693 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700694 }
695
696 /* set IEEE compatible Power Down Mode (dev. #4.99) */
697 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
698 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700699
700 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
701 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700702 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700703 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
704 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700705}
706
Stephen Hemminger1b537562005-12-20 15:08:07 -0800707/* Force a renegotiation */
708static void sky2_phy_reinit(struct sky2_port *sky2)
709{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800710 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800711 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800712 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800713}
714
Stephen Hemmingere3173832007-02-06 10:45:39 -0800715/* Put device in state to listen for Wake On Lan */
716static void sky2_wol_init(struct sky2_port *sky2)
717{
718 struct sky2_hw *hw = sky2->hw;
719 unsigned port = sky2->port;
720 enum flow_control save_mode;
721 u16 ctrl;
722 u32 reg1;
723
724 /* Bring hardware out of reset */
725 sky2_write16(hw, B0_CTST, CS_RST_CLR);
726 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
727
728 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
729 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
730
731 /* Force to 10/100
732 * sky2_reset will re-enable on resume
733 */
734 save_mode = sky2->flow_mode;
735 ctrl = sky2->advertising;
736
737 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
738 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700739
740 spin_lock_bh(&sky2->phy_lock);
741 sky2_phy_power_up(hw, port);
742 sky2_phy_init(hw, port);
743 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800744
745 sky2->flow_mode = save_mode;
746 sky2->advertising = ctrl;
747
748 /* Set GMAC to no flow control and auto update for speed/duplex */
749 gma_write16(hw, port, GM_GP_CTRL,
750 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
751 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
752
753 /* Set WOL address */
754 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
755 sky2->netdev->dev_addr, ETH_ALEN);
756
757 /* Turn on appropriate WOL control bits */
758 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
759 ctrl = 0;
760 if (sky2->wol & WAKE_PHY)
761 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
762 else
763 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
764
765 if (sky2->wol & WAKE_MAGIC)
766 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
767 else
768 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
769
770 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
771 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
772
773 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800774 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800775 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800776 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800777
778 /* block receiver */
779 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
780
781}
782
Stephen Hemminger69161612007-06-04 17:23:26 -0700783static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
784{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700785 struct net_device *dev = hw->dev[port];
786
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800787 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
788 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
789 hw->chip_id == CHIP_ID_YUKON_FE_P ||
790 hw->chip_id == CHIP_ID_YUKON_SUPR) {
791 /* Yukon-Extreme B0 and further Extreme devices */
792 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700793
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800794 if (dev->mtu <= ETH_DATA_LEN)
795 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
796 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700797
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800798 else
799 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
800 TX_JUMBO_ENA| TX_STFW_ENA);
801 } else {
802 if (dev->mtu <= ETH_DATA_LEN)
803 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
804 else {
805 /* set Tx GMAC FIFO Almost Empty Threshold */
806 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
807 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700808
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800809 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
810
811 /* Can't do offload because of lack of store/forward */
812 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
813 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700814 }
815}
816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700817static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
818{
819 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
820 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100821 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822 int i;
823 const u8 *addr = hw->dev[port]->dev_addr;
824
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700825 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
826 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700827
828 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
829
Stephen Hemminger793b8832005-09-14 16:06:14 -0700830 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831 /* WA DEV_472 -- looks like crossed wires on port 2 */
832 /* clear GMAC 1 Control reset */
833 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
834 do {
835 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
836 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
837 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
838 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
839 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
840 }
841
Stephen Hemminger793b8832005-09-14 16:06:14 -0700842 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700843
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700844 /* Enable Transmit FIFO Underrun */
845 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
846
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800847 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700848 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800850 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851
852 /* MIB clear */
853 reg = gma_read16(hw, port, GM_PHY_ADDR);
854 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
855
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700856 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
857 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700858 gma_write16(hw, port, GM_PHY_ADDR, reg);
859
860 /* transmit control */
861 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
862
863 /* receive control reg: unicast + multicast + no FCS */
864 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700865 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700866
867 /* transmit flow control */
868 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
869
870 /* transmit parameter */
871 gma_write16(hw, port, GM_TX_PARAM,
872 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
873 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
874 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
875 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
876
877 /* serial mode register */
878 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700879 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700881 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700882 reg |= GM_SMOD_JUMBO_ENA;
883
884 gma_write16(hw, port, GM_SERIAL_MODE, reg);
885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 /* virtual address for data */
887 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
888
Stephen Hemminger793b8832005-09-14 16:06:14 -0700889 /* physical address: used for pause frames */
890 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
891
892 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
894 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
895 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
896
897 /* Configure Rx MAC FIFO */
898 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100899 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700900 if (hw->chip_id == CHIP_ID_YUKON_EX ||
901 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100902 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700903
Al Viro25cccec2007-07-20 16:07:33 +0100904 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800906 if (hw->chip_id == CHIP_ID_YUKON_XL) {
907 /* Hardware errata - clear flush mask */
908 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
909 } else {
910 /* Flush Rx MAC FIFO on any flow control or error */
911 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
912 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700913
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800914 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700915 reg = RX_GMF_FL_THR_DEF + 1;
916 /* Another magic mystery workaround from sk98lin */
917 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
918 hw->chip_rev == CHIP_REV_YU_FE2_A0)
919 reg = 0x178;
920 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921
922 /* Configure Tx MAC FIFO */
923 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
924 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800925
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700926 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800927 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800928 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800929 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700930
Stephen Hemminger69161612007-06-04 17:23:26 -0700931 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800932 }
933
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800934 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
935 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
936 /* disable dynamic watermark */
937 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
938 reg &= ~TX_DYN_WM_ENA;
939 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
940 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700941}
942
Stephen Hemminger67712902006-12-04 15:53:45 -0800943/* Assign Ram Buffer allocation to queue */
944static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945{
Stephen Hemminger67712902006-12-04 15:53:45 -0800946 u32 end;
947
948 /* convert from K bytes to qwords used for hw register */
949 start *= 1024/8;
950 space *= 1024/8;
951 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700952
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700953 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
954 sky2_write32(hw, RB_ADDR(q, RB_START), start);
955 sky2_write32(hw, RB_ADDR(q, RB_END), end);
956 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
957 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
958
959 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800960 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700961
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800962 /* On receive queue's set the thresholds
963 * give receiver priority when > 3/4 full
964 * send pause when down to 2K
965 */
966 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
967 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700968
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800969 tp = space - 2048/8;
970 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
971 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972 } else {
973 /* Enable store & forward on Tx queue's because
974 * Tx FIFO is only 1K on Yukon
975 */
976 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
977 }
978
979 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700980 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981}
982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800984static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700985{
986 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
987 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
988 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800989 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990}
991
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700992/* Setup prefetch unit registers. This is the interface between
993 * hardware and driver list elements
994 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800995static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000996 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
999 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001000 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1001 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1003 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001004
1005 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001006}
1007
Mike McCormack9b289c32009-08-14 05:15:12 +00001008static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001009{
Mike McCormack9b289c32009-08-14 05:15:12 +00001010 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001011 struct tx_ring_info *re = sky2->tx_ring + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001013 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001014 re->flags = 0;
1015 re->skb = NULL;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001016 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001017 return le;
1018}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001019
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001020static void tx_init(struct sky2_port *sky2)
1021{
1022 struct sky2_tx_le *le;
1023
1024 sky2->tx_prod = sky2->tx_cons = 0;
1025 sky2->tx_tcpsum = 0;
1026 sky2->tx_last_mss = 0;
1027
Mike McCormack9b289c32009-08-14 05:15:12 +00001028 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001029 le->addr = 0;
1030 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001031 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001032}
1033
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001034/* Update chip's next pointer */
1035static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001037 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001038 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001039 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1040
1041 /* Synchronize I/O on since next processor may write to tail */
1042 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043}
1044
Stephen Hemminger793b8832005-09-14 16:06:14 -07001045
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001046static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1047{
1048 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001049 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001050 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001051 return le;
1052}
1053
Stephen Hemminger14d02632006-09-26 11:57:43 -07001054/* Build description to hardware for one receive segment */
1055static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1056 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057{
1058 struct sky2_rx_le *le;
1059
Stephen Hemminger86c68872008-01-10 16:14:12 -08001060 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001062 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063 le->opcode = OP_ADDR64 | HW_OWNER;
1064 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001065
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001067 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001068 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001069 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070}
1071
Stephen Hemminger14d02632006-09-26 11:57:43 -07001072/* Build description to hardware for one possibly fragmented skb */
1073static void sky2_rx_submit(struct sky2_port *sky2,
1074 const struct rx_ring_info *re)
1075{
1076 int i;
1077
1078 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1079
1080 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1081 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1082}
1083
1084
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001085static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001086 unsigned size)
1087{
1088 struct sk_buff *skb = re->skb;
1089 int i;
1090
1091 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001092 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1093 return -EIO;
1094
Stephen Hemminger14d02632006-09-26 11:57:43 -07001095 pci_unmap_len_set(re, data_size, size);
1096
1097 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1098 re->frag_addr[i] = pci_map_page(pdev,
1099 skb_shinfo(skb)->frags[i].page,
1100 skb_shinfo(skb)->frags[i].page_offset,
1101 skb_shinfo(skb)->frags[i].size,
1102 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001103 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001104}
1105
1106static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1107{
1108 struct sk_buff *skb = re->skb;
1109 int i;
1110
1111 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1112 PCI_DMA_FROMDEVICE);
1113
1114 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1115 pci_unmap_page(pdev, re->frag_addr[i],
1116 skb_shinfo(skb)->frags[i].size,
1117 PCI_DMA_FROMDEVICE);
1118}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001119
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120/* Tell chip where to start receive checksum.
1121 * Actually has two checksums, but set both same to avoid possible byte
1122 * order problems.
1123 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001124static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001125{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001126 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001128 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1129 le->ctrl = 0;
1130 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001131
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001132 sky2_write32(sky2->hw,
1133 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001134 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1135 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136}
1137
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001138/*
1139 * The RX Stop command will not work for Yukon-2 if the BMU does not
1140 * reach the end of packet and since we can't make sure that we have
1141 * incoming data, we must reset the BMU while it is not doing a DMA
1142 * transfer. Since it is possible that the RX path is still active,
1143 * the RX RAM buffer will be stopped first, so any possible incoming
1144 * data will not trigger a DMA. After the RAM buffer is stopped, the
1145 * BMU is polled until any DMA in progress is ended and only then it
1146 * will be reset.
1147 */
1148static void sky2_rx_stop(struct sky2_port *sky2)
1149{
1150 struct sky2_hw *hw = sky2->hw;
1151 unsigned rxq = rxqaddr[sky2->port];
1152 int i;
1153
1154 /* disable the RAM Buffer receive queue */
1155 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1156
1157 for (i = 0; i < 0xffff; i++)
1158 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1159 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1160 goto stopped;
1161
1162 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1163 sky2->netdev->name);
1164stopped:
1165 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1166
1167 /* reset the Rx prefetch unit */
1168 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001169 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001170}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001171
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001172/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173static void sky2_rx_clean(struct sky2_port *sky2)
1174{
1175 unsigned i;
1176
1177 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001178 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001179 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180
1181 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001182 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183 kfree_skb(re->skb);
1184 re->skb = NULL;
1185 }
1186 }
1187}
1188
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001189/* Basic MII support */
1190static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1191{
1192 struct mii_ioctl_data *data = if_mii(ifr);
1193 struct sky2_port *sky2 = netdev_priv(dev);
1194 struct sky2_hw *hw = sky2->hw;
1195 int err = -EOPNOTSUPP;
1196
1197 if (!netif_running(dev))
1198 return -ENODEV; /* Phy still in reset */
1199
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001200 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001201 case SIOCGMIIPHY:
1202 data->phy_id = PHY_ADDR_MARV;
1203
1204 /* fallthru */
1205 case SIOCGMIIREG: {
1206 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001207
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001208 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001209 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001210 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001211
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001212 data->val_out = val;
1213 break;
1214 }
1215
1216 case SIOCSMIIREG:
1217 if (!capable(CAP_NET_ADMIN))
1218 return -EPERM;
1219
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001220 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001221 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1222 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001223 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001224 break;
1225 }
1226 return err;
1227}
1228
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001229#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001230static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001231{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001232 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001233 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1234 RX_VLAN_STRIP_ON);
1235 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1236 TX_VLAN_TAG_ON);
1237 } else {
1238 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1239 RX_VLAN_STRIP_OFF);
1240 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1241 TX_VLAN_TAG_OFF);
1242 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001243}
1244
1245static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1246{
1247 struct sky2_port *sky2 = netdev_priv(dev);
1248 struct sky2_hw *hw = sky2->hw;
1249 u16 port = sky2->port;
1250
1251 netif_tx_lock_bh(dev);
1252 napi_disable(&hw->napi);
1253
1254 sky2->vlgrp = grp;
1255 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001256
David S. Millerd1d08d12008-01-07 20:53:33 -08001257 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001258 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001259 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001260}
1261#endif
1262
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001263/* Amount of required worst case padding in rx buffer */
1264static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1265{
1266 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1267}
1268
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001269/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001270 * Allocate an skb for receiving. If the MTU is large enough
1271 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001272 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001273static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001274{
1275 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001276 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001277
Stephen Hemminger724b6942009-08-18 15:17:10 +00001278 skb = netdev_alloc_skb(sky2->netdev,
1279 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001280 if (!skb)
1281 goto nomem;
1282
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001283 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001284 unsigned char *start;
1285 /*
1286 * Workaround for a bug in FIFO that cause hang
1287 * if the FIFO if the receive buffer is not 64 byte aligned.
1288 * The buffer returned from netdev_alloc_skb is
1289 * aligned except if slab debugging is enabled.
1290 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001291 start = PTR_ALIGN(skb->data, 8);
1292 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001293 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001294 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001295
1296 for (i = 0; i < sky2->rx_nfrags; i++) {
1297 struct page *page = alloc_page(GFP_ATOMIC);
1298
1299 if (!page)
1300 goto free_partial;
1301 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001302 }
1303
1304 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001305free_partial:
1306 kfree_skb(skb);
1307nomem:
1308 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001309}
1310
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001311static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1312{
1313 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1314}
1315
Stephen Hemminger82788c72006-01-17 13:43:10 -08001316/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001318 * Normal case this ends up creating one list element for skb
1319 * in the receive ring. Worst case if using large MTU and each
1320 * allocation falls on a different 64 bit region, that results
1321 * in 6 list elements per ring entry.
1322 * One element is used for checksum enable/disable, and one
1323 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001324 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001325static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001326{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001327 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001328 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001329 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001330 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001331
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001332 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001333 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001334
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001335 /* On PCI express lowering the watermark gives better performance */
1336 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1337 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1338
1339 /* These chips have no ram buffer?
1340 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001341 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001342 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1343 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001344 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001345
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001346 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1347
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001348 if (!(hw->flags & SKY2_HW_NEW_LE))
1349 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350
Stephen Hemminger14d02632006-09-26 11:57:43 -07001351 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001352 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001353
1354 /* Stopping point for hardware truncation */
1355 thresh = (size - 8) / sizeof(u32);
1356
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001357 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001358 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1359
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001360 /* Compute residue after pages */
1361 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001362
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001363 /* Optimize to handle small packets and headers */
1364 if (size < copybreak)
1365 size = copybreak;
1366 if (size < ETH_HLEN)
1367 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001368
Stephen Hemminger14d02632006-09-26 11:57:43 -07001369 sky2->rx_data_size = size;
1370
1371 /* Fill Rx ring */
1372 for (i = 0; i < sky2->rx_pending; i++) {
1373 re = sky2->rx_ring + i;
1374
1375 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001376 if (!re->skb)
1377 goto nomem;
1378
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001379 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1380 dev_kfree_skb(re->skb);
1381 re->skb = NULL;
1382 goto nomem;
1383 }
1384
Stephen Hemminger14d02632006-09-26 11:57:43 -07001385 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001386 }
1387
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001388 /*
1389 * The receiver hangs if it receives frames larger than the
1390 * packet buffer. As a workaround, truncate oversize frames, but
1391 * the register is limited to 9 bits, so if you do frames > 2052
1392 * you better get the MTU right!
1393 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001394 if (thresh > 0x1ff)
1395 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1396 else {
1397 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1398 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1399 }
1400
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001401 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001402 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001403 return 0;
1404nomem:
1405 sky2_rx_clean(sky2);
1406 return -ENOMEM;
1407}
1408
Mike McCormack90bbebb2009-09-01 03:21:35 +00001409static int sky2_alloc_buffers(struct sky2_port *sky2)
1410{
1411 struct sky2_hw *hw = sky2->hw;
1412
1413 /* must be power of 2 */
1414 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1415 sky2->tx_ring_size *
1416 sizeof(struct sky2_tx_le),
1417 &sky2->tx_le_map);
1418 if (!sky2->tx_le)
1419 goto nomem;
1420
1421 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1422 GFP_KERNEL);
1423 if (!sky2->tx_ring)
1424 goto nomem;
1425
1426 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1427 &sky2->rx_le_map);
1428 if (!sky2->rx_le)
1429 goto nomem;
1430 memset(sky2->rx_le, 0, RX_LE_BYTES);
1431
1432 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1433 GFP_KERNEL);
1434 if (!sky2->rx_ring)
1435 goto nomem;
1436
1437 return 0;
1438nomem:
1439 return -ENOMEM;
1440}
1441
1442static void sky2_free_buffers(struct sky2_port *sky2)
1443{
1444 struct sky2_hw *hw = sky2->hw;
1445
1446 if (sky2->rx_le) {
1447 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1448 sky2->rx_le, sky2->rx_le_map);
1449 sky2->rx_le = NULL;
1450 }
1451 if (sky2->tx_le) {
1452 pci_free_consistent(hw->pdev,
1453 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1454 sky2->tx_le, sky2->tx_le_map);
1455 sky2->tx_le = NULL;
1456 }
1457 kfree(sky2->tx_ring);
1458 kfree(sky2->rx_ring);
1459
1460 sky2->tx_ring = NULL;
1461 sky2->rx_ring = NULL;
1462}
1463
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464/* Bring up network interface. */
1465static int sky2_up(struct net_device *dev)
1466{
1467 struct sky2_port *sky2 = netdev_priv(dev);
1468 struct sky2_hw *hw = sky2->hw;
1469 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001470 u32 imask, ramsize;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001471 int cap, err;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001472 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001473
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001474 /*
1475 * On dual port PCI-X card, there is an problem where status
1476 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001477 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001478 if (otherdev && netif_running(otherdev) &&
1479 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001480 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001481
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001482 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001483 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001484 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1485
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001486 }
1487
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001488 netif_carrier_off(dev);
1489
Mike McCormack90bbebb2009-09-01 03:21:35 +00001490 err = sky2_alloc_buffers(sky2);
1491 if (err)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001493
1494 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001496 sky2_mac_init(hw, port);
1497
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001498 /* Register is number of 4K blocks on internal RAM buffer. */
1499 ramsize = sky2_read8(hw, B2_E_0) * 4;
1500 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001501 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001502
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001503 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001504 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001505 if (ramsize < 16)
1506 rxspace = ramsize / 2;
1507 else
1508 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001509
Stephen Hemminger67712902006-12-04 15:53:45 -08001510 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1511 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1512
1513 /* Make sure SyncQ is disabled */
1514 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1515 RB_RST_SET);
1516 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001517
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001518 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001519
Stephen Hemminger69161612007-06-04 17:23:26 -07001520 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1521 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1522 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1523
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001524 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001525 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1526 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001527 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001528
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001530 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001532#ifdef SKY2_VLAN_TAG_USED
1533 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1534#endif
1535
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001536 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001537 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001538 goto err_out;
1539
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001540 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001541 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001542 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001543 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001544 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001545
Alexey Dobriyana11da892009-01-30 13:45:31 -08001546 if (netif_msg_ifup(sky2))
1547 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001548
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001549 return 0;
1550
1551err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001552 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553 return err;
1554}
1555
Stephen Hemminger793b8832005-09-14 16:06:14 -07001556/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001557static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001558{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001559 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001560}
1561
1562/* Number of list elements available for next tx */
1563static inline int tx_avail(const struct sky2_port *sky2)
1564{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001565 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001566}
1567
1568/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001569static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001570{
1571 unsigned count;
1572
1573 count = sizeof(dma_addr_t) / sizeof(u32);
1574 count += skb_shinfo(skb)->nr_frags * count;
1575
Herbert Xu89114af2006-07-08 13:34:32 -07001576 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001577 ++count;
1578
Patrick McHardy84fa7932006-08-29 16:44:56 -07001579 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001580 ++count;
1581
1582 return count;
1583}
1584
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001585static void sky2_tx_unmap(struct pci_dev *pdev,
1586 const struct tx_ring_info *re)
1587{
1588 if (re->flags & TX_MAP_SINGLE)
1589 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1590 pci_unmap_len(re, maplen),
1591 PCI_DMA_TODEVICE);
1592 else if (re->flags & TX_MAP_PAGE)
1593 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1594 pci_unmap_len(re, maplen),
1595 PCI_DMA_TODEVICE);
1596}
1597
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001598/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001599 * Put one packet in ring for transmit.
1600 * A single packet can generate multiple list elements, and
1601 * the number of ring elements will probably be less than the number
1602 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001604static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1605 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606{
1607 struct sky2_port *sky2 = netdev_priv(dev);
1608 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001609 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001610 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001611 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001612 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001613 u32 upper;
1614 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615 u16 mss;
1616 u8 ctrl;
1617
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001618 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1619 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001620
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621 len = skb_headlen(skb);
1622 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001623
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001624 if (pci_dma_mapping_error(hw->pdev, mapping))
1625 goto mapping_error;
1626
Mike McCormack9b289c32009-08-14 05:15:12 +00001627 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001628 if (unlikely(netif_msg_tx_queued(sky2)))
1629 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001630 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001631
Stephen Hemminger86c68872008-01-10 16:14:12 -08001632 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001633 upper = upper_32_bits(mapping);
1634 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001635 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001636 le->addr = cpu_to_le32(upper);
1637 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001638 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001639 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640
1641 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001642 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001643 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001644
1645 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001646 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647
Stephen Hemminger69161612007-06-04 17:23:26 -07001648 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001649 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001650 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001651
1652 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001653 le->opcode = OP_MSS | HW_OWNER;
1654 else
1655 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001656 sky2->tx_last_mss = mss;
1657 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658 }
1659
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001661#ifdef SKY2_VLAN_TAG_USED
1662 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1663 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1664 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001665 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001666 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001667 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001668 } else
1669 le->opcode |= OP_VLAN;
1670 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1671 ctrl |= INS_VLAN;
1672 }
1673#endif
1674
1675 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001676 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001677 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001678 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001679 ctrl |= CALSUM; /* auto checksum */
1680 else {
1681 const unsigned offset = skb_transport_offset(skb);
1682 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001683
Stephen Hemminger69161612007-06-04 17:23:26 -07001684 tcpsum = offset << 16; /* sum start */
1685 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686
Stephen Hemminger69161612007-06-04 17:23:26 -07001687 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1688 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1689 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
Stephen Hemminger69161612007-06-04 17:23:26 -07001691 if (tcpsum != sky2->tx_tcpsum) {
1692 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001693
Mike McCormack9b289c32009-08-14 05:15:12 +00001694 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001695 le->addr = cpu_to_le32(tcpsum);
1696 le->length = 0; /* initial checksum value */
1697 le->ctrl = 1; /* one packet */
1698 le->opcode = OP_TCPLISW | HW_OWNER;
1699 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001700 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701 }
1702
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001703 re = sky2->tx_ring + slot;
1704 re->flags = TX_MAP_SINGLE;
1705 pci_unmap_addr_set(re, mapaddr, mapping);
1706 pci_unmap_len_set(re, maplen, len);
1707
Mike McCormack9b289c32009-08-14 05:15:12 +00001708 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001709 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710 le->length = cpu_to_le16(len);
1711 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001712 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714
1715 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001716 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717
1718 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1719 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001720
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001721 if (pci_dma_mapping_error(hw->pdev, mapping))
1722 goto mapping_unwind;
1723
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001724 upper = upper_32_bits(mapping);
1725 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001726 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001727 le->addr = cpu_to_le32(upper);
1728 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001729 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730 }
1731
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001732 re = sky2->tx_ring + slot;
1733 re->flags = TX_MAP_PAGE;
1734 pci_unmap_addr_set(re, mapaddr, mapping);
1735 pci_unmap_len_set(re, maplen, frag->size);
1736
Mike McCormack9b289c32009-08-14 05:15:12 +00001737 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001738 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739 le->length = cpu_to_le16(frag->size);
1740 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001741 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001743
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001744 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001745 le->ctrl |= EOP;
1746
Mike McCormack9b289c32009-08-14 05:15:12 +00001747 sky2->tx_prod = slot;
1748
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001749 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1750 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001751
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001752 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001755
1756mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001757 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001758 re = sky2->tx_ring + i;
1759
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001760 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001761 }
1762
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001763mapping_error:
1764 if (net_ratelimit())
1765 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1766 dev_kfree_skb(skb);
1767 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768}
1769
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 * Free ring elements from starting at tx_cons until "done"
1772 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001773 * NB:
1774 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001775 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001776 * 2. This may run in parallel start_xmit because the it only
1777 * looks at the tail of the queue of FIFO (tx_cons), not
1778 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001780static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001781{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001782 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001783 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001785 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001786
Stephen Hemminger291ea612006-09-26 11:57:41 -07001787 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001788 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001789 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001790 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001792 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001794 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001795 if (unlikely(netif_msg_tx_done(sky2)))
1796 printk(KERN_DEBUG "%s: tx done %u\n",
1797 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001798
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001799 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001800 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001801
Stephen Hemminger724b6942009-08-18 15:17:10 +00001802 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001803
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001804 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001805 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807
Stephen Hemminger291ea612006-09-26 11:57:41 -07001808 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001809 smp_mb();
1810
Stephen Hemminger22e11702006-07-12 15:23:48 -07001811 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813}
1814
Mike McCormack264bb4f2009-08-14 05:15:14 +00001815static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001816{
Mike McCormacka5109962009-08-14 05:15:13 +00001817 /* Disable Force Sync bit and Enable Alloc bit */
1818 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1819 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1820
1821 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1822 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1823 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1824
1825 /* Reset the PCI FIFO of the async Tx queue */
1826 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1827 BMU_RST_SET | BMU_FIFO_RST);
1828
1829 /* Reset the Tx prefetch units */
1830 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1831 PREF_UNIT_RST_SET);
1832
1833 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1834 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1835}
1836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837/* Network shutdown */
1838static int sky2_down(struct net_device *dev)
1839{
1840 struct sky2_port *sky2 = netdev_priv(dev);
1841 struct sky2_hw *hw = sky2->hw;
1842 unsigned port = sky2->port;
1843 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001844 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845
Stephen Hemminger1b537562005-12-20 15:08:07 -08001846 /* Never really got started! */
1847 if (!sky2->tx_le)
1848 return 0;
1849
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850 if (netif_msg_ifdown(sky2))
1851 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1852
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001853 /* Force flow control off */
1854 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001855
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856 /* Stop transmitter */
1857 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1858 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1859
1860 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001861 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862
1863 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001865 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1866
1867 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1868
1869 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1871 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1873
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001874 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001875
Stephen Hemminger6c835042009-06-17 07:30:35 +00001876 /* Force any delayed status interrrupt and NAPI */
1877 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1878 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1879 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1880 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1881
Mike McCormacka947a392009-07-21 20:57:56 -07001882 sky2_rx_stop(sky2);
1883
1884 /* Disable port IRQ */
1885 imask = sky2_read32(hw, B0_IMSK);
1886 imask &= ~portirq_msk[port];
1887 sky2_write32(hw, B0_IMSK, imask);
1888 sky2_read32(hw, B0_IMSK);
1889
Stephen Hemminger6c835042009-06-17 07:30:35 +00001890 synchronize_irq(hw->pdev->irq);
1891 napi_synchronize(&hw->napi);
1892
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001893 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001894 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001895 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001896
Mike McCormack264bb4f2009-08-14 05:15:14 +00001897 sky2_tx_reset(hw, port);
1898
Stephen Hemminger481cea42009-08-14 15:33:19 -07001899 /* Free any pending frames stuck in HW queue */
1900 sky2_tx_complete(sky2, sky2->tx_prod);
1901
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001902 sky2_rx_clean(sky2);
1903
Mike McCormack90bbebb2009-09-01 03:21:35 +00001904 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001905
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906 return 0;
1907}
1908
1909static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1910{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001911 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001912 return SPEED_1000;
1913
Stephen Hemminger05745c42007-09-19 15:36:45 -07001914 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1915 if (aux & PHY_M_PS_SPEED_100)
1916 return SPEED_100;
1917 else
1918 return SPEED_10;
1919 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920
1921 switch (aux & PHY_M_PS_SPEED_MSK) {
1922 case PHY_M_PS_SPEED_1000:
1923 return SPEED_1000;
1924 case PHY_M_PS_SPEED_100:
1925 return SPEED_100;
1926 default:
1927 return SPEED_10;
1928 }
1929}
1930
1931static void sky2_link_up(struct sky2_port *sky2)
1932{
1933 struct sky2_hw *hw = sky2->hw;
1934 unsigned port = sky2->port;
1935 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001936 static const char *fc_name[] = {
1937 [FC_NONE] = "none",
1938 [FC_TX] = "tx",
1939 [FC_RX] = "rx",
1940 [FC_BOTH] = "both",
1941 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001943 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001944 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1946 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947
1948 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1949
1950 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951
Stephen Hemminger75e80682007-09-19 15:36:46 -07001952 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001955 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1957
1958 if (netif_msg_link(sky2))
1959 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001960 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961 sky2->netdev->name, sky2->speed,
1962 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001963 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964}
1965
1966static void sky2_link_down(struct sky2_port *sky2)
1967{
1968 struct sky2_hw *hw = sky2->hw;
1969 unsigned port = sky2->port;
1970 u16 reg;
1971
1972 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1973
1974 reg = gma_read16(hw, port, GM_GP_CTRL);
1975 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1976 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979
1980 /* Turn on link LED */
1981 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1982
1983 if (netif_msg_link(sky2))
1984 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001985
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986 sky2_phy_init(hw, port);
1987}
1988
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001989static enum flow_control sky2_flow(int rx, int tx)
1990{
1991 if (rx)
1992 return tx ? FC_BOTH : FC_RX;
1993 else
1994 return tx ? FC_TX : FC_NONE;
1995}
1996
Stephen Hemminger793b8832005-09-14 16:06:14 -07001997static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1998{
1999 struct sky2_hw *hw = sky2->hw;
2000 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002001 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002002
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002003 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002004 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002005 if (lpa & PHY_M_AN_RF) {
2006 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2007 return -1;
2008 }
2009
Stephen Hemminger793b8832005-09-14 16:06:14 -07002010 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2011 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2012 sky2->netdev->name);
2013 return -1;
2014 }
2015
Stephen Hemminger793b8832005-09-14 16:06:14 -07002016 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002017 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002018
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002019 /* Since the pause result bits seem to in different positions on
2020 * different chips. look at registers.
2021 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002022 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002023 /* Shift for bits in fiber PHY */
2024 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2025 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002026
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002027 if (advert & ADVERTISE_1000XPAUSE)
2028 advert |= ADVERTISE_PAUSE_CAP;
2029 if (advert & ADVERTISE_1000XPSE_ASYM)
2030 advert |= ADVERTISE_PAUSE_ASYM;
2031 if (lpa & LPA_1000XPAUSE)
2032 lpa |= LPA_PAUSE_CAP;
2033 if (lpa & LPA_1000XPAUSE_ASYM)
2034 lpa |= LPA_PAUSE_ASYM;
2035 }
2036
2037 sky2->flow_status = FC_NONE;
2038 if (advert & ADVERTISE_PAUSE_CAP) {
2039 if (lpa & LPA_PAUSE_CAP)
2040 sky2->flow_status = FC_BOTH;
2041 else if (advert & ADVERTISE_PAUSE_ASYM)
2042 sky2->flow_status = FC_RX;
2043 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2044 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2045 sky2->flow_status = FC_TX;
2046 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002047
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002048 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002049 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002050 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002051
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002052 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002053 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2054 else
2055 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2056
2057 return 0;
2058}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002059
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002060/* Interrupt from PHY */
2061static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002063 struct net_device *dev = hw->dev[port];
2064 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065 u16 istatus, phystat;
2066
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002067 if (!netif_running(dev))
2068 return;
2069
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002070 spin_lock(&sky2->phy_lock);
2071 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2072 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2073
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002074 if (netif_msg_intr(sky2))
2075 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2076 sky2->netdev->name, istatus, phystat);
2077
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002078 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002079 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002080 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002081 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082 }
2083
Stephen Hemminger793b8832005-09-14 16:06:14 -07002084 if (istatus & PHY_M_IS_LSP_CHANGE)
2085 sky2->speed = sky2_phy_speed(hw, phystat);
2086
2087 if (istatus & PHY_M_IS_DUP_CHANGE)
2088 sky2->duplex =
2089 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2090
2091 if (istatus & PHY_M_IS_LST_CHANGE) {
2092 if (phystat & PHY_M_PS_LINK_UP)
2093 sky2_link_up(sky2);
2094 else
2095 sky2_link_down(sky2);
2096 }
2097out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002098 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099}
2100
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002101/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002102 * and tx queue is full (stopped).
2103 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104static void sky2_tx_timeout(struct net_device *dev)
2105{
2106 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002107 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108
2109 if (netif_msg_timer(sky2))
2110 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2111
Stephen Hemminger8f246642006-03-20 15:48:21 -08002112 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002113 dev->name, sky2->tx_cons, sky2->tx_prod,
2114 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2115 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002116
Stephen Hemminger81906792007-02-15 16:40:33 -08002117 /* can't restart safely under softirq */
2118 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002119}
2120
2121static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2122{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002123 struct sky2_port *sky2 = netdev_priv(dev);
2124 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002125 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002126 int err;
2127 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002128 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002129
2130 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2131 return -EINVAL;
2132
Stephen Hemminger05745c42007-09-19 15:36:45 -07002133 if (new_mtu > ETH_DATA_LEN &&
2134 (hw->chip_id == CHIP_ID_YUKON_FE ||
2135 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002136 return -EINVAL;
2137
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002138 if (!netif_running(dev)) {
2139 dev->mtu = new_mtu;
2140 return 0;
2141 }
2142
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002143 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002144 sky2_write32(hw, B0_IMSK, 0);
2145
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002146 dev->trans_start = jiffies; /* prevent tx timeout */
2147 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002148 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002149
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002150 synchronize_irq(hw->pdev->irq);
2151
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002152 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002153 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002154
2155 ctl = gma_read16(hw, port, GM_GP_CTRL);
2156 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002157 sky2_rx_stop(sky2);
2158 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002159
2160 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002161
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002162 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2163 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002165 if (dev->mtu > ETH_DATA_LEN)
2166 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002167
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002168 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002169
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002170 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002171
2172 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002173 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002174
David S. Millerd1d08d12008-01-07 20:53:33 -08002175 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002176 napi_enable(&hw->napi);
2177
Stephen Hemminger1b537562005-12-20 15:08:07 -08002178 if (err)
2179 dev_close(dev);
2180 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002181 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002182
Stephen Hemminger1b537562005-12-20 15:08:07 -08002183 netif_wake_queue(dev);
2184 }
2185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 return err;
2187}
2188
Stephen Hemminger14d02632006-09-26 11:57:43 -07002189/* For small just reuse existing skb for next receive */
2190static struct sk_buff *receive_copy(struct sky2_port *sky2,
2191 const struct rx_ring_info *re,
2192 unsigned length)
2193{
2194 struct sk_buff *skb;
2195
2196 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2197 if (likely(skb)) {
2198 skb_reserve(skb, 2);
2199 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2200 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002201 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002202 skb->ip_summed = re->skb->ip_summed;
2203 skb->csum = re->skb->csum;
2204 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2205 length, PCI_DMA_FROMDEVICE);
2206 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002207 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002208 }
2209 return skb;
2210}
2211
2212/* Adjust length of skb with fragments to match received data */
2213static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2214 unsigned int length)
2215{
2216 int i, num_frags;
2217 unsigned int size;
2218
2219 /* put header into skb */
2220 size = min(length, hdr_space);
2221 skb->tail += size;
2222 skb->len += size;
2223 length -= size;
2224
2225 num_frags = skb_shinfo(skb)->nr_frags;
2226 for (i = 0; i < num_frags; i++) {
2227 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2228
2229 if (length == 0) {
2230 /* don't need this page */
2231 __free_page(frag->page);
2232 --skb_shinfo(skb)->nr_frags;
2233 } else {
2234 size = min(length, (unsigned) PAGE_SIZE);
2235
2236 frag->size = size;
2237 skb->data_len += size;
2238 skb->truesize += size;
2239 skb->len += size;
2240 length -= size;
2241 }
2242 }
2243}
2244
2245/* Normal packet - take skb from ring element and put in a new one */
2246static struct sk_buff *receive_new(struct sky2_port *sky2,
2247 struct rx_ring_info *re,
2248 unsigned int length)
2249{
2250 struct sk_buff *skb, *nskb;
2251 unsigned hdr_space = sky2->rx_data_size;
2252
Stephen Hemminger14d02632006-09-26 11:57:43 -07002253 /* Don't be tricky about reusing pages (yet) */
2254 nskb = sky2_rx_alloc(sky2);
2255 if (unlikely(!nskb))
2256 return NULL;
2257
2258 skb = re->skb;
2259 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2260
2261 prefetch(skb->data);
2262 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002263 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2264 dev_kfree_skb(nskb);
2265 re->skb = skb;
2266 return NULL;
2267 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002268
2269 if (skb_shinfo(skb)->nr_frags)
2270 skb_put_frags(skb, hdr_space, length);
2271 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002272 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002273 return skb;
2274}
2275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002276/*
2277 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002278 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002279 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002280static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002281 u16 length, u32 status)
2282{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002283 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002284 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002285 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002286 u16 count = (status & GMR_FS_LEN) >> 16;
2287
2288#ifdef SKY2_VLAN_TAG_USED
2289 /* Account for vlan tag */
2290 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2291 count -= VLAN_HLEN;
2292#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002293
2294 if (unlikely(netif_msg_rx_status(sky2)))
2295 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002296 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297
Stephen Hemminger793b8832005-09-14 16:06:14 -07002298 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002299 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002301 /* This chip has hardware problems that generates bogus status.
2302 * So do only marginal checking and expect higher level protocols
2303 * to handle crap frames.
2304 */
2305 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2306 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2307 length != count)
2308 goto okay;
2309
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002310 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311 goto error;
2312
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002313 if (!(status & GMR_FS_RX_OK))
2314 goto resubmit;
2315
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002316 /* if length reported by DMA does not match PHY, packet was truncated */
2317 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002318 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002319
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002320okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002321 if (length < copybreak)
2322 skb = receive_copy(sky2, re, length);
2323 else
2324 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002325resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002326 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002328 return skb;
2329
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002330len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002331 /* Truncation of overlength packets
2332 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002333 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002334 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002335 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2336 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002337 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002338
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002339error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002340 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002341 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002342 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002343 goto resubmit;
2344 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002345
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002346 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002348 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002349
2350 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002351 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002353 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002354 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002355 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002356
Stephen Hemminger793b8832005-09-14 16:06:14 -07002357 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002358}
2359
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002360/* Transmit complete */
2361static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002362{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002363 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002364
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002365 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002366 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367}
2368
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002369static inline void sky2_skb_rx(const struct sky2_port *sky2,
2370 u32 status, struct sk_buff *skb)
2371{
2372#ifdef SKY2_VLAN_TAG_USED
2373 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2374 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2375 if (skb->ip_summed == CHECKSUM_NONE)
2376 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2377 else
2378 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2379 vlan_tag, skb);
2380 return;
2381 }
2382#endif
2383 if (skb->ip_summed == CHECKSUM_NONE)
2384 netif_receive_skb(skb);
2385 else
2386 napi_gro_receive(&sky2->hw->napi, skb);
2387}
2388
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002389static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2390 unsigned packets, unsigned bytes)
2391{
2392 if (packets) {
2393 struct net_device *dev = hw->dev[port];
2394
2395 dev->stats.rx_packets += packets;
2396 dev->stats.rx_bytes += bytes;
2397 dev->last_rx = jiffies;
2398 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2399 }
2400}
2401
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002402/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002403static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002405 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002406 unsigned int total_bytes[2] = { 0 };
2407 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002408
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002409 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002410 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002411 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002412 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002413 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002414 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416 u32 status;
2417 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002418 u8 opcode = le->opcode;
2419
2420 if (!(opcode & HW_OWNER))
2421 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002422
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002423 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002424
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002425 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002426 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002427 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002428 length = le16_to_cpu(le->length);
2429 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002431 le->opcode = 0;
2432 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002434 total_packets[port]++;
2435 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002436 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002437 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002438 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002439 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002440 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002441
Stephen Hemminger69161612007-06-04 17:23:26 -07002442 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002443 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002444 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002445 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2446 (le->css & CSS_TCPUDPCSOK))
2447 skb->ip_summed = CHECKSUM_UNNECESSARY;
2448 else
2449 skb->ip_summed = CHECKSUM_NONE;
2450 }
2451
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002452 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002453
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002454 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002455
Stephen Hemminger22e11702006-07-12 15:23:48 -07002456 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002457 if (++work_done >= to_do)
2458 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002459 break;
2460
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002461#ifdef SKY2_VLAN_TAG_USED
2462 case OP_RXVLAN:
2463 sky2->rx_tag = length;
2464 break;
2465
2466 case OP_RXCHKSVLAN:
2467 sky2->rx_tag = length;
2468 /* fall through */
2469#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002470 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002471 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002472 break;
2473
Stephen Hemminger05745c42007-09-19 15:36:45 -07002474 /* If this happens then driver assuming wrong format */
2475 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2476 if (net_ratelimit())
2477 printk(KERN_NOTICE "%s: unexpected"
2478 " checksum status\n",
2479 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002480 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002481 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002482
Stephen Hemminger87418302007-03-08 12:42:30 -08002483 /* Both checksum counters are programmed to start at
2484 * the same offset, so unless there is a problem they
2485 * should match. This failure is an early indication that
2486 * hardware receive checksumming won't work.
2487 */
2488 if (likely(status >> 16 == (status & 0xffff))) {
2489 skb = sky2->rx_ring[sky2->rx_next].skb;
2490 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002491 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002492 } else {
2493 printk(KERN_NOTICE PFX "%s: hardware receive "
2494 "checksum problem (status = %#x)\n",
2495 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002496 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2497
Stephen Hemminger87418302007-03-08 12:42:30 -08002498 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002499 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002500 BMU_DIS_RX_CHKSUM);
2501 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002502 break;
2503
2504 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002505 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002506 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002507 if (hw->dev[1])
2508 sky2_tx_done(hw->dev[1],
2509 ((status >> 24) & 0xff)
2510 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511 break;
2512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513 default:
2514 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002515 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002516 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002517 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002518 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002519
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002520 /* Fully processed status ring so clear irq */
2521 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2522
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002523exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002524 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2525 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002526
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002527 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002528}
2529
2530static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2531{
2532 struct net_device *dev = hw->dev[port];
2533
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002534 if (net_ratelimit())
2535 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2536 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002537
2538 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002539 if (net_ratelimit())
2540 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2541 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542 /* Clear IRQ */
2543 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2544 }
2545
2546 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002547 if (net_ratelimit())
2548 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2549 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550
2551 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2552 }
2553
2554 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002555 if (net_ratelimit())
2556 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2558 }
2559
2560 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002561 if (net_ratelimit())
2562 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2564 }
2565
2566 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002567 if (net_ratelimit())
2568 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2569 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2571 }
2572}
2573
2574static void sky2_hw_intr(struct sky2_hw *hw)
2575{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002576 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002578 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2579
2580 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581
Stephen Hemminger793b8832005-09-14 16:06:14 -07002582 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002583 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584
2585 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002586 u16 pci_err;
2587
Stephen Hemminger82637e82008-01-23 19:16:04 -08002588 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002589 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002590 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002591 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002592 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002594 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002595 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002596 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002597 }
2598
2599 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002600 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002601 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002602
Stephen Hemminger82637e82008-01-23 19:16:04 -08002603 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002604 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2605 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2606 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002607 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002608 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002609
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002610 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002611 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002612 }
2613
2614 if (status & Y2_HWE_L1_MASK)
2615 sky2_hw_error(hw, 0, status);
2616 status >>= 8;
2617 if (status & Y2_HWE_L1_MASK)
2618 sky2_hw_error(hw, 1, status);
2619}
2620
2621static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2622{
2623 struct net_device *dev = hw->dev[port];
2624 struct sky2_port *sky2 = netdev_priv(dev);
2625 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2626
2627 if (netif_msg_intr(sky2))
2628 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2629 dev->name, status);
2630
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002631 if (status & GM_IS_RX_CO_OV)
2632 gma_read16(hw, port, GM_RX_IRQ_SRC);
2633
2634 if (status & GM_IS_TX_CO_OV)
2635 gma_read16(hw, port, GM_TX_IRQ_SRC);
2636
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002638 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002639 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2640 }
2641
2642 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002643 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2645 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002646}
2647
Stephen Hemminger40b01722007-04-11 14:47:59 -07002648/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002649static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002650{
2651 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002652 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002653
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002654 dev_err(&hw->pdev->dev, PFX
2655 "%s: descriptor error q=%#x get=%u put=%u\n",
2656 dev->name, (unsigned) q, (unsigned) idx,
2657 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002658
Stephen Hemminger40b01722007-04-11 14:47:59 -07002659 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002660}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002661
Stephen Hemminger75e80682007-09-19 15:36:46 -07002662static int sky2_rx_hung(struct net_device *dev)
2663{
2664 struct sky2_port *sky2 = netdev_priv(dev);
2665 struct sky2_hw *hw = sky2->hw;
2666 unsigned port = sky2->port;
2667 unsigned rxq = rxqaddr[port];
2668 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2669 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2670 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2671 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2672
2673 /* If idle and MAC or PCI is stuck */
2674 if (sky2->check.last == dev->last_rx &&
2675 ((mac_rp == sky2->check.mac_rp &&
2676 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2677 /* Check if the PCI RX hang */
2678 (fifo_rp == sky2->check.fifo_rp &&
2679 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2680 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2681 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2682 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2683 return 1;
2684 } else {
2685 sky2->check.last = dev->last_rx;
2686 sky2->check.mac_rp = mac_rp;
2687 sky2->check.mac_lev = mac_lev;
2688 sky2->check.fifo_rp = fifo_rp;
2689 sky2->check.fifo_lev = fifo_lev;
2690 return 0;
2691 }
2692}
2693
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002694static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002695{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002696 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002697
Stephen Hemminger75e80682007-09-19 15:36:46 -07002698 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002699 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002700 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002701 } else {
2702 int i, active = 0;
2703
2704 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002705 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002706 if (!netif_running(dev))
2707 continue;
2708 ++active;
2709
2710 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002711 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002712 sky2_rx_hung(dev)) {
2713 pr_info(PFX "%s: receiver hang detected\n",
2714 dev->name);
2715 schedule_work(&hw->restart_work);
2716 return;
2717 }
2718 }
2719
2720 if (active == 0)
2721 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002722 }
2723
Stephen Hemminger75e80682007-09-19 15:36:46 -07002724 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002725}
2726
Stephen Hemminger40b01722007-04-11 14:47:59 -07002727/* Hardware/software error handling */
2728static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002729{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002730 if (net_ratelimit())
2731 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002732
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002733 if (status & Y2_IS_HW_ERR)
2734 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002736 if (status & Y2_IS_IRQ_MAC1)
2737 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002738
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002739 if (status & Y2_IS_IRQ_MAC2)
2740 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002741
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002742 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002743 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002744
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002745 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002746 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002747
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002748 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002749 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002750
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002751 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002752 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002753}
2754
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002755static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002756{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002757 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002758 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002759 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002760 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002761
2762 if (unlikely(status & Y2_IS_ERROR))
2763 sky2_err_intr(hw, status);
2764
2765 if (status & Y2_IS_IRQ_PHY1)
2766 sky2_phy_intr(hw, 0);
2767
2768 if (status & Y2_IS_IRQ_PHY2)
2769 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770
Stephen Hemminger26691832007-10-11 18:31:13 -07002771 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2772 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002773
David S. Miller6f535762007-10-11 18:08:29 -07002774 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002775 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002776 }
David S. Miller6f535762007-10-11 18:08:29 -07002777
Stephen Hemminger26691832007-10-11 18:31:13 -07002778 napi_complete(napi);
2779 sky2_read32(hw, B0_Y2_SP_LISR);
2780done:
2781
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002782 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002783}
2784
David Howells7d12e782006-10-05 14:55:46 +01002785static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002786{
2787 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002788 u32 status;
2789
2790 /* Reading this mask interrupts as side effect */
2791 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2792 if (status == 0 || status == ~0)
2793 return IRQ_NONE;
2794
2795 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002796
2797 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002798
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002799 return IRQ_HANDLED;
2800}
2801
2802#ifdef CONFIG_NET_POLL_CONTROLLER
2803static void sky2_netpoll(struct net_device *dev)
2804{
2805 struct sky2_port *sky2 = netdev_priv(dev);
2806
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002807 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002808}
2809#endif
2810
2811/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002812static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002814 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002815 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002816 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002817 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002818 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002819 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002820 return 125;
2821
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002822 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002823 return 100;
2824
2825 case CHIP_ID_YUKON_FE_P:
2826 return 50;
2827
2828 case CHIP_ID_YUKON_XL:
2829 return 156;
2830
2831 default:
2832 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002833 }
2834}
2835
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2837{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002838 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002839}
2840
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002841static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2842{
2843 return clk / sky2_mhz(hw);
2844}
2845
2846
Stephen Hemmingere3173832007-02-06 10:45:39 -08002847static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002849 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002850
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002851 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002852 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002853
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002855
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002856 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002857 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2858
2859 switch(hw->chip_id) {
2860 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002861 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002862 break;
2863
2864 case CHIP_ID_YUKON_EC_U:
2865 hw->flags = SKY2_HW_GIGABIT
2866 | SKY2_HW_NEWER_PHY
2867 | SKY2_HW_ADV_POWER_CTL;
2868 break;
2869
2870 case CHIP_ID_YUKON_EX:
2871 hw->flags = SKY2_HW_GIGABIT
2872 | SKY2_HW_NEWER_PHY
2873 | SKY2_HW_NEW_LE
2874 | SKY2_HW_ADV_POWER_CTL;
2875
2876 /* New transmit checksum */
2877 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2878 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2879 break;
2880
2881 case CHIP_ID_YUKON_EC:
2882 /* This rev is really old, and requires untested workarounds */
2883 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2884 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2885 return -EOPNOTSUPP;
2886 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002887 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002888 break;
2889
2890 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002891 break;
2892
Stephen Hemminger05745c42007-09-19 15:36:45 -07002893 case CHIP_ID_YUKON_FE_P:
2894 hw->flags = SKY2_HW_NEWER_PHY
2895 | SKY2_HW_NEW_LE
2896 | SKY2_HW_AUTO_TX_SUM
2897 | SKY2_HW_ADV_POWER_CTL;
2898 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002899
2900 case CHIP_ID_YUKON_SUPR:
2901 hw->flags = SKY2_HW_GIGABIT
2902 | SKY2_HW_NEWER_PHY
2903 | SKY2_HW_NEW_LE
2904 | SKY2_HW_AUTO_TX_SUM
2905 | SKY2_HW_ADV_POWER_CTL;
2906 break;
2907
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002908 case CHIP_ID_YUKON_UL_2:
2909 hw->flags = SKY2_HW_GIGABIT
2910 | SKY2_HW_ADV_POWER_CTL;
2911 break;
2912
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002913 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002914 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2915 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916 return -EOPNOTSUPP;
2917 }
2918
Stephen Hemmingere3173832007-02-06 10:45:39 -08002919 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002920 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2921 hw->flags |= SKY2_HW_FIBRE_PHY;
2922
Stephen Hemmingere3173832007-02-06 10:45:39 -08002923 hw->ports = 1;
2924 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2925 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2926 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2927 ++hw->ports;
2928 }
2929
2930 return 0;
2931}
2932
2933static void sky2_reset(struct sky2_hw *hw)
2934{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002935 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002936 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002937 int i, cap;
2938 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002939
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002941 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2942 status = sky2_read16(hw, HCU_CCSR);
2943 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2944 HCU_CCSR_UC_STATE_MSK);
2945 sky2_write16(hw, HCU_CCSR, status);
2946 } else
2947 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2948 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949
2950 /* do a SW reset */
2951 sky2_write8(hw, B0_CTST, CS_RST_SET);
2952 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2953
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002954 /* allow writes to PCI config */
2955 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2956
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002957 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002958 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002959 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002960 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002961
2962 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2963
Stephen Hemminger555382c2007-08-29 12:58:14 -07002964 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2965 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002966 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2967 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002968
Stephen Hemminger555382c2007-08-29 12:58:14 -07002969 /* If error bit is stuck on ignore it */
2970 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2971 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002972 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002973 hwe_mask |= Y2_IS_PCI_EXP;
2974 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002976 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002977 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978
2979 for (i = 0; i < hw->ports; i++) {
2980 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2981 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002982
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002983 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2984 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002985 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2986 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2987 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002988 }
2989
Stephen Hemminger793b8832005-09-14 16:06:14 -07002990 /* Clear I2C IRQ noise */
2991 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002992
2993 /* turn off hardware timer (unused) */
2994 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2995 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002996
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002997 /* Turn off descriptor polling */
2998 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999
3000 /* Turn off receive timestamp */
3001 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003002 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003
3004 /* enable the Tx Arbiters */
3005 for (i = 0; i < hw->ports; i++)
3006 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3007
3008 /* Initialize ram interface */
3009 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003010 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011
3012 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3013 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3014 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3015 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3016 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3017 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3018 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3019 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3020 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3021 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3022 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3023 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3024 }
3025
Stephen Hemminger555382c2007-08-29 12:58:14 -07003026 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003029 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031 memset(hw->st_le, 0, STATUS_LE_BYTES);
3032 hw->st_idx = 0;
3033
3034 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3035 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3036
3037 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003038 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003039
3040 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003041 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003043 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3044 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003045
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003046 /* set Status-FIFO ISR watermark */
3047 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3048 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3049 else
3050 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003051
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003052 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003053 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3054 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055
Stephen Hemminger793b8832005-09-14 16:06:14 -07003056 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3058
3059 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3060 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3061 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003062}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003064/* Take device down (offline).
3065 * Equivalent to doing dev_stop() but this does not
3066 * inform upper layers of the transistion.
3067 */
3068static void sky2_detach(struct net_device *dev)
3069{
3070 if (netif_running(dev)) {
3071 netif_device_detach(dev); /* stop txq */
3072 sky2_down(dev);
3073 }
3074}
3075
3076/* Bring device back after doing sky2_detach */
3077static int sky2_reattach(struct net_device *dev)
3078{
3079 int err = 0;
3080
3081 if (netif_running(dev)) {
3082 err = sky2_up(dev);
3083 if (err) {
3084 printk(KERN_INFO PFX "%s: could not restart %d\n",
3085 dev->name, err);
3086 dev_close(dev);
3087 } else {
3088 netif_device_attach(dev);
3089 sky2_set_multicast(dev);
3090 }
3091 }
3092
3093 return err;
3094}
3095
Stephen Hemminger81906792007-02-15 16:40:33 -08003096static void sky2_restart(struct work_struct *work)
3097{
3098 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003099 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003100
Stephen Hemminger81906792007-02-15 16:40:33 -08003101 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003102 for (i = 0; i < hw->ports; i++)
3103 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003104
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003105 napi_disable(&hw->napi);
3106 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003107 sky2_reset(hw);
3108 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003109 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003110
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003111 for (i = 0; i < hw->ports; i++)
3112 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003113
Stephen Hemminger81906792007-02-15 16:40:33 -08003114 rtnl_unlock();
3115}
3116
Stephen Hemmingere3173832007-02-06 10:45:39 -08003117static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3118{
3119 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3120}
3121
3122static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3123{
3124 const struct sky2_port *sky2 = netdev_priv(dev);
3125
3126 wol->supported = sky2_wol_supported(sky2->hw);
3127 wol->wolopts = sky2->wol;
3128}
3129
3130static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3131{
3132 struct sky2_port *sky2 = netdev_priv(dev);
3133 struct sky2_hw *hw = sky2->hw;
3134
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003135 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3136 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003137 return -EOPNOTSUPP;
3138
3139 sky2->wol = wol->wolopts;
3140
Stephen Hemminger05745c42007-09-19 15:36:45 -07003141 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3142 hw->chip_id == CHIP_ID_YUKON_EX ||
3143 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003144 sky2_write32(hw, B0_CTST, sky2->wol
3145 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3146
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003147 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3148
Stephen Hemmingere3173832007-02-06 10:45:39 -08003149 if (!netif_running(dev))
3150 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003151 return 0;
3152}
3153
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003154static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003155{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003156 if (sky2_is_copper(hw)) {
3157 u32 modes = SUPPORTED_10baseT_Half
3158 | SUPPORTED_10baseT_Full
3159 | SUPPORTED_100baseT_Half
3160 | SUPPORTED_100baseT_Full
3161 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003163 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003165 | SUPPORTED_1000baseT_Full;
3166 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003168 return SUPPORTED_1000baseT_Half
3169 | SUPPORTED_1000baseT_Full
3170 | SUPPORTED_Autoneg
3171 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172}
3173
Stephen Hemminger793b8832005-09-14 16:06:14 -07003174static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175{
3176 struct sky2_port *sky2 = netdev_priv(dev);
3177 struct sky2_hw *hw = sky2->hw;
3178
3179 ecmd->transceiver = XCVR_INTERNAL;
3180 ecmd->supported = sky2_supported_modes(hw);
3181 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003182 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003184 ecmd->speed = sky2->speed;
3185 } else {
3186 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003187 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003188 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003189
3190 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003191 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3192 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003193 ecmd->duplex = sky2->duplex;
3194 return 0;
3195}
3196
3197static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3198{
3199 struct sky2_port *sky2 = netdev_priv(dev);
3200 const struct sky2_hw *hw = sky2->hw;
3201 u32 supported = sky2_supported_modes(hw);
3202
3203 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003204 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205 ecmd->advertising = supported;
3206 sky2->duplex = -1;
3207 sky2->speed = -1;
3208 } else {
3209 u32 setting;
3210
Stephen Hemminger793b8832005-09-14 16:06:14 -07003211 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212 case SPEED_1000:
3213 if (ecmd->duplex == DUPLEX_FULL)
3214 setting = SUPPORTED_1000baseT_Full;
3215 else if (ecmd->duplex == DUPLEX_HALF)
3216 setting = SUPPORTED_1000baseT_Half;
3217 else
3218 return -EINVAL;
3219 break;
3220 case SPEED_100:
3221 if (ecmd->duplex == DUPLEX_FULL)
3222 setting = SUPPORTED_100baseT_Full;
3223 else if (ecmd->duplex == DUPLEX_HALF)
3224 setting = SUPPORTED_100baseT_Half;
3225 else
3226 return -EINVAL;
3227 break;
3228
3229 case SPEED_10:
3230 if (ecmd->duplex == DUPLEX_FULL)
3231 setting = SUPPORTED_10baseT_Full;
3232 else if (ecmd->duplex == DUPLEX_HALF)
3233 setting = SUPPORTED_10baseT_Half;
3234 else
3235 return -EINVAL;
3236 break;
3237 default:
3238 return -EINVAL;
3239 }
3240
3241 if ((setting & supported) == 0)
3242 return -EINVAL;
3243
3244 sky2->speed = ecmd->speed;
3245 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003246 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247 }
3248
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249 sky2->advertising = ecmd->advertising;
3250
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003251 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003252 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003253 sky2_set_multicast(dev);
3254 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255
3256 return 0;
3257}
3258
3259static void sky2_get_drvinfo(struct net_device *dev,
3260 struct ethtool_drvinfo *info)
3261{
3262 struct sky2_port *sky2 = netdev_priv(dev);
3263
3264 strcpy(info->driver, DRV_NAME);
3265 strcpy(info->version, DRV_VERSION);
3266 strcpy(info->fw_version, "N/A");
3267 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3268}
3269
3270static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003271 char name[ETH_GSTRING_LEN];
3272 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003273} sky2_stats[] = {
3274 { "tx_bytes", GM_TXO_OK_HI },
3275 { "rx_bytes", GM_RXO_OK_HI },
3276 { "tx_broadcast", GM_TXF_BC_OK },
3277 { "rx_broadcast", GM_RXF_BC_OK },
3278 { "tx_multicast", GM_TXF_MC_OK },
3279 { "rx_multicast", GM_RXF_MC_OK },
3280 { "tx_unicast", GM_TXF_UC_OK },
3281 { "rx_unicast", GM_RXF_UC_OK },
3282 { "tx_mac_pause", GM_TXF_MPAUSE },
3283 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003284 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285 { "late_collision",GM_TXF_LAT_COL },
3286 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003287 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003289
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003290 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003292 { "rx_64_byte_packets", GM_RXF_64B },
3293 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3294 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3295 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3296 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3297 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3298 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003300 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3301 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003303
3304 { "tx_64_byte_packets", GM_TXF_64B },
3305 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3306 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3307 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3308 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3309 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3310 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3311 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312};
3313
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003314static u32 sky2_get_rx_csum(struct net_device *dev)
3315{
3316 struct sky2_port *sky2 = netdev_priv(dev);
3317
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003318 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319}
3320
3321static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3322{
3323 struct sky2_port *sky2 = netdev_priv(dev);
3324
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003325 if (data)
3326 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3327 else
3328 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3331 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3332
3333 return 0;
3334}
3335
3336static u32 sky2_get_msglevel(struct net_device *netdev)
3337{
3338 struct sky2_port *sky2 = netdev_priv(netdev);
3339 return sky2->msg_enable;
3340}
3341
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003342static int sky2_nway_reset(struct net_device *dev)
3343{
3344 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003345
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003346 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003347 return -EINVAL;
3348
Stephen Hemminger1b537562005-12-20 15:08:07 -08003349 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003350 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003351
3352 return 0;
3353}
3354
Stephen Hemminger793b8832005-09-14 16:06:14 -07003355static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003356{
3357 struct sky2_hw *hw = sky2->hw;
3358 unsigned port = sky2->port;
3359 int i;
3360
3361 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003362 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003363 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003364 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003365
Stephen Hemminger793b8832005-09-14 16:06:14 -07003366 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3368}
3369
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3371{
3372 struct sky2_port *sky2 = netdev_priv(netdev);
3373 sky2->msg_enable = value;
3374}
3375
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003376static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003378 switch (sset) {
3379 case ETH_SS_STATS:
3380 return ARRAY_SIZE(sky2_stats);
3381 default:
3382 return -EOPNOTSUPP;
3383 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003384}
3385
3386static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003387 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388{
3389 struct sky2_port *sky2 = netdev_priv(dev);
3390
Stephen Hemminger793b8832005-09-14 16:06:14 -07003391 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392}
3393
Stephen Hemminger793b8832005-09-14 16:06:14 -07003394static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395{
3396 int i;
3397
3398 switch (stringset) {
3399 case ETH_SS_STATS:
3400 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3401 memcpy(data + i * ETH_GSTRING_LEN,
3402 sky2_stats[i].name, ETH_GSTRING_LEN);
3403 break;
3404 }
3405}
3406
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003407static int sky2_set_mac_address(struct net_device *dev, void *p)
3408{
3409 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003410 struct sky2_hw *hw = sky2->hw;
3411 unsigned port = sky2->port;
3412 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413
3414 if (!is_valid_ether_addr(addr->sa_data))
3415 return -EADDRNOTAVAIL;
3416
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003417 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003418 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003420 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003421 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003422
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003423 /* virtual address for data */
3424 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3425
3426 /* physical address: used for pause frames */
3427 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003428
3429 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430}
3431
Stephen Hemmingera052b522006-10-17 10:24:23 -07003432static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3433{
3434 u32 bit;
3435
3436 bit = ether_crc(ETH_ALEN, addr) & 63;
3437 filter[bit >> 3] |= 1 << (bit & 7);
3438}
3439
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440static void sky2_set_multicast(struct net_device *dev)
3441{
3442 struct sky2_port *sky2 = netdev_priv(dev);
3443 struct sky2_hw *hw = sky2->hw;
3444 unsigned port = sky2->port;
3445 struct dev_mc_list *list = dev->mc_list;
3446 u16 reg;
3447 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003448 int rx_pause;
3449 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450
Stephen Hemmingera052b522006-10-17 10:24:23 -07003451 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003452 memset(filter, 0, sizeof(filter));
3453
3454 reg = gma_read16(hw, port, GM_RX_CTRL);
3455 reg |= GM_RXCR_UCF_ENA;
3456
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003457 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003458 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003459 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003460 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003461 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003462 reg &= ~GM_RXCR_MCF_ENA;
3463 else {
3464 int i;
3465 reg |= GM_RXCR_MCF_ENA;
3466
Stephen Hemmingera052b522006-10-17 10:24:23 -07003467 if (rx_pause)
3468 sky2_add_filter(filter, pause_mc_addr);
3469
3470 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3471 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472 }
3473
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003474 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003475 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003476 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003477 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003478 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003479 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003480 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003481 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003482
3483 gma_write16(hw, port, GM_RX_CTRL, reg);
3484}
3485
3486/* Can have one global because blinking is controlled by
3487 * ethtool and that is always under RTNL mutex
3488 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003489static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003490{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003491 struct sky2_hw *hw = sky2->hw;
3492 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003493
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003494 spin_lock_bh(&sky2->phy_lock);
3495 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3496 hw->chip_id == CHIP_ID_YUKON_EX ||
3497 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3498 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003499 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3500 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003501
3502 switch (mode) {
3503 case MO_LED_OFF:
3504 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3505 PHY_M_LEDC_LOS_CTRL(8) |
3506 PHY_M_LEDC_INIT_CTRL(8) |
3507 PHY_M_LEDC_STA1_CTRL(8) |
3508 PHY_M_LEDC_STA0_CTRL(8));
3509 break;
3510 case MO_LED_ON:
3511 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3512 PHY_M_LEDC_LOS_CTRL(9) |
3513 PHY_M_LEDC_INIT_CTRL(9) |
3514 PHY_M_LEDC_STA1_CTRL(9) |
3515 PHY_M_LEDC_STA0_CTRL(9));
3516 break;
3517 case MO_LED_BLINK:
3518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3519 PHY_M_LEDC_LOS_CTRL(0xa) |
3520 PHY_M_LEDC_INIT_CTRL(0xa) |
3521 PHY_M_LEDC_STA1_CTRL(0xa) |
3522 PHY_M_LEDC_STA0_CTRL(0xa));
3523 break;
3524 case MO_LED_NORM:
3525 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3526 PHY_M_LEDC_LOS_CTRL(1) |
3527 PHY_M_LEDC_INIT_CTRL(8) |
3528 PHY_M_LEDC_STA1_CTRL(7) |
3529 PHY_M_LEDC_STA0_CTRL(7));
3530 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003531
3532 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003533 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003534 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003535 PHY_M_LED_MO_DUP(mode) |
3536 PHY_M_LED_MO_10(mode) |
3537 PHY_M_LED_MO_100(mode) |
3538 PHY_M_LED_MO_1000(mode) |
3539 PHY_M_LED_MO_RX(mode) |
3540 PHY_M_LED_MO_TX(mode));
3541
3542 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003543}
3544
3545/* blink LED's for finding board */
3546static int sky2_phys_id(struct net_device *dev, u32 data)
3547{
3548 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003549 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003551 if (data == 0)
3552 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003554 for (i = 0; i < data; i++) {
3555 sky2_led(sky2, MO_LED_ON);
3556 if (msleep_interruptible(500))
3557 break;
3558 sky2_led(sky2, MO_LED_OFF);
3559 if (msleep_interruptible(500))
3560 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003561 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003562 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003563
3564 return 0;
3565}
3566
3567static void sky2_get_pauseparam(struct net_device *dev,
3568 struct ethtool_pauseparam *ecmd)
3569{
3570 struct sky2_port *sky2 = netdev_priv(dev);
3571
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003572 switch (sky2->flow_mode) {
3573 case FC_NONE:
3574 ecmd->tx_pause = ecmd->rx_pause = 0;
3575 break;
3576 case FC_TX:
3577 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3578 break;
3579 case FC_RX:
3580 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3581 break;
3582 case FC_BOTH:
3583 ecmd->tx_pause = ecmd->rx_pause = 1;
3584 }
3585
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003586 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3587 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003588}
3589
3590static int sky2_set_pauseparam(struct net_device *dev,
3591 struct ethtool_pauseparam *ecmd)
3592{
3593 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003595 if (ecmd->autoneg == AUTONEG_ENABLE)
3596 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3597 else
3598 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3599
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003600 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003602 if (netif_running(dev))
3603 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003605 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003606}
3607
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003608static int sky2_get_coalesce(struct net_device *dev,
3609 struct ethtool_coalesce *ecmd)
3610{
3611 struct sky2_port *sky2 = netdev_priv(dev);
3612 struct sky2_hw *hw = sky2->hw;
3613
3614 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3615 ecmd->tx_coalesce_usecs = 0;
3616 else {
3617 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3618 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3619 }
3620 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3621
3622 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3623 ecmd->rx_coalesce_usecs = 0;
3624 else {
3625 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3626 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3627 }
3628 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3629
3630 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3631 ecmd->rx_coalesce_usecs_irq = 0;
3632 else {
3633 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3634 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3635 }
3636
3637 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3638
3639 return 0;
3640}
3641
3642/* Note: this affect both ports */
3643static int sky2_set_coalesce(struct net_device *dev,
3644 struct ethtool_coalesce *ecmd)
3645{
3646 struct sky2_port *sky2 = netdev_priv(dev);
3647 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003648 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003649
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003650 if (ecmd->tx_coalesce_usecs > tmax ||
3651 ecmd->rx_coalesce_usecs > tmax ||
3652 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003653 return -EINVAL;
3654
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003655 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003656 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003657 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003658 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003659 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003660 return -EINVAL;
3661
3662 if (ecmd->tx_coalesce_usecs == 0)
3663 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3664 else {
3665 sky2_write32(hw, STAT_TX_TIMER_INI,
3666 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3667 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3668 }
3669 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3670
3671 if (ecmd->rx_coalesce_usecs == 0)
3672 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3673 else {
3674 sky2_write32(hw, STAT_LEV_TIMER_INI,
3675 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3676 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3677 }
3678 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3679
3680 if (ecmd->rx_coalesce_usecs_irq == 0)
3681 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3682 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003683 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003684 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3685 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3686 }
3687 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3688 return 0;
3689}
3690
Stephen Hemminger793b8832005-09-14 16:06:14 -07003691static void sky2_get_ringparam(struct net_device *dev,
3692 struct ethtool_ringparam *ering)
3693{
3694 struct sky2_port *sky2 = netdev_priv(dev);
3695
3696 ering->rx_max_pending = RX_MAX_PENDING;
3697 ering->rx_mini_max_pending = 0;
3698 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003699 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003700
3701 ering->rx_pending = sky2->rx_pending;
3702 ering->rx_mini_pending = 0;
3703 ering->rx_jumbo_pending = 0;
3704 ering->tx_pending = sky2->tx_pending;
3705}
3706
3707static int sky2_set_ringparam(struct net_device *dev,
3708 struct ethtool_ringparam *ering)
3709{
3710 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003711
3712 if (ering->rx_pending > RX_MAX_PENDING ||
3713 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003714 ering->tx_pending < TX_MIN_PENDING ||
3715 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003716 return -EINVAL;
3717
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003718 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003719
3720 sky2->rx_pending = ering->rx_pending;
3721 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003722 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003723
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003724 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003725}
3726
Stephen Hemminger793b8832005-09-14 16:06:14 -07003727static int sky2_get_regs_len(struct net_device *dev)
3728{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003729 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003730}
3731
3732/*
3733 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003734 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003735 */
3736static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3737 void *p)
3738{
3739 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003740 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003741 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003742
3743 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003744
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003745 for (b = 0; b < 128; b++) {
3746 /* This complicated switch statement is to make sure and
3747 * only access regions that are unreserved.
3748 * Some blocks are only valid on dual port cards.
3749 * and block 3 has some special diagnostic registers that
3750 * are poison.
3751 */
3752 switch (b) {
3753 case 3:
3754 /* skip diagnostic ram region */
3755 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3756 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003757
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003758 /* dual port cards only */
3759 case 5: /* Tx Arbiter 2 */
3760 case 9: /* RX2 */
3761 case 14 ... 15: /* TX2 */
3762 case 17: case 19: /* Ram Buffer 2 */
3763 case 22 ... 23: /* Tx Ram Buffer 2 */
3764 case 25: /* Rx MAC Fifo 1 */
3765 case 27: /* Tx MAC Fifo 2 */
3766 case 31: /* GPHY 2 */
3767 case 40 ... 47: /* Pattern Ram 2 */
3768 case 52: case 54: /* TCP Segmentation 2 */
3769 case 112 ... 116: /* GMAC 2 */
3770 if (sky2->hw->ports == 1)
3771 goto reserved;
3772 /* fall through */
3773 case 0: /* Control */
3774 case 2: /* Mac address */
3775 case 4: /* Tx Arbiter 1 */
3776 case 7: /* PCI express reg */
3777 case 8: /* RX1 */
3778 case 12 ... 13: /* TX1 */
3779 case 16: case 18:/* Rx Ram Buffer 1 */
3780 case 20 ... 21: /* Tx Ram Buffer 1 */
3781 case 24: /* Rx MAC Fifo 1 */
3782 case 26: /* Tx MAC Fifo 1 */
3783 case 28 ... 29: /* Descriptor and status unit */
3784 case 30: /* GPHY 1*/
3785 case 32 ... 39: /* Pattern Ram 1 */
3786 case 48: case 50: /* TCP Segmentation 1 */
3787 case 56 ... 60: /* PCI space */
3788 case 80 ... 84: /* GMAC 1 */
3789 memcpy_fromio(p, io, 128);
3790 break;
3791 default:
3792reserved:
3793 memset(p, 0, 128);
3794 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003795
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003796 p += 128;
3797 io += 128;
3798 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003799}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003800
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003801/* In order to do Jumbo packets on these chips, need to turn off the
3802 * transmit store/forward. Therefore checksum offload won't work.
3803 */
3804static int no_tx_offload(struct net_device *dev)
3805{
3806 const struct sky2_port *sky2 = netdev_priv(dev);
3807 const struct sky2_hw *hw = sky2->hw;
3808
Stephen Hemminger69161612007-06-04 17:23:26 -07003809 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003810}
3811
3812static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3813{
3814 if (data && no_tx_offload(dev))
3815 return -EINVAL;
3816
3817 return ethtool_op_set_tx_csum(dev, data);
3818}
3819
3820
3821static int sky2_set_tso(struct net_device *dev, u32 data)
3822{
3823 if (data && no_tx_offload(dev))
3824 return -EINVAL;
3825
3826 return ethtool_op_set_tso(dev, data);
3827}
3828
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003829static int sky2_get_eeprom_len(struct net_device *dev)
3830{
3831 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003832 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003833 u16 reg2;
3834
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003835 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003836 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3837}
3838
Stephen Hemminger14132352008-08-27 20:46:26 -07003839static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003840{
Stephen Hemminger14132352008-08-27 20:46:26 -07003841 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003842
Stephen Hemminger14132352008-08-27 20:46:26 -07003843 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3844 /* Can take up to 10.6 ms for write */
3845 if (time_after(jiffies, start + HZ/4)) {
3846 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3847 return -ETIMEDOUT;
3848 }
3849 mdelay(1);
3850 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003851
Stephen Hemminger14132352008-08-27 20:46:26 -07003852 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003853}
3854
Stephen Hemminger14132352008-08-27 20:46:26 -07003855static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3856 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003857{
Stephen Hemminger14132352008-08-27 20:46:26 -07003858 int rc = 0;
3859
3860 while (length > 0) {
3861 u32 val;
3862
3863 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3864 rc = sky2_vpd_wait(hw, cap, 0);
3865 if (rc)
3866 break;
3867
3868 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3869
3870 memcpy(data, &val, min(sizeof(val), length));
3871 offset += sizeof(u32);
3872 data += sizeof(u32);
3873 length -= sizeof(u32);
3874 }
3875
3876 return rc;
3877}
3878
3879static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3880 u16 offset, unsigned int length)
3881{
3882 unsigned int i;
3883 int rc = 0;
3884
3885 for (i = 0; i < length; i += sizeof(u32)) {
3886 u32 val = *(u32 *)(data + i);
3887
3888 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3889 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3890
3891 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3892 if (rc)
3893 break;
3894 }
3895 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003896}
3897
3898static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3899 u8 *data)
3900{
3901 struct sky2_port *sky2 = netdev_priv(dev);
3902 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003903
3904 if (!cap)
3905 return -EINVAL;
3906
3907 eeprom->magic = SKY2_EEPROM_MAGIC;
3908
Stephen Hemminger14132352008-08-27 20:46:26 -07003909 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003910}
3911
3912static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3913 u8 *data)
3914{
3915 struct sky2_port *sky2 = netdev_priv(dev);
3916 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003917
3918 if (!cap)
3919 return -EINVAL;
3920
3921 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3922 return -EINVAL;
3923
Stephen Hemminger14132352008-08-27 20:46:26 -07003924 /* Partial writes not supported */
3925 if ((eeprom->offset & 3) || (eeprom->len & 3))
3926 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003927
Stephen Hemminger14132352008-08-27 20:46:26 -07003928 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003929}
3930
3931
Jeff Garzik7282d492006-09-13 14:30:00 -04003932static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003933 .get_settings = sky2_get_settings,
3934 .set_settings = sky2_set_settings,
3935 .get_drvinfo = sky2_get_drvinfo,
3936 .get_wol = sky2_get_wol,
3937 .set_wol = sky2_set_wol,
3938 .get_msglevel = sky2_get_msglevel,
3939 .set_msglevel = sky2_set_msglevel,
3940 .nway_reset = sky2_nway_reset,
3941 .get_regs_len = sky2_get_regs_len,
3942 .get_regs = sky2_get_regs,
3943 .get_link = ethtool_op_get_link,
3944 .get_eeprom_len = sky2_get_eeprom_len,
3945 .get_eeprom = sky2_get_eeprom,
3946 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003947 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003948 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003949 .set_tso = sky2_set_tso,
3950 .get_rx_csum = sky2_get_rx_csum,
3951 .set_rx_csum = sky2_set_rx_csum,
3952 .get_strings = sky2_get_strings,
3953 .get_coalesce = sky2_get_coalesce,
3954 .set_coalesce = sky2_set_coalesce,
3955 .get_ringparam = sky2_get_ringparam,
3956 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003957 .get_pauseparam = sky2_get_pauseparam,
3958 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003959 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003960 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003961 .get_ethtool_stats = sky2_get_ethtool_stats,
3962};
3963
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003964#ifdef CONFIG_SKY2_DEBUG
3965
3966static struct dentry *sky2_debug;
3967
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003968
3969/*
3970 * Read and parse the first part of Vital Product Data
3971 */
3972#define VPD_SIZE 128
3973#define VPD_MAGIC 0x82
3974
3975static const struct vpd_tag {
3976 char tag[2];
3977 char *label;
3978} vpd_tags[] = {
3979 { "PN", "Part Number" },
3980 { "EC", "Engineering Level" },
3981 { "MN", "Manufacturer" },
3982 { "SN", "Serial Number" },
3983 { "YA", "Asset Tag" },
3984 { "VL", "First Error Log Message" },
3985 { "VF", "Second Error Log Message" },
3986 { "VB", "Boot Agent ROM Configuration" },
3987 { "VE", "EFI UNDI Configuration" },
3988};
3989
3990static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3991{
3992 size_t vpd_size;
3993 loff_t offs;
3994 u8 len;
3995 unsigned char *buf;
3996 u16 reg2;
3997
3998 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3999 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4000
4001 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4002 buf = kmalloc(vpd_size, GFP_KERNEL);
4003 if (!buf) {
4004 seq_puts(seq, "no memory!\n");
4005 return;
4006 }
4007
4008 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4009 seq_puts(seq, "VPD read failed\n");
4010 goto out;
4011 }
4012
4013 if (buf[0] != VPD_MAGIC) {
4014 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4015 goto out;
4016 }
4017 len = buf[1];
4018 if (len == 0 || len > vpd_size - 4) {
4019 seq_printf(seq, "Invalid id length: %d\n", len);
4020 goto out;
4021 }
4022
4023 seq_printf(seq, "%.*s\n", len, buf + 3);
4024 offs = len + 3;
4025
4026 while (offs < vpd_size - 4) {
4027 int i;
4028
4029 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4030 break;
4031 len = buf[offs + 2];
4032 if (offs + len + 3 >= vpd_size)
4033 break;
4034
4035 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4036 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4037 seq_printf(seq, " %s: %.*s\n",
4038 vpd_tags[i].label, len, buf + offs + 3);
4039 break;
4040 }
4041 }
4042 offs += len + 3;
4043 }
4044out:
4045 kfree(buf);
4046}
4047
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004048static int sky2_debug_show(struct seq_file *seq, void *v)
4049{
4050 struct net_device *dev = seq->private;
4051 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004052 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004053 unsigned port = sky2->port;
4054 unsigned idx, last;
4055 int sop;
4056
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004057 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004058
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004059 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004060 sky2_read32(hw, B0_ISRC),
4061 sky2_read32(hw, B0_IMSK),
4062 sky2_read32(hw, B0_Y2_SP_ICR));
4063
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004064 if (!netif_running(dev)) {
4065 seq_printf(seq, "network not running\n");
4066 return 0;
4067 }
4068
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004069 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004070 last = sky2_read16(hw, STAT_PUT_IDX);
4071
4072 if (hw->st_idx == last)
4073 seq_puts(seq, "Status ring (empty)\n");
4074 else {
4075 seq_puts(seq, "Status ring\n");
4076 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4077 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4078 const struct sky2_status_le *le = hw->st_le + idx;
4079 seq_printf(seq, "[%d] %#x %d %#x\n",
4080 idx, le->opcode, le->length, le->status);
4081 }
4082 seq_puts(seq, "\n");
4083 }
4084
4085 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4086 sky2->tx_cons, sky2->tx_prod,
4087 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4088 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4089
4090 /* Dump contents of tx ring */
4091 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004092 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4093 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004094 const struct sky2_tx_le *le = sky2->tx_le + idx;
4095 u32 a = le32_to_cpu(le->addr);
4096
4097 if (sop)
4098 seq_printf(seq, "%u:", idx);
4099 sop = 0;
4100
4101 switch(le->opcode & ~HW_OWNER) {
4102 case OP_ADDR64:
4103 seq_printf(seq, " %#x:", a);
4104 break;
4105 case OP_LRGLEN:
4106 seq_printf(seq, " mtu=%d", a);
4107 break;
4108 case OP_VLAN:
4109 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4110 break;
4111 case OP_TCPLISW:
4112 seq_printf(seq, " csum=%#x", a);
4113 break;
4114 case OP_LARGESEND:
4115 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4116 break;
4117 case OP_PACKET:
4118 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4119 break;
4120 case OP_BUFFER:
4121 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4122 break;
4123 default:
4124 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4125 a, le16_to_cpu(le->length));
4126 }
4127
4128 if (le->ctrl & EOP) {
4129 seq_putc(seq, '\n');
4130 sop = 1;
4131 }
4132 }
4133
4134 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4135 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004136 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004137 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4138
David S. Millerd1d08d12008-01-07 20:53:33 -08004139 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004140 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004141 return 0;
4142}
4143
4144static int sky2_debug_open(struct inode *inode, struct file *file)
4145{
4146 return single_open(file, sky2_debug_show, inode->i_private);
4147}
4148
4149static const struct file_operations sky2_debug_fops = {
4150 .owner = THIS_MODULE,
4151 .open = sky2_debug_open,
4152 .read = seq_read,
4153 .llseek = seq_lseek,
4154 .release = single_release,
4155};
4156
4157/*
4158 * Use network device events to create/remove/rename
4159 * debugfs file entries
4160 */
4161static int sky2_device_event(struct notifier_block *unused,
4162 unsigned long event, void *ptr)
4163{
4164 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004165 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004166
Stephen Hemminger1436b302008-11-19 21:59:54 -08004167 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004168 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004169
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004170 switch(event) {
4171 case NETDEV_CHANGENAME:
4172 if (sky2->debugfs) {
4173 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4174 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004175 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004176 break;
4177
4178 case NETDEV_GOING_DOWN:
4179 if (sky2->debugfs) {
4180 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4181 dev->name);
4182 debugfs_remove(sky2->debugfs);
4183 sky2->debugfs = NULL;
4184 }
4185 break;
4186
4187 case NETDEV_UP:
4188 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4189 sky2_debug, dev,
4190 &sky2_debug_fops);
4191 if (IS_ERR(sky2->debugfs))
4192 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004193 }
4194
4195 return NOTIFY_DONE;
4196}
4197
4198static struct notifier_block sky2_notifier = {
4199 .notifier_call = sky2_device_event,
4200};
4201
4202
4203static __init void sky2_debug_init(void)
4204{
4205 struct dentry *ent;
4206
4207 ent = debugfs_create_dir("sky2", NULL);
4208 if (!ent || IS_ERR(ent))
4209 return;
4210
4211 sky2_debug = ent;
4212 register_netdevice_notifier(&sky2_notifier);
4213}
4214
4215static __exit void sky2_debug_cleanup(void)
4216{
4217 if (sky2_debug) {
4218 unregister_netdevice_notifier(&sky2_notifier);
4219 debugfs_remove(sky2_debug);
4220 sky2_debug = NULL;
4221 }
4222}
4223
4224#else
4225#define sky2_debug_init()
4226#define sky2_debug_cleanup()
4227#endif
4228
Stephen Hemminger1436b302008-11-19 21:59:54 -08004229/* Two copies of network device operations to handle special case of
4230 not allowing netpoll on second port */
4231static const struct net_device_ops sky2_netdev_ops[2] = {
4232 {
4233 .ndo_open = sky2_up,
4234 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004235 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004236 .ndo_do_ioctl = sky2_ioctl,
4237 .ndo_validate_addr = eth_validate_addr,
4238 .ndo_set_mac_address = sky2_set_mac_address,
4239 .ndo_set_multicast_list = sky2_set_multicast,
4240 .ndo_change_mtu = sky2_change_mtu,
4241 .ndo_tx_timeout = sky2_tx_timeout,
4242#ifdef SKY2_VLAN_TAG_USED
4243 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4244#endif
4245#ifdef CONFIG_NET_POLL_CONTROLLER
4246 .ndo_poll_controller = sky2_netpoll,
4247#endif
4248 },
4249 {
4250 .ndo_open = sky2_up,
4251 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004252 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004253 .ndo_do_ioctl = sky2_ioctl,
4254 .ndo_validate_addr = eth_validate_addr,
4255 .ndo_set_mac_address = sky2_set_mac_address,
4256 .ndo_set_multicast_list = sky2_set_multicast,
4257 .ndo_change_mtu = sky2_change_mtu,
4258 .ndo_tx_timeout = sky2_tx_timeout,
4259#ifdef SKY2_VLAN_TAG_USED
4260 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4261#endif
4262 },
4263};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265/* Initialize network device */
4266static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004267 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004268 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004269{
4270 struct sky2_port *sky2;
4271 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4272
4273 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004274 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004275 return NULL;
4276 }
4277
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004278 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004279 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004280 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004281 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004282 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004283
4284 sky2 = netdev_priv(dev);
4285 sky2->netdev = dev;
4286 sky2->hw = hw;
4287 sky2->msg_enable = netif_msg_init(debug, default_msg);
4288
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004289 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004290 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4291 if (hw->chip_id != CHIP_ID_YUKON_XL)
4292 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4293
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004294 sky2->flow_mode = FC_BOTH;
4295
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004296 sky2->duplex = -1;
4297 sky2->speed = -1;
4298 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004299 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004300
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004301 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004302
Stephen Hemminger793b8832005-09-14 16:06:14 -07004303 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004304 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004305 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004306
4307 hw->dev[port] = dev;
4308
4309 sky2->port = port;
4310
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004311 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004312 if (highmem)
4313 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004314
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004315#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004316 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4317 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4318 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4319 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004320 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004321#endif
4322
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004323 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004324 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004325 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004327 return dev;
4328}
4329
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004330static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004331{
4332 const struct sky2_port *sky2 = netdev_priv(dev);
4333
4334 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004335 printk(KERN_INFO PFX "%s: addr %pM\n",
4336 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004337}
4338
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004339/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004340static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004341{
4342 struct sky2_hw *hw = dev_id;
4343 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4344
4345 if (status == 0)
4346 return IRQ_NONE;
4347
4348 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004349 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004350 wake_up(&hw->msi_wait);
4351 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4352 }
4353 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4354
4355 return IRQ_HANDLED;
4356}
4357
4358/* Test interrupt path by forcing a a software IRQ */
4359static int __devinit sky2_test_msi(struct sky2_hw *hw)
4360{
4361 struct pci_dev *pdev = hw->pdev;
4362 int err;
4363
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004364 init_waitqueue_head (&hw->msi_wait);
4365
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004366 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4367
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004368 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004369 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004370 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004371 return err;
4372 }
4373
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004374 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004375 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004376
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004377 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004378
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004379 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004380 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004381 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4382 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004383
4384 err = -EOPNOTSUPP;
4385 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4386 }
4387
4388 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004389 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004390
4391 free_irq(pdev->irq, hw);
4392
4393 return err;
4394}
4395
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004396/* This driver supports yukon2 chipset only */
4397static const char *sky2_name(u8 chipid, char *buf, int sz)
4398{
4399 const char *name[] = {
4400 "XL", /* 0xb3 */
4401 "EC Ultra", /* 0xb4 */
4402 "Extreme", /* 0xb5 */
4403 "EC", /* 0xb6 */
4404 "FE", /* 0xb7 */
4405 "FE+", /* 0xb8 */
4406 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004407 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004408 };
4409
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004410 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004411 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4412 else
4413 snprintf(buf, sz, "(chip %#x)", chipid);
4414 return buf;
4415}
4416
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004417static int __devinit sky2_probe(struct pci_dev *pdev,
4418 const struct pci_device_id *ent)
4419{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004420 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004421 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004422 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004423 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004424 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004425
Stephen Hemminger793b8832005-09-14 16:06:14 -07004426 err = pci_enable_device(pdev);
4427 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004428 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004429 goto err_out;
4430 }
4431
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004432 /* Get configuration information
4433 * Note: only regular PCI config access once to test for HW issues
4434 * other PCI access through shared memory for speed and to
4435 * avoid MMCONFIG problems.
4436 */
4437 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4438 if (err) {
4439 dev_err(&pdev->dev, "PCI read config failed\n");
4440 goto err_out;
4441 }
4442
4443 if (~reg == 0) {
4444 dev_err(&pdev->dev, "PCI configuration read error\n");
4445 goto err_out;
4446 }
4447
Stephen Hemminger793b8832005-09-14 16:06:14 -07004448 err = pci_request_regions(pdev, DRV_NAME);
4449 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004450 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004451 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004452 }
4453
4454 pci_set_master(pdev);
4455
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004456 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004457 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004458 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004459 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004460 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004461 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4462 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004463 goto err_out_free_regions;
4464 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004465 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004466 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004467 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004468 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469 goto err_out_free_regions;
4470 }
4471 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004472
Stephen Hemminger38345072009-02-03 11:27:30 +00004473
4474#ifdef __BIG_ENDIAN
4475 /* The sk98lin vendor driver uses hardware byte swapping but
4476 * this driver uses software swapping.
4477 */
4478 reg &= ~PCI_REV_DESC;
4479 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4480 if (err) {
4481 dev_err(&pdev->dev, "PCI write config failed\n");
4482 goto err_out_free_regions;
4483 }
4484#endif
4485
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004486 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004487
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004488 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004489 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004490 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004491 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004492 goto err_out_free_regions;
4493 }
4494
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004495 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004496
4497 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4498 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004499 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004500 goto err_out_free_hw;
4501 }
4502
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004503 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004504 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004505 if (!hw->st_le)
4506 goto err_out_iounmap;
4507
Stephen Hemmingere3173832007-02-06 10:45:39 -08004508 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004509 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004510 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004511
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004512 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4513 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004514
Stephen Hemmingere3173832007-02-06 10:45:39 -08004515 sky2_reset(hw);
4516
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004517 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004518 if (!dev) {
4519 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004520 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004521 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004522
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004523 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4524 err = sky2_test_msi(hw);
4525 if (err == -EOPNOTSUPP)
4526 pci_disable_msi(pdev);
4527 else if (err)
4528 goto err_out_free_netdev;
4529 }
4530
Stephen Hemminger793b8832005-09-14 16:06:14 -07004531 err = register_netdev(dev);
4532 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004533 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004534 goto err_out_free_netdev;
4535 }
4536
Stephen Hemminger6de16232007-10-17 13:26:42 -07004537 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4538
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004539 err = request_irq(pdev->irq, sky2_intr,
4540 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004541 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004542 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004543 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004544 goto err_out_unregister;
4545 }
4546 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004547 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004548
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004549 sky2_show_addr(dev);
4550
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004551 if (hw->ports > 1) {
4552 struct net_device *dev1;
4553
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004554 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004555 if (!dev1)
4556 dev_warn(&pdev->dev, "allocation for second device failed\n");
4557 else if ((err = register_netdev(dev1))) {
4558 dev_warn(&pdev->dev,
4559 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004560 hw->dev[1] = NULL;
4561 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004562 } else
4563 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004564 }
4565
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004566 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004567 INIT_WORK(&hw->restart_work, sky2_restart);
4568
Stephen Hemminger793b8832005-09-14 16:06:14 -07004569 pci_set_drvdata(pdev, hw);
4570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004571 return 0;
4572
Stephen Hemminger793b8832005-09-14 16:06:14 -07004573err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004574 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004575 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004576 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004577err_out_free_netdev:
4578 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004579err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004580 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004581 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004582err_out_iounmap:
4583 iounmap(hw->regs);
4584err_out_free_hw:
4585 kfree(hw);
4586err_out_free_regions:
4587 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004588err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004590err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004591 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004592 return err;
4593}
4594
4595static void __devexit sky2_remove(struct pci_dev *pdev)
4596{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004597 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004598 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004599
Stephen Hemminger793b8832005-09-14 16:06:14 -07004600 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004601 return;
4602
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004603 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004604 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004605
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004606 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004607 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004608
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004609 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004610
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004611 sky2_power_aux(hw);
4612
Stephen Hemminger793b8832005-09-14 16:06:14 -07004613 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004614 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004615
4616 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004617 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004618 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004619 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004620 pci_release_regions(pdev);
4621 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004622
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004623 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004624 free_netdev(hw->dev[i]);
4625
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004626 iounmap(hw->regs);
4627 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004629 pci_set_drvdata(pdev, NULL);
4630}
4631
4632#ifdef CONFIG_PM
4633static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4634{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004635 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004636 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004637
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004638 if (!hw)
4639 return 0;
4640
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004641 del_timer_sync(&hw->watchdog_timer);
4642 cancel_work_sync(&hw->restart_work);
4643
Stephen Hemminger19720732009-08-14 05:15:16 +00004644 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004645 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004646 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004647 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004648
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004649 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004650
4651 if (sky2->wol)
4652 sky2_wol_init(sky2);
4653
4654 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004655 }
4656
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004657 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004658 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004659 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004660 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004661
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004662 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004663 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004664 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004665
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004666 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004667}
4668
4669static int sky2_resume(struct pci_dev *pdev)
4670{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004671 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004672 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004673
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004674 if (!hw)
4675 return 0;
4676
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004677 err = pci_set_power_state(pdev, PCI_D0);
4678 if (err)
4679 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004680
4681 err = pci_restore_state(pdev);
4682 if (err)
4683 goto out;
4684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004685 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004686
4687 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004688 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4689 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4690 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004691 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004692
Stephen Hemmingere3173832007-02-06 10:45:39 -08004693 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004694 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004695 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004696
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004697 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004698 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004699 err = sky2_reattach(hw->dev[i]);
4700 if (err)
4701 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004702 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004703 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004704
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004705 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004706out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004707 rtnl_unlock();
4708
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004709 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004710 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004711 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004712}
4713#endif
4714
Stephen Hemmingere3173832007-02-06 10:45:39 -08004715static void sky2_shutdown(struct pci_dev *pdev)
4716{
4717 struct sky2_hw *hw = pci_get_drvdata(pdev);
4718 int i, wol = 0;
4719
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004720 if (!hw)
4721 return;
4722
Stephen Hemminger19720732009-08-14 05:15:16 +00004723 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004724 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004725
4726 for (i = 0; i < hw->ports; i++) {
4727 struct net_device *dev = hw->dev[i];
4728 struct sky2_port *sky2 = netdev_priv(dev);
4729
4730 if (sky2->wol) {
4731 wol = 1;
4732 sky2_wol_init(sky2);
4733 }
4734 }
4735
4736 if (wol)
4737 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004738 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004739
4740 pci_enable_wake(pdev, PCI_D3hot, wol);
4741 pci_enable_wake(pdev, PCI_D3cold, wol);
4742
4743 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004744 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004745}
4746
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004747static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004748 .name = DRV_NAME,
4749 .id_table = sky2_id_table,
4750 .probe = sky2_probe,
4751 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004752#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004753 .suspend = sky2_suspend,
4754 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004756 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004757};
4758
4759static int __init sky2_init_module(void)
4760{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004761 pr_info(PFX "driver version " DRV_VERSION "\n");
4762
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004763 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004764 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004765}
4766
4767static void __exit sky2_cleanup_module(void)
4768{
4769 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004770 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004771}
4772
4773module_init(sky2_init_module);
4774module_exit(sky2_cleanup_module);
4775
4776MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004777MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004778MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004779MODULE_VERSION(DRV_VERSION);