blob: 22ecadcf22dd2785fe8380880098ccd7bf099b55 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030137static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200138module_param(power_save_controller, bool, 0644);
139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200418 /*
419 * For VIA:
420 * A flag to ensure DMA position is 0
421 * when link position is not greater than FIFO size
422 */
423 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200424 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200425 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500426
427 struct timecounter azx_tc;
428 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100432struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u32 *buf; /* CORB/RIRB buffer
434 * Each CORB entry is 4byte, RIRB is 8byte
435 */
436 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
437 /* for RIRB */
438 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800439 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
440 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100443struct azx_pcm {
444 struct azx *chip;
445 struct snd_pcm *pcm;
446 struct hda_codec *codec;
447 struct hda_pcm_stream *hinfo[2];
448 struct list_head list;
449};
450
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx {
452 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200454 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 /* chip type specific */
457 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200458 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200459 int playback_streams;
460 int playback_index_offset;
461 int capture_streams;
462 int capture_index_offset;
463 int num_streams;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* pci resources */
466 unsigned long addr;
467 void __iomem *remap_addr;
468 int irq;
469
470 /* locks */
471 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100472 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100473 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100479 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* HD codec */
482 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100483 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100485 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488 struct azx_rb corb;
489 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100491 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct snd_dma_buffer rb;
493 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200494
Takashi Iwai4918cda2012-08-09 12:33:28 +0200495#ifdef CONFIG_SND_HDA_PATCH_LOADER
496 const struct firmware *fw;
497#endif
498
Takashi Iwaic74db862005-05-12 14:26:27 +0200499 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200500 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200501 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200503 unsigned int initialized :1;
504 unsigned int single_cmd :1;
505 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200506 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200507 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100508 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200509 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100510 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200511 unsigned int region_requested:1;
512
513 /* VGA-switcheroo setup */
514 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200515 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200516 unsigned int init_failed:1; /* delayed init failed */
517 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200518
519 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800520 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200521
522 /* for pending irqs */
523 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100524
525 /* reboot notifier (for mysterious hangup problem at power-down) */
526 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200527
528 /* card list (for power_save trigger) */
529 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530};
531
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200532#define CREATE_TRACE_POINTS
533#include "hda_intel_trace.h"
534
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535/* driver types */
536enum {
537 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800538 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800542 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 AZX_DRIVER_VIA,
544 AZX_DRIVER_SIS,
545 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200546 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200547 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200549 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100550 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200551 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200552};
553
Takashi Iwai9477c582011-05-25 09:11:37 +0200554/* driver quirks (capabilities) */
555/* bits 0-7 are used for indicating driver type */
556#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
557#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
558#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
559#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
560#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
561#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
562#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
563#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
564#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
565#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
566#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
567#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200568#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500569#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200571#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500572#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100573#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
574
575/* quirks for Intel PCH */
576#define AZX_DCAPS_INTEL_PCH \
577 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
578 AZX_DCAPS_COUNT_LPIB_DELAY | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200579
580/* quirks for ATI SB / AMD Hudson */
581#define AZX_DCAPS_PRESET_ATI_SB \
582 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
583 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
584
585/* quirks for ATI/AMD HDMI */
586#define AZX_DCAPS_PRESET_ATI_HDMI \
587 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
588
589/* quirks for Nvidia */
590#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100591 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
592 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200593
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200594#define AZX_DCAPS_PRESET_CTHDA \
595 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
596
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200597/*
598 * VGA-switcher support
599 */
600#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200601#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
602#else
603#define use_vga_switcheroo(chip) 0
604#endif
605
606#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200607#define DELAYED_INIT_MARK
608#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200609#else
610#define DELAYED_INIT_MARK __devinit
611#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200612#endif
613
614static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200615 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800616 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100617 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200618 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200619 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800620 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200621 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
622 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200623 [AZX_DRIVER_ULI] = "HDA ULI M5461",
624 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200625 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200626 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200627 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100628 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200629};
630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631/*
632 * macros for easy use
633 */
634#define azx_writel(chip,reg,value) \
635 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
636#define azx_readl(chip,reg) \
637 readl((chip)->remap_addr + ICH6_REG_##reg)
638#define azx_writew(chip,reg,value) \
639 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
640#define azx_readw(chip,reg) \
641 readw((chip)->remap_addr + ICH6_REG_##reg)
642#define azx_writeb(chip,reg,value) \
643 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
644#define azx_readb(chip,reg) \
645 readb((chip)->remap_addr + ICH6_REG_##reg)
646
647#define azx_sd_writel(dev,reg,value) \
648 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
649#define azx_sd_readl(dev,reg) \
650 readl((dev)->sd_addr + ICH6_REG_##reg)
651#define azx_sd_writew(dev,reg,value) \
652 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
653#define azx_sd_readw(dev,reg) \
654 readw((dev)->sd_addr + ICH6_REG_##reg)
655#define azx_sd_writeb(dev,reg,value) \
656 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
657#define azx_sd_readb(dev,reg) \
658 readb((dev)->sd_addr + ICH6_REG_##reg)
659
660/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100661#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200663#ifdef CONFIG_X86
664static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
665{
666 if (azx_snoop(chip))
667 return;
668 if (addr && size) {
669 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
670 if (on)
671 set_memory_wc((unsigned long)addr, pages);
672 else
673 set_memory_wb((unsigned long)addr, pages);
674 }
675}
676
677static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
678 bool on)
679{
680 __mark_pages_wc(chip, buf->area, buf->bytes, on);
681}
682static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
683 struct snd_pcm_runtime *runtime, bool on)
684{
685 if (azx_dev->wc_marked != on) {
686 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
687 azx_dev->wc_marked = on;
688 }
689}
690#else
691/* NOP for other archs */
692static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
693 bool on)
694{
695}
696static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
697 struct snd_pcm_runtime *runtime, bool on)
698{
699}
700#endif
701
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200702static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200703static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704/*
705 * Interface for HD codec
706 */
707
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708/*
709 * CORB / RIRB interface
710 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100711static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712{
713 int err;
714
715 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200716 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
717 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 PAGE_SIZE, &chip->rb);
719 if (err < 0) {
720 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
721 return err;
722 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200723 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 return 0;
725}
726
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100727static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800729 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /* CORB set up */
731 chip->corb.addr = chip->rb.addr;
732 chip->corb.buf = (u32 *)chip->rb.area;
733 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200734 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200736 /* set the corb size to 256 entries (ULI requires explicitly) */
737 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /* set the corb write pointer to 0 */
739 azx_writew(chip, CORBWP, 0);
740 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200741 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200743 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
745 /* RIRB set up */
746 chip->rirb.addr = chip->rb.addr + 2048;
747 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800748 chip->rirb.wp = chip->rirb.rp = 0;
749 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200751 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200753 /* set the rirb size to 256 entries (ULI requires explicitly) */
754 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200756 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200758 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200759 azx_writew(chip, RINTCNT, 0xc0);
760 else
761 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800764 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765}
766
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100767static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800769 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 /* disable ringbuffer DMAs */
771 azx_writeb(chip, RIRBCTL, 0);
772 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800773 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
775
Wu Fengguangdeadff12009-08-01 18:45:16 +0800776static unsigned int azx_command_addr(u32 cmd)
777{
778 unsigned int addr = cmd >> 28;
779
780 if (addr >= AZX_MAX_CODECS) {
781 snd_BUG();
782 addr = 0;
783 }
784
785 return addr;
786}
787
788static unsigned int azx_response_addr(u32 res)
789{
790 unsigned int addr = res & 0xf;
791
792 if (addr >= AZX_MAX_CODECS) {
793 snd_BUG();
794 addr = 0;
795 }
796
797 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
800/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100801static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100803 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800804 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Wu Fengguangc32649f2009-08-01 18:48:12 +0800807 spin_lock_irq(&chip->reg_lock);
808
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 /* add command to corb */
810 wp = azx_readb(chip, CORBWP);
811 wp++;
812 wp %= ICH6_MAX_CORB_ENTRIES;
813
Wu Fengguangdeadff12009-08-01 18:45:16 +0800814 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 chip->corb.buf[wp] = cpu_to_le32(val);
816 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 spin_unlock_irq(&chip->reg_lock);
819
820 return 0;
821}
822
823#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
824
825/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100826static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
828 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800829 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 u32 res, res_ex;
831
832 wp = azx_readb(chip, RIRBWP);
833 if (wp == chip->rirb.wp)
834 return;
835 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 while (chip->rirb.rp != wp) {
838 chip->rirb.rp++;
839 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
840
841 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
842 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
843 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800844 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
846 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800847 else if (chip->rirb.cmds[addr]) {
848 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100849 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800850 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800851 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200852 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800853 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200854 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800855 res, res_ex,
856 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 }
858}
859
860/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800861static unsigned int azx_rirb_get_response(struct hda_bus *bus,
862 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100864 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200865 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200866 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200867 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200869 again:
870 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200871
872 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200873 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200874 spin_lock_irq(&chip->reg_lock);
875 azx_update_rirb(chip);
876 spin_unlock_irq(&chip->reg_lock);
877 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800878 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100879 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100880 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200881
882 if (!do_poll)
883 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800884 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100885 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100886 if (time_after(jiffies, timeout))
887 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200888 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100889 msleep(2); /* temporary workaround */
890 else {
891 udelay(10);
892 cond_resched();
893 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100894 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200895
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200896 if (!chip->polling_mode && chip->poll_count < 2) {
897 snd_printdd(SFX "azx_get_response timeout, "
898 "polling the codec once: last cmd=0x%08x\n",
899 chip->last_cmd[addr]);
900 do_poll = 1;
901 chip->poll_count++;
902 goto again;
903 }
904
905
Takashi Iwai23c4a882009-10-30 13:21:49 +0100906 if (!chip->polling_mode) {
907 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
908 "switching to polling mode: last cmd=0x%08x\n",
909 chip->last_cmd[addr]);
910 chip->polling_mode = 1;
911 goto again;
912 }
913
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200914 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200915 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800916 "disabling MSI: last cmd=0x%08x\n",
917 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200918 free_irq(chip->irq, chip);
919 chip->irq = -1;
920 pci_disable_msi(chip->pci);
921 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100922 if (azx_acquire_irq(chip, 1) < 0) {
923 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200924 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100925 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200926 goto again;
927 }
928
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100929 if (chip->probing) {
930 /* If this critical timeout happens during the codec probing
931 * phase, this is likely an access to a non-existing codec
932 * slot. Better to return an error and reset the system.
933 */
934 return -1;
935 }
936
Takashi Iwai8dd78332009-06-02 01:16:07 +0200937 /* a fatal communication error; need either to reset or to fallback
938 * to the single_cmd mode
939 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100940 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200941 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200942 bus->response_reset = 1;
943 return -1; /* give a chance to retry */
944 }
945
946 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
947 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800948 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200949 chip->single_cmd = 1;
950 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100951 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200952 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100953 /* disable unsolicited responses */
954 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200955 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956}
957
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958/*
959 * Use the single immediate command instead of CORB/RIRB for simplicity
960 *
961 * Note: according to Intel, this is not preferred use. The command was
962 * intended for the BIOS only, and may get confused with unsolicited
963 * responses. So, we shouldn't use it for normal operation from the
964 * driver.
965 * I left the codes, however, for debugging/testing purposes.
966 */
967
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200968/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800969static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200970{
971 int timeout = 50;
972
973 while (timeout--) {
974 /* check IRV busy bit */
975 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
976 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800977 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200978 return 0;
979 }
980 udelay(1);
981 }
982 if (printk_ratelimit())
983 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
984 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800985 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200986 return -EIO;
987}
988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100990static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100992 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800993 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 int timeout = 50;
995
Takashi Iwai8dd78332009-06-02 01:16:07 +0200996 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 while (timeout--) {
998 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200999 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001001 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1002 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001004 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1005 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001006 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 }
1008 udelay(1);
1009 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001010 if (printk_ratelimit())
1011 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
1012 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 return -EIO;
1014}
1015
1016/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001017static unsigned int azx_single_get_response(struct hda_bus *bus,
1018 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001020 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001021 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022}
1023
Takashi Iwai111d3af2006-02-16 18:17:58 +01001024/*
1025 * The below are the main callbacks from hda_codec.
1026 *
1027 * They are just the skeleton to call sub-callbacks according to the
1028 * current setting of chip->single_cmd.
1029 */
1030
1031/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001032static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001033{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001034 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001035
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001036 if (chip->disabled)
1037 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001038 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001039 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001040 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001041 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001042 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001043}
1044
1045/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001046static unsigned int azx_get_response(struct hda_bus *bus,
1047 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001048{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001049 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001050 if (chip->disabled)
1051 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001052 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001053 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001054 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001055 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001056}
1057
Takashi Iwai83012a72012-08-24 18:38:08 +02001058#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001059static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001060#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001063static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064{
1065 int count;
1066
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001067 if (!full_reset)
1068 goto __skip;
1069
Danny Tholene8a7f132007-09-11 21:41:56 +02001070 /* clear STATESTS */
1071 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1072
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 /* reset controller */
1074 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1075
1076 count = 50;
1077 while (azx_readb(chip, GCTL) && --count)
1078 msleep(1);
1079
1080 /* delay for >= 100us for codec PLL to settle per spec
1081 * Rev 0.9 section 5.5.1
1082 */
1083 msleep(1);
1084
1085 /* Bring controller out of reset */
1086 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1087
1088 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001089 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 msleep(1);
1091
Pavel Machek927fc862006-08-31 17:03:43 +02001092 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 msleep(1);
1094
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001095 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001097 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001098 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 return -EBUSY;
1100 }
1101
Matt41e2fce2005-07-04 17:49:55 +02001102 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001103 if (!chip->single_cmd)
1104 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1105 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001106
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001108 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001110 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 }
1112
1113 return 0;
1114}
1115
1116
1117/*
1118 * Lowlevel interface
1119 */
1120
1121/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001122static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123{
1124 /* enable controller CIE and GIE */
1125 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1126 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1127}
1128
1129/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001130static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131{
1132 int i;
1133
1134 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001135 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001136 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 azx_sd_writeb(azx_dev, SD_CTL,
1138 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1139 }
1140
1141 /* disable SIE for all streams */
1142 azx_writeb(chip, INTCTL, 0);
1143
1144 /* disable controller CIE and GIE */
1145 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1146 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1147}
1148
1149/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001150static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151{
1152 int i;
1153
1154 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001155 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001156 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1158 }
1159
1160 /* clear STATESTS */
1161 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1162
1163 /* clear rirb status */
1164 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1165
1166 /* clear int status */
1167 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1168}
1169
1170/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001171static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172{
Joseph Chan0e153472008-08-26 14:38:03 +02001173 /*
1174 * Before stream start, initialize parameter
1175 */
1176 azx_dev->insufficient = 1;
1177
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001179 azx_writel(chip, INTCTL,
1180 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 /* set DMA start and interrupt mask */
1182 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1183 SD_CTL_DMA_START | SD_INT_MASK);
1184}
1185
Takashi Iwai1dddab42009-03-18 15:15:37 +01001186/* stop DMA */
1187static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1190 ~(SD_CTL_DMA_START | SD_INT_MASK));
1191 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001192}
1193
1194/* stop a stream */
1195static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1196{
1197 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001199 azx_writel(chip, INTCTL,
1200 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201}
1202
1203
1204/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001205 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001207static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001209 if (chip->initialized)
1210 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
1212 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001213 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
1215 /* initialize interrupts */
1216 azx_int_clear(chip);
1217 azx_int_enable(chip);
1218
1219 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001220 if (!chip->single_cmd)
1221 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001223 /* program the position buffer */
1224 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001225 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001226
Takashi Iwaicb53c622007-08-10 17:21:45 +02001227 chip->initialized = 1;
1228}
1229
1230/*
1231 * initialize the PCI registers
1232 */
1233/* update bits in a PCI register byte */
1234static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1235 unsigned char mask, unsigned char val)
1236{
1237 unsigned char data;
1238
1239 pci_read_config_byte(pci, reg, &data);
1240 data &= ~mask;
1241 data |= (val & mask);
1242 pci_write_config_byte(pci, reg, data);
1243}
1244
1245static void azx_init_pci(struct azx *chip)
1246{
1247 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1248 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1249 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001250 * codecs.
1251 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001252 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001253 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001254 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001255 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001256 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001257
Takashi Iwai9477c582011-05-25 09:11:37 +02001258 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1259 * we need to enable snoop.
1260 */
1261 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001262 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001263 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001264 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1265 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001266 }
1267
1268 /* For NVIDIA HDA, enable snoop */
1269 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001270 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001271 update_pci_byte(chip->pci,
1272 NVIDIA_HDA_TRANSREG_ADDR,
1273 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001274 update_pci_byte(chip->pci,
1275 NVIDIA_HDA_ISTRM_COH,
1276 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1277 update_pci_byte(chip->pci,
1278 NVIDIA_HDA_OSTRM_COH,
1279 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001280 }
1281
1282 /* Enable SCH/PCH snoop if needed */
1283 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001284 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001285 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001286 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1287 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1288 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1289 if (!azx_snoop(chip))
1290 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1291 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001292 pci_read_config_word(chip->pci,
1293 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001294 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001295 snd_printdd(SFX "SCH snoop: %s\n",
1296 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1297 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001298 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299}
1300
1301
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001302static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1303
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304/*
1305 * interrupt handler
1306 */
David Howells7d12e782006-10-05 14:55:46 +01001307static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001309 struct azx *chip = dev_id;
1310 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001312 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001313 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001315#ifdef CONFIG_PM_RUNTIME
1316 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1317 return IRQ_NONE;
1318#endif
1319
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 spin_lock(&chip->reg_lock);
1321
Dan Carpenter60911062012-05-18 10:36:11 +03001322 if (chip->disabled) {
1323 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001324 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001325 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 status = azx_readl(chip, INTSTS);
1328 if (status == 0) {
1329 spin_unlock(&chip->reg_lock);
1330 return IRQ_NONE;
1331 }
1332
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001333 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 azx_dev = &chip->azx_dev[i];
1335 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001336 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001338 if (!azx_dev->substream || !azx_dev->running ||
1339 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001340 continue;
1341 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001342 ok = azx_position_ok(chip, azx_dev);
1343 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001344 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 spin_unlock(&chip->reg_lock);
1346 snd_pcm_period_elapsed(azx_dev->substream);
1347 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001348 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001349 /* bogus IRQ, process it later */
1350 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001351 queue_work(chip->bus->workq,
1352 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 }
1354 }
1355 }
1356
1357 /* clear rirb int */
1358 status = azx_readb(chip, RIRBSTS);
1359 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001360 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001361 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001362 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001364 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1366 }
1367
1368#if 0
1369 /* clear state status int */
1370 if (azx_readb(chip, STATESTS) & 0x04)
1371 azx_writeb(chip, STATESTS, 0x04);
1372#endif
1373 spin_unlock(&chip->reg_lock);
1374
1375 return IRQ_HANDLED;
1376}
1377
1378
1379/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001380 * set up a BDL entry
1381 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001382static int setup_bdle(struct azx *chip,
1383 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001384 struct azx_dev *azx_dev, u32 **bdlp,
1385 int ofs, int size, int with_ioc)
1386{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001387 u32 *bdl = *bdlp;
1388
1389 while (size > 0) {
1390 dma_addr_t addr;
1391 int chunk;
1392
1393 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1394 return -EINVAL;
1395
Takashi Iwai77a23f22008-08-21 13:00:13 +02001396 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001397 /* program the address field of the BDL entry */
1398 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001399 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001400 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001401 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001402 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1403 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1404 u32 remain = 0x1000 - (ofs & 0xfff);
1405 if (chunk > remain)
1406 chunk = remain;
1407 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001408 bdl[2] = cpu_to_le32(chunk);
1409 /* program the IOC to enable interrupt
1410 * only when the whole fragment is processed
1411 */
1412 size -= chunk;
1413 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1414 bdl += 4;
1415 azx_dev->frags++;
1416 ofs += chunk;
1417 }
1418 *bdlp = bdl;
1419 return ofs;
1420}
1421
1422/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 * set up BDL entries
1424 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001425static int azx_setup_periods(struct azx *chip,
1426 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001427 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001429 u32 *bdl;
1430 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001431 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
1433 /* reset BDL address */
1434 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1435 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1436
Takashi Iwai97b71c92009-03-18 15:09:13 +01001437 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001438 periods = azx_dev->bufsize / period_bytes;
1439
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001441 bdl = (u32 *)azx_dev->bdl.area;
1442 ofs = 0;
1443 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001444 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001445 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001446 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001447 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001448 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001449 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001450 pos_adj = pos_align;
1451 else
1452 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1453 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001454 pos_adj = frames_to_bytes(runtime, pos_adj);
1455 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001456 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001457 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001458 pos_adj = 0;
1459 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001460 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001461 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001462 if (ofs < 0)
1463 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001464 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001465 } else
1466 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001467 for (i = 0; i < periods; i++) {
1468 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001469 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001470 period_bytes - pos_adj, 0);
1471 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001472 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001473 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001474 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001475 if (ofs < 0)
1476 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001478 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001479
1480 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001481 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001482 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001483 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484}
1485
Takashi Iwai1dddab42009-03-18 15:15:37 +01001486/* reset stream */
1487static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
1489 unsigned char val;
1490 int timeout;
1491
Takashi Iwai1dddab42009-03-18 15:15:37 +01001492 azx_stream_clear(chip, azx_dev);
1493
Takashi Iwaid01ce992007-07-27 16:52:19 +02001494 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1495 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 udelay(3);
1497 timeout = 300;
1498 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1499 --timeout)
1500 ;
1501 val &= ~SD_CTL_STREAM_RESET;
1502 azx_sd_writeb(azx_dev, SD_CTL, val);
1503 udelay(3);
1504
1505 timeout = 300;
1506 /* waiting for hardware to report that the stream is out of reset */
1507 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1508 --timeout)
1509 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001510
1511 /* reset first position - may not be synced with hw at this time */
1512 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001513}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
Takashi Iwai1dddab42009-03-18 15:15:37 +01001515/*
1516 * set up the SD for streaming
1517 */
1518static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1519{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001520 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001521 /* make sure the run bit is zero for SD */
1522 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001524 val = azx_sd_readl(azx_dev, SD_CTL);
1525 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1526 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1527 if (!azx_snoop(chip))
1528 val |= SD_CTL_TRAFFIC_PRIO;
1529 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530
1531 /* program the length of samples in cyclic buffer */
1532 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1533
1534 /* program the stream format */
1535 /* this value needs to be the same as the one programmed */
1536 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1537
1538 /* program the stream LVI (last valid index) of the BDL */
1539 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1540
1541 /* program the BDL address */
1542 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001543 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001545 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001547 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001548 if (chip->position_fix[0] != POS_FIX_LPIB ||
1549 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001550 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1551 azx_writel(chip, DPLBASE,
1552 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1553 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001554
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001556 azx_sd_writel(azx_dev, SD_CTL,
1557 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
1559 return 0;
1560}
1561
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001562/*
1563 * Probe the given codec address
1564 */
1565static int probe_codec(struct azx *chip, int addr)
1566{
1567 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1568 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1569 unsigned int res;
1570
Wu Fengguanga678cde2009-08-01 18:46:46 +08001571 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001572 chip->probing = 1;
1573 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001574 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001575 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001576 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001577 if (res == -1)
1578 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001579 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001580 return 0;
1581}
1582
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001583static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1584 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001585static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
Takashi Iwai8dd78332009-06-02 01:16:07 +02001587static void azx_bus_reset(struct hda_bus *bus)
1588{
1589 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001590
1591 bus->in_reset = 1;
1592 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001593 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001594#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001595 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001596 struct azx_pcm *p;
1597 list_for_each_entry(p, &chip->pcm_list, list)
1598 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001599 snd_hda_suspend(chip->bus);
1600 snd_hda_resume(chip->bus);
1601 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001602#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001603 bus->in_reset = 0;
1604}
1605
David Henningsson26a6cb62012-10-09 15:04:21 +02001606static int get_jackpoll_interval(struct azx *chip)
1607{
1608 int i = jackpoll_ms[chip->dev_index];
1609 unsigned int j;
1610 if (i == 0)
1611 return 0;
1612 if (i < 50 || i > 60000)
1613 j = 0;
1614 else
1615 j = msecs_to_jiffies(i);
1616 if (j == 0)
1617 snd_printk(KERN_WARNING SFX
1618 "jackpoll_ms value out of range: %d\n", i);
1619 return j;
1620}
1621
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622/*
1623 * Codec initialization
1624 */
1625
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001626/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001627static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001628 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001629 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001630};
1631
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001632static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
1634 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001635 int c, codecs, err;
1636 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
1638 memset(&bus_temp, 0, sizeof(bus_temp));
1639 bus_temp.private_data = chip;
1640 bus_temp.modelname = model;
1641 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001642 bus_temp.ops.command = azx_send_cmd;
1643 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001644 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001645 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001646#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001647 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001648 bus_temp.ops.pm_notify = azx_power_notify;
1649#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
Takashi Iwaid01ce992007-07-27 16:52:19 +02001651 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1652 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 return err;
1654
Takashi Iwai9477c582011-05-25 09:11:37 +02001655 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1656 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001657 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001658 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001659
Takashi Iwai34c25352008-10-28 11:38:58 +01001660 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001661 max_slots = azx_max_codecs[chip->driver_type];
1662 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001663 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001664
1665 /* First try to probe all given codec slots */
1666 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001667 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001668 if (probe_codec(chip, c) < 0) {
1669 /* Some BIOSen give you wrong codec addresses
1670 * that don't exist
1671 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001672 snd_printk(KERN_WARNING SFX
1673 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001674 "disabling it...\n", c);
1675 chip->codec_mask &= ~(1 << c);
1676 /* More badly, accessing to a non-existing
1677 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001678 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001679 * Thus if an error occurs during probing,
1680 * better to reset the controller chip to
1681 * get back to the sanity state.
1682 */
1683 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001684 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001685 }
1686 }
1687 }
1688
Takashi Iwaid507cd62011-04-26 15:25:02 +02001689 /* AMD chipsets often cause the communication stalls upon certain
1690 * sequence like the pin-detection. It seems that forcing the synced
1691 * access works around the stall. Grrr...
1692 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001693 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1694 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001695 chip->bus->sync_write = 1;
1696 chip->bus->allow_bus_reset = 1;
1697 }
1698
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001699 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001700 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001701 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001702 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001703 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 if (err < 0)
1705 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001706 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001707 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001709 }
1710 }
1711 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1713 return -ENXIO;
1714 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001715 return 0;
1716}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001718/* configure each codec instance */
1719static int __devinit azx_codec_configure(struct azx *chip)
1720{
1721 struct hda_codec *codec;
1722 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1723 snd_hda_codec_configure(codec);
1724 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 return 0;
1726}
1727
1728
1729/*
1730 * PCM support
1731 */
1732
1733/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001734static inline struct azx_dev *
1735azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001737 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001738 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001739 /* make a non-zero unique key for the substream */
1740 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1741 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001742
1743 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001744 dev = chip->playback_index_offset;
1745 nums = chip->playback_streams;
1746 } else {
1747 dev = chip->capture_index_offset;
1748 nums = chip->capture_streams;
1749 }
1750 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001751 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001752 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001753 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001754 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001756 if (res) {
1757 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001758 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001759 }
1760 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761}
1762
1763/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001764static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765{
1766 azx_dev->opened = 0;
1767}
1768
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001769static cycle_t azx_cc_read(const struct cyclecounter *cc)
1770{
1771 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1772 struct snd_pcm_substream *substream = azx_dev->substream;
1773 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1774 struct azx *chip = apcm->chip;
1775
1776 return azx_readl(chip, WALLCLK);
1777}
1778
1779static void azx_timecounter_init(struct snd_pcm_substream *substream,
1780 bool force, cycle_t last)
1781{
1782 struct azx_dev *azx_dev = get_azx_dev(substream);
1783 struct timecounter *tc = &azx_dev->azx_tc;
1784 struct cyclecounter *cc = &azx_dev->azx_cc;
1785 u64 nsec;
1786
1787 cc->read = azx_cc_read;
1788 cc->mask = CLOCKSOURCE_MASK(32);
1789
1790 /*
1791 * Converting from 24 MHz to ns means applying a 125/3 factor.
1792 * To avoid any saturation issues in intermediate operations,
1793 * the 125 factor is applied first. The division is applied
1794 * last after reading the timecounter value.
1795 * Applying the 1/3 factor as part of the multiplication
1796 * requires at least 20 bits for a decent precision, however
1797 * overflows occur after about 4 hours or less, not a option.
1798 */
1799
1800 cc->mult = 125; /* saturation after 195 years */
1801 cc->shift = 0;
1802
1803 nsec = 0; /* audio time is elapsed time since trigger */
1804 timecounter_init(tc, cc, nsec);
1805 if (force)
1806 /*
1807 * force timecounter to use predefined value,
1808 * used for synchronized starts
1809 */
1810 tc->cycle_last = last;
1811}
1812
1813static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1814 struct timespec *ts)
1815{
1816 struct azx_dev *azx_dev = get_azx_dev(substream);
1817 u64 nsec;
1818
1819 nsec = timecounter_read(&azx_dev->azx_tc);
1820 nsec = div_u64(nsec, 3); /* can be optimized */
1821
1822 *ts = ns_to_timespec(nsec);
1823
1824 return 0;
1825}
1826
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001827static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001828 .info = (SNDRV_PCM_INFO_MMAP |
1829 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1831 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001832 /* No full-resume yet implemented */
1833 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001834 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001835 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001836 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001837 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1839 .rates = SNDRV_PCM_RATE_48000,
1840 .rate_min = 48000,
1841 .rate_max = 48000,
1842 .channels_min = 2,
1843 .channels_max = 2,
1844 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1845 .period_bytes_min = 128,
1846 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1847 .periods_min = 2,
1848 .periods_max = AZX_MAX_FRAG,
1849 .fifo_size = 0,
1850};
1851
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001852static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853{
1854 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1855 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001856 struct azx *chip = apcm->chip;
1857 struct azx_dev *azx_dev;
1858 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 unsigned long flags;
1860 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001861 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862
Ingo Molnar62932df2006-01-16 16:34:20 +01001863 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001864 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001866 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 return -EBUSY;
1868 }
1869 runtime->hw = azx_pcm_hw;
1870 runtime->hw.channels_min = hinfo->channels_min;
1871 runtime->hw.channels_max = hinfo->channels_max;
1872 runtime->hw.formats = hinfo->formats;
1873 runtime->hw.rates = hinfo->rates;
1874 snd_pcm_limit_hw_rates(runtime);
1875 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001876
1877 /* avoid wrap-around with wall-clock */
1878 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1879 20,
1880 178000000);
1881
Takashi Iwai52409aa2012-01-23 17:10:24 +01001882 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001883 /* constrain buffer sizes to be multiple of 128
1884 bytes. This is more efficient in terms of memory
1885 access but isn't required by the HDA spec and
1886 prevents users from specifying exact period/buffer
1887 sizes. For example for 44.1kHz, a period size set
1888 to 20ms will be rounded to 19.59ms. */
1889 buff_step = 128;
1890 else
1891 /* Don't enforce steps on buffer sizes, still need to
1892 be multiple of 4 bytes (HDA spec). Tested on Intel
1893 HDA controllers, may not work on all devices where
1894 option needs to be disabled */
1895 buff_step = 4;
1896
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001897 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001898 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001899 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001900 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001901 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001902 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1903 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001905 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001906 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 return err;
1908 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001909 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001910 /* sanity check */
1911 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1912 snd_BUG_ON(!runtime->hw.channels_max) ||
1913 snd_BUG_ON(!runtime->hw.formats) ||
1914 snd_BUG_ON(!runtime->hw.rates)) {
1915 azx_release_device(azx_dev);
1916 hinfo->ops.close(hinfo, apcm->codec, substream);
1917 snd_hda_power_down(apcm->codec);
1918 mutex_unlock(&chip->open_mutex);
1919 return -EINVAL;
1920 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001921
1922 /* disable WALLCLOCK timestamps for capture streams
1923 until we figure out how to handle digital inputs */
1924 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1925 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1926
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 spin_lock_irqsave(&chip->reg_lock, flags);
1928 azx_dev->substream = substream;
1929 azx_dev->running = 0;
1930 spin_unlock_irqrestore(&chip->reg_lock, flags);
1931
1932 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001933 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001934 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 return 0;
1936}
1937
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001938static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939{
1940 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1941 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001942 struct azx *chip = apcm->chip;
1943 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 unsigned long flags;
1945
Ingo Molnar62932df2006-01-16 16:34:20 +01001946 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 spin_lock_irqsave(&chip->reg_lock, flags);
1948 azx_dev->substream = NULL;
1949 azx_dev->running = 0;
1950 spin_unlock_irqrestore(&chip->reg_lock, flags);
1951 azx_release_device(azx_dev);
1952 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001953 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001954 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 return 0;
1956}
1957
Takashi Iwaid01ce992007-07-27 16:52:19 +02001958static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1959 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001961 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1962 struct azx *chip = apcm->chip;
1963 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001964 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001965 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001966
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001967 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001968 azx_dev->bufsize = 0;
1969 azx_dev->period_bytes = 0;
1970 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001971 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001972 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001973 if (ret < 0)
1974 return ret;
1975 mark_runtime_wc(chip, azx_dev, runtime, true);
1976 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977}
1978
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001979static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980{
1981 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001982 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001983 struct azx *chip = apcm->chip;
1984 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1986
1987 /* reset BDL address */
1988 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1989 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1990 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001991 azx_dev->bufsize = 0;
1992 azx_dev->period_bytes = 0;
1993 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
Takashi Iwaieb541332010-08-06 13:48:11 +02001995 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001997 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 return snd_pcm_lib_free_pages(substream);
1999}
2000
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002001static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002{
2003 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002004 struct azx *chip = apcm->chip;
2005 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002007 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002008 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002009 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002010 struct hda_spdif_out *spdif =
2011 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2012 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002014 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002015 format_val = snd_hda_calc_stream_format(runtime->rate,
2016 runtime->channels,
2017 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002018 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002019 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002020 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002021 snd_printk(KERN_ERR SFX
2022 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 runtime->rate, runtime->channels, runtime->format);
2024 return -EINVAL;
2025 }
2026
Takashi Iwai97b71c92009-03-18 15:09:13 +01002027 bufsize = snd_pcm_lib_buffer_bytes(substream);
2028 period_bytes = snd_pcm_lib_period_bytes(substream);
2029
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002030 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01002031 bufsize, format_val);
2032
2033 if (bufsize != azx_dev->bufsize ||
2034 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002035 format_val != azx_dev->format_val ||
2036 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002037 azx_dev->bufsize = bufsize;
2038 azx_dev->period_bytes = period_bytes;
2039 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002040 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002041 err = azx_setup_periods(chip, substream, azx_dev);
2042 if (err < 0)
2043 return err;
2044 }
2045
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002046 /* wallclk has 24Mhz clock source */
2047 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2048 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 azx_setup_controller(chip, azx_dev);
2050 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2051 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2052 else
2053 azx_dev->fifo_size = 0;
2054
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002055 stream_tag = azx_dev->stream_tag;
2056 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002057 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002058 stream_tag > chip->capture_streams)
2059 stream_tag -= chip->capture_streams;
2060 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002061 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062}
2063
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002064static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065{
2066 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002067 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002068 struct azx_dev *azx_dev;
2069 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002070 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002071 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002073 azx_dev = get_azx_dev(substream);
2074 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2075
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002077 case SNDRV_PCM_TRIGGER_START:
2078 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2080 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002081 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 break;
2083 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002084 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002086 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 break;
2088 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002089 return -EINVAL;
2090 }
2091
2092 snd_pcm_group_for_each_entry(s, substream) {
2093 if (s->pcm->card != substream->pcm->card)
2094 continue;
2095 azx_dev = get_azx_dev(s);
2096 sbits |= 1 << azx_dev->index;
2097 nsync++;
2098 snd_pcm_trigger_done(s, substream);
2099 }
2100
2101 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002102
2103 /* first, set SYNC bits of corresponding streams */
2104 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2105 azx_writel(chip, OLD_SSYNC,
2106 azx_readl(chip, OLD_SSYNC) | sbits);
2107 else
2108 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2109
Takashi Iwai850f0e52008-03-18 17:11:05 +01002110 snd_pcm_group_for_each_entry(s, substream) {
2111 if (s->pcm->card != substream->pcm->card)
2112 continue;
2113 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002114 if (start) {
2115 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2116 if (!rstart)
2117 azx_dev->start_wallclk -=
2118 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002119 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002120 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002121 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002122 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002123 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 }
2125 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002126 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002127 /* wait until all FIFOs get ready */
2128 for (timeout = 5000; timeout; timeout--) {
2129 nwait = 0;
2130 snd_pcm_group_for_each_entry(s, substream) {
2131 if (s->pcm->card != substream->pcm->card)
2132 continue;
2133 azx_dev = get_azx_dev(s);
2134 if (!(azx_sd_readb(azx_dev, SD_STS) &
2135 SD_STS_FIFO_READY))
2136 nwait++;
2137 }
2138 if (!nwait)
2139 break;
2140 cpu_relax();
2141 }
2142 } else {
2143 /* wait until all RUN bits are cleared */
2144 for (timeout = 5000; timeout; timeout--) {
2145 nwait = 0;
2146 snd_pcm_group_for_each_entry(s, substream) {
2147 if (s->pcm->card != substream->pcm->card)
2148 continue;
2149 azx_dev = get_azx_dev(s);
2150 if (azx_sd_readb(azx_dev, SD_CTL) &
2151 SD_CTL_DMA_START)
2152 nwait++;
2153 }
2154 if (!nwait)
2155 break;
2156 cpu_relax();
2157 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002159 spin_lock(&chip->reg_lock);
2160 /* reset SYNC bits */
2161 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2162 azx_writel(chip, OLD_SSYNC,
2163 azx_readl(chip, OLD_SSYNC) & ~sbits);
2164 else
2165 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002166 if (start) {
2167 azx_timecounter_init(substream, 0, 0);
2168 if (nsync > 1) {
2169 cycle_t cycle_last;
2170
2171 /* same start cycle for master and group */
2172 azx_dev = get_azx_dev(substream);
2173 cycle_last = azx_dev->azx_tc.cycle_last;
2174
2175 snd_pcm_group_for_each_entry(s, substream) {
2176 if (s->pcm->card != substream->pcm->card)
2177 continue;
2178 azx_timecounter_init(s, 1, cycle_last);
2179 }
2180 }
2181 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002182 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002183 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184}
2185
Joseph Chan0e153472008-08-26 14:38:03 +02002186/* get the current DMA position with correction on VIA chips */
2187static unsigned int azx_via_get_position(struct azx *chip,
2188 struct azx_dev *azx_dev)
2189{
2190 unsigned int link_pos, mini_pos, bound_pos;
2191 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2192 unsigned int fifo_size;
2193
2194 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002195 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002196 /* Playback, no problem using link position */
2197 return link_pos;
2198 }
2199
2200 /* Capture */
2201 /* For new chipset,
2202 * use mod to get the DMA position just like old chipset
2203 */
2204 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2205 mod_dma_pos %= azx_dev->period_bytes;
2206
2207 /* azx_dev->fifo_size can't get FIFO size of in stream.
2208 * Get from base address + offset.
2209 */
2210 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2211
2212 if (azx_dev->insufficient) {
2213 /* Link position never gather than FIFO size */
2214 if (link_pos <= fifo_size)
2215 return 0;
2216
2217 azx_dev->insufficient = 0;
2218 }
2219
2220 if (link_pos <= fifo_size)
2221 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2222 else
2223 mini_pos = link_pos - fifo_size;
2224
2225 /* Find nearest previous boudary */
2226 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2227 mod_link_pos = link_pos % azx_dev->period_bytes;
2228 if (mod_link_pos >= fifo_size)
2229 bound_pos = link_pos - mod_link_pos;
2230 else if (mod_dma_pos >= mod_mini_pos)
2231 bound_pos = mini_pos - mod_mini_pos;
2232 else {
2233 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2234 if (bound_pos >= azx_dev->bufsize)
2235 bound_pos = 0;
2236 }
2237
2238 /* Calculate real DMA position we want */
2239 return bound_pos + mod_dma_pos;
2240}
2241
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002242static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002243 struct azx_dev *azx_dev,
2244 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002247 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002248 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249
David Henningsson4cb36312010-09-30 10:12:50 +02002250 switch (chip->position_fix[stream]) {
2251 case POS_FIX_LPIB:
2252 /* read LPIB */
2253 pos = azx_sd_readl(azx_dev, SD_LPIB);
2254 break;
2255 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002256 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002257 break;
2258 default:
2259 /* use the position buffer */
2260 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002261 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002262 if (!pos || pos == (u32)-1) {
2263 printk(KERN_WARNING
2264 "hda-intel: Invalid position buffer, "
2265 "using LPIB read method instead.\n");
2266 chip->position_fix[stream] = POS_FIX_LPIB;
2267 pos = azx_sd_readl(azx_dev, SD_LPIB);
2268 } else
2269 chip->position_fix[stream] = POS_FIX_POSBUF;
2270 }
2271 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002272 }
David Henningsson4cb36312010-09-30 10:12:50 +02002273
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274 if (pos >= azx_dev->bufsize)
2275 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002276
2277 /* calculate runtime delay from LPIB */
2278 if (azx_dev->substream->runtime &&
2279 chip->position_fix[stream] == POS_FIX_POSBUF &&
2280 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2281 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002282 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2283 delay = pos - lpib_pos;
2284 else
2285 delay = lpib_pos - pos;
2286 if (delay < 0)
2287 delay += azx_dev->bufsize;
2288 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002289 snd_printk(KERN_WARNING SFX
2290 "Unstable LPIB (%d >= %d); "
2291 "disabling LPIB delay counting\n",
2292 delay, azx_dev->period_bytes);
2293 delay = 0;
2294 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002295 }
2296 azx_dev->substream->runtime->delay =
2297 bytes_to_frames(azx_dev->substream->runtime, delay);
2298 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002299 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002300 return pos;
2301}
2302
2303static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2304{
2305 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2306 struct azx *chip = apcm->chip;
2307 struct azx_dev *azx_dev = get_azx_dev(substream);
2308 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002309 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002310}
2311
2312/*
2313 * Check whether the current DMA position is acceptable for updating
2314 * periods. Returns non-zero if it's OK.
2315 *
2316 * Many HD-audio controllers appear pretty inaccurate about
2317 * the update-IRQ timing. The IRQ is issued before actually the
2318 * data is processed. So, we need to process it afterwords in a
2319 * workqueue.
2320 */
2321static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2322{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002323 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002324 unsigned int pos;
2325
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002326 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2327 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002328 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002329
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002330 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002331
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002332 if (WARN_ONCE(!azx_dev->period_bytes,
2333 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002334 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002335 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002336 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2337 /* NG - it's below the first next period boundary */
2338 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002339 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002340 return 1; /* OK, it's fine */
2341}
2342
2343/*
2344 * The work for pending PCM period updates.
2345 */
2346static void azx_irq_pending_work(struct work_struct *work)
2347{
2348 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002349 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002350
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002351 if (!chip->irq_pending_warned) {
2352 printk(KERN_WARNING
2353 "hda-intel: IRQ timing workaround is activated "
2354 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2355 chip->card->number);
2356 chip->irq_pending_warned = 1;
2357 }
2358
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002359 for (;;) {
2360 pending = 0;
2361 spin_lock_irq(&chip->reg_lock);
2362 for (i = 0; i < chip->num_streams; i++) {
2363 struct azx_dev *azx_dev = &chip->azx_dev[i];
2364 if (!azx_dev->irq_pending ||
2365 !azx_dev->substream ||
2366 !azx_dev->running)
2367 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002368 ok = azx_position_ok(chip, azx_dev);
2369 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002370 azx_dev->irq_pending = 0;
2371 spin_unlock(&chip->reg_lock);
2372 snd_pcm_period_elapsed(azx_dev->substream);
2373 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002374 } else if (ok < 0) {
2375 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002376 } else
2377 pending++;
2378 }
2379 spin_unlock_irq(&chip->reg_lock);
2380 if (!pending)
2381 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002382 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002383 }
2384}
2385
2386/* clear irq_pending flags and assure no on-going workq */
2387static void azx_clear_irq_pending(struct azx *chip)
2388{
2389 int i;
2390
2391 spin_lock_irq(&chip->reg_lock);
2392 for (i = 0; i < chip->num_streams; i++)
2393 chip->azx_dev[i].irq_pending = 0;
2394 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395}
2396
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002397#ifdef CONFIG_X86
2398static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2399 struct vm_area_struct *area)
2400{
2401 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2402 struct azx *chip = apcm->chip;
2403 if (!azx_snoop(chip))
2404 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2405 return snd_pcm_lib_default_mmap(substream, area);
2406}
2407#else
2408#define azx_pcm_mmap NULL
2409#endif
2410
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002411static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 .open = azx_pcm_open,
2413 .close = azx_pcm_close,
2414 .ioctl = snd_pcm_lib_ioctl,
2415 .hw_params = azx_pcm_hw_params,
2416 .hw_free = azx_pcm_hw_free,
2417 .prepare = azx_pcm_prepare,
2418 .trigger = azx_pcm_trigger,
2419 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002420 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002421 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002422 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423};
2424
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002425static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426{
Takashi Iwai176d5332008-07-30 15:01:44 +02002427 struct azx_pcm *apcm = pcm->private_data;
2428 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002429 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002430 kfree(apcm);
2431 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432}
2433
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002434#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2435
Takashi Iwai176d5332008-07-30 15:01:44 +02002436static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002437azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2438 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002440 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002441 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002443 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002444 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002445 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002447 list_for_each_entry(apcm, &chip->pcm_list, list) {
2448 if (apcm->pcm->device == pcm_dev) {
2449 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2450 return -EBUSY;
2451 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002452 }
2453 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2454 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2455 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 &pcm);
2457 if (err < 0)
2458 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002459 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002460 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 if (apcm == NULL)
2462 return -ENOMEM;
2463 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002464 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 pcm->private_data = apcm;
2467 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002468 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2469 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002470 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002471 cpcm->pcm = pcm;
2472 for (s = 0; s < 2; s++) {
2473 apcm->hinfo[s] = &cpcm->stream[s];
2474 if (cpcm->stream[s].substreams)
2475 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2476 }
2477 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002478 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2479 if (size > MAX_PREALLOC_SIZE)
2480 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002481 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002483 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 return 0;
2485}
2486
2487/*
2488 * mixer creation - all stuff is implemented in hda module
2489 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002490static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491{
2492 return snd_hda_build_controls(chip->bus);
2493}
2494
2495
2496/*
2497 * initialize SD streams
2498 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002499static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500{
2501 int i;
2502
2503 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002504 * assign the starting bdl address to each stream (device)
2505 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002507 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002508 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002509 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2511 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2512 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2513 azx_dev->sd_int_sta_mask = 1 << i;
2514 /* stream tag: must be non-zero and unique */
2515 azx_dev->index = i;
2516 azx_dev->stream_tag = i + 1;
2517 }
2518
2519 return 0;
2520}
2521
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002522static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2523{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002524 if (request_irq(chip->pci->irq, azx_interrupt,
2525 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002526 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002527 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2528 "disabling device\n", chip->pci->irq);
2529 if (do_disconnect)
2530 snd_card_disconnect(chip->card);
2531 return -1;
2532 }
2533 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002534 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002535 return 0;
2536}
2537
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
Takashi Iwaicb53c622007-08-10 17:21:45 +02002539static void azx_stop_chip(struct azx *chip)
2540{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002541 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002542 return;
2543
2544 /* disable interrupts */
2545 azx_int_disable(chip);
2546 azx_int_clear(chip);
2547
2548 /* disable CORB/RIRB */
2549 azx_free_cmd_io(chip);
2550
2551 /* disable position buffer */
2552 azx_writel(chip, DPLBASE, 0);
2553 azx_writel(chip, DPUBASE, 0);
2554
2555 chip->initialized = 0;
2556}
2557
Takashi Iwai83012a72012-08-24 18:38:08 +02002558#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002559/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002560static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002561{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002562 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002563
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002564 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2565 return;
2566
Takashi Iwai68467f52012-08-28 09:14:29 -07002567 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002568 pm_runtime_get_sync(&chip->pci->dev);
2569 else
2570 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002571}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002572
2573static DEFINE_MUTEX(card_list_lock);
2574static LIST_HEAD(card_list);
2575
2576static void azx_add_card_list(struct azx *chip)
2577{
2578 mutex_lock(&card_list_lock);
2579 list_add(&chip->list, &card_list);
2580 mutex_unlock(&card_list_lock);
2581}
2582
2583static void azx_del_card_list(struct azx *chip)
2584{
2585 mutex_lock(&card_list_lock);
2586 list_del_init(&chip->list);
2587 mutex_unlock(&card_list_lock);
2588}
2589
2590/* trigger power-save check at writing parameter */
2591static int param_set_xint(const char *val, const struct kernel_param *kp)
2592{
2593 struct azx *chip;
2594 struct hda_codec *c;
2595 int prev = power_save;
2596 int ret = param_set_int(val, kp);
2597
2598 if (ret || prev == power_save)
2599 return ret;
2600
2601 mutex_lock(&card_list_lock);
2602 list_for_each_entry(chip, &card_list, list) {
2603 if (!chip->bus || chip->disabled)
2604 continue;
2605 list_for_each_entry(c, &chip->bus->codec_list, list)
2606 snd_hda_power_sync(c);
2607 }
2608 mutex_unlock(&card_list_lock);
2609 return 0;
2610}
2611#else
2612#define azx_add_card_list(chip) /* NOP */
2613#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002614#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002615
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002616#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002617/*
2618 * power management
2619 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002620static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002622 struct pci_dev *pci = to_pci_dev(dev);
2623 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002624 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002625 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626
Takashi Iwai421a1252005-11-17 16:11:09 +01002627 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002628 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002629 list_for_each_entry(p, &chip->pcm_list, list)
2630 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002631 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002632 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002633 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002634 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002635 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002636 chip->irq = -1;
2637 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002638 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002639 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002640 pci_disable_device(pci);
2641 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002642 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643 return 0;
2644}
2645
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002646static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002648 struct pci_dev *pci = to_pci_dev(dev);
2649 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002650 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002652 pci_set_power_state(pci, PCI_D0);
2653 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002654 if (pci_enable_device(pci) < 0) {
2655 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2656 "disabling device\n");
2657 snd_card_disconnect(card);
2658 return -EIO;
2659 }
2660 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002661 if (chip->msi)
2662 if (pci_enable_msi(pci) < 0)
2663 chip->msi = 0;
2664 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002665 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002666 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002667
Takashi Iwai7f308302012-05-08 16:52:23 +02002668 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002669
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002671 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002672 return 0;
2673}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002674#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2675
2676#ifdef CONFIG_PM_RUNTIME
2677static int azx_runtime_suspend(struct device *dev)
2678{
2679 struct snd_card *card = dev_get_drvdata(dev);
2680 struct azx *chip = card->private_data;
2681
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002682 if (!power_save_controller ||
2683 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002684 return -EAGAIN;
2685
2686 azx_stop_chip(chip);
2687 azx_clear_irq_pending(chip);
2688 return 0;
2689}
2690
2691static int azx_runtime_resume(struct device *dev)
2692{
2693 struct snd_card *card = dev_get_drvdata(dev);
2694 struct azx *chip = card->private_data;
2695
2696 azx_init_pci(chip);
2697 azx_init_chip(chip, 1);
2698 return 0;
2699}
2700#endif /* CONFIG_PM_RUNTIME */
2701
2702#ifdef CONFIG_PM
2703static const struct dev_pm_ops azx_pm = {
2704 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2705 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2706};
2707
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002708#define AZX_PM_OPS &azx_pm
2709#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002710#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002711#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712
2713
2714/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002715 * reboot notifier for hang-up problem at power-down
2716 */
2717static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2718{
2719 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002720 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002721 azx_stop_chip(chip);
2722 return NOTIFY_OK;
2723}
2724
2725static void azx_notifier_register(struct azx *chip)
2726{
2727 chip->reboot_notifier.notifier_call = azx_halt;
2728 register_reboot_notifier(&chip->reboot_notifier);
2729}
2730
2731static void azx_notifier_unregister(struct azx *chip)
2732{
2733 if (chip->reboot_notifier.notifier_call)
2734 unregister_reboot_notifier(&chip->reboot_notifier);
2735}
2736
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002737static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2738static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2739
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002740#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002741static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2742
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002743static void azx_vs_set_state(struct pci_dev *pci,
2744 enum vga_switcheroo_state state)
2745{
2746 struct snd_card *card = pci_get_drvdata(pci);
2747 struct azx *chip = card->private_data;
2748 bool disabled;
2749
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002750 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002751 if (chip->init_failed)
2752 return;
2753
2754 disabled = (state == VGA_SWITCHEROO_OFF);
2755 if (chip->disabled == disabled)
2756 return;
2757
2758 if (!chip->bus) {
2759 chip->disabled = disabled;
2760 if (!disabled) {
2761 snd_printk(KERN_INFO SFX
2762 "%s: Start delayed initialization\n",
2763 pci_name(chip->pci));
2764 if (azx_first_init(chip) < 0 ||
2765 azx_probe_continue(chip) < 0) {
2766 snd_printk(KERN_ERR SFX
2767 "%s: initialization error\n",
2768 pci_name(chip->pci));
2769 chip->init_failed = true;
2770 }
2771 }
2772 } else {
2773 snd_printk(KERN_INFO SFX
2774 "%s %s via VGA-switcheroo\n",
2775 disabled ? "Disabling" : "Enabling",
2776 pci_name(chip->pci));
2777 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002778 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002779 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002780 if (snd_hda_lock_devices(chip->bus))
2781 snd_printk(KERN_WARNING SFX
2782 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002783 } else {
2784 snd_hda_unlock_devices(chip->bus);
2785 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002786 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002787 }
2788 }
2789}
2790
2791static bool azx_vs_can_switch(struct pci_dev *pci)
2792{
2793 struct snd_card *card = pci_get_drvdata(pci);
2794 struct azx *chip = card->private_data;
2795
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002796 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002797 if (chip->init_failed)
2798 return false;
2799 if (chip->disabled || !chip->bus)
2800 return true;
2801 if (snd_hda_lock_devices(chip->bus))
2802 return false;
2803 snd_hda_unlock_devices(chip->bus);
2804 return true;
2805}
2806
2807static void __devinit init_vga_switcheroo(struct azx *chip)
2808{
2809 struct pci_dev *p = get_bound_vga(chip->pci);
2810 if (p) {
2811 snd_printk(KERN_INFO SFX
2812 "%s: Handle VGA-switcheroo audio client\n",
2813 pci_name(chip->pci));
2814 chip->use_vga_switcheroo = 1;
2815 pci_dev_put(p);
2816 }
2817}
2818
2819static const struct vga_switcheroo_client_ops azx_vs_ops = {
2820 .set_gpu_state = azx_vs_set_state,
2821 .can_switch = azx_vs_can_switch,
2822};
2823
2824static int __devinit register_vga_switcheroo(struct azx *chip)
2825{
Takashi Iwai128960a2012-10-12 17:28:18 +02002826 int err;
2827
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002828 if (!chip->use_vga_switcheroo)
2829 return 0;
2830 /* FIXME: currently only handling DIS controller
2831 * is there any machine with two switchable HDMI audio controllers?
2832 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002833 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002834 VGA_SWITCHEROO_DIS,
2835 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002836 if (err < 0)
2837 return err;
2838 chip->vga_switcheroo_registered = 1;
2839 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002840}
2841#else
2842#define init_vga_switcheroo(chip) /* NOP */
2843#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002844#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002845#endif /* SUPPORT_VGA_SWITCHER */
2846
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002847/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848 * destructor
2849 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002850static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002852 int i;
2853
Takashi Iwai65fcd412012-08-14 17:13:32 +02002854 azx_del_card_list(chip);
2855
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002856 azx_notifier_unregister(chip);
2857
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002858 chip->init_failed = 1; /* to be sure */
2859 complete(&chip->probe_wait);
2860
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002861 if (use_vga_switcheroo(chip)) {
2862 if (chip->disabled && chip->bus)
2863 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002864 if (chip->vga_switcheroo_registered)
2865 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002866 }
2867
Takashi Iwaice43fba2005-05-30 20:33:44 +02002868 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002869 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002870 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002872 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873 }
2874
Jeff Garzikf000fd82008-04-22 13:50:34 +02002875 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002877 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002878 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002879 if (chip->remap_addr)
2880 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002882 if (chip->azx_dev) {
2883 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002884 if (chip->azx_dev[i].bdl.area) {
2885 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002886 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002887 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002888 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002889 if (chip->rb.area) {
2890 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002892 }
2893 if (chip->posbuf.area) {
2894 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002896 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002897 if (chip->region_requested)
2898 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002900 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002901#ifdef CONFIG_SND_HDA_PATCH_LOADER
2902 if (chip->fw)
2903 release_firmware(chip->fw);
2904#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905 kfree(chip);
2906
2907 return 0;
2908}
2909
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002910static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911{
2912 return azx_free(device->device_data);
2913}
2914
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002915#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916/*
Takashi Iwai91219472012-04-26 12:13:25 +02002917 * Check of disabled HDMI controller by vga-switcheroo
2918 */
2919static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2920{
2921 struct pci_dev *p;
2922
2923 /* check only discrete GPU */
2924 switch (pci->vendor) {
2925 case PCI_VENDOR_ID_ATI:
2926 case PCI_VENDOR_ID_AMD:
2927 case PCI_VENDOR_ID_NVIDIA:
2928 if (pci->devfn == 1) {
2929 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2930 pci->bus->number, 0);
2931 if (p) {
2932 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2933 return p;
2934 pci_dev_put(p);
2935 }
2936 }
2937 break;
2938 }
2939 return NULL;
2940}
2941
2942static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2943{
2944 bool vga_inactive = false;
2945 struct pci_dev *p = get_bound_vga(pci);
2946
2947 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002948 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002949 vga_inactive = true;
2950 pci_dev_put(p);
2951 }
2952 return vga_inactive;
2953}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002954#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002955
2956/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002957 * white/black-listing for position_fix
2958 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002959static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002960 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2961 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002962 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002963 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002964 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002965 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002966 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002967 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002968 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002969 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002970 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002971 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002972 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002973 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002974 {}
2975};
2976
2977static int __devinit check_position_fix(struct azx *chip, int fix)
2978{
2979 const struct snd_pci_quirk *q;
2980
Takashi Iwaic673ba12009-03-17 07:49:14 +01002981 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002982 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002983 case POS_FIX_LPIB:
2984 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002985 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002986 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002987 return fix;
2988 }
2989
Takashi Iwaic673ba12009-03-17 07:49:14 +01002990 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2991 if (q) {
2992 printk(KERN_INFO
2993 "hda_intel: position_fix set to %d "
2994 "for device %04x:%04x\n",
2995 q->value, q->subvendor, q->subdevice);
2996 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002997 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002998
2999 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003000 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
3001 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02003002 return POS_FIX_VIACOMBO;
3003 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003004 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
3005 snd_printd(SFX "Using LPIB position fix\n");
3006 return POS_FIX_LPIB;
3007 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003008 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003009}
3010
3011/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003012 * black-lists for probe_mask
3013 */
3014static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
3015 /* Thinkpad often breaks the controller communication when accessing
3016 * to the non-working (or non-existing) modem codec slot.
3017 */
3018 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3019 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3020 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003021 /* broken BIOS */
3022 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003023 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3024 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003025 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003026 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003027 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003028 /* WinFast VP200 H (Teradici) user reported broken communication */
3029 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003030 {}
3031};
3032
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003033#define AZX_FORCE_CODEC_MASK 0x100
3034
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003035static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003036{
3037 const struct snd_pci_quirk *q;
3038
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003039 chip->codec_probe_mask = probe_mask[dev];
3040 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003041 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3042 if (q) {
3043 printk(KERN_INFO
3044 "hda_intel: probe_mask set to 0x%x "
3045 "for device %04x:%04x\n",
3046 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003047 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003048 }
3049 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003050
3051 /* check forced option */
3052 if (chip->codec_probe_mask != -1 &&
3053 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3054 chip->codec_mask = chip->codec_probe_mask & 0xff;
3055 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3056 chip->codec_mask);
3057 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003058}
3059
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003060/*
Takashi Iwai716238552009-09-28 13:14:04 +02003061 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003062 */
Takashi Iwai716238552009-09-28 13:14:04 +02003063static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003064 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003065 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003066 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003067 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003068 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003069 {}
3070};
3071
3072static void __devinit check_msi(struct azx *chip)
3073{
3074 const struct snd_pci_quirk *q;
3075
Takashi Iwai716238552009-09-28 13:14:04 +02003076 if (enable_msi >= 0) {
3077 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003078 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003079 }
3080 chip->msi = 1; /* enable MSI as default */
3081 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003082 if (q) {
3083 printk(KERN_INFO
3084 "hda_intel: msi for device %04x:%04x set to %d\n",
3085 q->subvendor, q->subdevice, q->value);
3086 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003087 return;
3088 }
3089
3090 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003091 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3092 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003093 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003094 }
3095}
3096
Takashi Iwaia1585d72011-12-14 09:27:04 +01003097/* check the snoop mode availability */
3098static void __devinit azx_check_snoop_available(struct azx *chip)
3099{
3100 bool snoop = chip->snoop;
3101
3102 switch (chip->driver_type) {
3103 case AZX_DRIVER_VIA:
3104 /* force to non-snoop mode for a new VIA controller
3105 * when BIOS is set
3106 */
3107 if (snoop) {
3108 u8 val;
3109 pci_read_config_byte(chip->pci, 0x42, &val);
3110 if (!(val & 0x80) && chip->pci->revision == 0x30)
3111 snoop = false;
3112 }
3113 break;
3114 case AZX_DRIVER_ATIHDMI_NS:
3115 /* new ATI HDMI requires non-snoop */
3116 snoop = false;
3117 break;
3118 }
3119
3120 if (snoop != chip->snoop) {
3121 snd_printk(KERN_INFO SFX "Force to %s mode\n",
3122 snoop ? "snoop" : "non-snoop");
3123 chip->snoop = snoop;
3124 }
3125}
Takashi Iwai669ba272007-08-17 09:17:36 +02003126
3127/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 * constructor
3129 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003130static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02003131 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003132 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003134 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135 .dev_free = azx_dev_free,
3136 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003137 struct azx *chip;
3138 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139
3140 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003141
Pavel Machek927fc862006-08-31 17:03:43 +02003142 err = pci_enable_device(pci);
3143 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144 return err;
3145
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003146 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003147 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
3149 pci_disable_device(pci);
3150 return -ENOMEM;
3151 }
3152
3153 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003154 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 chip->card = card;
3156 chip->pci = pci;
3157 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003158 chip->driver_caps = driver_caps;
3159 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003160 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003161 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003162 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003163 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003164 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003165 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003166 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003168 chip->position_fix[0] = chip->position_fix[1] =
3169 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003170 /* combo mode uses LPIB for playback */
3171 if (chip->position_fix[0] == POS_FIX_COMBO) {
3172 chip->position_fix[0] = POS_FIX_LPIB;
3173 chip->position_fix[1] = POS_FIX_AUTO;
3174 }
3175
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003176 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003177
Takashi Iwai27346162006-01-12 18:28:44 +01003178 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003179 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003180 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003181
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003182 if (bdl_pos_adj[dev] < 0) {
3183 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003184 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003185 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003186 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003187 break;
3188 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003189 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003190 break;
3191 }
3192 }
3193
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003194 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3195 if (err < 0) {
3196 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3197 azx_free(chip);
3198 return err;
3199 }
3200
3201 *rchip = chip;
3202 return 0;
3203}
3204
3205static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3206{
3207 int dev = chip->dev_index;
3208 struct pci_dev *pci = chip->pci;
3209 struct snd_card *card = chip->card;
3210 int i, err;
3211 unsigned short gcap;
3212
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003213#if BITS_PER_LONG != 64
3214 /* Fix up base address on ULI M5461 */
3215 if (chip->driver_type == AZX_DRIVER_ULI) {
3216 u16 tmp3;
3217 pci_read_config_word(pci, 0x40, &tmp3);
3218 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3219 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3220 }
3221#endif
3222
Pavel Machek927fc862006-08-31 17:03:43 +02003223 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003224 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003226 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227
Pavel Machek927fc862006-08-31 17:03:43 +02003228 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003229 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230 if (chip->remap_addr == NULL) {
3231 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003232 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233 }
3234
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003235 if (chip->msi)
3236 if (pci_enable_msi(pci) < 0)
3237 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003238
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003239 if (azx_acquire_irq(chip, 0) < 0)
3240 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241
3242 pci_set_master(pci);
3243 synchronize_irq(chip->irq);
3244
Tobin Davisbcd72002008-01-15 11:23:55 +01003245 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003246 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003247
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003248 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003249 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003250 struct pci_dev *p_smbus;
3251 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3252 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3253 NULL);
3254 if (p_smbus) {
3255 if (p_smbus->revision < 0x30)
3256 gcap &= ~ICH6_GCAP_64OK;
3257 pci_dev_put(p_smbus);
3258 }
3259 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003260
Takashi Iwai9477c582011-05-25 09:11:37 +02003261 /* disable 64bit DMA address on some devices */
3262 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3263 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003264 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003265 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003266
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003267 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003268 if (align_buffer_size >= 0)
3269 chip->align_buffer_size = !!align_buffer_size;
3270 else {
3271 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3272 chip->align_buffer_size = 0;
3273 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3274 chip->align_buffer_size = 1;
3275 else
3276 chip->align_buffer_size = 1;
3277 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003278
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003279 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003280 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003281 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003282 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003283 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3284 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003285 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003286
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003287 /* read number of streams from GCAP register instead of using
3288 * hardcoded value
3289 */
3290 chip->capture_streams = (gcap >> 8) & 0x0f;
3291 chip->playback_streams = (gcap >> 12) & 0x0f;
3292 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003293 /* gcap didn't give any info, switching to old method */
3294
3295 switch (chip->driver_type) {
3296 case AZX_DRIVER_ULI:
3297 chip->playback_streams = ULI_NUM_PLAYBACK;
3298 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003299 break;
3300 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003301 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003302 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3303 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003304 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003305 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003306 default:
3307 chip->playback_streams = ICH6_NUM_PLAYBACK;
3308 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003309 break;
3310 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003311 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003312 chip->capture_index_offset = 0;
3313 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003314 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003315 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3316 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003317 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003318 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003319 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003320 }
3321
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003322 for (i = 0; i < chip->num_streams; i++) {
3323 /* allocate memory for the BDL for each stream */
3324 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3325 snd_dma_pci_data(chip->pci),
3326 BDL_SIZE, &chip->azx_dev[i].bdl);
3327 if (err < 0) {
3328 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003329 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003330 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003331 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003333 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003334 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3335 snd_dma_pci_data(chip->pci),
3336 chip->num_streams * 8, &chip->posbuf);
3337 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003338 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003339 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003340 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003341 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003343 err = azx_alloc_cmd_io(chip);
3344 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003345 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003346
3347 /* initialize streams */
3348 azx_init_stream(chip);
3349
3350 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003351 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003352 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003353
3354 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003355 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003356 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003357 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358 }
3359
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003360 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003361 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3362 sizeof(card->shortname));
3363 snprintf(card->longname, sizeof(card->longname),
3364 "%s at 0x%lx irq %i",
3365 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003366
Linus Torvalds1da177e2005-04-16 15:20:36 -07003367 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368}
3369
Takashi Iwaicb53c622007-08-10 17:21:45 +02003370static void power_down_all_codecs(struct azx *chip)
3371{
Takashi Iwai83012a72012-08-24 18:38:08 +02003372#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003373 /* The codecs were powered up in snd_hda_codec_new().
3374 * Now all initialization done, so turn them down if possible
3375 */
3376 struct hda_codec *codec;
3377 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3378 snd_hda_power_down(codec);
3379 }
3380#endif
3381}
3382
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003383#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003384/* callback from request_firmware_nowait() */
3385static void azx_firmware_cb(const struct firmware *fw, void *context)
3386{
3387 struct snd_card *card = context;
3388 struct azx *chip = card->private_data;
3389 struct pci_dev *pci = chip->pci;
3390
3391 if (!fw) {
3392 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3393 goto error;
3394 }
3395
3396 chip->fw = fw;
3397 if (!chip->disabled) {
3398 /* continue probing */
3399 if (azx_probe_continue(chip))
3400 goto error;
3401 }
3402 return; /* OK */
3403
3404 error:
3405 snd_card_free(card);
3406 pci_set_drvdata(pci, NULL);
3407}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003408#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003409
Takashi Iwaid01ce992007-07-27 16:52:19 +02003410static int __devinit azx_probe(struct pci_dev *pci,
3411 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003413 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003414 struct snd_card *card;
3415 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003416 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003417 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003419 if (dev >= SNDRV_CARDS)
3420 return -ENODEV;
3421 if (!enable[dev]) {
3422 dev++;
3423 return -ENOENT;
3424 }
3425
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003426 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3427 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003428 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003429 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003430 }
3431
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003432 snd_card_set_dev(card, &pci->dev);
3433
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003434 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003435 if (err < 0)
3436 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003437 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003438
3439 pci_set_drvdata(pci, card);
3440
3441 err = register_vga_switcheroo(chip);
3442 if (err < 0) {
3443 snd_printk(KERN_ERR SFX
3444 "Error registering VGA-switcheroo client\n");
3445 goto out_free;
3446 }
3447
3448 if (check_hdmi_disabled(pci)) {
3449 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3450 pci_name(pci));
3451 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3452 chip->disabled = true;
3453 }
3454
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003455 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003456 if (probe_now) {
3457 err = azx_first_init(chip);
3458 if (err < 0)
3459 goto out_free;
3460 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003461
Takashi Iwai4918cda2012-08-09 12:33:28 +02003462#ifdef CONFIG_SND_HDA_PATCH_LOADER
3463 if (patch[dev] && *patch[dev]) {
3464 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3465 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003466 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3467 &pci->dev, GFP_KERNEL, card,
3468 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003469 if (err < 0)
3470 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003471 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003472 }
3473#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3474
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003475 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003476 err = azx_probe_continue(chip);
3477 if (err < 0)
3478 goto out_free;
3479 }
3480
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003481 if (pci_dev_run_wake(pci))
3482 pm_runtime_put_noidle(&pci->dev);
3483
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003484 dev++;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003485 complete(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003486 return 0;
3487
3488out_free:
3489 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003490 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003491 return err;
3492}
3493
3494static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3495{
3496 int dev = chip->dev_index;
3497 int err;
3498
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003499#ifdef CONFIG_SND_HDA_INPUT_BEEP
3500 chip->beep_mode = beep_mode[dev];
3501#endif
3502
Linus Torvalds1da177e2005-04-16 15:20:36 -07003503 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003504 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003505 if (err < 0)
3506 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003507#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003508 if (chip->fw) {
3509 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3510 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003511 if (err < 0)
3512 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003513#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003514 release_firmware(chip->fw); /* no longer needed */
3515 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003516#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003517 }
3518#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003519 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003520 err = azx_codec_configure(chip);
3521 if (err < 0)
3522 goto out_free;
3523 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003524
3525 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003526 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003527 if (err < 0)
3528 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529
3530 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003531 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003532 if (err < 0)
3533 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003534
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003535 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003536 if (err < 0)
3537 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003538
Takashi Iwaicb53c622007-08-10 17:21:45 +02003539 chip->running = 1;
3540 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003541 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003542 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003543
Takashi Iwai91219472012-04-26 12:13:25 +02003544 return 0;
3545
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003546out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003547 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003548 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549}
3550
3551static void __devexit azx_remove(struct pci_dev *pci)
3552{
Takashi Iwai91219472012-04-26 12:13:25 +02003553 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003554
3555 if (pci_dev_run_wake(pci))
3556 pm_runtime_get_noresume(&pci->dev);
3557
Takashi Iwai91219472012-04-26 12:13:25 +02003558 if (card)
3559 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560 pci_set_drvdata(pci, NULL);
3561}
3562
3563/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003564static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003565 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003566 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003567 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleycea310e2010-09-10 16:29:56 -07003568 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003569 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003570 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003571 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003572 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003573 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003574 /* Lynx Point */
3575 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003576 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003577 /* Lynx Point-LP */
3578 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003579 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003580 /* Lynx Point-LP */
3581 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003582 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003583 /* Haswell */
3584 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003585 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003586 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003587 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003588 /* 5 Series/3400 */
3589 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003590 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01003591 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003592 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003593 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003594 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003595 { PCI_DEVICE(0x8086, 0x080a),
3596 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003597 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003598 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003599 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003600 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3601 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003602 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003603 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3604 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003605 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003606 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3607 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003608 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003609 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3610 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003611 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003612 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3613 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003614 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003615 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3616 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003617 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003618 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3619 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003620 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003621 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3622 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003623 /* Generic Intel */
3624 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3625 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3626 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003627 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003628 /* ATI SB 450/600/700/800/900 */
3629 { PCI_DEVICE(0x1002, 0x437b),
3630 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3631 { PCI_DEVICE(0x1002, 0x4383),
3632 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3633 /* AMD Hudson */
3634 { PCI_DEVICE(0x1022, 0x780d),
3635 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003636 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003637 { PCI_DEVICE(0x1002, 0x793b),
3638 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3639 { PCI_DEVICE(0x1002, 0x7919),
3640 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3641 { PCI_DEVICE(0x1002, 0x960f),
3642 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3643 { PCI_DEVICE(0x1002, 0x970f),
3644 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3645 { PCI_DEVICE(0x1002, 0xaa00),
3646 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3647 { PCI_DEVICE(0x1002, 0xaa08),
3648 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3649 { PCI_DEVICE(0x1002, 0xaa10),
3650 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3651 { PCI_DEVICE(0x1002, 0xaa18),
3652 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3653 { PCI_DEVICE(0x1002, 0xaa20),
3654 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3655 { PCI_DEVICE(0x1002, 0xaa28),
3656 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3657 { PCI_DEVICE(0x1002, 0xaa30),
3658 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3659 { PCI_DEVICE(0x1002, 0xaa38),
3660 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3661 { PCI_DEVICE(0x1002, 0xaa40),
3662 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3663 { PCI_DEVICE(0x1002, 0xaa48),
3664 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003665 { PCI_DEVICE(0x1002, 0x9902),
3666 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3667 { PCI_DEVICE(0x1002, 0xaaa0),
3668 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3669 { PCI_DEVICE(0x1002, 0xaaa8),
3670 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3671 { PCI_DEVICE(0x1002, 0xaab0),
3672 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003673 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003674 { PCI_DEVICE(0x1106, 0x3288),
3675 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003676 /* VIA GFX VT7122/VX900 */
3677 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3678 /* VIA GFX VT6122/VX11 */
3679 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003680 /* SIS966 */
3681 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3682 /* ULI M5461 */
3683 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3684 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003685 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3686 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3687 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003688 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003689 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003690 { PCI_DEVICE(0x6549, 0x1200),
3691 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003692 { PCI_DEVICE(0x6549, 0x2200),
3693 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003694 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003695 /* CTHDA chips */
3696 { PCI_DEVICE(0x1102, 0x0010),
3697 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3698 { PCI_DEVICE(0x1102, 0x0012),
3699 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003700#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3701 /* the following entry conflicts with snd-ctxfi driver,
3702 * as ctxfi driver mutates from HD-audio to native mode with
3703 * a special command sequence.
3704 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003705 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3706 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3707 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003708 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003709 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003710#else
3711 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003712 { PCI_DEVICE(0x1102, 0x0009),
3713 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003714 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003715#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003716 /* Vortex86MX */
3717 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003718 /* VMware HDAudio */
3719 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003720 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003721 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3722 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3723 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003724 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003725 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3726 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3727 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003728 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003729 { 0, }
3730};
3731MODULE_DEVICE_TABLE(pci, azx_ids);
3732
3733/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003734static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003735 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003736 .id_table = azx_ids,
3737 .probe = azx_probe,
3738 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003739 .driver = {
3740 .pm = AZX_PM_OPS,
3741 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003742};
3743
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003744module_pci_driver(azx_driver);