blob: f833f2c155f815c31fd9729cc5fe7a256f207b97 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100359 dev_priv->gpu_error.hangcheck_count = 0;
360 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100530 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
531
Daniel Vetter28c70f12012-12-01 13:53:45 +0100532 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100533}
534
Daniel Vetterce99c252012-12-01 13:53:47 +0100535static void dp_aux_irq_handler(struct drm_device *dev)
536{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100537 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
538
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100540}
541
Daniel Vetterff1f5252012-10-02 15:10:55 +0200542static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700543{
544 struct drm_device *dev = (struct drm_device *) arg;
545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
546 u32 iir, gt_iir, pm_iir;
547 irqreturn_t ret = IRQ_NONE;
548 unsigned long irqflags;
549 int pipe;
550 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 atomic_inc(&dev_priv->irq_received);
553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700554 while (true) {
555 iir = I915_READ(VLV_IIR);
556 gt_iir = I915_READ(GTIIR);
557 pm_iir = I915_READ(GEN6_PMIIR);
558
559 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
560 goto out;
561
562 ret = IRQ_HANDLED;
563
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200564 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700565
566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
567 for_each_pipe(pipe) {
568 int reg = PIPESTAT(pipe);
569 pipe_stats[pipe] = I915_READ(reg);
570
571 /*
572 * Clear the PIPE*STAT regs before the IIR
573 */
574 if (pipe_stats[pipe] & 0x8000ffff) {
575 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
576 DRM_DEBUG_DRIVER("pipe %c underrun\n",
577 pipe_name(pipe));
578 I915_WRITE(reg, pipe_stats[pipe]);
579 }
580 }
581 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
582
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700583 for_each_pipe(pipe) {
584 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
585 drm_handle_vblank(dev, pipe);
586
587 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
588 intel_prepare_page_flip(dev, pipe);
589 intel_finish_page_flip(dev, pipe);
590 }
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 /* Consume port. Then clear IIR or we'll miss events */
594 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
595 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
596
597 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
598 hotplug_status);
599 if (hotplug_status & dev_priv->hotplug_supported_mask)
600 queue_work(dev_priv->wq,
601 &dev_priv->hotplug_work);
602
603 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
604 I915_READ(PORT_HOTPLUG_STAT);
605 }
606
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100607 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
608 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700609
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100610 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
611 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700612
613 I915_WRITE(GTIIR, gt_iir);
614 I915_WRITE(GEN6_PMIIR, pm_iir);
615 I915_WRITE(VLV_IIR, iir);
616 }
617
618out:
619 return ret;
620}
621
Adam Jackson23e81d62012-06-06 15:45:44 -0400622static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800623{
624 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800625 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800626
Daniel Vetter76e43832012-10-12 20:14:05 +0200627 if (pch_iir & SDE_HOTPLUG_MASK)
628 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
629
Jesse Barnes776ad802011-01-04 15:09:39 -0800630 if (pch_iir & SDE_AUDIO_POWER_MASK)
631 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
632 (pch_iir & SDE_AUDIO_POWER_MASK) >>
633 SDE_AUDIO_POWER_SHIFT);
634
Daniel Vetterce99c252012-12-01 13:53:47 +0100635 if (pch_iir & SDE_AUX_MASK)
636 dp_aux_irq_handler(dev);
637
Jesse Barnes776ad802011-01-04 15:09:39 -0800638 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100639 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800640
641 if (pch_iir & SDE_AUDIO_HDCP_MASK)
642 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
643
644 if (pch_iir & SDE_AUDIO_TRANS_MASK)
645 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
646
647 if (pch_iir & SDE_POISON)
648 DRM_ERROR("PCH poison interrupt\n");
649
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800650 if (pch_iir & SDE_FDI_MASK)
651 for_each_pipe(pipe)
652 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
653 pipe_name(pipe),
654 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800655
656 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
657 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
658
659 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
660 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
661
662 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
663 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
664 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
665 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
666}
667
Adam Jackson23e81d62012-06-06 15:45:44 -0400668static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
669{
670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
671 int pipe;
672
Daniel Vetter76e43832012-10-12 20:14:05 +0200673 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
674 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
675
Adam Jackson23e81d62012-06-06 15:45:44 -0400676 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
677 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
678 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
679 SDE_AUDIO_POWER_SHIFT_CPT);
680
681 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100682 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400683
684 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100685 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400686
687 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
688 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
689
690 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
691 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
692
693 if (pch_iir & SDE_FDI_MASK_CPT)
694 for_each_pipe(pipe)
695 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
696 pipe_name(pipe),
697 I915_READ(FDI_RX_IIR(pipe)));
698}
699
Daniel Vetterff1f5252012-10-02 15:10:55 +0200700static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700701{
702 struct drm_device *dev = (struct drm_device *) arg;
703 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100704 u32 de_iir, gt_iir, de_ier, pm_iir;
705 irqreturn_t ret = IRQ_NONE;
706 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700707
708 atomic_inc(&dev_priv->irq_received);
709
710 /* disable master interrupt before clearing iir */
711 de_ier = I915_READ(DEIER);
712 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100713
714 gt_iir = I915_READ(GTIIR);
715 if (gt_iir) {
716 snb_gt_irq_handler(dev, dev_priv, gt_iir);
717 I915_WRITE(GTIIR, gt_iir);
718 ret = IRQ_HANDLED;
719 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700720
721 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100722 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100723 if (de_iir & DE_AUX_CHANNEL_A_IVB)
724 dp_aux_irq_handler(dev);
725
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir & DE_GSE_IVB)
727 intel_opregion_gse_intr(dev);
728
729 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200730 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
731 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100732 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
733 intel_prepare_page_flip(dev, i);
734 intel_finish_page_flip_plane(dev, i);
735 }
Chris Wilson0e434062012-05-09 21:45:44 +0100736 }
737
738 /* check event from PCH */
739 if (de_iir & DE_PCH_EVENT_IVB) {
740 u32 pch_iir = I915_READ(SDEIIR);
741
Adam Jackson23e81d62012-06-06 15:45:44 -0400742 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100743
744 /* clear PCH hotplug event before clear CPU irq */
745 I915_WRITE(SDEIIR, pch_iir);
746 }
747
748 I915_WRITE(DEIIR, de_iir);
749 ret = IRQ_HANDLED;
750 }
751
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700752 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100753 if (pm_iir) {
754 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
755 gen6_queue_rps_work(dev_priv, pm_iir);
756 I915_WRITE(GEN6_PMIIR, pm_iir);
757 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700758 }
759
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700760 I915_WRITE(DEIER, de_ier);
761 POSTING_READ(DEIER);
762
763 return ret;
764}
765
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200766static void ilk_gt_irq_handler(struct drm_device *dev,
767 struct drm_i915_private *dev_priv,
768 u32 gt_iir)
769{
770 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
771 notify_ring(dev, &dev_priv->ring[RCS]);
772 if (gt_iir & GT_BSD_USER_INTERRUPT)
773 notify_ring(dev, &dev_priv->ring[VCS]);
774}
775
Daniel Vetterff1f5252012-10-02 15:10:55 +0200776static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800777{
Jesse Barnes46979952011-04-07 13:53:55 -0700778 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
780 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100781 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100782
Jesse Barnes46979952011-04-07 13:53:55 -0700783 atomic_inc(&dev_priv->irq_received);
784
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000785 /* disable master interrupt before clearing iir */
786 de_ier = I915_READ(DEIER);
787 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000788 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800790 de_iir = I915_READ(DEIIR);
791 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800793
Daniel Vetteracd15b62012-11-30 11:24:50 +0100794 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800795 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800796
Zou Nan haic7c85102010-01-15 10:29:06 +0800797 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800798
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200799 if (IS_GEN5(dev))
800 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
801 else
802 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800803
Daniel Vetterce99c252012-12-01 13:53:47 +0100804 if (de_iir & DE_AUX_CHANNEL_A)
805 dp_aux_irq_handler(dev);
806
Zou Nan haic7c85102010-01-15 10:29:06 +0800807 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100808 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800809
Daniel Vetter74d44442012-10-02 17:54:35 +0200810 if (de_iir & DE_PIPEA_VBLANK)
811 drm_handle_vblank(dev, 0);
812
813 if (de_iir & DE_PIPEB_VBLANK)
814 drm_handle_vblank(dev, 1);
815
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800816 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800817 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100818 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800819 }
820
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800821 if (de_iir & DE_PLANEB_FLIP_DONE) {
822 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100823 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800824 }
Li Pengc062df62010-01-23 00:12:58 +0800825
Zou Nan haic7c85102010-01-15 10:29:06 +0800826 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800827 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100828 u32 pch_iir = I915_READ(SDEIIR);
829
Adam Jackson23e81d62012-06-06 15:45:44 -0400830 if (HAS_PCH_CPT(dev))
831 cpt_irq_handler(dev, pch_iir);
832 else
833 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100834
835 /* should clear PCH hotplug event before clear CPU irq */
836 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800837 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800838
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200839 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
840 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800841
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100842 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
843 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800844
Zou Nan haic7c85102010-01-15 10:29:06 +0800845 I915_WRITE(GTIIR, gt_iir);
846 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700847 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800848
849done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000850 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000851 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000852
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800853 return ret;
854}
855
Jesse Barnes8a905232009-07-11 16:48:03 -0400856/**
857 * i915_error_work_func - do process context error handling work
858 * @work: work struct
859 *
860 * Fire an error uevent so userspace can see that a hang or error
861 * was detected.
862 */
863static void i915_error_work_func(struct work_struct *work)
864{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100865 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
866 work);
867 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
868 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -0400869 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +0100870 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -0400871 char *error_event[] = { "ERROR=1", NULL };
872 char *reset_event[] = { "RESET=1", NULL };
873 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +0100874 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -0400875
Ben Gamarif316a422009-09-14 17:48:46 -0400876 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400877
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100878 if (i915_reset_in_progress(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100879 DRM_DEBUG_DRIVER("resetting chip\n");
880 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100881
Daniel Vetterf69061b2012-12-06 09:01:42 +0100882 ret = i915_reset(dev);
883
884 if (ret == 0) {
885 /*
886 * After all the gem state is reset, increment the reset
887 * counter and wake up everyone waiting for the reset to
888 * complete.
889 *
890 * Since unlock operations are a one-sided barrier only,
891 * we need to insert a barrier here to order any seqno
892 * updates before
893 * the counter increment.
894 */
895 smp_mb__before_atomic_inc();
896 atomic_inc(&dev_priv->gpu_error.reset_counter);
897
898 kobject_uevent_env(&dev->primary->kdev.kobj,
899 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100900 } else {
901 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -0400902 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100903
Daniel Vetterf69061b2012-12-06 09:01:42 +0100904 for_each_ring(ring, dev_priv, i)
905 wake_up_all(&ring->irq_queue);
906
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100907 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -0400908 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400909}
910
Daniel Vetter85f9e502012-08-31 21:42:26 +0200911/* NB: please notice the memset */
912static void i915_get_extra_instdone(struct drm_device *dev,
913 uint32_t *instdone)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
917
918 switch(INTEL_INFO(dev)->gen) {
919 case 2:
920 case 3:
921 instdone[0] = I915_READ(INSTDONE);
922 break;
923 case 4:
924 case 5:
925 case 6:
926 instdone[0] = I915_READ(INSTDONE_I965);
927 instdone[1] = I915_READ(INSTDONE1);
928 break;
929 default:
930 WARN_ONCE(1, "Unsupported platform\n");
931 case 7:
932 instdone[0] = I915_READ(GEN7_INSTDONE_1);
933 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
934 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
935 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
936 break;
937 }
938}
939
Chris Wilson3bd3c932010-08-19 08:19:30 +0100940#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000941static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000942i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000943 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000944{
945 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100946 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100947 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000948
Chris Wilson05394f32010-11-08 19:18:58 +0000949 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000950 return NULL;
951
Chris Wilson9da3da62012-06-01 15:20:22 +0100952 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000953
Chris Wilson9da3da62012-06-01 15:20:22 +0100954 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000955 if (dst == NULL)
956 return NULL;
957
Chris Wilson05394f32010-11-08 19:18:58 +0000958 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100959 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700960 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100961 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700962
Chris Wilsone56660d2010-08-07 11:01:26 +0100963 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000964 if (d == NULL)
965 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100966
Andrew Morton788885a2010-05-11 14:07:05 -0700967 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800968 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +0100969 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100970 void __iomem *s;
971
972 /* Simply ignore tiling or any overlapping fence.
973 * It's part of the error state, and this hopefully
974 * captures what the GPU read.
975 */
976
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800977 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +0100978 reloc_offset);
979 memcpy_fromio(d, s, PAGE_SIZE);
980 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000981 } else if (src->stolen) {
982 unsigned long offset;
983
984 offset = dev_priv->mm.stolen_base;
985 offset += src->stolen->start;
986 offset += i << PAGE_SHIFT;
987
Daniel Vetter1a240d42012-11-29 22:18:51 +0100988 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +0100989 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100990 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100991 void *s;
992
Chris Wilson9da3da62012-06-01 15:20:22 +0100993 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100994
Chris Wilson9da3da62012-06-01 15:20:22 +0100995 drm_clflush_pages(&page, 1);
996
997 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100998 memcpy(d, s, PAGE_SIZE);
999 kunmap_atomic(s);
1000
Chris Wilson9da3da62012-06-01 15:20:22 +01001001 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001002 }
Andrew Morton788885a2010-05-11 14:07:05 -07001003 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001004
Chris Wilson9da3da62012-06-01 15:20:22 +01001005 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001006
1007 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001008 }
Chris Wilson9da3da62012-06-01 15:20:22 +01001009 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +00001010 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001011
1012 return dst;
1013
1014unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001015 while (i--)
1016 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001017 kfree(dst);
1018 return NULL;
1019}
1020
1021static void
1022i915_error_object_free(struct drm_i915_error_object *obj)
1023{
1024 int page;
1025
1026 if (obj == NULL)
1027 return;
1028
1029 for (page = 0; page < obj->page_count; page++)
1030 kfree(obj->pages[page]);
1031
1032 kfree(obj);
1033}
1034
Daniel Vetter742cbee2012-04-27 15:17:39 +02001035void
1036i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001037{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001038 struct drm_i915_error_state *error = container_of(error_ref,
1039 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001040 int i;
1041
Chris Wilson52d39a22012-02-15 11:25:37 +00001042 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1043 i915_error_object_free(error->ring[i].batchbuffer);
1044 i915_error_object_free(error->ring[i].ringbuffer);
1045 kfree(error->ring[i].requests);
1046 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001047
Chris Wilson9df30792010-02-18 10:24:56 +00001048 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001049 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001050 kfree(error);
1051}
Chris Wilson1b502472012-04-24 15:47:30 +01001052static void capture_bo(struct drm_i915_error_buffer *err,
1053 struct drm_i915_gem_object *obj)
1054{
1055 err->size = obj->base.size;
1056 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001057 err->rseqno = obj->last_read_seqno;
1058 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001059 err->gtt_offset = obj->gtt_offset;
1060 err->read_domains = obj->base.read_domains;
1061 err->write_domain = obj->base.write_domain;
1062 err->fence_reg = obj->fence_reg;
1063 err->pinned = 0;
1064 if (obj->pin_count > 0)
1065 err->pinned = 1;
1066 if (obj->user_pin_count > 0)
1067 err->pinned = -1;
1068 err->tiling = obj->tiling_mode;
1069 err->dirty = obj->dirty;
1070 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1071 err->ring = obj->ring ? obj->ring->id : -1;
1072 err->cache_level = obj->cache_level;
1073}
Chris Wilson9df30792010-02-18 10:24:56 +00001074
Chris Wilson1b502472012-04-24 15:47:30 +01001075static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1076 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001077{
1078 struct drm_i915_gem_object *obj;
1079 int i = 0;
1080
1081 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001082 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001083 if (++i == count)
1084 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001085 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001086
Chris Wilson1b502472012-04-24 15:47:30 +01001087 return i;
1088}
1089
1090static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1091 int count, struct list_head *head)
1092{
1093 struct drm_i915_gem_object *obj;
1094 int i = 0;
1095
1096 list_for_each_entry(obj, head, gtt_list) {
1097 if (obj->pin_count == 0)
1098 continue;
1099
1100 capture_bo(err++, obj);
1101 if (++i == count)
1102 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001103 }
1104
1105 return i;
1106}
1107
Chris Wilson748ebc62010-10-24 10:28:47 +01001108static void i915_gem_record_fences(struct drm_device *dev,
1109 struct drm_i915_error_state *error)
1110{
1111 struct drm_i915_private *dev_priv = dev->dev_private;
1112 int i;
1113
1114 /* Fences */
1115 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001116 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001117 case 6:
1118 for (i = 0; i < 16; i++)
1119 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1120 break;
1121 case 5:
1122 case 4:
1123 for (i = 0; i < 16; i++)
1124 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1125 break;
1126 case 3:
1127 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1128 for (i = 0; i < 8; i++)
1129 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1130 case 2:
1131 for (i = 0; i < 8; i++)
1132 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1133 break;
1134
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001135 default:
1136 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001137 }
1138}
1139
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001140static struct drm_i915_error_object *
1141i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1142 struct intel_ring_buffer *ring)
1143{
1144 struct drm_i915_gem_object *obj;
1145 u32 seqno;
1146
1147 if (!ring->get_seqno)
1148 return NULL;
1149
Daniel Vetterb45305f2012-12-17 16:21:27 +01001150 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1151 u32 acthd = I915_READ(ACTHD);
1152
1153 if (WARN_ON(ring->id != RCS))
1154 return NULL;
1155
1156 obj = ring->private;
1157 if (acthd >= obj->gtt_offset &&
1158 acthd < obj->gtt_offset + obj->base.size)
1159 return i915_error_object_create(dev_priv, obj);
1160 }
1161
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001162 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001163 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1164 if (obj->ring != ring)
1165 continue;
1166
Chris Wilson0201f1e2012-07-20 12:41:01 +01001167 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001168 continue;
1169
1170 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1171 continue;
1172
1173 /* We need to copy these to an anonymous buffer as the simplest
1174 * method to avoid being overwritten by userspace.
1175 */
1176 return i915_error_object_create(dev_priv, obj);
1177 }
1178
1179 return NULL;
1180}
1181
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001182static void i915_record_ring_state(struct drm_device *dev,
1183 struct drm_i915_error_state *error,
1184 struct intel_ring_buffer *ring)
1185{
1186 struct drm_i915_private *dev_priv = dev->dev_private;
1187
Daniel Vetter33f3f512011-12-14 13:57:39 +01001188 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001189 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001190 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001191 error->semaphore_mboxes[ring->id][0]
1192 = I915_READ(RING_SYNC_0(ring->mmio_base));
1193 error->semaphore_mboxes[ring->id][1]
1194 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001195 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1196 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001197 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001198
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001199 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001200 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001201 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1202 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1203 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001204 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001205 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001206 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001207 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001208 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001209 error->ipeir[ring->id] = I915_READ(IPEIR);
1210 error->ipehr[ring->id] = I915_READ(IPEHR);
1211 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001212 }
1213
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001214 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001215 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001216 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001217 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001218 error->head[ring->id] = I915_READ_HEAD(ring);
1219 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001220
1221 error->cpu_ring_head[ring->id] = ring->head;
1222 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001223}
1224
Chris Wilson52d39a22012-02-15 11:25:37 +00001225static void i915_gem_record_rings(struct drm_device *dev,
1226 struct drm_i915_error_state *error)
1227{
1228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001229 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001230 struct drm_i915_gem_request *request;
1231 int i, count;
1232
Chris Wilsonb4519512012-05-11 14:29:30 +01001233 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001234 i915_record_ring_state(dev, error, ring);
1235
1236 error->ring[i].batchbuffer =
1237 i915_error_first_batchbuffer(dev_priv, ring);
1238
1239 error->ring[i].ringbuffer =
1240 i915_error_object_create(dev_priv, ring->obj);
1241
1242 count = 0;
1243 list_for_each_entry(request, &ring->request_list, list)
1244 count++;
1245
1246 error->ring[i].num_requests = count;
1247 error->ring[i].requests =
1248 kmalloc(count*sizeof(struct drm_i915_error_request),
1249 GFP_ATOMIC);
1250 if (error->ring[i].requests == NULL) {
1251 error->ring[i].num_requests = 0;
1252 continue;
1253 }
1254
1255 count = 0;
1256 list_for_each_entry(request, &ring->request_list, list) {
1257 struct drm_i915_error_request *erq;
1258
1259 erq = &error->ring[i].requests[count++];
1260 erq->seqno = request->seqno;
1261 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001262 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001263 }
1264 }
1265}
1266
Jesse Barnes8a905232009-07-11 16:48:03 -04001267/**
1268 * i915_capture_error_state - capture an error record for later analysis
1269 * @dev: drm device
1270 *
1271 * Should be called when an error is detected (either a hang or an error
1272 * interrupt) to capture error state from the time of the error. Fills
1273 * out a structure which becomes available in debugfs for user level tools
1274 * to pick up.
1275 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001276static void i915_capture_error_state(struct drm_device *dev)
1277{
1278 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001279 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001280 struct drm_i915_error_state *error;
1281 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001282 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001283
Daniel Vetter99584db2012-11-14 17:14:04 +01001284 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1285 error = dev_priv->gpu_error.first_error;
1286 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001287 if (error)
1288 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001289
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001291 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001292 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001293 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1294 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001295 }
1296
Chris Wilsonb6f78332011-02-01 14:15:55 +00001297 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1298 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001299
Daniel Vetter742cbee2012-04-27 15:17:39 +02001300 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001301 error->eir = I915_READ(EIR);
1302 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001303 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001304
1305 if (HAS_PCH_SPLIT(dev))
1306 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1307 else if (IS_VALLEYVIEW(dev))
1308 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1309 else if (IS_GEN2(dev))
1310 error->ier = I915_READ16(IER);
1311 else
1312 error->ier = I915_READ(IER);
1313
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001314 for_each_pipe(pipe)
1315 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001316
Daniel Vetter33f3f512011-12-14 13:57:39 +01001317 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001318 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001319 error->done_reg = I915_READ(DONE_REG);
1320 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001321
Ben Widawsky71e172e2012-08-20 16:15:13 -07001322 if (INTEL_INFO(dev)->gen == 7)
1323 error->err_int = I915_READ(GEN7_ERR_INT);
1324
Ben Widawsky050ee912012-08-22 11:32:15 -07001325 i915_get_extra_instdone(dev, error->extra_instdone);
1326
Chris Wilson748ebc62010-10-24 10:28:47 +01001327 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001328 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001329
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001330 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001331 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001332 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001333
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001334 i = 0;
1335 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1336 i++;
1337 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001338 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001339 if (obj->pin_count)
1340 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001341 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001342
Chris Wilson8e934db2011-01-24 12:34:00 +00001343 error->active_bo = NULL;
1344 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001345 if (i) {
1346 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001347 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001348 if (error->active_bo)
1349 error->pinned_bo =
1350 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001351 }
1352
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001353 if (error->active_bo)
1354 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001355 capture_active_bo(error->active_bo,
1356 error->active_bo_count,
1357 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001358
1359 if (error->pinned_bo)
1360 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001361 capture_pinned_bo(error->pinned_bo,
1362 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001363 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001364
Jesse Barnes8a905232009-07-11 16:48:03 -04001365 do_gettimeofday(&error->time);
1366
Chris Wilson6ef3d422010-08-04 20:26:07 +01001367 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001368 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001369
Daniel Vetter99584db2012-11-14 17:14:04 +01001370 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1371 if (dev_priv->gpu_error.first_error == NULL) {
1372 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001373 error = NULL;
1374 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001375 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001376
1377 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001378 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001379}
1380
1381void i915_destroy_error_state(struct drm_device *dev)
1382{
1383 struct drm_i915_private *dev_priv = dev->dev_private;
1384 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001385 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001386
Daniel Vetter99584db2012-11-14 17:14:04 +01001387 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1388 error = dev_priv->gpu_error.first_error;
1389 dev_priv->gpu_error.first_error = NULL;
1390 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001391
1392 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001393 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001394}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001395#else
1396#define i915_capture_error_state(x)
1397#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001398
Chris Wilson35aed2e2010-05-27 13:18:12 +01001399static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001400{
1401 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001402 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001403 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001404 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001405
Chris Wilson35aed2e2010-05-27 13:18:12 +01001406 if (!eir)
1407 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001408
Joe Perchesa70491c2012-03-18 13:00:11 -07001409 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001410
Ben Widawskybd9854f2012-08-23 15:18:09 -07001411 i915_get_extra_instdone(dev, instdone);
1412
Jesse Barnes8a905232009-07-11 16:48:03 -04001413 if (IS_G4X(dev)) {
1414 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1415 u32 ipeir = I915_READ(IPEIR_I965);
1416
Joe Perchesa70491c2012-03-18 13:00:11 -07001417 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1418 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001419 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1420 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001421 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001422 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001423 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001424 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001425 }
1426 if (eir & GM45_ERROR_PAGE_TABLE) {
1427 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001428 pr_err("page table error\n");
1429 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001430 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001431 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001432 }
1433 }
1434
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001435 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001436 if (eir & I915_ERROR_PAGE_TABLE) {
1437 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001438 pr_err("page table error\n");
1439 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001440 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001441 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001442 }
1443 }
1444
1445 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001446 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001447 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001448 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001449 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001450 /* pipestat has already been acked */
1451 }
1452 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001453 pr_err("instruction error\n");
1454 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001455 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1456 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001457 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001458 u32 ipeir = I915_READ(IPEIR);
1459
Joe Perchesa70491c2012-03-18 13:00:11 -07001460 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1461 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001462 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001463 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001464 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001465 } else {
1466 u32 ipeir = I915_READ(IPEIR_I965);
1467
Joe Perchesa70491c2012-03-18 13:00:11 -07001468 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1469 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001470 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001471 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001472 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001473 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001474 }
1475 }
1476
1477 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001478 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001479 eir = I915_READ(EIR);
1480 if (eir) {
1481 /*
1482 * some errors might have become stuck,
1483 * mask them.
1484 */
1485 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1486 I915_WRITE(EMR, I915_READ(EMR) | eir);
1487 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1488 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001489}
1490
1491/**
1492 * i915_handle_error - handle an error interrupt
1493 * @dev: drm device
1494 *
1495 * Do some basic checking of regsiter state at error interrupt time and
1496 * dump it to the syslog. Also call i915_capture_error_state() to make
1497 * sure we get a record and make it available in debugfs. Fire a uevent
1498 * so userspace knows something bad happened (should trigger collection
1499 * of a ring dump etc.).
1500 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001501void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001502{
1503 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001504 struct intel_ring_buffer *ring;
1505 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001506
1507 i915_capture_error_state(dev);
1508 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001509
Ben Gamariba1234d2009-09-14 17:48:47 -04001510 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001511 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1512 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001513
Ben Gamari11ed50e2009-09-14 17:48:45 -04001514 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001515 * Wakeup waiting processes so that the reset work item
1516 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001517 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001518 for_each_ring(ring, dev_priv, i)
1519 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001520 }
1521
Daniel Vetter99584db2012-11-14 17:14:04 +01001522 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001523}
1524
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001525static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1526{
1527 drm_i915_private_t *dev_priv = dev->dev_private;
1528 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001530 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001531 struct intel_unpin_work *work;
1532 unsigned long flags;
1533 bool stall_detected;
1534
1535 /* Ignore early vblank irqs */
1536 if (intel_crtc == NULL)
1537 return;
1538
1539 spin_lock_irqsave(&dev->event_lock, flags);
1540 work = intel_crtc->unpin_work;
1541
Chris Wilsone7d841c2012-12-03 11:36:30 +00001542 if (work == NULL ||
1543 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1544 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001545 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1546 spin_unlock_irqrestore(&dev->event_lock, flags);
1547 return;
1548 }
1549
1550 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001551 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001552 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001554 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1555 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001556 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001557 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001558 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001559 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001560 crtc->x * crtc->fb->bits_per_pixel/8);
1561 }
1562
1563 spin_unlock_irqrestore(&dev->event_lock, flags);
1564
1565 if (stall_detected) {
1566 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1567 intel_prepare_page_flip(dev, intel_crtc->plane);
1568 }
1569}
1570
Keith Packard42f52ef2008-10-18 19:39:29 -07001571/* Called from drm generic code, passed 'crtc' which
1572 * we use as a pipe index
1573 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001574static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001575{
1576 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001577 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001578
Chris Wilson5eddb702010-09-11 13:48:45 +01001579 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001580 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001581
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001582 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001583 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001584 i915_enable_pipestat(dev_priv, pipe,
1585 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001586 else
Keith Packard7c463582008-11-04 02:03:27 -08001587 i915_enable_pipestat(dev_priv, pipe,
1588 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001589
1590 /* maintain vblank delivery even in deep C-states */
1591 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001592 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001593 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001594
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001595 return 0;
1596}
1597
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001598static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001599{
1600 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1601 unsigned long irqflags;
1602
1603 if (!i915_pipe_enabled(dev, pipe))
1604 return -EINVAL;
1605
1606 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1607 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001608 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001609 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1610
1611 return 0;
1612}
1613
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001614static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001615{
1616 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1617 unsigned long irqflags;
1618
1619 if (!i915_pipe_enabled(dev, pipe))
1620 return -EINVAL;
1621
1622 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001623 ironlake_enable_display_irq(dev_priv,
1624 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001625 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1626
1627 return 0;
1628}
1629
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001630static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1631{
1632 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1633 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001634 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001635
1636 if (!i915_pipe_enabled(dev, pipe))
1637 return -EINVAL;
1638
1639 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001640 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001641 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001642 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001643 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001644 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001645 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001646 i915_enable_pipestat(dev_priv, pipe,
1647 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1649
1650 return 0;
1651}
1652
Keith Packard42f52ef2008-10-18 19:39:29 -07001653/* Called from drm generic code, passed 'crtc' which
1654 * we use as a pipe index
1655 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001656static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001657{
1658 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001659 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001660
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001661 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001662 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001663 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001664
Jesse Barnesf796cf82011-04-07 13:58:17 -07001665 i915_disable_pipestat(dev_priv, pipe,
1666 PIPE_VBLANK_INTERRUPT_ENABLE |
1667 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1668 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1669}
1670
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001671static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001672{
1673 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1674 unsigned long irqflags;
1675
1676 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1677 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001678 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001679 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001680}
1681
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001682static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001683{
1684 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1685 unsigned long irqflags;
1686
1687 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001688 ironlake_disable_display_irq(dev_priv,
1689 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001690 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1691}
1692
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001693static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1694{
1695 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1696 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001697 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001698
1699 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001700 i915_disable_pipestat(dev_priv, pipe,
1701 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001702 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001703 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001704 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001705 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001706 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001707 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001708 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1709}
1710
Chris Wilson893eead2010-10-27 14:44:35 +01001711static u32
1712ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001713{
Chris Wilson893eead2010-10-27 14:44:35 +01001714 return list_entry(ring->request_list.prev,
1715 struct drm_i915_gem_request, list)->seqno;
1716}
1717
1718static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1719{
1720 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001721 i915_seqno_passed(ring->get_seqno(ring, false),
1722 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001723 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001724 if (waitqueue_active(&ring->irq_queue)) {
1725 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1726 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001727 wake_up_all(&ring->irq_queue);
1728 *err = true;
1729 }
1730 return true;
1731 }
1732 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001733}
1734
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001735static bool kick_ring(struct intel_ring_buffer *ring)
1736{
1737 struct drm_device *dev = ring->dev;
1738 struct drm_i915_private *dev_priv = dev->dev_private;
1739 u32 tmp = I915_READ_CTL(ring);
1740 if (tmp & RING_WAIT) {
1741 DRM_ERROR("Kicking stuck wait on %s\n",
1742 ring->name);
1743 I915_WRITE_CTL(ring, tmp);
1744 return true;
1745 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001746 return false;
1747}
1748
Chris Wilsond1e61e72012-04-10 17:00:41 +01001749static bool i915_hangcheck_hung(struct drm_device *dev)
1750{
1751 drm_i915_private_t *dev_priv = dev->dev_private;
1752
Daniel Vetter99584db2012-11-14 17:14:04 +01001753 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001754 bool hung = true;
1755
Chris Wilsond1e61e72012-04-10 17:00:41 +01001756 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1757 i915_handle_error(dev, true);
1758
1759 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001760 struct intel_ring_buffer *ring;
1761 int i;
1762
Chris Wilsond1e61e72012-04-10 17:00:41 +01001763 /* Is the chip hanging on a WAIT_FOR_EVENT?
1764 * If so we can simply poke the RB_WAIT bit
1765 * and break the hang. This should work on
1766 * all but the second generation chipsets.
1767 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001768 for_each_ring(ring, dev_priv, i)
1769 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001770 }
1771
Chris Wilsonb4519512012-05-11 14:29:30 +01001772 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001773 }
1774
1775 return false;
1776}
1777
Ben Gamarif65d9422009-09-14 17:48:44 -04001778/**
1779 * This is called when the chip hasn't reported back with completed
1780 * batchbuffers in a long time. The first time this is called we simply record
1781 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1782 * again, we assume the chip is wedged and try to fix it.
1783 */
1784void i915_hangcheck_elapsed(unsigned long data)
1785{
1786 struct drm_device *dev = (struct drm_device *)data;
1787 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001788 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001789 struct intel_ring_buffer *ring;
1790 bool err = false, idle;
1791 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001792
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001793 if (!i915_enable_hangcheck)
1794 return;
1795
Chris Wilsonb4519512012-05-11 14:29:30 +01001796 memset(acthd, 0, sizeof(acthd));
1797 idle = true;
1798 for_each_ring(ring, dev_priv, i) {
1799 idle &= i915_hangcheck_ring_idle(ring, &err);
1800 acthd[i] = intel_ring_get_active_head(ring);
1801 }
1802
Chris Wilson893eead2010-10-27 14:44:35 +01001803 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001804 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001805 if (err) {
1806 if (i915_hangcheck_hung(dev))
1807 return;
1808
Chris Wilson893eead2010-10-27 14:44:35 +01001809 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001810 }
1811
Daniel Vetter99584db2012-11-14 17:14:04 +01001812 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001813 return;
1814 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001815
Ben Widawskybd9854f2012-08-23 15:18:09 -07001816 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001817 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1818 sizeof(acthd)) == 0 &&
1819 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1820 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001821 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001822 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001823 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001824 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001825
Daniel Vetter99584db2012-11-14 17:14:04 +01001826 memcpy(dev_priv->gpu_error.last_acthd, acthd,
1827 sizeof(acthd));
1828 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
1829 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001830 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001831
Chris Wilson893eead2010-10-27 14:44:35 +01001832repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001833 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01001834 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001835 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001836}
1837
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838/* drm_dma.h hooks
1839*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001840static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001841{
1842 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1843
Jesse Barnes46979952011-04-07 13:53:55 -07001844 atomic_set(&dev_priv->irq_received, 0);
1845
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001846 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001847
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001848 /* XXX hotplug from PCH */
1849
1850 I915_WRITE(DEIMR, 0xffffffff);
1851 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001852 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001853
1854 /* and GT */
1855 I915_WRITE(GTIMR, 0xffffffff);
1856 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001857 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001858
1859 /* south display irq */
1860 I915_WRITE(SDEIMR, 0xffffffff);
1861 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001862 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001863}
1864
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001865static void valleyview_irq_preinstall(struct drm_device *dev)
1866{
1867 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1868 int pipe;
1869
1870 atomic_set(&dev_priv->irq_received, 0);
1871
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001872 /* VLV magic */
1873 I915_WRITE(VLV_IMR, 0);
1874 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1875 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1876 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1877
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001878 /* and GT */
1879 I915_WRITE(GTIIR, I915_READ(GTIIR));
1880 I915_WRITE(GTIIR, I915_READ(GTIIR));
1881 I915_WRITE(GTIMR, 0xffffffff);
1882 I915_WRITE(GTIER, 0x0);
1883 POSTING_READ(GTIER);
1884
1885 I915_WRITE(DPINVGTT, 0xff);
1886
1887 I915_WRITE(PORT_HOTPLUG_EN, 0);
1888 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1889 for_each_pipe(pipe)
1890 I915_WRITE(PIPESTAT(pipe), 0xffff);
1891 I915_WRITE(VLV_IIR, 0xffffffff);
1892 I915_WRITE(VLV_IMR, 0xffffffff);
1893 I915_WRITE(VLV_IER, 0x0);
1894 POSTING_READ(VLV_IER);
1895}
1896
Keith Packard7fe0b972011-09-19 13:31:02 -07001897/*
1898 * Enable digital hotplug on the PCH, and configure the DP short pulse
1899 * duration to 2ms (which is the minimum in the Display Port spec)
1900 *
1901 * This register is the same on all known PCH chips.
1902 */
1903
1904static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1905{
1906 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1907 u32 hotplug;
1908
1909 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1910 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1911 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1912 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1913 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1914 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1915}
1916
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001917static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001918{
1919 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1920 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001921 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001922 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
1923 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001924 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001925 u32 hotplug_mask;
Egbert Eichaf5163a2013-01-10 10:02:39 -05001926 u32 pch_irq_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001927
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001928 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001929
1930 /* should always can generate irq */
1931 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001932 I915_WRITE(DEIMR, dev_priv->irq_mask);
1933 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001934 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001935
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001936 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001937
1938 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001939 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001940
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001941 if (IS_GEN6(dev))
1942 render_irqs =
1943 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001944 GEN6_BSD_USER_INTERRUPT |
1945 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001946 else
1947 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001948 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001949 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001950 GT_BSD_USER_INTERRUPT;
1951 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001952 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001953
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001954 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001955 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1956 SDE_PORTB_HOTPLUG_CPT |
1957 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001958 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001959 SDE_GMBUS_CPT |
1960 SDE_AUX_MASK_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001961 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001962 hotplug_mask = (SDE_CRT_HOTPLUG |
1963 SDE_PORTB_HOTPLUG |
1964 SDE_PORTC_HOTPLUG |
1965 SDE_PORTD_HOTPLUG |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001966 SDE_GMBUS |
Chris Wilson9035a972011-02-16 09:36:05 +00001967 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001968 }
1969
Egbert Eichaf5163a2013-01-10 10:02:39 -05001970 pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001971
1972 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Egbert Eichaf5163a2013-01-10 10:02:39 -05001973 I915_WRITE(SDEIMR, pch_irq_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001974 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001975 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001976
Keith Packard7fe0b972011-09-19 13:31:02 -07001977 ironlake_enable_pch_hotplug(dev);
1978
Jesse Barnesf97108d2010-01-29 11:27:07 -08001979 if (IS_IRONLAKE_M(dev)) {
1980 /* Clear & enable PCU event interrupts */
1981 I915_WRITE(DEIIR, DE_PCU_EVENT);
1982 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1983 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1984 }
1985
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001986 return 0;
1987}
1988
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001989static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001990{
1991 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1992 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001993 u32 display_mask =
1994 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1995 DE_PLANEC_FLIP_DONE_IVB |
1996 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01001997 DE_PLANEA_FLIP_DONE_IVB |
1998 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001999 u32 render_irqs;
2000 u32 hotplug_mask;
Egbert Eichaf5163a2013-01-10 10:02:39 -05002001 u32 pch_irq_mask;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002002
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002003 dev_priv->irq_mask = ~display_mask;
2004
2005 /* should always can generate irq */
2006 I915_WRITE(DEIIR, I915_READ(DEIIR));
2007 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002008 I915_WRITE(DEIER,
2009 display_mask |
2010 DE_PIPEC_VBLANK_IVB |
2011 DE_PIPEB_VBLANK_IVB |
2012 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002013 POSTING_READ(DEIER);
2014
Ben Widawsky15b9f802012-05-25 16:56:23 -07002015 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002016
2017 I915_WRITE(GTIIR, I915_READ(GTIIR));
2018 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2019
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002020 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002021 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002022 I915_WRITE(GTIER, render_irqs);
2023 POSTING_READ(GTIER);
2024
2025 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2026 SDE_PORTB_HOTPLUG_CPT |
2027 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002028 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002029 SDE_GMBUS_CPT |
2030 SDE_AUX_MASK_CPT);
Egbert Eichaf5163a2013-01-10 10:02:39 -05002031 pch_irq_mask = ~hotplug_mask;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002032
2033 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Egbert Eichaf5163a2013-01-10 10:02:39 -05002034 I915_WRITE(SDEIMR, pch_irq_mask);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002035 I915_WRITE(SDEIER, hotplug_mask);
2036 POSTING_READ(SDEIER);
2037
Keith Packard7fe0b972011-09-19 13:31:02 -07002038 ironlake_enable_pch_hotplug(dev);
2039
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002040 return 0;
2041}
2042
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002043static int valleyview_irq_postinstall(struct drm_device *dev)
2044{
2045 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002046 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002047 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002048 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002049 u16 msid;
2050
2051 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002052 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2053 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2054 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002055 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2056
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002057 /*
2058 *Leave vblank interrupts masked initially. enable/disable will
2059 * toggle them based on usage.
2060 */
2061 dev_priv->irq_mask = (~enable_mask) |
2062 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2063 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002064
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002065 dev_priv->pipestat[0] = 0;
2066 dev_priv->pipestat[1] = 0;
2067
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002068 /* Hack for broken MSIs on VLV */
2069 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2070 pci_read_config_word(dev->pdev, 0x98, &msid);
2071 msid &= 0xff; /* mask out delivery bits */
2072 msid |= (1<<14);
2073 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2074
Daniel Vetter20afbda2012-12-11 14:05:07 +01002075 I915_WRITE(PORT_HOTPLUG_EN, 0);
2076 POSTING_READ(PORT_HOTPLUG_EN);
2077
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002078 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2079 I915_WRITE(VLV_IER, enable_mask);
2080 I915_WRITE(VLV_IIR, 0xffffffff);
2081 I915_WRITE(PIPESTAT(0), 0xffff);
2082 I915_WRITE(PIPESTAT(1), 0xffff);
2083 POSTING_READ(VLV_IER);
2084
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002085 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002086 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002087 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2088
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002089 I915_WRITE(VLV_IIR, 0xffffffff);
2090 I915_WRITE(VLV_IIR, 0xffffffff);
2091
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002092 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002093 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002094
2095 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2096 GEN6_BLITTER_USER_INTERRUPT;
2097 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002098 POSTING_READ(GTIER);
2099
2100 /* ack & enable invalid PTE error interrupts */
2101#if 0 /* FIXME: add support to irq handler for checking these bits */
2102 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2103 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2104#endif
2105
2106 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002107
2108 return 0;
2109}
2110
2111static void valleyview_hpd_irq_setup(struct drm_device *dev)
2112{
2113 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2114 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2115
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002116 /* Note HDMI and DP share bits */
2117 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2118 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2119 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2120 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2121 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2122 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302123 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002124 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302125 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002126 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2127 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2128 hotplug_en |= CRT_HOTPLUG_INT_EN;
2129 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2130 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002131
2132 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002133}
2134
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002135static void valleyview_irq_uninstall(struct drm_device *dev)
2136{
2137 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2138 int pipe;
2139
2140 if (!dev_priv)
2141 return;
2142
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002143 for_each_pipe(pipe)
2144 I915_WRITE(PIPESTAT(pipe), 0xffff);
2145
2146 I915_WRITE(HWSTAM, 0xffffffff);
2147 I915_WRITE(PORT_HOTPLUG_EN, 0);
2148 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2149 for_each_pipe(pipe)
2150 I915_WRITE(PIPESTAT(pipe), 0xffff);
2151 I915_WRITE(VLV_IIR, 0xffffffff);
2152 I915_WRITE(VLV_IMR, 0xffffffff);
2153 I915_WRITE(VLV_IER, 0x0);
2154 POSTING_READ(VLV_IER);
2155}
2156
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002157static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002158{
2159 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002160
2161 if (!dev_priv)
2162 return;
2163
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002164 I915_WRITE(HWSTAM, 0xffffffff);
2165
2166 I915_WRITE(DEIMR, 0xffffffff);
2167 I915_WRITE(DEIER, 0x0);
2168 I915_WRITE(DEIIR, I915_READ(DEIIR));
2169
2170 I915_WRITE(GTIMR, 0xffffffff);
2171 I915_WRITE(GTIER, 0x0);
2172 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002173
2174 I915_WRITE(SDEIMR, 0xffffffff);
2175 I915_WRITE(SDEIER, 0x0);
2176 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002177}
2178
Chris Wilsonc2798b12012-04-22 21:13:57 +01002179static void i8xx_irq_preinstall(struct drm_device * dev)
2180{
2181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2182 int pipe;
2183
2184 atomic_set(&dev_priv->irq_received, 0);
2185
2186 for_each_pipe(pipe)
2187 I915_WRITE(PIPESTAT(pipe), 0);
2188 I915_WRITE16(IMR, 0xffff);
2189 I915_WRITE16(IER, 0x0);
2190 POSTING_READ16(IER);
2191}
2192
2193static int i8xx_irq_postinstall(struct drm_device *dev)
2194{
2195 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2196
Chris Wilsonc2798b12012-04-22 21:13:57 +01002197 dev_priv->pipestat[0] = 0;
2198 dev_priv->pipestat[1] = 0;
2199
2200 I915_WRITE16(EMR,
2201 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2202
2203 /* Unmask the interrupts that we always want on. */
2204 dev_priv->irq_mask =
2205 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2206 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2207 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2208 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2209 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2210 I915_WRITE16(IMR, dev_priv->irq_mask);
2211
2212 I915_WRITE16(IER,
2213 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2214 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2215 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2216 I915_USER_INTERRUPT);
2217 POSTING_READ16(IER);
2218
2219 return 0;
2220}
2221
Daniel Vetterff1f5252012-10-02 15:10:55 +02002222static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002223{
2224 struct drm_device *dev = (struct drm_device *) arg;
2225 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002226 u16 iir, new_iir;
2227 u32 pipe_stats[2];
2228 unsigned long irqflags;
2229 int irq_received;
2230 int pipe;
2231 u16 flip_mask =
2232 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2233 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2234
2235 atomic_inc(&dev_priv->irq_received);
2236
2237 iir = I915_READ16(IIR);
2238 if (iir == 0)
2239 return IRQ_NONE;
2240
2241 while (iir & ~flip_mask) {
2242 /* Can't rely on pipestat interrupt bit in iir as it might
2243 * have been cleared after the pipestat interrupt was received.
2244 * It doesn't set the bit in iir again, but it still produces
2245 * interrupts (for non-MSI).
2246 */
2247 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2248 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2249 i915_handle_error(dev, false);
2250
2251 for_each_pipe(pipe) {
2252 int reg = PIPESTAT(pipe);
2253 pipe_stats[pipe] = I915_READ(reg);
2254
2255 /*
2256 * Clear the PIPE*STAT regs before the IIR
2257 */
2258 if (pipe_stats[pipe] & 0x8000ffff) {
2259 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2260 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2261 pipe_name(pipe));
2262 I915_WRITE(reg, pipe_stats[pipe]);
2263 irq_received = 1;
2264 }
2265 }
2266 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2267
2268 I915_WRITE16(IIR, iir & ~flip_mask);
2269 new_iir = I915_READ16(IIR); /* Flush posted writes */
2270
Daniel Vetterd05c6172012-04-26 23:28:09 +02002271 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002272
2273 if (iir & I915_USER_INTERRUPT)
2274 notify_ring(dev, &dev_priv->ring[RCS]);
2275
2276 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2277 drm_handle_vblank(dev, 0)) {
2278 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2279 intel_prepare_page_flip(dev, 0);
2280 intel_finish_page_flip(dev, 0);
2281 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2282 }
2283 }
2284
2285 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2286 drm_handle_vblank(dev, 1)) {
2287 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2288 intel_prepare_page_flip(dev, 1);
2289 intel_finish_page_flip(dev, 1);
2290 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2291 }
2292 }
2293
2294 iir = new_iir;
2295 }
2296
2297 return IRQ_HANDLED;
2298}
2299
2300static void i8xx_irq_uninstall(struct drm_device * dev)
2301{
2302 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2303 int pipe;
2304
Chris Wilsonc2798b12012-04-22 21:13:57 +01002305 for_each_pipe(pipe) {
2306 /* Clear enable bits; then clear status bits */
2307 I915_WRITE(PIPESTAT(pipe), 0);
2308 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2309 }
2310 I915_WRITE16(IMR, 0xffff);
2311 I915_WRITE16(IER, 0x0);
2312 I915_WRITE16(IIR, I915_READ16(IIR));
2313}
2314
Chris Wilsona266c7d2012-04-24 22:59:44 +01002315static void i915_irq_preinstall(struct drm_device * dev)
2316{
2317 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2318 int pipe;
2319
2320 atomic_set(&dev_priv->irq_received, 0);
2321
2322 if (I915_HAS_HOTPLUG(dev)) {
2323 I915_WRITE(PORT_HOTPLUG_EN, 0);
2324 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2325 }
2326
Chris Wilson00d98eb2012-04-24 22:59:48 +01002327 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002328 for_each_pipe(pipe)
2329 I915_WRITE(PIPESTAT(pipe), 0);
2330 I915_WRITE(IMR, 0xffffffff);
2331 I915_WRITE(IER, 0x0);
2332 POSTING_READ(IER);
2333}
2334
2335static int i915_irq_postinstall(struct drm_device *dev)
2336{
2337 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002338 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002339
Chris Wilsona266c7d2012-04-24 22:59:44 +01002340 dev_priv->pipestat[0] = 0;
2341 dev_priv->pipestat[1] = 0;
2342
Chris Wilson38bde182012-04-24 22:59:50 +01002343 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2344
2345 /* Unmask the interrupts that we always want on. */
2346 dev_priv->irq_mask =
2347 ~(I915_ASLE_INTERRUPT |
2348 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2349 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2350 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2351 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2352 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2353
2354 enable_mask =
2355 I915_ASLE_INTERRUPT |
2356 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2357 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2358 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2359 I915_USER_INTERRUPT;
2360
Chris Wilsona266c7d2012-04-24 22:59:44 +01002361 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002362 I915_WRITE(PORT_HOTPLUG_EN, 0);
2363 POSTING_READ(PORT_HOTPLUG_EN);
2364
Chris Wilsona266c7d2012-04-24 22:59:44 +01002365 /* Enable in IER... */
2366 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2367 /* and unmask in IMR */
2368 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2369 }
2370
Chris Wilsona266c7d2012-04-24 22:59:44 +01002371 I915_WRITE(IMR, dev_priv->irq_mask);
2372 I915_WRITE(IER, enable_mask);
2373 POSTING_READ(IER);
2374
Daniel Vetter20afbda2012-12-11 14:05:07 +01002375 intel_opregion_enable_asle(dev);
2376
2377 return 0;
2378}
2379
2380static void i915_hpd_irq_setup(struct drm_device *dev)
2381{
2382 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2383 u32 hotplug_en;
2384
Chris Wilsona266c7d2012-04-24 22:59:44 +01002385 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002386 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002387
Chris Wilsona266c7d2012-04-24 22:59:44 +01002388 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2389 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2390 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2391 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2392 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2393 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002394 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002395 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002396 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002397 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2398 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2399 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002400 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2401 }
2402
2403 /* Ignore TV since it's buggy */
2404
2405 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2406 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002407}
2408
Daniel Vetterff1f5252012-10-02 15:10:55 +02002409static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002410{
2411 struct drm_device *dev = (struct drm_device *) arg;
2412 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002413 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002414 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002415 u32 flip_mask =
2416 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2417 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2418 u32 flip[2] = {
2419 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2420 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2421 };
2422 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002423
2424 atomic_inc(&dev_priv->irq_received);
2425
2426 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002427 do {
2428 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002429 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002430
2431 /* Can't rely on pipestat interrupt bit in iir as it might
2432 * have been cleared after the pipestat interrupt was received.
2433 * It doesn't set the bit in iir again, but it still produces
2434 * interrupts (for non-MSI).
2435 */
2436 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2437 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2438 i915_handle_error(dev, false);
2439
2440 for_each_pipe(pipe) {
2441 int reg = PIPESTAT(pipe);
2442 pipe_stats[pipe] = I915_READ(reg);
2443
Chris Wilson38bde182012-04-24 22:59:50 +01002444 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002445 if (pipe_stats[pipe] & 0x8000ffff) {
2446 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2447 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2448 pipe_name(pipe));
2449 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002450 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002451 }
2452 }
2453 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2454
2455 if (!irq_received)
2456 break;
2457
Chris Wilsona266c7d2012-04-24 22:59:44 +01002458 /* Consume port. Then clear IIR or we'll miss events */
2459 if ((I915_HAS_HOTPLUG(dev)) &&
2460 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2461 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2462
2463 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2464 hotplug_status);
2465 if (hotplug_status & dev_priv->hotplug_supported_mask)
2466 queue_work(dev_priv->wq,
2467 &dev_priv->hotplug_work);
2468
2469 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002470 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002471 }
2472
Chris Wilson38bde182012-04-24 22:59:50 +01002473 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002474 new_iir = I915_READ(IIR); /* Flush posted writes */
2475
Chris Wilsona266c7d2012-04-24 22:59:44 +01002476 if (iir & I915_USER_INTERRUPT)
2477 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002478
Chris Wilsona266c7d2012-04-24 22:59:44 +01002479 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002480 int plane = pipe;
2481 if (IS_MOBILE(dev))
2482 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002483 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002484 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002485 if (iir & flip[plane]) {
2486 intel_prepare_page_flip(dev, plane);
2487 intel_finish_page_flip(dev, pipe);
2488 flip_mask &= ~flip[plane];
2489 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002490 }
2491
2492 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2493 blc_event = true;
2494 }
2495
Chris Wilsona266c7d2012-04-24 22:59:44 +01002496 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2497 intel_opregion_asle_intr(dev);
2498
2499 /* With MSI, interrupts are only generated when iir
2500 * transitions from zero to nonzero. If another bit got
2501 * set while we were handling the existing iir bits, then
2502 * we would never get another interrupt.
2503 *
2504 * This is fine on non-MSI as well, as if we hit this path
2505 * we avoid exiting the interrupt handler only to generate
2506 * another one.
2507 *
2508 * Note that for MSI this could cause a stray interrupt report
2509 * if an interrupt landed in the time between writing IIR and
2510 * the posting read. This should be rare enough to never
2511 * trigger the 99% of 100,000 interrupts test for disabling
2512 * stray interrupts.
2513 */
Chris Wilson38bde182012-04-24 22:59:50 +01002514 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002515 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002516 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002517
Daniel Vetterd05c6172012-04-26 23:28:09 +02002518 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002519
Chris Wilsona266c7d2012-04-24 22:59:44 +01002520 return ret;
2521}
2522
2523static void i915_irq_uninstall(struct drm_device * dev)
2524{
2525 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2526 int pipe;
2527
Chris Wilsona266c7d2012-04-24 22:59:44 +01002528 if (I915_HAS_HOTPLUG(dev)) {
2529 I915_WRITE(PORT_HOTPLUG_EN, 0);
2530 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2531 }
2532
Chris Wilson00d98eb2012-04-24 22:59:48 +01002533 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002534 for_each_pipe(pipe) {
2535 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002536 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002537 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2538 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002539 I915_WRITE(IMR, 0xffffffff);
2540 I915_WRITE(IER, 0x0);
2541
Chris Wilsona266c7d2012-04-24 22:59:44 +01002542 I915_WRITE(IIR, I915_READ(IIR));
2543}
2544
2545static void i965_irq_preinstall(struct drm_device * dev)
2546{
2547 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2548 int pipe;
2549
2550 atomic_set(&dev_priv->irq_received, 0);
2551
Chris Wilsonadca4732012-05-11 18:01:31 +01002552 I915_WRITE(PORT_HOTPLUG_EN, 0);
2553 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002554
2555 I915_WRITE(HWSTAM, 0xeffe);
2556 for_each_pipe(pipe)
2557 I915_WRITE(PIPESTAT(pipe), 0);
2558 I915_WRITE(IMR, 0xffffffff);
2559 I915_WRITE(IER, 0x0);
2560 POSTING_READ(IER);
2561}
2562
2563static int i965_irq_postinstall(struct drm_device *dev)
2564{
2565 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002566 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002567 u32 error_mask;
2568
Chris Wilsona266c7d2012-04-24 22:59:44 +01002569 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002570 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002571 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002572 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2573 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2574 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2575 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2576 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2577
2578 enable_mask = ~dev_priv->irq_mask;
2579 enable_mask |= I915_USER_INTERRUPT;
2580
2581 if (IS_G4X(dev))
2582 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002583
2584 dev_priv->pipestat[0] = 0;
2585 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002586 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002587
Chris Wilsona266c7d2012-04-24 22:59:44 +01002588 /*
2589 * Enable some error detection, note the instruction error mask
2590 * bit is reserved, so we leave it masked.
2591 */
2592 if (IS_G4X(dev)) {
2593 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2594 GM45_ERROR_MEM_PRIV |
2595 GM45_ERROR_CP_PRIV |
2596 I915_ERROR_MEMORY_REFRESH);
2597 } else {
2598 error_mask = ~(I915_ERROR_PAGE_TABLE |
2599 I915_ERROR_MEMORY_REFRESH);
2600 }
2601 I915_WRITE(EMR, error_mask);
2602
2603 I915_WRITE(IMR, dev_priv->irq_mask);
2604 I915_WRITE(IER, enable_mask);
2605 POSTING_READ(IER);
2606
Daniel Vetter20afbda2012-12-11 14:05:07 +01002607 I915_WRITE(PORT_HOTPLUG_EN, 0);
2608 POSTING_READ(PORT_HOTPLUG_EN);
2609
2610 intel_opregion_enable_asle(dev);
2611
2612 return 0;
2613}
2614
2615static void i965_hpd_irq_setup(struct drm_device *dev)
2616{
2617 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2618 u32 hotplug_en;
2619
Chris Wilsonadca4732012-05-11 18:01:31 +01002620 /* Note HDMI and DP share hotplug bits */
2621 hotplug_en = 0;
2622 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2623 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2624 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2625 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2626 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2627 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002628 if (IS_G4X(dev)) {
2629 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2630 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2631 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2632 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2633 } else {
2634 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2635 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2636 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2637 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2638 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002639 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2640 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002641
Chris Wilsonadca4732012-05-11 18:01:31 +01002642 /* Programming the CRT detection parameters tends
2643 to generate a spurious hotplug event about three
2644 seconds later. So just do it once.
2645 */
2646 if (IS_G4X(dev))
2647 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2648 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002649 }
2650
Chris Wilsonadca4732012-05-11 18:01:31 +01002651 /* Ignore TV since it's buggy */
2652
2653 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002654}
2655
Daniel Vetterff1f5252012-10-02 15:10:55 +02002656static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002657{
2658 struct drm_device *dev = (struct drm_device *) arg;
2659 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002660 u32 iir, new_iir;
2661 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002662 unsigned long irqflags;
2663 int irq_received;
2664 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002665
2666 atomic_inc(&dev_priv->irq_received);
2667
2668 iir = I915_READ(IIR);
2669
Chris Wilsona266c7d2012-04-24 22:59:44 +01002670 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002671 bool blc_event = false;
2672
Chris Wilsona266c7d2012-04-24 22:59:44 +01002673 irq_received = iir != 0;
2674
2675 /* Can't rely on pipestat interrupt bit in iir as it might
2676 * have been cleared after the pipestat interrupt was received.
2677 * It doesn't set the bit in iir again, but it still produces
2678 * interrupts (for non-MSI).
2679 */
2680 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2681 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2682 i915_handle_error(dev, false);
2683
2684 for_each_pipe(pipe) {
2685 int reg = PIPESTAT(pipe);
2686 pipe_stats[pipe] = I915_READ(reg);
2687
2688 /*
2689 * Clear the PIPE*STAT regs before the IIR
2690 */
2691 if (pipe_stats[pipe] & 0x8000ffff) {
2692 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2693 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2694 pipe_name(pipe));
2695 I915_WRITE(reg, pipe_stats[pipe]);
2696 irq_received = 1;
2697 }
2698 }
2699 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2700
2701 if (!irq_received)
2702 break;
2703
2704 ret = IRQ_HANDLED;
2705
2706 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002707 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002708 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2709
2710 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2711 hotplug_status);
2712 if (hotplug_status & dev_priv->hotplug_supported_mask)
2713 queue_work(dev_priv->wq,
2714 &dev_priv->hotplug_work);
2715
2716 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2717 I915_READ(PORT_HOTPLUG_STAT);
2718 }
2719
2720 I915_WRITE(IIR, iir);
2721 new_iir = I915_READ(IIR); /* Flush posted writes */
2722
Chris Wilsona266c7d2012-04-24 22:59:44 +01002723 if (iir & I915_USER_INTERRUPT)
2724 notify_ring(dev, &dev_priv->ring[RCS]);
2725 if (iir & I915_BSD_USER_INTERRUPT)
2726 notify_ring(dev, &dev_priv->ring[VCS]);
2727
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002728 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002729 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002730
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002731 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002732 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002733
2734 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002735 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002736 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002737 i915_pageflip_stall_check(dev, pipe);
2738 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002739 }
2740
2741 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2742 blc_event = true;
2743 }
2744
2745
2746 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2747 intel_opregion_asle_intr(dev);
2748
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002749 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2750 gmbus_irq_handler(dev);
2751
Chris Wilsona266c7d2012-04-24 22:59:44 +01002752 /* With MSI, interrupts are only generated when iir
2753 * transitions from zero to nonzero. If another bit got
2754 * set while we were handling the existing iir bits, then
2755 * we would never get another interrupt.
2756 *
2757 * This is fine on non-MSI as well, as if we hit this path
2758 * we avoid exiting the interrupt handler only to generate
2759 * another one.
2760 *
2761 * Note that for MSI this could cause a stray interrupt report
2762 * if an interrupt landed in the time between writing IIR and
2763 * the posting read. This should be rare enough to never
2764 * trigger the 99% of 100,000 interrupts test for disabling
2765 * stray interrupts.
2766 */
2767 iir = new_iir;
2768 }
2769
Daniel Vetterd05c6172012-04-26 23:28:09 +02002770 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002771
Chris Wilsona266c7d2012-04-24 22:59:44 +01002772 return ret;
2773}
2774
2775static void i965_irq_uninstall(struct drm_device * dev)
2776{
2777 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2778 int pipe;
2779
2780 if (!dev_priv)
2781 return;
2782
Chris Wilsonadca4732012-05-11 18:01:31 +01002783 I915_WRITE(PORT_HOTPLUG_EN, 0);
2784 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002785
2786 I915_WRITE(HWSTAM, 0xffffffff);
2787 for_each_pipe(pipe)
2788 I915_WRITE(PIPESTAT(pipe), 0);
2789 I915_WRITE(IMR, 0xffffffff);
2790 I915_WRITE(IER, 0x0);
2791
2792 for_each_pipe(pipe)
2793 I915_WRITE(PIPESTAT(pipe),
2794 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2795 I915_WRITE(IIR, I915_READ(IIR));
2796}
2797
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002798void intel_irq_init(struct drm_device *dev)
2799{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002800 struct drm_i915_private *dev_priv = dev->dev_private;
2801
2802 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002803 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002804 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002805 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002806
Daniel Vetter99584db2012-11-14 17:14:04 +01002807 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2808 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002809 (unsigned long) dev);
2810
Tomas Janousek97a19a22012-12-08 13:48:13 +01002811 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002812
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002813 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2814 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002815 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002816 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2817 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2818 }
2819
Keith Packardc3613de2011-08-12 17:05:54 -07002820 if (drm_core_check_feature(dev, DRIVER_MODESET))
2821 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2822 else
2823 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002824 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2825
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002826 if (IS_VALLEYVIEW(dev)) {
2827 dev->driver->irq_handler = valleyview_irq_handler;
2828 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2829 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2830 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2831 dev->driver->enable_vblank = valleyview_enable_vblank;
2832 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002833 dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002834 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002835 /* Share pre & uninstall handlers with ILK/SNB */
2836 dev->driver->irq_handler = ivybridge_irq_handler;
2837 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2838 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2839 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2840 dev->driver->enable_vblank = ivybridge_enable_vblank;
2841 dev->driver->disable_vblank = ivybridge_disable_vblank;
2842 } else if (HAS_PCH_SPLIT(dev)) {
2843 dev->driver->irq_handler = ironlake_irq_handler;
2844 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2845 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2846 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2847 dev->driver->enable_vblank = ironlake_enable_vblank;
2848 dev->driver->disable_vblank = ironlake_disable_vblank;
2849 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002850 if (INTEL_INFO(dev)->gen == 2) {
2851 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2852 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2853 dev->driver->irq_handler = i8xx_irq_handler;
2854 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002855 } else if (INTEL_INFO(dev)->gen == 3) {
2856 dev->driver->irq_preinstall = i915_irq_preinstall;
2857 dev->driver->irq_postinstall = i915_irq_postinstall;
2858 dev->driver->irq_uninstall = i915_irq_uninstall;
2859 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002860 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002861 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002862 dev->driver->irq_preinstall = i965_irq_preinstall;
2863 dev->driver->irq_postinstall = i965_irq_postinstall;
2864 dev->driver->irq_uninstall = i965_irq_uninstall;
2865 dev->driver->irq_handler = i965_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002866 dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002867 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002868 dev->driver->enable_vblank = i915_enable_vblank;
2869 dev->driver->disable_vblank = i915_disable_vblank;
2870 }
2871}
Daniel Vetter20afbda2012-12-11 14:05:07 +01002872
2873void intel_hpd_init(struct drm_device *dev)
2874{
2875 struct drm_i915_private *dev_priv = dev->dev_private;
2876
2877 if (dev_priv->display.hpd_irq_setup)
2878 dev_priv->display.hpd_irq_setup(dev);
2879}