blob: 67338778fe5f797b50d88d21082c5fb15de8fad1 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
475//
476// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
477//
478
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
480 isPseudo = 1, Predicates = [HasAVX512] in {
481def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
482 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
483}
484
Craig Topperfb1746b2014-01-30 06:03:19 +0000485let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
487def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
488def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000490
491//===----------------------------------------------------------------------===//
492// AVX-512 - VECTOR INSERT
493//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
495 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
498 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT From.RC:$src2),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 let mayLoad = 1 in
506 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
507 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
508 "vinsert" # From.EltTypeName # "x" # From.NumElts,
509 "$src3, $src2, $src1", "$src1, $src2, $src3",
510 (vinsert_insert:$src3 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
512 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
513 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000515}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
518 X86VectorVTInfo To, PatFrag vinsert_insert,
519 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
520 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
523 (To.VT (!cast<Instruction>(InstrStr#"rr")
524 To.RC:$src1, From.RC:$src2,
525 (INSERT_get_vinsert_imm To.RC:$ins)))>;
526
527 def : Pat<(vinsert_insert:$ins
528 (To.VT To.RC:$src1),
529 (From.VT (bitconvert (From.LdFrag addr:$src2))),
530 (iPTR imm)),
531 (To.VT (!cast<Instruction>(InstrStr#"rm")
532 To.RC:$src1, addr:$src2,
533 (INSERT_get_vinsert_imm To.RC:$ins)))>;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000537multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
538 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539
540 let Predicates = [HasVLX] in
541 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 vinsert128_insert>, EVEX_V256;
545
546 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000549 vinsert128_insert>, EVEX_V512;
550
551 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT64, VR256X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert256_insert>, VEX_W, EVEX_V512;
555
556 let Predicates = [HasVLX, HasDQI] in
557 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
558 X86VectorVTInfo< 2, EltVT64, VR128X>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 vinsert128_insert>, VEX_W, EVEX_V256;
561
562 let Predicates = [HasDQI] in {
563 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 vinsert128_insert>, VEX_W, EVEX_V512;
567
568 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
569 X86VectorVTInfo< 8, EltVT32, VR256X>,
570 X86VectorVTInfo<16, EltVT32, VR512>,
571 vinsert256_insert>, EVEX_V512;
572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573}
574
Adam Nemet4e2ef472014-10-02 23:18:28 +0000575defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
576defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578// Codegen pattern with the alternative types,
579// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
580defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
584
585defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
589
590defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
593 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
594
595// Codegen pattern with the alternative types insert VEC128 into VEC256
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
600// Codegen pattern with the alternative types insert VEC128 into VEC512
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
605// Codegen pattern with the alternative types insert VEC256 into VEC512
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
609 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611// vinsertps - insert f32 to XMM
612def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000613 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000614 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000615 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616 EVEX_4V;
617def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000618 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000619 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000620 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000621 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
622 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
623
624//===----------------------------------------------------------------------===//
625// AVX-512 VECTOR EXTRACT
626//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627
Igor Breger7f69a992015-09-10 12:54:54 +0000628multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
629 X86VectorVTInfo To> {
630 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000631 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000632 def NAME # To.NumElts:
633 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
634 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
635}
Renato Golindb7ea862015-09-09 19:44:40 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract> :
640 vextract_for_size_first_position_lowering<From, To> {
641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
647 (ins From.RC:$src1, i32u8imm:$idx),
648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
653 let mayStore = 1 in {
654 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
655 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
656 "vextract" # To.EltTypeName # "x" # To.NumElts #
657 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
658 []>, EVEX;
659
660 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
661 (ins To.MemOp:$dst, To.KRCWM:$mask,
662 From.RC:$src1, i32u8imm:$src2),
663 "vextract" # To.EltTypeName # "x" # To.NumElts #
664 "\t{$src2, $src1, $dst {${mask}}|"
665 "$dst {${mask}}, $src1, $src2}",
666 []>, EVEX_K, EVEX;
667 }//mayStore = 1
668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
670 // Intrinsic call with masking.
671 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000672 "x" # To.NumElts # "_" # From.Size)
673 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0,
677 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
678 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000679
680 // Intrinsic call with zero-masking.
681 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000682 "x" # To.NumElts # "_" # From.Size)
683 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
687 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000688
689 // Intrinsic call without masking.
690 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000691 "x" # To.NumElts # "_" # From.Size)
692 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
693 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
694 From.ZSuffix # "rr")
695 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000696}
697
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698// Codegen pattern for the alternative types
699multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
700 X86VectorVTInfo To, PatFrag vextract_extract,
701 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
702 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000703
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704 let Predicates = p in
705 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
706 (To.VT (!cast<Instruction>(InstrStr#"rr")
707 From.RC:$src1,
708 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000709}
710
711multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 ValueType EltVT64, int Opcode256> {
713 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000719 X86VectorVTInfo< 8, EltVT64, VR512>,
720 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
723 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT32, VR256X>,
726 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V256, EVEX_CD8<32, CD8VT4>;
729 let Predicates = [HasVLX, HasDQI] in
730 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
731 X86VectorVTInfo< 4, EltVT64, VR256X>,
732 X86VectorVTInfo< 2, EltVT64, VR128X>,
733 vextract128_extract>,
734 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
735 let Predicates = [HasDQI] in {
736 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
737 X86VectorVTInfo< 8, EltVT64, VR512>,
738 X86VectorVTInfo< 2, EltVT64, VR128X>,
739 vextract128_extract>,
740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
744 vextract256_extract>,
745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
769// Codegen pattern with the alternative types extract VEC128 from VEC512
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
774// Codegen pattern with the alternative types extract VEC256 from VEC512
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
778 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780// A 128-bit subvector insert to the first 512-bit vector position
781// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
783 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
784def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
786def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
788def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
789 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
790def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
791 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
792def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Igor Bregerfca0a342016-01-28 13:19:25 +0000795def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000797def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000803def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000916 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src),
918 "vpbroadcast"##_.Suffix, "$src", "$src",
919 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920}
921
Robert Khasanovcbc57032014-12-09 16:38:41 +0000922multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
923 RegisterClass SrcRC, Predicate prd> {
924 let Predicates = [prd] in
925 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
926 let Predicates = [prd, HasVLX] in {
927 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
928 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
929 }
930}
931
Igor Breger0aeda372016-02-07 08:30:50 +0000932let isCodeGenOnly = 1 in {
933defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000935defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000936 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000937}
938let isAsmParserOnly = 1 in {
939 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
940 GR32, HasBWI>;
941 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
942 GR32, HasBWI>;
943}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
945 HasAVX512>;
946defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
947 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000948
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000950 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953
Igor Breger21296d22015-10-20 11:56:42 +0000954// Provide aliases for broadcast from the same register class that
955// automatically does the extract.
956multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
957 X86VectorVTInfo SrcInfo> {
958 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
959 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
960 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
961}
962
963multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
964 AVX512VLVectorVTInfo _, Predicate prd> {
965 let Predicates = [prd] in {
966 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
967 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
968 EVEX_V512;
969 // Defined separately to avoid redefinition.
970 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
971 }
972 let Predicates = [prd, HasVLX] in {
973 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
974 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
975 EVEX_V256;
976 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
977 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000978 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979}
980
Igor Breger21296d22015-10-20 11:56:42 +0000981defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
982 avx512vl_i8_info, HasBWI>;
983defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
984 avx512vl_i16_info, HasBWI>;
985defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
986 avx512vl_i32_info, HasAVX512>;
987defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
988 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000990multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
991 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000992 let mayLoad = 1 in
993 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
994 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
995 (_Dst.VT (X86SubVBroadcast
996 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
997 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000998}
999
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001000defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1001 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001002 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1004 v16f32_info, v4f32x_info>,
1005 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1006defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1007 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001008 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1010 v8f64_info, v4f64x_info>, VEX_W,
1011 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1012
1013let Predicates = [HasVLX] in {
1014defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1015 v8i32x_info, v4i32x_info>,
1016 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1017defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1018 v8f32x_info, v4f32x_info>,
1019 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1020}
1021let Predicates = [HasVLX, HasDQI] in {
1022defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1023 v4i64x_info, v2i64x_info>, VEX_W,
1024 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1025defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1026 v4f64x_info, v2f64x_info>, VEX_W,
1027 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1028}
1029let Predicates = [HasDQI] in {
1030defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1031 v8i64_info, v2i64x_info>, VEX_W,
1032 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1033defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1034 v16i32_info, v8i32x_info>,
1035 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1036defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1037 v8f64_info, v2f64x_info>, VEX_W,
1038 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1039defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1040 v16f32_info, v8f32x_info>,
1041 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1042}
Adam Nemet73f72e12014-06-27 00:43:38 +00001043
Igor Bregerfa798a92015-11-02 07:39:36 +00001044multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1045 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1046 SDNode OpNode = X86SubVBroadcast> {
1047
1048 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1049 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1050 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1051 T8PD, EVEX;
1052 let mayLoad = 1 in
1053 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1054 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1055 (_Dst.VT (OpNode
1056 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1057 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1058}
1059
1060multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1061 AVX512VLVectorVTInfo _> {
1062 let Predicates = [HasDQI] in
1063 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1064 EVEX_V512;
1065 let Predicates = [HasDQI, HasVLX] in
1066 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1067 EVEX_V256;
1068}
1069
1070multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1071 AVX512VLVectorVTInfo _> :
1072 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1073
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1076 X86SubV32x2Broadcast>, EVEX_V128;
1077}
1078
1079defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1080 avx512vl_i32_info>;
1081defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1082 avx512vl_f32_info>;
1083
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001084def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001085 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001086def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1087 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1088
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001089def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001090 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001091def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1092 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094// Provide fallback in case the load node that is used in the patterns above
1095// is used by additional users, which prevents the pattern selection.
1096def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001097 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001100
1101
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001102//===----------------------------------------------------------------------===//
1103// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1104//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001105multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1106 X86VectorVTInfo _, RegisterClass KRC> {
1107 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001108 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001109 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110}
1111
Asaf Badouh0d957b82015-11-18 09:42:45 +00001112multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1113 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1114 let Predicates = [HasCDI] in
1115 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1116 let Predicates = [HasCDI, HasVLX] in {
1117 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1118 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1119 }
1120}
1121
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001122defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001123 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001124defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001125 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
1127//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001128// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001129multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001130 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.RC:$src3),
1134 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001135 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001136 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001138 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001139 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001140 (ins _.RC:$src2, _.MemOp:$src3),
1141 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001142 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001143 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1144 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001145 }
1146}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001147multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001148 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001150 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001151 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1152 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1153 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001154 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001155 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001156 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001157}
1158
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001160 AVX512VLVectorVTInfo VTInfo,
1161 AVX512VLVectorVTInfo ShuffleMask> {
1162 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1163 ShuffleMask.info512>,
1164 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1165 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001166 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001167 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1168 ShuffleMask.info128>,
1169 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1170 ShuffleMask.info128>, EVEX_V128;
1171 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1172 ShuffleMask.info256>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1174 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 }
1176}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001177
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001178multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001179 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001180 AVX512VLVectorVTInfo Idx,
1181 Predicate Prd> {
1182 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001183 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1184 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001185 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001186 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1187 Idx.info128>, EVEX_V128;
1188 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1189 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001190 }
1191}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001192
Craig Topperaad5f112015-11-30 00:13:24 +00001193defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1194 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1195defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1196 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001197defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1198 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1199 VEX_W, EVEX_CD8<16, CD8VF>;
1200defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1201 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1202 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001203defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1204 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1205defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1206 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001207
Craig Topperaad5f112015-11-30 00:13:24 +00001208// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001209multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001210 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211let Constraints = "$src1 = $dst" in {
1212 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1213 (ins IdxVT.RC:$src2, _.RC:$src3),
1214 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001215 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 AVX5128IBase;
1217
1218 let mayLoad = 1 in
1219 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1220 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1221 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001222 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001223 (bitconvert (_.LdFrag addr:$src3))))>,
1224 EVEX_4V, AVX5128IBase;
1225 }
1226}
1227multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001228 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 let mayLoad = 1, Constraints = "$src1 = $dst" in
1230 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1231 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1232 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1233 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001234 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1236 AVX5128IBase, EVEX_4V, EVEX_B;
1237}
1238
1239multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001240 AVX512VLVectorVTInfo VTInfo,
1241 AVX512VLVectorVTInfo ShuffleMask> {
1242 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001243 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001244 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001245 ShuffleMask.info512>, EVEX_V512;
1246 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001247 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001248 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001250 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001251 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1254 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255 }
1256}
1257
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001258multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001259 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001260 AVX512VLVectorVTInfo Idx,
1261 Predicate Prd> {
1262 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001263 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1264 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001265 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001266 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1267 Idx.info128>, EVEX_V128;
1268 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1269 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 }
1271}
1272
Craig Toppera47576f2015-11-26 20:21:29 +00001273defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001274 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001275defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001277defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1278 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1279 VEX_W, EVEX_CD8<16, CD8VF>;
1280defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1281 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1282 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001283defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001284 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001285defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001286 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001287
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001288//===----------------------------------------------------------------------===//
1289// AVX-512 - BLEND using mask
1290//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001291multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1292 let ExeDomain = _.ExeDomain in {
1293 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1294 (ins _.RC:$src1, _.RC:$src2),
1295 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001296 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001297 []>, EVEX_4V;
1298 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1299 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001300 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001301 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001302 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1303 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1304 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1305 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1306 !strconcat(OpcodeStr,
1307 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1308 []>, EVEX_4V, EVEX_KZ;
1309 let mayLoad = 1 in {
1310 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1311 (ins _.RC:$src1, _.MemOp:$src2),
1312 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001313 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001314 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1315 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1316 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001317 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001318 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001319 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1320 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1321 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1322 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1323 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1324 !strconcat(OpcodeStr,
1325 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1326 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1327 }
1328 }
1329}
1330multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1331
1332 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1333 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1334 !strconcat(OpcodeStr,
1335 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1336 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1337 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1338 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001339 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001340
1341 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1345 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001346 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348}
1349
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1351 AVX512VLVectorVTInfo VTInfo> {
1352 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1353 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001354
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 let Predicates = [HasVLX] in {
1356 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1357 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1358 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1359 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1360 }
1361}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001362
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001363multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1364 AVX512VLVectorVTInfo VTInfo> {
1365 let Predicates = [HasBWI] in
1366 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001367
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001368 let Predicates = [HasBWI, HasVLX] in {
1369 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1370 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1371 }
1372}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001375defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1376defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1377defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1378defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1379defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1380defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001381
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383let Predicates = [HasAVX512] in {
1384def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1385 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001386 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001387 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001388 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1389 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1390
1391def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1392 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001393 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001394 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1396 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1397}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001398//===----------------------------------------------------------------------===//
1399// Compare Instructions
1400//===----------------------------------------------------------------------===//
1401
1402// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001403
1404multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1405
1406 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1407 (outs _.KRC:$dst),
1408 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1409 "vcmp${cc}"#_.Suffix,
1410 "$src2, $src1", "$src1, $src2",
1411 (OpNode (_.VT _.RC:$src1),
1412 (_.VT _.RC:$src2),
1413 imm:$cc)>, EVEX_4V;
1414 let mayLoad = 1 in
1415 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1416 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001417 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1422 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1423
1424 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001428 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 (OpNodeRnd (_.VT _.RC:$src1),
1430 (_.VT _.RC:$src2),
1431 imm:$cc,
1432 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1433 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001434 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001435 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1436 (outs VK1:$dst),
1437 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1438 "vcmp"#_.Suffix,
1439 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1440 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1441 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001442 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001443 "vcmp"#_.Suffix,
1444 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1445 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1446
1447 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1448 (outs _.KRC:$dst),
1449 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1450 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001451 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001452 EVEX_4V, EVEX_B;
1453 }// let isAsmParserOnly = 1, hasSideEffects = 0
1454
1455 let isCodeGenOnly = 1 in {
1456 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1457 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1458 !strconcat("vcmp${cc}", _.Suffix,
1459 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1460 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1461 _.FRC:$src2,
1462 imm:$cc))],
1463 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001464 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001465 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1466 (outs _.KRC:$dst),
1467 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1468 !strconcat("vcmp${cc}", _.Suffix,
1469 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1470 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1471 (_.ScalarLdFrag addr:$src2),
1472 imm:$cc))],
1473 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001474 }
1475}
1476
1477let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001478 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1479 AVX512XSIi8Base;
1480 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1481 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001482}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001484multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1485 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001487 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1488 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1489 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001491 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1494 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1495 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1496 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001498 def rrk : AVX512BI<opc, MRMSrcReg,
1499 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1500 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1501 "$dst {${mask}}, $src1, $src2}"),
1502 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1503 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1504 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1505 let mayLoad = 1 in
1506 def rmk : AVX512BI<opc, MRMSrcMem,
1507 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1508 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1509 "$dst {${mask}}, $src1, $src2}"),
1510 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1511 (OpNode (_.VT _.RC:$src1),
1512 (_.VT (bitconvert
1513 (_.LdFrag addr:$src2))))))],
1514 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001515}
1516
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001517multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001518 X86VectorVTInfo _> :
1519 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001520 let mayLoad = 1 in {
1521 def rmb : AVX512BI<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1523 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1524 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1525 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1526 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1527 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1528 def rmbk : AVX512BI<opc, MRMSrcMem,
1529 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1530 _.ScalarMemOp:$src2),
1531 !strconcat(OpcodeStr,
1532 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1533 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1535 (OpNode (_.VT _.RC:$src1),
1536 (X86VBroadcast
1537 (_.ScalarLdFrag addr:$src2)))))],
1538 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1539 }
1540}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001542multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1543 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1544 let Predicates = [prd] in
1545 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1546 EVEX_V512;
1547
1548 let Predicates = [prd, HasVLX] in {
1549 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1550 EVEX_V256;
1551 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1552 EVEX_V128;
1553 }
1554}
1555
1556multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1557 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1558 Predicate prd> {
1559 let Predicates = [prd] in
1560 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1561 EVEX_V512;
1562
1563 let Predicates = [prd, HasVLX] in {
1564 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1565 EVEX_V256;
1566 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1567 EVEX_V128;
1568 }
1569}
1570
1571defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1572 avx512vl_i8_info, HasBWI>,
1573 EVEX_CD8<8, CD8VF>;
1574
1575defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1576 avx512vl_i16_info, HasBWI>,
1577 EVEX_CD8<16, CD8VF>;
1578
Robert Khasanovf70f7982014-09-18 14:06:55 +00001579defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001580 avx512vl_i32_info, HasAVX512>,
1581 EVEX_CD8<32, CD8VF>;
1582
Robert Khasanovf70f7982014-09-18 14:06:55 +00001583defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001584 avx512vl_i64_info, HasAVX512>,
1585 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1586
1587defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1588 avx512vl_i8_info, HasBWI>,
1589 EVEX_CD8<8, CD8VF>;
1590
1591defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1592 avx512vl_i16_info, HasBWI>,
1593 EVEX_CD8<16, CD8VF>;
1594
Robert Khasanovf70f7982014-09-18 14:06:55 +00001595defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001596 avx512vl_i32_info, HasAVX512>,
1597 EVEX_CD8<32, CD8VF>;
1598
Robert Khasanovf70f7982014-09-18 14:06:55 +00001599defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001600 avx512vl_i64_info, HasAVX512>,
1601 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602
1603def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1606 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1607
1608def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001609 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1611 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1612
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1614 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001616 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001617 !strconcat("vpcmp${cc}", Suffix,
1618 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001619 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1620 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001621 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001624 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001625 !strconcat("vpcmp${cc}", Suffix,
1626 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001627 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1628 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001629 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001630 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1631 def rrik : AVX512AIi8<opc, MRMSrcReg,
1632 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst {${mask}}|",
1636 "$dst {${mask}}, $src1, $src2}"),
1637 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1638 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001639 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001640 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1641 let mayLoad = 1 in
1642 def rmik : AVX512AIi8<opc, MRMSrcMem,
1643 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001644 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001645 !strconcat("vpcmp${cc}", Suffix,
1646 "\t{$src2, $src1, $dst {${mask}}|",
1647 "$dst {${mask}}, $src1, $src2}"),
1648 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1649 (OpNode (_.VT _.RC:$src1),
1650 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001651 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001652 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1653
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001655 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001657 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001658 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1659 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001660 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001661 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001663 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1665 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001666 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1668 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001669 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001670 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001671 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1672 "$dst {${mask}}, $src1, $src2, $cc}"),
1673 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001674 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1676 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001677 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 !strconcat("vpcmp", Suffix,
1679 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1680 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001681 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682 }
1683}
1684
Robert Khasanov29e3b962014-08-27 09:34:37 +00001685multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001686 X86VectorVTInfo _> :
1687 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001688 def rmib : AVX512AIi8<opc, MRMSrcMem,
1689 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001690 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 !strconcat("vpcmp${cc}", Suffix,
1692 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1693 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1694 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1695 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001696 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1698 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001700 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 !strconcat("vpcmp${cc}", Suffix,
1702 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1703 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1704 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1705 (OpNode (_.VT _.RC:$src1),
1706 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001707 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001708 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001711 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1713 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001714 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001715 !strconcat("vpcmp", Suffix,
1716 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1717 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1718 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1719 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1720 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001721 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001722 !strconcat("vpcmp", Suffix,
1723 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1724 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1725 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1726 }
1727}
1728
1729multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1730 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1731 let Predicates = [prd] in
1732 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1733
1734 let Predicates = [prd, HasVLX] in {
1735 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1736 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1737 }
1738}
1739
1740multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1741 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1742 let Predicates = [prd] in
1743 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1744 EVEX_V512;
1745
1746 let Predicates = [prd, HasVLX] in {
1747 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1748 EVEX_V256;
1749 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1750 EVEX_V128;
1751 }
1752}
1753
1754defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1755 HasBWI>, EVEX_CD8<8, CD8VF>;
1756defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1757 HasBWI>, EVEX_CD8<8, CD8VF>;
1758
1759defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1760 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1761defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1762 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1763
Robert Khasanovf70f7982014-09-18 14:06:55 +00001764defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001765 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001766defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 HasAVX512>, EVEX_CD8<32, CD8VF>;
1768
Robert Khasanovf70f7982014-09-18 14:06:55 +00001769defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001770 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001771defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001772 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001774multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001776 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1777 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1778 "vcmp${cc}"#_.Suffix,
1779 "$src2, $src1", "$src1, $src2",
1780 (X86cmpm (_.VT _.RC:$src1),
1781 (_.VT _.RC:$src2),
1782 imm:$cc)>;
1783
1784 let mayLoad = 1 in {
1785 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1786 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1791 imm:$cc)>;
1792
1793 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1794 (outs _.KRC:$dst),
1795 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "${src2}"##_.BroadcastStr##", $src1",
1798 "$src1, ${src2}"##_.BroadcastStr,
1799 (X86cmpm (_.VT _.RC:$src1),
1800 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1801 imm:$cc)>,EVEX_B;
1802 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001804 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001805 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1806 (outs _.KRC:$dst),
1807 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1808 "vcmp"#_.Suffix,
1809 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1810
1811 let mayLoad = 1 in {
1812 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1813 (outs _.KRC:$dst),
1814 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1815 "vcmp"#_.Suffix,
1816 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1817
1818 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1819 (outs _.KRC:$dst),
1820 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1821 "vcmp"#_.Suffix,
1822 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1823 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1824 }
1825 }
1826}
1827
1828multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1829 // comparison code form (VCMP[EQ/LT/LE/...]
1830 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1831 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1832 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001833 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001834 (X86cmpmRnd (_.VT _.RC:$src1),
1835 (_.VT _.RC:$src2),
1836 imm:$cc,
1837 (i32 FROUND_NO_EXC))>, EVEX_B;
1838
1839 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1840 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1841 (outs _.KRC:$dst),
1842 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1843 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001844 "$cc, {sae}, $src2, $src1",
1845 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001846 }
1847}
1848
1849multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1850 let Predicates = [HasAVX512] in {
1851 defm Z : avx512_vcmp_common<_.info512>,
1852 avx512_vcmp_sae<_.info512>, EVEX_V512;
1853
1854 }
1855 let Predicates = [HasAVX512,HasVLX] in {
1856 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1857 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001858 }
1859}
1860
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001861defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1862 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1863defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1864 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865
1866def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1867 (COPY_TO_REGCLASS (VCMPPSZrri
1868 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1869 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1870 imm:$cc), VK8)>;
1871def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1872 (COPY_TO_REGCLASS (VPCMPDZrri
1873 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1874 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1875 imm:$cc), VK8)>;
1876def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1877 (COPY_TO_REGCLASS (VPCMPUDZrri
1878 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1879 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1880 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001881
Asaf Badouh572bbce2015-09-20 08:46:07 +00001882// ----------------------------------------------------------------
1883// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001884//handle fpclass instruction mask = op(reg_scalar,imm)
1885// op(mem_scalar,imm)
1886multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1887 X86VectorVTInfo _, Predicate prd> {
1888 let Predicates = [prd] in {
1889 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1890 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001891 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001892 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1893 (i32 imm:$src2)))], NoItinerary>;
1894 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1895 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1896 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001897 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001898 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1899 (OpNode (_.VT _.RC:$src1),
1900 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1901 let mayLoad = 1, AddedComplexity = 20 in {
1902 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1903 (ins _.MemOp:$src1, i32u8imm:$src2),
1904 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001905 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001906 [(set _.KRC:$dst,
1907 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1908 (i32 imm:$src2)))], NoItinerary>;
1909 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1910 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1911 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001912 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001913 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1914 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1915 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1916 }
1917 }
1918}
1919
Asaf Badouh572bbce2015-09-20 08:46:07 +00001920//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1921// fpclass(reg_vec, mem_vec, imm)
1922// fpclass(reg_vec, broadcast(eltVt), imm)
1923multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1924 X86VectorVTInfo _, string mem, string broadcast>{
1925 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1926 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001927 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001928 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1929 (i32 imm:$src2)))], NoItinerary>;
1930 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1931 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1932 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001933 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001934 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1935 (OpNode (_.VT _.RC:$src1),
1936 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1937 let mayLoad = 1 in {
1938 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1939 (ins _.MemOp:$src1, i32u8imm:$src2),
1940 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001941 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001942 [(set _.KRC:$dst,(OpNode
1943 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1944 (i32 imm:$src2)))], NoItinerary>;
1945 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1946 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1947 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001948 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001949 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1950 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1951 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1952 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1953 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1954 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001955 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001956 ##_.BroadcastStr##", $src2}",
1957 [(set _.KRC:$dst,(OpNode
1958 (_.VT (X86VBroadcast
1959 (_.ScalarLdFrag addr:$src1))),
1960 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1961 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 _.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2))))], NoItinerary>,
1970 EVEX_B, EVEX_K;
1971 }
1972}
1973
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974multiclass avx512_vector_fpclass_all<string OpcodeStr,
1975 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1976 string broadcast>{
1977 let Predicates = [prd] in {
1978 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1979 broadcast>, EVEX_V512;
1980 }
1981 let Predicates = [prd, HasVLX] in {
1982 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1983 broadcast>, EVEX_V128;
1984 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1985 broadcast>, EVEX_V256;
1986 }
1987}
1988
1989multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001990 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001991 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001992 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001993 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001994 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1995 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1996 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1997 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1998 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001999}
2000
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2002 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002003
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002004//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005// Mask register copy, including
2006// - copy between mask registers
2007// - load/store mask registers
2008// - copy from GPR to mask register and vice versa
2009//
2010multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2011 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002012 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002013 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002015 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 let mayLoad = 1 in
2017 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002018 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002019 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002020 let mayStore = 1 in
2021 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002022 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2023 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024 }
2025}
2026
2027multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2028 string OpcodeStr,
2029 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002030 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002032 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002034 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035 }
2036}
2037
Robert Khasanov74acbb72014-07-23 14:49:42 +00002038let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002039 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002040 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2041 VEX, PD;
2042
2043let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002044 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002045 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002046 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047
2048let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002049 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2050 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002051 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2052 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2054 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002055 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2056 VEX, XD, VEX_W;
2057}
2058
2059// GR from/to mask register
2060let Predicates = [HasDQI] in {
2061 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2062 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2063 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2064 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2065}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002066let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2068 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2069 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2070 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002071}
2072let Predicates = [HasBWI] in {
2073 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2074 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2075}
2076let Predicates = [HasBWI] in {
2077 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2078 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2079}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080
Robert Khasanov74acbb72014-07-23 14:49:42 +00002081// Load/store kreg
2082let Predicates = [HasDQI] in {
2083 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2084 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002085 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2086 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002087
2088 def : Pat<(store VK4:$src, addr:$dst),
2089 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2090 def : Pat<(store VK2:$src, addr:$dst),
2091 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002092 def : Pat<(store VK1:$src, addr:$dst),
2093 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094}
2095let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002096 def : Pat<(store VK1:$src, addr:$dst),
2097 (MOV8mr addr:$dst,
2098 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2099 sub_8bit))>;
2100 def : Pat<(store VK2:$src, addr:$dst),
2101 (MOV8mr addr:$dst,
2102 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2103 sub_8bit))>;
2104 def : Pat<(store VK4:$src, addr:$dst),
2105 (MOV8mr addr:$dst,
2106 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002107 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002108 def : Pat<(store VK8:$src, addr:$dst),
2109 (MOV8mr addr:$dst,
2110 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2111 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002112
Elena Demikhovskyba846722015-02-17 09:20:12 +00002113 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2114 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2115 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2116 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002117}
2118let Predicates = [HasAVX512] in {
2119 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002121 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002122 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2123 (MOV8rm addr:$src), sub_8bit)),
2124 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002125 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2126 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002127}
2128let Predicates = [HasBWI] in {
2129 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2130 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002131 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2132 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002133}
2134let Predicates = [HasBWI] in {
2135 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2136 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002137 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2138 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002139}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002140
Robert Khasanov74acbb72014-07-23 14:49:42 +00002141let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002142 def : Pat<(i1 (trunc (i64 GR64:$src))),
2143 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2144 (i32 1))), VK1)>;
2145
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002146 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002147 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002148
2149 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002150 (COPY_TO_REGCLASS
2151 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2152 VK1)>;
2153 def : Pat<(i1 (trunc (i16 GR16:$src))),
2154 (COPY_TO_REGCLASS
2155 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2156 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002157
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002158 def : Pat<(i32 (zext VK1:$src)),
2159 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002160 def : Pat<(i32 (anyext VK1:$src)),
2161 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002162
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002163 def : Pat<(i8 (zext VK1:$src)),
2164 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002165 (AND32ri (KMOVWrk
2166 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002167 def : Pat<(i8 (anyext VK1:$src)),
2168 (EXTRACT_SUBREG
2169 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2170
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002171 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002172 (AND64ri8 (SUBREG_TO_REG (i64 0),
2173 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002174 def : Pat<(i16 (zext VK1:$src)),
2175 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002176 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2177 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002178}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002179def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2180 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2181def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2182 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2183def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2184 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2185def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2186 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2187def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2188 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2189def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2190 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002191
Igor Bregerd6c187b2016-01-27 08:43:25 +00002192def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2193def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2194def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2195
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002196// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002197let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198 // GR from/to 8-bit mask without native support
2199 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2200 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002201 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2203 (EXTRACT_SUBREG
2204 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2205 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002206}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002207
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002208let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002209 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002210 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002211 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002212 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002213}
2214let Predicates = [HasBWI] in {
2215 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2216 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2217 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2218 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219}
2220
2221// Mask unary operation
2222// - KNOT
2223multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002224 RegisterClass KRC, SDPatternOperator OpNode,
2225 Predicate prd> {
2226 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002228 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229 [(set KRC:$dst, (OpNode KRC:$src))]>;
2230}
2231
Robert Khasanov74acbb72014-07-23 14:49:42 +00002232multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2233 SDPatternOperator OpNode> {
2234 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2235 HasDQI>, VEX, PD;
2236 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2237 HasAVX512>, VEX, PS;
2238 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2239 HasBWI>, VEX, PD, VEX_W;
2240 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2241 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002242}
2243
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002245
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002246multiclass avx512_mask_unop_int<string IntName, string InstName> {
2247 let Predicates = [HasAVX512] in
2248 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2249 (i16 GR16:$src)),
2250 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2251 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2252}
2253defm : avx512_mask_unop_int<"knot", "KNOT">;
2254
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255let Predicates = [HasDQI] in
2256def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2257let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002259let Predicates = [HasBWI] in
2260def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2261let Predicates = [HasBWI] in
2262def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2263
2264// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002265let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2267 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268def : Pat<(not VK8:$src),
2269 (COPY_TO_REGCLASS
2270 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002271}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002272def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2273 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2274def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2275 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276
2277// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002278// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002280 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002281 Predicate prd, bit IsCommutable> {
2282 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2284 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002285 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2287}
2288
Robert Khasanov595683d2014-07-28 13:46:45 +00002289multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002290 SDPatternOperator OpNode, bit IsCommutable,
2291 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002292 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002293 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002294 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002295 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002296 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002297 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002298 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002299 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300}
2301
2302def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2303def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2304
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002305defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2306defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2307defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2308defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2309defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002310defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002311
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312multiclass avx512_mask_binop_int<string IntName, string InstName> {
2313 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002314 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2315 (i16 GR16:$src1), (i16 GR16:$src2)),
2316 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2317 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2318 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319}
2320
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321defm : avx512_mask_binop_int<"kand", "KAND">;
2322defm : avx512_mask_binop_int<"kandn", "KANDN">;
2323defm : avx512_mask_binop_int<"kor", "KOR">;
2324defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2325defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002326
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002328 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2329 // for the DQI set, this type is legal and KxxxB instruction is used
2330 let Predicates = [NoDQI] in
2331 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2332 (COPY_TO_REGCLASS
2333 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2334 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2335
2336 // All types smaller than 8 bits require conversion anyway
2337 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2338 (COPY_TO_REGCLASS (Inst
2339 (COPY_TO_REGCLASS VK1:$src1, VK16),
2340 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2341 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2342 (COPY_TO_REGCLASS (Inst
2343 (COPY_TO_REGCLASS VK2:$src1, VK16),
2344 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2345 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2346 (COPY_TO_REGCLASS (Inst
2347 (COPY_TO_REGCLASS VK4:$src1, VK16),
2348 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002349}
2350
2351defm : avx512_binop_pat<and, KANDWrr>;
2352defm : avx512_binop_pat<andn, KANDNWrr>;
2353defm : avx512_binop_pat<or, KORWrr>;
2354defm : avx512_binop_pat<xnor, KXNORWrr>;
2355defm : avx512_binop_pat<xor, KXORWrr>;
2356
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002357def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2358 (KXNORWrr VK16:$src1, VK16:$src2)>;
2359def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002360 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002361def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002362 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002363def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002364 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002365
2366let Predicates = [NoDQI] in
2367def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2368 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2369 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2370
2371def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2372 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2373 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2374
2375def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2376 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2377 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2378
2379def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2380 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2381 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002384multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2385 RegisterClass KRCSrc, Predicate prd> {
2386 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002387 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002388 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2389 (ins KRC:$src1, KRC:$src2),
2390 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2391 VEX_4V, VEX_L;
2392
2393 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2394 (!cast<Instruction>(NAME##rr)
2395 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2396 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2397 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398}
2399
Igor Bregera54a1a82015-09-08 13:10:00 +00002400defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2401defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2402defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404// Mask bit testing
2405multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002406 SDNode OpNode, Predicate prd> {
2407 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002409 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2411}
2412
Igor Breger5ea0a6812015-08-31 13:30:19 +00002413multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2414 Predicate prdW = HasAVX512> {
2415 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2416 VEX, PD;
2417 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2418 VEX, PS;
2419 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2420 VEX, PS, VEX_W;
2421 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2422 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423}
2424
2425defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002426defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002427
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428// Mask shift
2429multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2430 SDNode OpNode> {
2431 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002432 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002434 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2436}
2437
2438multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2439 SDNode OpNode> {
2440 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002441 VEX, TAPD, VEX_W;
2442 let Predicates = [HasDQI] in
2443 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2444 VEX, TAPD;
2445 let Predicates = [HasBWI] in {
2446 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2447 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002448 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2449 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002450 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451}
2452
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002453defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2454defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455
2456// Mask setting all 0s or 1s
2457multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2458 let Predicates = [HasAVX512] in
2459 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2460 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2461 [(set KRC:$dst, (VT Val))]>;
2462}
2463
2464multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002465 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002467 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2468 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469}
2470
2471defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2472defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2473
2474// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2475let Predicates = [HasAVX512] in {
2476 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2477 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002478 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2479 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002480 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002481 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2482 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002484
2485// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2486multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2487 RegisterClass RC, ValueType VT> {
2488 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2489 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2490
2491 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2492 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2493}
2494
2495defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2496defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2497defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2498defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2499defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2500
2501defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2502defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2503defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2504defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2505
2506defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2507defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2508defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2509
2510defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2511defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2512
2513defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002514
Igor Breger999ac752016-03-08 15:21:25 +00002515def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2516 (v2i1 (COPY_TO_REGCLASS
2517 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2518 VK2))>;
2519def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2520 (v4i1 (COPY_TO_REGCLASS
2521 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2522 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002523def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2524 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002525def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2526 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002527def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2528 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2529
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002530def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002531 (v8i1 (COPY_TO_REGCLASS
2532 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2533 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002534
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002535def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2536 (v4i1 (COPY_TO_REGCLASS
2537 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2538 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539//===----------------------------------------------------------------------===//
2540// AVX-512 - Aligned and unaligned load and store
2541//
2542
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002543
2544multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002545 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002546 bit IsReMaterializable = 1,
2547 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002548 let hasSideEffects = 0 in {
2549 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002551 _.ExeDomain>, EVEX;
2552 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2553 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002554 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002555 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002556 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2557 (_.VT _.RC:$src),
2558 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002559 EVEX, EVEX_KZ;
2560
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002561 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2562 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002563 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002564 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002565 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2566 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002567
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002568 let Constraints = "$src0 = $dst" in {
2569 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2570 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2571 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2572 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002573 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002574 (_.VT _.RC:$src1),
2575 (_.VT _.RC:$src0))))], _.ExeDomain>,
2576 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002577 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002578 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2579 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002580 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2581 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002582 [(set _.RC:$dst, (_.VT
2583 (vselect _.KRCWM:$mask,
2584 (_.VT (bitconvert (ld_frag addr:$src1))),
2585 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002586 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002587 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2589 (ins _.KRCWM:$mask, _.MemOp:$src),
2590 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2591 "${dst} {${mask}} {z}, $src}",
2592 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2593 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2594 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002595 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002596 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2597 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2598
2599 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2600 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2601
2602 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2603 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2604 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605}
2606
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002607multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2608 AVX512VLVectorVTInfo _,
2609 Predicate prd,
2610 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002611 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002612 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002613 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002614
2615 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002617 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002619 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002620 }
2621}
2622
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002623multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2624 AVX512VLVectorVTInfo _,
2625 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002626 bit IsReMaterializable = 1,
2627 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002628 let Predicates = [prd] in
2629 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002630 masked_load_unaligned, IsReMaterializable,
2631 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002632
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 let Predicates = [prd, HasVLX] in {
2634 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002635 masked_load_unaligned, IsReMaterializable,
2636 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002637 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002638 masked_load_unaligned, IsReMaterializable,
2639 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640 }
2641}
2642
2643multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002644 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002645
2646 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2647 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2648 [], _.ExeDomain>, EVEX;
2649 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2650 (ins _.KRCWM:$mask, _.RC:$src),
2651 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2652 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002653 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002654 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002655 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002656 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002657 "${dst} {${mask}} {z}, $src}",
2658 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002659
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002660 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002662 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002664 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2666 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2667 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002668 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002669
2670 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2671 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2672 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002673}
2674
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002675
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2677 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002678 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2680 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002681
2682 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002683 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2684 masked_store_unaligned>, EVEX_V256;
2685 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2686 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002687 }
2688}
2689
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002690multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2691 AVX512VLVectorVTInfo _, Predicate prd> {
2692 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002693 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2694 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695
2696 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002697 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2698 masked_store_aligned256>, EVEX_V256;
2699 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2700 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002701 }
2702}
2703
2704defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2705 HasAVX512>,
2706 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2707 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2708
2709defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2710 HasAVX512>,
2711 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2712 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2713
Craig Topperc9293492016-02-26 06:50:29 +00002714defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2715 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002717 PS, EVEX_CD8<32, CD8VF>;
2718
Craig Topperc9293492016-02-26 06:50:29 +00002719defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2720 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002721 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2722 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002723
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2725 HasAVX512>,
2726 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2727 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002728
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002729defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2730 HasAVX512>,
2731 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2732 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002733
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2735 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2737
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2739 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2741
Craig Topperc9293492016-02-26 06:50:29 +00002742defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2743 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002745 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2746
Craig Topperc9293492016-02-26 06:50:29 +00002747defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2748 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002749 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002750 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002751
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002752let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002753def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002754 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002755 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002756 VK8), VR512:$src)>;
2757
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002758def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002759 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002760 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002761}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002762
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002763// Move Int Doubleword to Packed Double Int
2764//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002765def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002766 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002767 [(set VR128X:$dst,
2768 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002769 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002770def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002771 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002772 [(set VR128X:$dst,
2773 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002774 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002775def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002776 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002777 [(set VR128X:$dst,
2778 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002779 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002780let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2781def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2782 (ins i64mem:$src),
2783 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002784 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002785let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002786def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002787 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002788 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002790def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002791 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002792 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002794def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002795 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002796 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2798 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002799}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002800
2801// Move Int Doubleword to Single Scalar
2802//
Craig Topper88adf2a2013-10-12 05:41:08 +00002803let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002804def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002805 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002806 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002807 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002809def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002810 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002812 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002813}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002815// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002817def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002818 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002819 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002821 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002822def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002824 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002825 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002827 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002829// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830//
2831def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002832 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2834 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002835 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836 Requires<[HasAVX512, In64BitMode]>;
2837
Craig Topperc648c9b2015-12-28 06:11:42 +00002838let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2839def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2840 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002841 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002842 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002843
Craig Topperc648c9b2015-12-28 06:11:42 +00002844def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2845 (ins i64mem:$dst, VR128X:$src),
2846 "vmovq\t{$src, $dst|$dst, $src}",
2847 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2848 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002849 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002850 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2851
2852let hasSideEffects = 0 in
2853def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2854 (ins VR128X:$src),
2855 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002856 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002857
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858// Move Scalar Single to Double Int
2859//
Craig Topper88adf2a2013-10-12 05:41:08 +00002860let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002861def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002863 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002864 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002865 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002866def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002868 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002869 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002870 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002871}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002872
2873// Move Quadword Int to Packed Quadword Int
2874//
Craig Topperc648c9b2015-12-28 06:11:42 +00002875def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002876 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002877 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002878 [(set VR128X:$dst,
2879 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002880 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002881
2882//===----------------------------------------------------------------------===//
2883// AVX-512 MOVSS, MOVSD
2884//===----------------------------------------------------------------------===//
2885
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002886multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002887 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002888 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002889 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002890 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002891 (_.VT (OpNode (_.VT _.RC:$src1),
2892 (_.VT _.RC:$src2))),
2893 IIC_SSE_MOV_S_RR>, EVEX_4V;
2894 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2895 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002896 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002897 (ins _.ScalarMemOp:$src),
2898 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002899 (_.VT (OpNode (_.VT _.RC:$src1),
2900 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002901 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2902 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002903 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002904 (ins _.RC:$src1, _.FRC:$src2),
2905 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2906 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2907 (scalar_to_vector _.FRC:$src2))))],
2908 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2909 let mayLoad = 1 in
2910 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2911 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2912 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2913 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2914 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002915 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002916 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2917 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2918 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2919 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002920 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002921 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2922 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2923 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002924 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002925}
2926
Asaf Badouh41ecf462015-12-06 13:26:56 +00002927defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2928 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002929
Asaf Badouh41ecf462015-12-06 13:26:56 +00002930defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2931 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002933def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002934 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2935 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002936
2937def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002938 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2939 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002941def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2942 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2943 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2944
Igor Breger4424aaa2015-11-19 07:58:33 +00002945defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2946 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2947 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2948 XS, EVEX_4V, VEX_LIG;
2949
2950defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2951 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2952 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2953 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002954
2955let Predicates = [HasAVX512] in {
2956 let AddedComplexity = 15 in {
2957 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2958 // MOVS{S,D} to the lower bits.
2959 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2960 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2961 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2962 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2963 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2964 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2965 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2966 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2967
2968 // Move low f32 and clear high bits.
2969 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2970 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002971 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2973 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2974 (SUBREG_TO_REG (i32 0),
2975 (VMOVSSZrr (v4i32 (V_SET0)),
2976 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2977 }
2978
2979 let AddedComplexity = 20 in {
2980 // MOVSSrm zeros the high parts of the register; represent this
2981 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2982 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2983 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2984 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2985 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2986 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2987 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2988
2989 // MOVSDrm zeros the high parts of the register; represent this
2990 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2991 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2992 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2993 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2994 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2995 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2996 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2997 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2998 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2999 def : Pat<(v2f64 (X86vzload addr:$src)),
3000 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3001
3002 // Represent the same patterns above but in the form they appear for
3003 // 256-bit types
3004 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3005 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003006 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003007 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3008 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3009 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3010 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3011 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3012 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003013 def : Pat<(v4f64 (X86vzload addr:$src)),
3014 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003015
3016 // Represent the same patterns above but in the form they appear for
3017 // 512-bit types
3018 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3019 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3020 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3021 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3022 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3023 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3024 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3025 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3026 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003027 def : Pat<(v8f64 (X86vzload addr:$src)),
3028 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029 }
3030 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3031 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3032 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3033 FR32X:$src)), sub_xmm)>;
3034 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3035 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3036 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3037 FR64X:$src)), sub_xmm)>;
3038 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3039 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003040 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003041
3042 // Move low f64 and clear high bits.
3043 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3044 (SUBREG_TO_REG (i32 0),
3045 (VMOVSDZrr (v2f64 (V_SET0)),
3046 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3047
3048 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3049 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3050 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3051
3052 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003053 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 addr:$dst),
3055 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003056 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 addr:$dst),
3058 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3059
3060 // Shuffle with VMOVSS
3061 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3062 (VMOVSSZrr (v4i32 VR128X:$src1),
3063 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3064 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3065 (VMOVSSZrr (v4f32 VR128X:$src1),
3066 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3067
3068 // 256-bit variants
3069 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3070 (SUBREG_TO_REG (i32 0),
3071 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3072 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3073 sub_xmm)>;
3074 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3075 (SUBREG_TO_REG (i32 0),
3076 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3077 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3078 sub_xmm)>;
3079
3080 // Shuffle with VMOVSD
3081 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3082 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3083 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3084 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3085 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3086 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3087 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3088 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3089
3090 // 256-bit variants
3091 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3092 (SUBREG_TO_REG (i32 0),
3093 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3094 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3095 sub_xmm)>;
3096 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3097 (SUBREG_TO_REG (i32 0),
3098 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3099 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3100 sub_xmm)>;
3101
3102 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3103 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3104 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3105 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3106 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3107 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3108 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3109 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3110}
3111
3112let AddedComplexity = 15 in
3113def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3114 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003115 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003116 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117 (v2i64 VR128X:$src))))],
3118 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3119
Igor Breger4ec5abf2015-11-03 07:30:17 +00003120let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3122 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003123 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 [(set VR128X:$dst, (v2i64 (X86vzmovl
3125 (loadv2i64 addr:$src))))],
3126 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3127 EVEX_CD8<8, CD8VT8>;
3128
3129let Predicates = [HasAVX512] in {
3130 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3131 let AddedComplexity = 20 in {
3132 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3133 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003134 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3135 (VMOV64toPQIZrr GR64:$src)>;
3136 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3137 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003138
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3140 (VMOVDI2PDIZrm addr:$src)>;
3141 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3142 (VMOVDI2PDIZrm addr:$src)>;
3143 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3144 (VMOVZPQILo2PQIZrm addr:$src)>;
3145 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3146 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003147 def : Pat<(v2i64 (X86vzload addr:$src)),
3148 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003149 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003150
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3152 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3153 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3154 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3155 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3156 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3157 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003158 def : Pat<(v4i64 (X86vzload addr:$src)),
3159 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3160
3161 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3162 def : Pat<(v8i64 (X86vzload addr:$src)),
3163 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164}
3165
3166def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3167 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3168
3169def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3170 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3171
3172def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3173 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3174
3175def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3176 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3177
3178//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003179// AVX-512 - Non-temporals
3180//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003181let SchedRW = [WriteLoad] in {
3182 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3183 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3184 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3185 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3186 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003187
Robert Khasanoved882972014-08-13 10:46:00 +00003188 let Predicates = [HasAVX512, HasVLX] in {
3189 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3190 (ins i256mem:$src),
3191 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3192 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3193 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003194
Robert Khasanoved882972014-08-13 10:46:00 +00003195 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3196 (ins i128mem:$src),
3197 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3198 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3199 EVEX_CD8<64, CD8VF>;
3200 }
Adam Nemetefd07852014-06-18 16:51:10 +00003201}
3202
Igor Bregerd3341f52016-01-20 13:11:47 +00003203multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3204 PatFrag st_frag = alignednontemporalstore,
3205 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003206 let SchedRW = [WriteStore], mayStore = 1,
3207 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003208 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003209 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003210 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3211 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003212}
3213
Igor Bregerd3341f52016-01-20 13:11:47 +00003214multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3215 AVX512VLVectorVTInfo VTInfo> {
3216 let Predicates = [HasAVX512] in
3217 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003218
Igor Bregerd3341f52016-01-20 13:11:47 +00003219 let Predicates = [HasAVX512, HasVLX] in {
3220 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3221 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003222 }
3223}
3224
Igor Bregerd3341f52016-01-20 13:11:47 +00003225defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3226defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3227defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003228
Adam Nemet7f62b232014-06-10 16:39:53 +00003229//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230// AVX-512 - Integer arithmetic
3231//
3232multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003233 X86VectorVTInfo _, OpndItins itins,
3234 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003235 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003236 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003237 "$src2, $src1", "$src1, $src2",
3238 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003239 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003240 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003241
Robert Khasanov545d1b72014-10-14 14:36:19 +00003242 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003243 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003244 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003245 "$src2, $src1", "$src1, $src2",
3246 (_.VT (OpNode _.RC:$src1,
3247 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003248 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003249 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003250}
3251
3252multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3253 X86VectorVTInfo _, OpndItins itins,
3254 bit IsCommutable = 0> :
3255 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3256 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003257 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003258 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003259 "${src2}"##_.BroadcastStr##", $src1",
3260 "$src1, ${src2}"##_.BroadcastStr,
3261 (_.VT (OpNode _.RC:$src1,
3262 (X86VBroadcast
3263 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003264 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003265 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003267
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003268multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3269 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3270 Predicate prd, bit IsCommutable = 0> {
3271 let Predicates = [prd] in
3272 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3273 IsCommutable>, EVEX_V512;
3274
3275 let Predicates = [prd, HasVLX] in {
3276 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3277 IsCommutable>, EVEX_V256;
3278 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3279 IsCommutable>, EVEX_V128;
3280 }
3281}
3282
Robert Khasanov545d1b72014-10-14 14:36:19 +00003283multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3284 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3285 Predicate prd, bit IsCommutable = 0> {
3286 let Predicates = [prd] in
3287 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3288 IsCommutable>, EVEX_V512;
3289
3290 let Predicates = [prd, HasVLX] in {
3291 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3292 IsCommutable>, EVEX_V256;
3293 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3294 IsCommutable>, EVEX_V128;
3295 }
3296}
3297
3298multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3299 OpndItins itins, Predicate prd,
3300 bit IsCommutable = 0> {
3301 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3302 itins, prd, IsCommutable>,
3303 VEX_W, EVEX_CD8<64, CD8VF>;
3304}
3305
3306multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3307 OpndItins itins, Predicate prd,
3308 bit IsCommutable = 0> {
3309 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3310 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3311}
3312
3313multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3314 OpndItins itins, Predicate prd,
3315 bit IsCommutable = 0> {
3316 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3317 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3318}
3319
3320multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3321 OpndItins itins, Predicate prd,
3322 bit IsCommutable = 0> {
3323 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3324 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3325}
3326
3327multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3328 SDNode OpNode, OpndItins itins, Predicate prd,
3329 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003330 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003331 IsCommutable>;
3332
Igor Bregerf2460112015-07-26 14:41:44 +00003333 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003334 IsCommutable>;
3335}
3336
3337multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3338 SDNode OpNode, OpndItins itins, Predicate prd,
3339 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003340 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003341 IsCommutable>;
3342
Igor Bregerf2460112015-07-26 14:41:44 +00003343 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003344 IsCommutable>;
3345}
3346
3347multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3348 bits<8> opc_d, bits<8> opc_q,
3349 string OpcodeStr, SDNode OpNode,
3350 OpndItins itins, bit IsCommutable = 0> {
3351 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3352 itins, HasAVX512, IsCommutable>,
3353 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3354 itins, HasBWI, IsCommutable>;
3355}
3356
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003357multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003358 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003359 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3360 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003361 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003362 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003363 "$src2, $src1","$src1, $src2",
3364 (_Dst.VT (OpNode
3365 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003366 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003367 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003368 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003369 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003370 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3371 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3372 "$src2, $src1", "$src1, $src2",
3373 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3374 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003375 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003376 AVX512BIBase, EVEX_4V;
3377
3378 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003379 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003380 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003381 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003382 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003383 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003384 (_Brdct.VT (X86VBroadcast
3385 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003386 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003387 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003388 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389}
3390
Robert Khasanov545d1b72014-10-14 14:36:19 +00003391defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3392 SSE_INTALU_ITINS_P, 1>;
3393defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3394 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003395defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3396 SSE_INTALU_ITINS_P, HasBWI, 1>;
3397defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3398 SSE_INTALU_ITINS_P, HasBWI, 0>;
3399defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003400 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003401defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003402 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003403defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003404 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003405defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003406 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003407defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003408 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003409defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003410 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003411defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003412 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003413defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003414 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003415defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003416 SSE_INTALU_ITINS_P, HasBWI, 1>;
3417
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003418multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003419 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3420 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3421 let Predicates = [prd] in
3422 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3423 _SrcVTInfo.info512, _DstVTInfo.info512,
3424 v8i64_info, IsCommutable>,
3425 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3426 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003427 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003428 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003429 v4i64x_info, IsCommutable>,
3430 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003431 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003432 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003433 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003434 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3435 }
Michael Liao66233b72015-08-06 09:06:20 +00003436}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003437
3438defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003439 avx512vl_i32_info, avx512vl_i64_info,
3440 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003441defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003442 avx512vl_i32_info, avx512vl_i64_info,
3443 X86pmuludq, HasAVX512, 1>;
3444defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3445 avx512vl_i8_info, avx512vl_i8_info,
3446 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003447
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003448multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3449 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3450 let mayLoad = 1 in {
3451 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003452 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003453 OpcodeStr,
3454 "${src2}"##_Src.BroadcastStr##", $src1",
3455 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003456 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3457 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003458 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003459 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3460 }
3461}
3462
Michael Liao66233b72015-08-06 09:06:20 +00003463multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3464 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003465 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003466 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003467 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003468 "$src2, $src1","$src1, $src2",
3469 (_Dst.VT (OpNode
3470 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003471 (_Src.VT _Src.RC:$src2)))>,
3472 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003473 let mayLoad = 1 in {
3474 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3475 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3476 "$src2, $src1", "$src1, $src2",
3477 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003478 (bitconvert (_Src.LdFrag addr:$src2))))>,
3479 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003480 }
3481}
3482
3483multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3484 SDNode OpNode> {
3485 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3486 v32i16_info>,
3487 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3488 v32i16_info>, EVEX_V512;
3489 let Predicates = [HasVLX] in {
3490 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3491 v16i16x_info>,
3492 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3493 v16i16x_info>, EVEX_V256;
3494 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3495 v8i16x_info>,
3496 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3497 v8i16x_info>, EVEX_V128;
3498 }
3499}
3500multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3501 SDNode OpNode> {
3502 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3503 v64i8_info>, EVEX_V512;
3504 let Predicates = [HasVLX] in {
3505 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3506 v32i8x_info>, EVEX_V256;
3507 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3508 v16i8x_info>, EVEX_V128;
3509 }
3510}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003511
3512multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3513 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3514 AVX512VLVectorVTInfo _Dst> {
3515 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3516 _Dst.info512>, EVEX_V512;
3517 let Predicates = [HasVLX] in {
3518 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3519 _Dst.info256>, EVEX_V256;
3520 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3521 _Dst.info128>, EVEX_V128;
3522 }
3523}
3524
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003525let Predicates = [HasBWI] in {
3526 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3527 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3528 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3529 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003530
3531 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3532 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3533 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3534 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003535}
3536
Igor Bregerf2460112015-07-26 14:41:44 +00003537defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003538 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003539defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003540 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003541defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003542 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003543
Igor Bregerf2460112015-07-26 14:41:44 +00003544defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003545 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003546defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003547 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003548defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003549 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003550
Igor Bregerf2460112015-07-26 14:41:44 +00003551defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003552 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003553defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003554 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003555defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003556 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003557
Igor Bregerf2460112015-07-26 14:41:44 +00003558defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003559 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003560defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003561 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003562defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003563 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003564//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003565// AVX-512 Logical Instructions
3566//===----------------------------------------------------------------------===//
3567
Robert Khasanov545d1b72014-10-14 14:36:19 +00003568defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3569 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3570defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3571 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3572defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3573 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3574defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003575 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003576
3577//===----------------------------------------------------------------------===//
3578// AVX-512 FP arithmetic
3579//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003580multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3581 SDNode OpNode, SDNode VecNode, OpndItins itins,
3582 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003584 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3585 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3586 "$src2, $src1", "$src1, $src2",
3587 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3588 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003589 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003590
3591 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003592 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003593 "$src2, $src1", "$src1, $src2",
3594 (VecNode (_.VT _.RC:$src1),
3595 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3596 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003597 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003598 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3599 Predicates = [HasAVX512] in {
3600 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003601 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003602 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3603 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3604 itins.rr>;
3605 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003606 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003607 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3608 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3609 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3610 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003611}
3612
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003613multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003614 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003615
3616 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3617 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3618 "$rc, $src2, $src1", "$src1, $src2, $rc",
3619 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003620 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003621 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003622}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003623multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3624 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3625
3626 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3627 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003628 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003629 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003630 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003631}
3632
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003633multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3634 SDNode VecNode,
3635 SizeItins itins, bit IsCommutable> {
3636 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3637 itins.s, IsCommutable>,
3638 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3639 itins.s, IsCommutable>,
3640 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3641 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3642 itins.d, IsCommutable>,
3643 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3644 itins.d, IsCommutable>,
3645 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3646}
3647
3648multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3649 SDNode VecNode,
3650 SizeItins itins, bit IsCommutable> {
3651 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3652 itins.s, IsCommutable>,
3653 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3654 itins.s, IsCommutable>,
3655 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3656 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3657 itins.d, IsCommutable>,
3658 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3659 itins.d, IsCommutable>,
3660 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3661}
3662defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3663defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3664defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3665defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3666defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3667defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3668
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003669multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003670 X86VectorVTInfo _, bit IsCommutable> {
3671 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3672 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3673 "$src2, $src1", "$src1, $src2",
3674 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003675 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003676 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3677 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3678 "$src2, $src1", "$src1, $src2",
3679 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3680 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3681 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3682 "${src2}"##_.BroadcastStr##", $src1",
3683 "$src1, ${src2}"##_.BroadcastStr,
3684 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3685 (_.ScalarLdFrag addr:$src2))))>,
3686 EVEX_4V, EVEX_B;
3687 }//let mayLoad = 1
3688}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003689
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003690multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003691 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003692 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3693 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3694 "$rc, $src2, $src1", "$src1, $src2, $rc",
3695 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3696 EVEX_4V, EVEX_B, EVEX_RC;
3697}
3698
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003699
3700multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003701 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003702 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3703 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3704 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3705 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3706 EVEX_4V, EVEX_B;
3707}
3708
Michael Liao66233b72015-08-06 09:06:20 +00003709multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003710 bit IsCommutable = 0> {
3711 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3712 IsCommutable>, EVEX_V512, PS,
3713 EVEX_CD8<32, CD8VF>;
3714 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3715 IsCommutable>, EVEX_V512, PD, VEX_W,
3716 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003717
Robert Khasanov595e5982014-10-29 15:43:02 +00003718 // Define only if AVX512VL feature is present.
3719 let Predicates = [HasVLX] in {
3720 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3721 IsCommutable>, EVEX_V128, PS,
3722 EVEX_CD8<32, CD8VF>;
3723 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3724 IsCommutable>, EVEX_V256, PS,
3725 EVEX_CD8<32, CD8VF>;
3726 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3727 IsCommutable>, EVEX_V128, PD, VEX_W,
3728 EVEX_CD8<64, CD8VF>;
3729 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3730 IsCommutable>, EVEX_V256, PD, VEX_W,
3731 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003732 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003733}
3734
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003735multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003736 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003737 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003738 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003739 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3740}
3741
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003742multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003743 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003744 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003745 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003746 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3747}
3748
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003749defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3750 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3751defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3752 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003753defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003754 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3755defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3756 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003757defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3758 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3759defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3760 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003761let Predicates = [HasDQI] in {
3762 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3763 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3764 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3765 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3766}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003767
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003768multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3769 X86VectorVTInfo _> {
3770 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3771 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3772 "$src2, $src1", "$src1, $src2",
3773 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3774 let mayLoad = 1 in {
3775 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3776 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3777 "$src2, $src1", "$src1, $src2",
3778 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3779 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3780 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3781 "${src2}"##_.BroadcastStr##", $src1",
3782 "$src1, ${src2}"##_.BroadcastStr,
3783 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3784 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3785 EVEX_4V, EVEX_B;
3786 }//let mayLoad = 1
3787}
3788
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003789multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3790 X86VectorVTInfo _> {
3791 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3792 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3793 "$src2, $src1", "$src1, $src2",
3794 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3795 let mayLoad = 1 in {
3796 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003797 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003798 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003799 (OpNode _.RC:$src1,
3800 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3801 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003802 }//let mayLoad = 1
3803}
3804
3805multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003806 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003807 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3808 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003809 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003810 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3811 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003812 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3813 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3814 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3815 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3816 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3817 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3818
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003819 // Define only if AVX512VL feature is present.
3820 let Predicates = [HasVLX] in {
3821 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3822 EVEX_V128, EVEX_CD8<32, CD8VF>;
3823 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3824 EVEX_V256, EVEX_CD8<32, CD8VF>;
3825 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3826 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3827 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3828 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3829 }
3830}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003831defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003832
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003833//===----------------------------------------------------------------------===//
3834// AVX-512 VPTESTM instructions
3835//===----------------------------------------------------------------------===//
3836
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003837multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3838 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003839 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003840 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3841 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3842 "$src2, $src1", "$src1, $src2",
3843 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3844 EVEX_4V;
3845 let mayLoad = 1 in
3846 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3847 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3848 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003849 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003850 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3851 EVEX_4V,
3852 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003853}
3854
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003855multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3856 X86VectorVTInfo _> {
3857 let mayLoad = 1 in
3858 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3859 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3860 "${src2}"##_.BroadcastStr##", $src1",
3861 "$src1, ${src2}"##_.BroadcastStr,
3862 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3863 (_.ScalarLdFrag addr:$src2))))>,
3864 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003865}
Igor Bregerfca0a342016-01-28 13:19:25 +00003866
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003867// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003868multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3869 X86VectorVTInfo _, string Suffix> {
3870 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3871 (_.KVT (COPY_TO_REGCLASS
3872 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003873 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003874 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003875 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003876 _.RC:$src2, _.SubRegIdx)),
3877 _.KRC))>;
3878}
3879
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003880multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003881 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003882 let Predicates = [HasAVX512] in
3883 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3884 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3885
3886 let Predicates = [HasAVX512, HasVLX] in {
3887 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3888 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3889 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3890 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3891 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003892 let Predicates = [HasAVX512, NoVLX] in {
3893 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3894 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003895 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003896}
3897
3898multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3899 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003900 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003901 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003902 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003903}
3904
3905multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3906 SDNode OpNode> {
3907 let Predicates = [HasBWI] in {
3908 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3909 EVEX_V512, VEX_W;
3910 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3911 EVEX_V512;
3912 }
3913 let Predicates = [HasVLX, HasBWI] in {
3914
3915 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3916 EVEX_V256, VEX_W;
3917 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3918 EVEX_V128, VEX_W;
3919 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3920 EVEX_V256;
3921 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3922 EVEX_V128;
3923 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003924
Igor Bregerfca0a342016-01-28 13:19:25 +00003925 let Predicates = [HasAVX512, NoVLX] in {
3926 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3927 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3928 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3929 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003930 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003931
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003932}
3933
3934multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3935 SDNode OpNode> :
3936 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3937 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3938
3939defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3940defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003941
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003942
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003943//===----------------------------------------------------------------------===//
3944// AVX-512 Shift instructions
3945//===----------------------------------------------------------------------===//
3946multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003947 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003948 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003949 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003950 "$src2, $src1", "$src1, $src2",
3951 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003952 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003953 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003954 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003955 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003956 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003957 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3958 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003959 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003960}
3961
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003962multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3963 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3964 let mayLoad = 1 in
3965 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3966 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3967 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3968 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003969 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003970}
3971
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003972multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003973 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003974 // src2 is always 128-bit
3975 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3976 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3977 "$src2, $src1", "$src1, $src2",
3978 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003979 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003980 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3981 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3982 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003983 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003984 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003985 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003986}
3987
Cameron McInally5fb084e2014-12-11 17:13:05 +00003988multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003989 ValueType SrcVT, PatFrag bc_frag,
3990 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3991 let Predicates = [prd] in
3992 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3993 VTInfo.info512>, EVEX_V512,
3994 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3995 let Predicates = [prd, HasVLX] in {
3996 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3997 VTInfo.info256>, EVEX_V256,
3998 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3999 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4000 VTInfo.info128>, EVEX_V128,
4001 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4002 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004003}
4004
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004005multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4006 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004007 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004008 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004009 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004010 avx512vl_i64_info, HasAVX512>, VEX_W;
4011 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4012 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004013}
4014
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004015multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4016 string OpcodeStr, SDNode OpNode,
4017 AVX512VLVectorVTInfo VTInfo> {
4018 let Predicates = [HasAVX512] in
4019 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4020 VTInfo.info512>,
4021 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4022 VTInfo.info512>, EVEX_V512;
4023 let Predicates = [HasAVX512, HasVLX] in {
4024 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4025 VTInfo.info256>,
4026 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4027 VTInfo.info256>, EVEX_V256;
4028 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4029 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004030 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004031 VTInfo.info128>, EVEX_V128;
4032 }
4033}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004034
Michael Liao66233b72015-08-06 09:06:20 +00004035multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004036 Format ImmFormR, Format ImmFormM,
4037 string OpcodeStr, SDNode OpNode> {
4038 let Predicates = [HasBWI] in
4039 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4040 v32i16_info>, EVEX_V512;
4041 let Predicates = [HasVLX, HasBWI] in {
4042 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4043 v16i16x_info>, EVEX_V256;
4044 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4045 v8i16x_info>, EVEX_V128;
4046 }
4047}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004048
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004049multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4050 Format ImmFormR, Format ImmFormM,
4051 string OpcodeStr, SDNode OpNode> {
4052 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4053 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4054 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4055 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4056}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004057
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004058defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004059 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004060
4061defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004062 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004063
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004064defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004065 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004066
Michael Zuckerman298a6802016-01-13 12:39:33 +00004067defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004068defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004069
4070defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4071defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4072defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073
4074//===-------------------------------------------------------------------===//
4075// Variable Bit Shifts
4076//===-------------------------------------------------------------------===//
4077multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004078 X86VectorVTInfo _> {
4079 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4080 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4081 "$src2, $src1", "$src1, $src2",
4082 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004083 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004084 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004085 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4086 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4087 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004088 (_.VT (OpNode _.RC:$src1,
4089 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004090 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004091 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092}
4093
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004094multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4095 X86VectorVTInfo _> {
4096 let mayLoad = 1 in
4097 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4098 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4099 "${src2}"##_.BroadcastStr##", $src1",
4100 "$src1, ${src2}"##_.BroadcastStr,
4101 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4102 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004103 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004104 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4105}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004106multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4107 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004108 let Predicates = [HasAVX512] in
4109 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4110 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4111
4112 let Predicates = [HasAVX512, HasVLX] in {
4113 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4114 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4115 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4116 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4117 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004118}
4119
4120multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4121 SDNode OpNode> {
4122 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004123 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004124 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004125 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004126}
4127
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004128// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004129multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4130 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004131 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004132 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004133 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004134 (!cast<Instruction>(NAME#"WZrr")
4135 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4136 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4137 sub_ymm)>;
4138
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004139 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004140 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004141 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004142 (!cast<Instruction>(NAME#"WZrr")
4143 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4144 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4145 sub_xmm)>;
4146 }
4147}
4148
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004149multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4150 SDNode OpNode> {
4151 let Predicates = [HasBWI] in
4152 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4153 EVEX_V512, VEX_W;
4154 let Predicates = [HasVLX, HasBWI] in {
4155
4156 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4157 EVEX_V256, VEX_W;
4158 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4159 EVEX_V128, VEX_W;
4160 }
4161}
4162
4163defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004164 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4165 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004166defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004167 avx512_var_shift_w<0x11, "vpsravw", sra>,
4168 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004169defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004170 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4171 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004172defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4173defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004175//===-------------------------------------------------------------------===//
4176// 1-src variable permutation VPERMW/D/Q
4177//===-------------------------------------------------------------------===//
4178multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4179 AVX512VLVectorVTInfo _> {
4180 let Predicates = [HasAVX512] in
4181 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4182 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4183
4184 let Predicates = [HasAVX512, HasVLX] in
4185 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4186 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4187}
4188
4189multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4190 string OpcodeStr, SDNode OpNode,
4191 AVX512VLVectorVTInfo VTInfo> {
4192 let Predicates = [HasAVX512] in
4193 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4194 VTInfo.info512>,
4195 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4196 VTInfo.info512>, EVEX_V512;
4197 let Predicates = [HasAVX512, HasVLX] in
4198 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4199 VTInfo.info256>,
4200 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4201 VTInfo.info256>, EVEX_V256;
4202}
4203
Michael Zuckermand9cac592016-01-19 17:07:43 +00004204multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4205 Predicate prd, SDNode OpNode,
4206 AVX512VLVectorVTInfo _> {
4207 let Predicates = [prd] in
4208 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4209 EVEX_V512 ;
4210 let Predicates = [HasVLX, prd] in {
4211 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4212 EVEX_V256 ;
4213 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4214 EVEX_V128 ;
4215 }
4216}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004217
Michael Zuckermand9cac592016-01-19 17:07:43 +00004218defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4219 avx512vl_i16_info>, VEX_W;
4220defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4221 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004222
4223defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4224 avx512vl_i32_info>;
4225defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4226 avx512vl_i64_info>, VEX_W;
4227defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4228 avx512vl_f32_info>;
4229defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4230 avx512vl_f64_info>, VEX_W;
4231
4232defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4233 X86VPermi, avx512vl_i64_info>,
4234 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4235defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4236 X86VPermi, avx512vl_f64_info>,
4237 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004238//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004239// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004240//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004241
Igor Breger78741a12015-10-04 07:20:41 +00004242multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4243 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4244 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4245 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4246 "$src2, $src1", "$src1, $src2",
4247 (_.VT (OpNode _.RC:$src1,
4248 (Ctrl.VT Ctrl.RC:$src2)))>,
4249 T8PD, EVEX_4V;
4250 let mayLoad = 1 in {
4251 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4252 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4253 "$src2, $src1", "$src1, $src2",
4254 (_.VT (OpNode
4255 _.RC:$src1,
4256 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4257 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4258 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4259 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4260 "${src2}"##_.BroadcastStr##", $src1",
4261 "$src1, ${src2}"##_.BroadcastStr,
4262 (_.VT (OpNode
4263 _.RC:$src1,
4264 (Ctrl.VT (X86VBroadcast
4265 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4266 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4267 }//let mayLoad = 1
4268}
4269
4270multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4271 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4272 let Predicates = [HasAVX512] in {
4273 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4274 Ctrl.info512>, EVEX_V512;
4275 }
4276 let Predicates = [HasAVX512, HasVLX] in {
4277 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4278 Ctrl.info128>, EVEX_V128;
4279 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4280 Ctrl.info256>, EVEX_V256;
4281 }
4282}
4283
4284multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4285 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4286
4287 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4288 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4289 X86VPermilpi, _>,
4290 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004291}
4292
4293defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4294 avx512vl_i32_info>;
4295defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4296 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004297//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004298// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4299//===----------------------------------------------------------------------===//
4300
4301defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004302 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004303 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4304defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004305 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004306defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004307 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004308
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004309multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4310 let Predicates = [HasBWI] in
4311 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4312
4313 let Predicates = [HasVLX, HasBWI] in {
4314 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4315 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4316 }
4317}
4318
4319defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4320
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004321//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004322// Move Low to High and High to Low packed FP Instructions
4323//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004324def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4325 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004326 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004327 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4328 IIC_SSE_MOV_LH>, EVEX_4V;
4329def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4330 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004331 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004332 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4333 IIC_SSE_MOV_LH>, EVEX_4V;
4334
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004335let Predicates = [HasAVX512] in {
4336 // MOVLHPS patterns
4337 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4338 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4339 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4340 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004341
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004342 // MOVHLPS patterns
4343 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4344 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4345}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004346
4347//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004348// VMOVHPS/PD VMOVLPS Instructions
4349// All patterns was taken from SSS implementation.
4350//===----------------------------------------------------------------------===//
4351multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4352 X86VectorVTInfo _> {
4353 let mayLoad = 1 in
4354 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4355 (ins _.RC:$src1, f64mem:$src2),
4356 !strconcat(OpcodeStr,
4357 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4358 [(set _.RC:$dst,
4359 (OpNode _.RC:$src1,
4360 (_.VT (bitconvert
4361 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4362 IIC_SSE_MOV_LH>, EVEX_4V;
4363}
4364
4365defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4366 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4367defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4368 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4369defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4370 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4371defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4372 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4373
4374let Predicates = [HasAVX512] in {
4375 // VMOVHPS patterns
4376 def : Pat<(X86Movlhps VR128X:$src1,
4377 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4378 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4379 def : Pat<(X86Movlhps VR128X:$src1,
4380 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4381 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4382 // VMOVHPD patterns
4383 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4384 (scalar_to_vector (loadf64 addr:$src2)))),
4385 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4386 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4387 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4388 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4389 // VMOVLPS patterns
4390 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4391 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4392 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4393 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4394 // VMOVLPD patterns
4395 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4396 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4397 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4398 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4399 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4400 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4401 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4402}
4403
4404let mayStore = 1 in {
4405def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4406 (ins f64mem:$dst, VR128X:$src),
4407 "vmovhps\t{$src, $dst|$dst, $src}",
4408 [(store (f64 (vector_extract
4409 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4410 (bc_v2f64 (v4f32 VR128X:$src))),
4411 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4412 EVEX, EVEX_CD8<32, CD8VT2>;
4413def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4414 (ins f64mem:$dst, VR128X:$src),
4415 "vmovhpd\t{$src, $dst|$dst, $src}",
4416 [(store (f64 (vector_extract
4417 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4418 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4419 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4420def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4421 (ins f64mem:$dst, VR128X:$src),
4422 "vmovlps\t{$src, $dst|$dst, $src}",
4423 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4424 (iPTR 0))), addr:$dst)],
4425 IIC_SSE_MOV_LH>,
4426 EVEX, EVEX_CD8<32, CD8VT2>;
4427def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4428 (ins f64mem:$dst, VR128X:$src),
4429 "vmovlpd\t{$src, $dst|$dst, $src}",
4430 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4431 (iPTR 0))), addr:$dst)],
4432 IIC_SSE_MOV_LH>,
4433 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4434}
4435let Predicates = [HasAVX512] in {
4436 // VMOVHPD patterns
4437 def : Pat<(store (f64 (vector_extract
4438 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4439 (iPTR 0))), addr:$dst),
4440 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4441 // VMOVLPS patterns
4442 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4443 addr:$src1),
4444 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4445 def : Pat<(store (v4i32 (X86Movlps
4446 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4447 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4448 // VMOVLPD patterns
4449 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4450 addr:$src1),
4451 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4452 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4453 addr:$src1),
4454 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4455}
4456//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004457// FMA - Fused Multiply Operations
4458//
Adam Nemet26371ce2014-10-24 00:02:55 +00004459
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004460let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004461multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4462 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004463 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004464 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004465 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004466 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004467 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004468
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004469 let mayLoad = 1 in {
4470 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004471 (ins _.RC:$src2, _.MemOp:$src3),
4472 OpcodeStr, "$src3, $src2", "$src2, $src3",
4473 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004474 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004475
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004476 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004477 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004478 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4479 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4480 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004481 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004482 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004483 }
4484}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004486multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4487 X86VectorVTInfo _> {
4488 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004489 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4490 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4491 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4492 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004493}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004494} // Constraints = "$src1 = $dst"
4495
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004496multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4497 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4498 let Predicates = [HasAVX512] in {
4499 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4500 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4501 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004502 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004503 let Predicates = [HasVLX, HasAVX512] in {
4504 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4505 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4506 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4507 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004508 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004509}
4510
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004511multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4512 SDNode OpNodeRnd > {
4513 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4514 avx512vl_f32_info>;
4515 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4516 avx512vl_f64_info>, VEX_W;
4517}
4518
4519defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4520defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4521defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4522defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4523defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4524defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4525
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004526
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004527let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004528multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4529 X86VectorVTInfo _> {
4530 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4531 (ins _.RC:$src2, _.RC:$src3),
4532 OpcodeStr, "$src3, $src2", "$src2, $src3",
4533 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4534 AVX512FMA3Base;
4535
4536 let mayLoad = 1 in {
4537 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4538 (ins _.RC:$src2, _.MemOp:$src3),
4539 OpcodeStr, "$src3, $src2", "$src2, $src3",
4540 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4541 AVX512FMA3Base;
4542
4543 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4544 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4545 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4546 "$src2, ${src3}"##_.BroadcastStr,
4547 (_.VT (OpNode _.RC:$src2,
4548 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4549 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4550 }
4551}
4552
4553multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4554 X86VectorVTInfo _> {
4555 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4556 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4557 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4558 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4559 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560}
4561} // Constraints = "$src1 = $dst"
4562
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004563multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4564 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4565 let Predicates = [HasAVX512] in {
4566 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4567 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4568 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004569 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004570 let Predicates = [HasVLX, HasAVX512] in {
4571 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4572 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4573 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4574 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004575 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004576}
4577
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004578multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4579 SDNode OpNodeRnd > {
4580 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4581 avx512vl_f32_info>;
4582 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4583 avx512vl_f64_info>, VEX_W;
4584}
4585
4586defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4587defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4588defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4589defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4590defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4591defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4592
4593let Constraints = "$src1 = $dst" in {
4594multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4595 X86VectorVTInfo _> {
4596 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4597 (ins _.RC:$src3, _.RC:$src2),
4598 OpcodeStr, "$src2, $src3", "$src3, $src2",
4599 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4600 AVX512FMA3Base;
4601
4602 let mayLoad = 1 in {
4603 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4604 (ins _.RC:$src3, _.MemOp:$src2),
4605 OpcodeStr, "$src2, $src3", "$src3, $src2",
4606 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4607 AVX512FMA3Base;
4608
4609 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4610 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4611 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4612 "$src3, ${src2}"##_.BroadcastStr,
4613 (_.VT (OpNode _.RC:$src1,
4614 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4615 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4616 }
4617}
4618
4619multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4620 X86VectorVTInfo _> {
4621 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4622 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4623 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4624 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4625 AVX512FMA3Base, EVEX_B, EVEX_RC;
4626}
4627} // Constraints = "$src1 = $dst"
4628
4629multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4630 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4631 let Predicates = [HasAVX512] in {
4632 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4633 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4634 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4635 }
4636 let Predicates = [HasVLX, HasAVX512] in {
4637 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4638 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4639 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4640 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4641 }
4642}
4643
4644multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4645 SDNode OpNodeRnd > {
4646 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4647 avx512vl_f32_info>;
4648 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4649 avx512vl_f64_info>, VEX_W;
4650}
4651
4652defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4653defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4654defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4655defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4656defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4657defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004658
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004659// Scalar FMA
4660let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004661multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4662 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4663 dag RHS_r, dag RHS_m > {
4664 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4665 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4666 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004667
Igor Breger15820b02015-07-01 13:24:28 +00004668 let mayLoad = 1 in
4669 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004670 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004671 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4672
4673 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4674 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4675 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4676 AVX512FMA3Base, EVEX_B, EVEX_RC;
4677
4678 let isCodeGenOnly = 1 in {
4679 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4680 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4681 !strconcat(OpcodeStr,
4682 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4683 [RHS_r]>;
4684 let mayLoad = 1 in
4685 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4686 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4687 !strconcat(OpcodeStr,
4688 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4689 [RHS_m]>;
4690 }// isCodeGenOnly = 1
4691}
4692}// Constraints = "$src1 = $dst"
4693
4694multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4695 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4696 string SUFF> {
4697
4698 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004699 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4700 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4701 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004702 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4703 (i32 imm:$rc))),
4704 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4705 _.FRC:$src3))),
4706 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4707 (_.ScalarLdFrag addr:$src3))))>;
4708
4709 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004710 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4711 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004712 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004713 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004714 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4715 (i32 imm:$rc))),
4716 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4717 _.FRC:$src1))),
4718 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4719 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4720
4721 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004722 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4723 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004724 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004725 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004726 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4727 (i32 imm:$rc))),
4728 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4729 _.FRC:$src2))),
4730 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4731 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4732}
4733
4734multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4735 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4736 let Predicates = [HasAVX512] in {
4737 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4738 OpNodeRnd, f32x_info, "SS">,
4739 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4740 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4741 OpNodeRnd, f64x_info, "SD">,
4742 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4743 }
4744}
4745
4746defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4747defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4748defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4749defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004750
4751//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004752// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4753//===----------------------------------------------------------------------===//
4754let Constraints = "$src1 = $dst" in {
4755multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4756 X86VectorVTInfo _> {
4757 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4758 (ins _.RC:$src2, _.RC:$src3),
4759 OpcodeStr, "$src3, $src2", "$src2, $src3",
4760 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4761 AVX512FMA3Base;
4762
4763 let mayLoad = 1 in {
4764 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4765 (ins _.RC:$src2, _.MemOp:$src3),
4766 OpcodeStr, "$src3, $src2", "$src2, $src3",
4767 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4768 AVX512FMA3Base;
4769
4770 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4771 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4772 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4773 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4774 (OpNode _.RC:$src1,
4775 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4776 AVX512FMA3Base, EVEX_B;
4777 }
4778}
4779} // Constraints = "$src1 = $dst"
4780
4781multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4782 AVX512VLVectorVTInfo _> {
4783 let Predicates = [HasIFMA] in {
4784 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4785 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4786 }
4787 let Predicates = [HasVLX, HasIFMA] in {
4788 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4789 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4790 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4791 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4792 }
4793}
4794
4795defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4796 avx512vl_i64_info>, VEX_W;
4797defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4798 avx512vl_i64_info>, VEX_W;
4799
4800//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004801// AVX-512 Scalar convert from sign integer to float/double
4802//===----------------------------------------------------------------------===//
4803
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004804multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4805 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4806 PatFrag ld_frag, string asm> {
4807 let hasSideEffects = 0 in {
4808 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4809 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004810 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004811 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004812 let mayLoad = 1 in
4813 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4814 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004815 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004816 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004817 } // hasSideEffects = 0
4818 let isCodeGenOnly = 1 in {
4819 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4820 (ins DstVT.RC:$src1, SrcRC:$src2),
4821 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4822 [(set DstVT.RC:$dst,
4823 (OpNode (DstVT.VT DstVT.RC:$src1),
4824 SrcRC:$src2,
4825 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4826
4827 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4828 (ins DstVT.RC:$src1, x86memop:$src2),
4829 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4830 [(set DstVT.RC:$dst,
4831 (OpNode (DstVT.VT DstVT.RC:$src1),
4832 (ld_frag addr:$src2),
4833 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4834 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004835}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004836
Igor Bregerabe4a792015-06-14 12:44:55 +00004837multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004838 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004839 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4840 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004841 !strconcat(asm,
4842 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004843 [(set DstVT.RC:$dst,
4844 (OpNode (DstVT.VT DstVT.RC:$src1),
4845 SrcRC:$src2,
4846 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4847}
4848
4849multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004850 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4851 PatFrag ld_frag, string asm> {
4852 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4853 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4854 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004855}
4856
Andrew Trick15a47742013-10-09 05:11:10 +00004857let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004858defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004859 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4860 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004861defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004862 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4863 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004864defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004865 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4866 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004867defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004868 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4869 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004870
4871def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4872 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4873def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004874 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004875def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4876 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4877def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004878 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004879
4880def : Pat<(f32 (sint_to_fp GR32:$src)),
4881 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4882def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004883 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884def : Pat<(f64 (sint_to_fp GR32:$src)),
4885 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4886def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004887 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4888
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004889defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004890 v4f32x_info, i32mem, loadi32,
4891 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004892defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004893 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4894 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004895defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004896 i32mem, loadi32, "cvtusi2sd{l}">,
4897 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004898defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004899 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4900 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004901
4902def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4903 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4904def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4905 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4906def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4907 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4908def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4909 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4910
4911def : Pat<(f32 (uint_to_fp GR32:$src)),
4912 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4913def : Pat<(f32 (uint_to_fp GR64:$src)),
4914 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4915def : Pat<(f64 (uint_to_fp GR32:$src)),
4916 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4917def : Pat<(f64 (uint_to_fp GR64:$src)),
4918 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004919}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004920
4921//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004922// AVX-512 Scalar convert from float/double to integer
4923//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004924multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4925 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004926 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004927 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004928 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004929 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4930 EVEX, VEX_LIG;
4931 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4932 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4933 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004934 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4935 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004936 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4937 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4938 [(set DstVT.RC:$dst, (OpNode
4939 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4940 (i32 FROUND_CURRENT)))]>,
4941 EVEX, VEX_LIG;
4942 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004943}
Asaf Badouh2744d212015-09-20 14:31:19 +00004944
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004945// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004946defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
4947 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004948 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004949defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
4950 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004951 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004952defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
4953 X86cvtss2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004954 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004955defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
4956 X86cvtss2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004957 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004958defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
4959 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004960 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004961defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
4962 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004963 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004964defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
4965 X86cvtsd2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004966 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004967defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
4968 X86cvtsd2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004969 EVEX_CD8<64, CD8VT1>;
4970
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004971// The SSE version of these instructions are disabled for AVX512.
4972// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4973let Predicates = [HasAVX512] in {
4974 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
4975 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4976 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
4977 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4978 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
4979 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4980 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
4981 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4982} // HasAVX512
4983
Asaf Badouh2744d212015-09-20 14:31:19 +00004984let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004985 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4986 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4987 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4988 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4989 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4990 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4991 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4992 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4993 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4994 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4995 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4996 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004997
Craig Topper9dd48c82014-01-02 17:28:14 +00004998 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4999 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5000 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005001} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005002
5003// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005004multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5005 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005006 SDNode OpNodeRnd>{
5007let Predicates = [HasAVX512] in {
5008 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5009 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5010 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5011 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5012 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5013 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005014 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005015 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005016 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005017 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005018
Asaf Badouh2744d212015-09-20 14:31:19 +00005019 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5020 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5021 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5022 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5023 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5024 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5025 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005026 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5027 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005028 EVEX,VEX_LIG , EVEX_B;
5029 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005030 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005031 (ins _SrcRC.MemOp:$src),
5032 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5033 []>, EVEX, VEX_LIG;
5034
5035 } // isCodeGenOnly = 1, hasSideEffects = 0
5036} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005037}
5038
Asaf Badouh2744d212015-09-20 14:31:19 +00005039
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005040defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5041 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005042 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005043defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5044 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005045 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005046defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005047 fp_to_sint,X86cvttsd2IntRnd>,
5048 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005049defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5050 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005051 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5052
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005053defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5054 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005055 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005056defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5057 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005058 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005059defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5060 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005061 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005062defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5063 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005064 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5065let Predicates = [HasAVX512] in {
5066 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5067 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5068 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5069 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5070 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5071 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5072 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5073 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5074
Elena Demikhovskycf088092013-12-11 14:31:04 +00005075} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005076//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005077// AVX-512 Convert form float to double and back
5078//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005079multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5080 X86VectorVTInfo _Src, SDNode OpNode> {
5081 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005082 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005083 "$src2, $src1", "$src1, $src2",
5084 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005085 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005086 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5087 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005088 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005089 "$src2, $src1", "$src1, $src2",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005090 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5091 (_Src.VT (scalar_to_vector
5092 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005093 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005094}
5095
Asaf Badouh2744d212015-09-20 14:31:19 +00005096// Scalar Coversion with SAE - suppress all exceptions
5097multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5098 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5099 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5100 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5101 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005102 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005103 (_Src.VT _Src.RC:$src2),
5104 (i32 FROUND_NO_EXC)))>,
5105 EVEX_4V, VEX_LIG, EVEX_B;
5106}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005107
Asaf Badouh2744d212015-09-20 14:31:19 +00005108// Scalar Conversion with rounding control (RC)
5109multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5110 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5111 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5112 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5113 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005114 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005115 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5116 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5117 EVEX_B, EVEX_RC;
5118}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005119multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5120 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005121 X86VectorVTInfo _dst> {
5122 let Predicates = [HasAVX512] in {
5123 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5124 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5125 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5126 EVEX_V512, XD;
5127 }
5128}
5129
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005130multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5131 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005132 X86VectorVTInfo _dst> {
5133 let Predicates = [HasAVX512] in {
5134 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005135 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005136 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5137 }
5138}
5139defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5140 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005141defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005142 X86fpextRnd,f32x_info, f64x_info >;
5143
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005144def : Pat<(f64 (fextend FR32X:$src)),
5145 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005146 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5147 Requires<[HasAVX512]>;
5148def : Pat<(f64 (fextend (loadf32 addr:$src))),
5149 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5150 Requires<[HasAVX512]>;
5151
5152def : Pat<(f64 (extloadf32 addr:$src)),
5153 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005154 Requires<[HasAVX512, OptForSize]>;
5155
Asaf Badouh2744d212015-09-20 14:31:19 +00005156def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005157 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005158 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5159 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005160
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005161def : Pat<(f32 (fround FR64X:$src)),
5162 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005163 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005164 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005165//===----------------------------------------------------------------------===//
5166// AVX-512 Vector convert from signed/unsigned integer to float/double
5167// and from float/double to signed/unsigned integer
5168//===----------------------------------------------------------------------===//
5169
5170multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5171 X86VectorVTInfo _Src, SDNode OpNode,
5172 string Broadcast = _.BroadcastStr,
5173 string Alias = ""> {
5174
5175 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5176 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5177 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5178
5179 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5180 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5181 (_.VT (OpNode (_Src.VT
5182 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5183
5184 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005185 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005186 "${src}"##Broadcast, "${src}"##Broadcast,
5187 (_.VT (OpNode (_Src.VT
5188 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5189 ))>, EVEX, EVEX_B;
5190}
5191// Coversion with SAE - suppress all exceptions
5192multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5193 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5194 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5195 (ins _Src.RC:$src), OpcodeStr,
5196 "{sae}, $src", "$src, {sae}",
5197 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5198 (i32 FROUND_NO_EXC)))>,
5199 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005200}
5201
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005202// Conversion with rounding control (RC)
5203multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5204 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5205 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5206 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5207 "$rc, $src", "$src, $rc",
5208 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5209 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005210}
5211
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005212// Extend Float to Double
5213multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5214 let Predicates = [HasAVX512] in {
5215 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5216 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5217 X86vfpextRnd>, EVEX_V512;
5218 }
5219 let Predicates = [HasVLX] in {
5220 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5221 X86vfpext, "{1to2}">, EVEX_V128;
5222 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5223 EVEX_V256;
5224 }
5225}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005226
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005227// Truncate Double to Float
5228multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5229 let Predicates = [HasAVX512] in {
5230 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5231 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5232 X86vfproundRnd>, EVEX_V512;
5233 }
5234 let Predicates = [HasVLX] in {
5235 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5236 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5237 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5238 "{1to4}", "{y}">, EVEX_V256;
5239 }
5240}
5241
5242defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5243 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5244defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5245 PS, EVEX_CD8<32, CD8VH>;
5246
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005247def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5248 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005249
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005250let Predicates = [HasVLX] in {
5251 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5252 (VCVTPS2PDZ256rm addr:$src)>;
5253}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005254
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005255// Convert Signed/Unsigned Doubleword to Double
5256multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5257 SDNode OpNode128> {
5258 // No rounding in this op
5259 let Predicates = [HasAVX512] in
5260 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5261 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005262
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005263 let Predicates = [HasVLX] in {
5264 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5265 OpNode128, "{1to2}">, EVEX_V128;
5266 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5267 EVEX_V256;
5268 }
5269}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005270
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005271// Convert Signed/Unsigned Doubleword to Float
5272multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5273 SDNode OpNodeRnd> {
5274 let Predicates = [HasAVX512] in
5275 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5276 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5277 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005278
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005279 let Predicates = [HasVLX] in {
5280 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5281 EVEX_V128;
5282 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5283 EVEX_V256;
5284 }
5285}
5286
5287// Convert Float to Signed/Unsigned Doubleword with truncation
5288multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5289 SDNode OpNode, SDNode OpNodeRnd> {
5290 let Predicates = [HasAVX512] in {
5291 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5292 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5293 OpNodeRnd>, EVEX_V512;
5294 }
5295 let Predicates = [HasVLX] in {
5296 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5297 EVEX_V128;
5298 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5299 EVEX_V256;
5300 }
5301}
5302
5303// Convert Float to Signed/Unsigned Doubleword
5304multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5305 SDNode OpNode, SDNode OpNodeRnd> {
5306 let Predicates = [HasAVX512] in {
5307 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5308 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5309 OpNodeRnd>, EVEX_V512;
5310 }
5311 let Predicates = [HasVLX] in {
5312 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5313 EVEX_V128;
5314 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5315 EVEX_V256;
5316 }
5317}
5318
5319// Convert Double to Signed/Unsigned Doubleword with truncation
5320multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5321 SDNode OpNode, SDNode OpNodeRnd> {
5322 let Predicates = [HasAVX512] in {
5323 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5324 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5325 OpNodeRnd>, EVEX_V512;
5326 }
5327 let Predicates = [HasVLX] in {
5328 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5329 // memory forms of these instructions in Asm Parcer. They have the same
5330 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5331 // due to the same reason.
5332 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5333 "{1to2}", "{x}">, EVEX_V128;
5334 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5335 "{1to4}", "{y}">, EVEX_V256;
5336 }
5337}
5338
5339// Convert Double to Signed/Unsigned Doubleword
5340multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5341 SDNode OpNode, SDNode OpNodeRnd> {
5342 let Predicates = [HasAVX512] in {
5343 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5344 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5345 OpNodeRnd>, EVEX_V512;
5346 }
5347 let Predicates = [HasVLX] in {
5348 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5349 // memory forms of these instructions in Asm Parcer. They have the same
5350 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5351 // due to the same reason.
5352 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5353 "{1to2}", "{x}">, EVEX_V128;
5354 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5355 "{1to4}", "{y}">, EVEX_V256;
5356 }
5357}
5358
5359// Convert Double to Signed/Unsigned Quardword
5360multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5361 SDNode OpNode, SDNode OpNodeRnd> {
5362 let Predicates = [HasDQI] in {
5363 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5364 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5365 OpNodeRnd>, EVEX_V512;
5366 }
5367 let Predicates = [HasDQI, HasVLX] in {
5368 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5369 EVEX_V128;
5370 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5371 EVEX_V256;
5372 }
5373}
5374
5375// Convert Double to Signed/Unsigned Quardword with truncation
5376multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5377 SDNode OpNode, SDNode OpNodeRnd> {
5378 let Predicates = [HasDQI] in {
5379 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5380 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5381 OpNodeRnd>, EVEX_V512;
5382 }
5383 let Predicates = [HasDQI, HasVLX] in {
5384 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5385 EVEX_V128;
5386 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5387 EVEX_V256;
5388 }
5389}
5390
5391// Convert Signed/Unsigned Quardword to Double
5392multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5393 SDNode OpNode, SDNode OpNodeRnd> {
5394 let Predicates = [HasDQI] in {
5395 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5396 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5397 OpNodeRnd>, EVEX_V512;
5398 }
5399 let Predicates = [HasDQI, HasVLX] in {
5400 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5401 EVEX_V128;
5402 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5403 EVEX_V256;
5404 }
5405}
5406
5407// Convert Float to Signed/Unsigned Quardword
5408multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5409 SDNode OpNode, SDNode OpNodeRnd> {
5410 let Predicates = [HasDQI] in {
5411 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5412 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5413 OpNodeRnd>, EVEX_V512;
5414 }
5415 let Predicates = [HasDQI, HasVLX] in {
5416 // Explicitly specified broadcast string, since we take only 2 elements
5417 // from v4f32x_info source
5418 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5419 "{1to2}">, EVEX_V128;
5420 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5421 EVEX_V256;
5422 }
5423}
5424
5425// Convert Float to Signed/Unsigned Quardword with truncation
5426multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5427 SDNode OpNode, SDNode OpNodeRnd> {
5428 let Predicates = [HasDQI] in {
5429 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5430 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5431 OpNodeRnd>, EVEX_V512;
5432 }
5433 let Predicates = [HasDQI, HasVLX] in {
5434 // Explicitly specified broadcast string, since we take only 2 elements
5435 // from v4f32x_info source
5436 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5437 "{1to2}">, EVEX_V128;
5438 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5439 EVEX_V256;
5440 }
5441}
5442
5443// Convert Signed/Unsigned Quardword to Float
5444multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5445 SDNode OpNode, SDNode OpNodeRnd> {
5446 let Predicates = [HasDQI] in {
5447 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5448 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5449 OpNodeRnd>, EVEX_V512;
5450 }
5451 let Predicates = [HasDQI, HasVLX] in {
5452 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5453 // memory forms of these instructions in Asm Parcer. They have the same
5454 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5455 // due to the same reason.
5456 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5457 "{1to2}", "{x}">, EVEX_V128;
5458 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5459 "{1to4}", "{y}">, EVEX_V256;
5460 }
5461}
5462
5463defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005464 EVEX_CD8<32, CD8VH>;
5465
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005466defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5467 X86VSintToFpRnd>,
5468 PS, EVEX_CD8<32, CD8VF>;
5469
5470defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5471 X86VFpToSintRnd>,
5472 XS, EVEX_CD8<32, CD8VF>;
5473
5474defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5475 X86VFpToSintRnd>,
5476 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5477
5478defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5479 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005480 EVEX_CD8<32, CD8VF>;
5481
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005482defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5483 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005484 EVEX_CD8<64, CD8VF>;
5485
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005486defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5487 XS, EVEX_CD8<32, CD8VH>;
5488
5489defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5490 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005491 EVEX_CD8<32, CD8VF>;
5492
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005493defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5494 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005495
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005496defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5497 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005498 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005499
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005500defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5501 X86cvtps2UIntRnd>,
5502 PS, EVEX_CD8<32, CD8VF>;
5503defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5504 X86cvtpd2UIntRnd>, VEX_W,
5505 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005506
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005507defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5508 X86cvtpd2IntRnd>, VEX_W,
5509 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005510
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005511defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5512 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005513
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005514defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5515 X86cvtpd2UIntRnd>, VEX_W,
5516 PD, EVEX_CD8<64, CD8VF>;
5517
5518defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5519 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5520
5521defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5522 X86VFpToSlongRnd>, VEX_W,
5523 PD, EVEX_CD8<64, CD8VF>;
5524
5525defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5526 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5527
5528defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5529 X86VFpToUlongRnd>, VEX_W,
5530 PD, EVEX_CD8<64, CD8VF>;
5531
5532defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5533 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5534
5535defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5536 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5537
5538defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5539 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5540
5541defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5542 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5543
5544defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5545 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5546
Craig Toppere38c57a2015-11-27 05:44:02 +00005547let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005548def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005549 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005550 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005551
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005552def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5553 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5554 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5555
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005556def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5557 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5558 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5559
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005560def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5561 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5562 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005563
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005564def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5565 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5566 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005567
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005568def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5569 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5570 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005571}
5572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005573let Predicates = [HasAVX512] in {
5574 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5575 (VCVTPD2PSZrm addr:$src)>;
5576 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5577 (VCVTPS2PDZrm addr:$src)>;
5578}
5579
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005580//===----------------------------------------------------------------------===//
5581// Half precision conversion instructions
5582//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005583multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005584 X86MemOperand x86memop, PatFrag ld_frag> {
5585 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5586 "vcvtph2ps", "$src", "$src",
5587 (X86cvtph2ps (_src.VT _src.RC:$src),
5588 (i32 FROUND_CURRENT))>, T8PD;
5589 let hasSideEffects = 0, mayLoad = 1 in {
5590 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005591 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005592 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5593 (i32 FROUND_CURRENT))>, T8PD;
5594 }
5595}
5596
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005597multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005598 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5599 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5600 (X86cvtph2ps (_src.VT _src.RC:$src),
5601 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5602
5603}
5604
5605let Predicates = [HasAVX512] in {
5606 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005607 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005608 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5609 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005610 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005611 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5612 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5613 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5614 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005615}
5616
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005617multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005618 X86MemOperand x86memop> {
5619 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5620 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005621 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005622 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005623 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005624 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5625 let hasSideEffects = 0, mayStore = 1 in {
5626 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5627 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005628 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005629 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5630 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5631 addr:$dst)]>;
5632 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5633 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005634 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005635 []>, EVEX_K;
5636 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005637}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005638multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5639 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5640 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005641 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005642 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005643 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005644 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5645}
5646let Predicates = [HasAVX512] in {
5647 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5648 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5649 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5650 let Predicates = [HasVLX] in {
5651 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5652 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5653 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5654 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5655 }
5656}
Asaf Badouh2489f352015-12-02 08:17:51 +00005657
5658// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5659multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5660 string OpcodeStr> {
5661 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5662 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005663 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005664 (i32 FROUND_NO_EXC)))],
5665 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5666 Sched<[WriteFAdd]>;
5667}
5668
5669let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5670 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5671 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5672 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5673 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5674 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5675 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5676 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5677 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5678}
5679
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005680let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5681 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005682 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005683 EVEX_CD8<32, CD8VT1>;
5684 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005685 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005686 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5687 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005688 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005689 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005690 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005691 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005692 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005693 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5694 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005695 let isCodeGenOnly = 1 in {
5696 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005697 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005698 EVEX_CD8<32, CD8VT1>;
5699 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005700 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005701 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005702
Craig Topper9dd48c82014-01-02 17:28:14 +00005703 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005704 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005705 EVEX_CD8<32, CD8VT1>;
5706 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005707 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005708 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5709 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005710}
Michael Liao5bf95782014-12-04 05:20:33 +00005711
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005712/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005713multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5714 X86VectorVTInfo _> {
5715 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5716 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5717 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5718 "$src2, $src1", "$src1, $src2",
5719 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005720 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005721 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005722 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005723 "$src2, $src1", "$src1, $src2",
5724 (OpNode (_.VT _.RC:$src1),
5725 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005726 }
5727}
5728}
5729
Asaf Badouheaf2da12015-09-21 10:23:53 +00005730defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5731 EVEX_CD8<32, CD8VT1>, T8PD;
5732defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5733 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5734defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5735 EVEX_CD8<32, CD8VT1>, T8PD;
5736defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5737 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005738
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005739/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5740multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005741 X86VectorVTInfo _> {
5742 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5743 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5744 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5745 let mayLoad = 1 in {
5746 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5747 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5748 (OpNode (_.FloatVT
5749 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5750 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5751 (ins _.ScalarMemOp:$src), OpcodeStr,
5752 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5753 (OpNode (_.FloatVT
5754 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5755 EVEX, T8PD, EVEX_B;
5756 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005757}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005758
5759multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5760 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5761 EVEX_V512, EVEX_CD8<32, CD8VF>;
5762 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5763 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5764
5765 // Define only if AVX512VL feature is present.
5766 let Predicates = [HasVLX] in {
5767 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5768 OpNode, v4f32x_info>,
5769 EVEX_V128, EVEX_CD8<32, CD8VF>;
5770 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5771 OpNode, v8f32x_info>,
5772 EVEX_V256, EVEX_CD8<32, CD8VF>;
5773 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5774 OpNode, v2f64x_info>,
5775 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5776 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5777 OpNode, v4f64x_info>,
5778 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5779 }
5780}
5781
5782defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5783defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005784
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005785/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005786multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5787 SDNode OpNode> {
5788
5789 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5790 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5791 "$src2, $src1", "$src1, $src2",
5792 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5793 (i32 FROUND_CURRENT))>;
5794
5795 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5796 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005797 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005798 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005799 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005800
5801 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005802 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005803 "$src2, $src1", "$src1, $src2",
5804 (OpNode (_.VT _.RC:$src1),
5805 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5806 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005807}
5808
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005809multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5810 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5811 EVEX_CD8<32, CD8VT1>;
5812 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5813 EVEX_CD8<64, CD8VT1>, VEX_W;
5814}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005815
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005816let hasSideEffects = 0, Predicates = [HasERI] in {
5817 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5818 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5819}
Igor Breger8352a0d2015-07-28 06:53:28 +00005820
5821defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005822/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005823
5824multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5825 SDNode OpNode> {
5826
5827 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5828 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5829 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5830
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005831 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5832 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5833 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005834 (bitconvert (_.LdFrag addr:$src))),
5835 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005836
5837 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005838 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005839 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005840 (OpNode (_.FloatVT
5841 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5842 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005843}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005844multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5845 SDNode OpNode> {
5846 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5847 (ins _.RC:$src), OpcodeStr,
5848 "{sae}, $src", "$src, {sae}",
5849 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5850}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005851
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005852multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5853 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005854 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5855 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005856 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005857 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5858 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005859}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005860
Asaf Badouh402ebb32015-06-03 13:41:48 +00005861multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5862 SDNode OpNode> {
5863 // Define only if AVX512VL feature is present.
5864 let Predicates = [HasVLX] in {
5865 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5866 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5867 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5868 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5869 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5870 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5871 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5872 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5873 }
5874}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005875let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005876
Asaf Badouh402ebb32015-06-03 13:41:48 +00005877 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5878 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5879 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5880}
5881defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5882 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5883
5884multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5885 SDNode OpNodeRnd, X86VectorVTInfo _>{
5886 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5887 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5888 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5889 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005890}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005891
Robert Khasanoveb126392014-10-28 18:15:20 +00005892multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5893 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005894 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005895 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5896 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5897 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005898 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005899 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5900 (OpNode (_.FloatVT
5901 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005902
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005903 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005904 (ins _.ScalarMemOp:$src), OpcodeStr,
5905 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5906 (OpNode (_.FloatVT
5907 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5908 EVEX, EVEX_B;
5909 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005910}
5911
Robert Khasanoveb126392014-10-28 18:15:20 +00005912multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5913 SDNode OpNode> {
5914 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5915 v16f32_info>,
5916 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5917 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5918 v8f64_info>,
5919 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5920 // Define only if AVX512VL feature is present.
5921 let Predicates = [HasVLX] in {
5922 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5923 OpNode, v4f32x_info>,
5924 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5925 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5926 OpNode, v8f32x_info>,
5927 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5928 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5929 OpNode, v2f64x_info>,
5930 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5931 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5932 OpNode, v4f64x_info>,
5933 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5934 }
5935}
5936
Asaf Badouh402ebb32015-06-03 13:41:48 +00005937multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5938 SDNode OpNodeRnd> {
5939 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5940 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5941 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5942 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5943}
5944
Igor Breger4c4cd782015-09-20 09:13:41 +00005945multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5946 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5947
5948 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5949 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5950 "$src2, $src1", "$src1, $src2",
5951 (OpNodeRnd (_.VT _.RC:$src1),
5952 (_.VT _.RC:$src2),
5953 (i32 FROUND_CURRENT))>;
5954 let mayLoad = 1 in
5955 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005956 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005957 "$src2, $src1", "$src1, $src2",
5958 (OpNodeRnd (_.VT _.RC:$src1),
5959 (_.VT (scalar_to_vector
5960 (_.ScalarLdFrag addr:$src2))),
5961 (i32 FROUND_CURRENT))>;
5962
5963 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5964 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5965 "$rc, $src2, $src1", "$src1, $src2, $rc",
5966 (OpNodeRnd (_.VT _.RC:$src1),
5967 (_.VT _.RC:$src2),
5968 (i32 imm:$rc))>,
5969 EVEX_B, EVEX_RC;
5970
5971 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005972 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005973 (ins _.FRC:$src1, _.FRC:$src2),
5974 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5975
5976 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005977 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005978 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5979 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5980 }
5981
5982 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5983 (!cast<Instruction>(NAME#SUFF#Zr)
5984 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5985
5986 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5987 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00005988 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00005989}
5990
5991multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5992 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5993 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5994 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5995 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5996}
5997
Asaf Badouh402ebb32015-06-03 13:41:48 +00005998defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5999 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006000
Igor Breger4c4cd782015-09-20 09:13:41 +00006001defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006002
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006003let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006004 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006005 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006006 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006007 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006008 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006009 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006010 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006011 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006012 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006013 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006014}
6015
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006016multiclass
6017avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006018
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006019 let ExeDomain = _.ExeDomain in {
6020 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6021 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6022 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006023 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006024 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6025
6026 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6027 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006028 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6029 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006030 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006031
6032 let mayLoad = 1 in
6033 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006034 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6035 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006036 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006037 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006038 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6039 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6040 }
6041 let Predicates = [HasAVX512] in {
6042 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6043 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6044 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6045 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6046 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6047 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6048 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6049 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6050 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6051 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6052 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6053 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6054 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6055 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6056 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6057
6058 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6059 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6060 addr:$src, (i32 0x1))), _.FRC)>;
6061 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6062 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6063 addr:$src, (i32 0x2))), _.FRC)>;
6064 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6065 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6066 addr:$src, (i32 0x3))), _.FRC)>;
6067 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6068 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6069 addr:$src, (i32 0x4))), _.FRC)>;
6070 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6071 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6072 addr:$src, (i32 0xc))), _.FRC)>;
6073 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006074}
6075
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006076defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6077 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006078
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006079defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6080 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006081
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006082//-------------------------------------------------
6083// Integer truncate and extend operations
6084//-------------------------------------------------
6085
Igor Breger074a64e2015-07-24 17:24:15 +00006086multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6087 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6088 X86MemOperand x86memop> {
6089
6090 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6091 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6092 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6093 EVEX, T8XS;
6094
6095 // for intrinsic patter match
6096 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6097 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6098 undef)),
6099 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6100 SrcInfo.RC:$src1)>;
6101
6102 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6103 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6104 DestInfo.ImmAllZerosV)),
6105 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6106 SrcInfo.RC:$src1)>;
6107
6108 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6109 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6110 DestInfo.RC:$src0)),
6111 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6112 DestInfo.KRCWM:$mask ,
6113 SrcInfo.RC:$src1)>;
6114
6115 let mayStore = 1 in {
6116 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6117 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006118 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006119 []>, EVEX;
6120
Igor Breger074a64e2015-07-24 17:24:15 +00006121 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6122 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006123 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006124 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006125 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006126}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006127
Igor Breger074a64e2015-07-24 17:24:15 +00006128multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6129 X86VectorVTInfo DestInfo,
6130 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006131
Igor Breger074a64e2015-07-24 17:24:15 +00006132 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6133 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6134 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006135
Igor Breger074a64e2015-07-24 17:24:15 +00006136 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6137 (SrcInfo.VT SrcInfo.RC:$src)),
6138 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6139 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6140}
6141
6142multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6143 X86VectorVTInfo DestInfo, string sat > {
6144
6145 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6146 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6147 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6148 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6149 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6150 (SrcInfo.VT SrcInfo.RC:$src))>;
6151
6152 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6153 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6154 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6155 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6156 (SrcInfo.VT SrcInfo.RC:$src))>;
6157}
6158
6159multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6160 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6161 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6162 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6163 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6164 Predicate prd = HasAVX512>{
6165
6166 let Predicates = [HasVLX, prd] in {
6167 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6168 DestInfoZ128, x86memopZ128>,
6169 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6170 truncFrag, mtruncFrag>, EVEX_V128;
6171
6172 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6173 DestInfoZ256, x86memopZ256>,
6174 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6175 truncFrag, mtruncFrag>, EVEX_V256;
6176 }
6177 let Predicates = [prd] in
6178 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6179 DestInfoZ, x86memopZ>,
6180 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6181 truncFrag, mtruncFrag>, EVEX_V512;
6182}
6183
6184multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6185 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6186 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6187 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6188 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6189
6190 let Predicates = [HasVLX, prd] in {
6191 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6192 DestInfoZ128, x86memopZ128>,
6193 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6194 sat>, EVEX_V128;
6195
6196 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6197 DestInfoZ256, x86memopZ256>,
6198 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6199 sat>, EVEX_V256;
6200 }
6201 let Predicates = [prd] in
6202 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6203 DestInfoZ, x86memopZ>,
6204 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6205 sat>, EVEX_V512;
6206}
6207
6208multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6209 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6210 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6211 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6212}
6213multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6214 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6215 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6216 sat>, EVEX_CD8<8, CD8VO>;
6217}
6218
6219multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6220 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6221 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6222 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6223}
6224multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6225 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6226 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6227 sat>, EVEX_CD8<16, CD8VQ>;
6228}
6229
6230multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6231 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6232 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6233 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6234}
6235multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6236 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6237 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6238 sat>, EVEX_CD8<32, CD8VH>;
6239}
6240
6241multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6242 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6243 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6244 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6245}
6246multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6247 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6248 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6249 sat>, EVEX_CD8<8, CD8VQ>;
6250}
6251
6252multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6253 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6254 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6255 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6256}
6257multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6258 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6259 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6260 sat>, EVEX_CD8<16, CD8VH>;
6261}
6262
6263multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6264 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6265 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6266 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6267}
6268multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6269 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6270 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6271 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6272}
6273
6274defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6275defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6276defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6277
6278defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6279defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6280defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6281
6282defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6283defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6284defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6285
6286defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6287defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6288defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6289
6290defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6291defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6292defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6293
6294defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6295defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6296defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006297
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006298let Predicates = [HasAVX512, NoVLX] in {
6299def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6300 (v8i16 (EXTRACT_SUBREG
6301 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6302 VR256X:$src, sub_ymm)))), sub_xmm))>;
6303def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6304 (v4i32 (EXTRACT_SUBREG
6305 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6306 VR256X:$src, sub_ymm)))), sub_xmm))>;
6307}
6308
6309let Predicates = [HasBWI, NoVLX] in {
6310def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6311 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6312 VR256X:$src, sub_ymm))), sub_xmm))>;
6313}
6314
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006315multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6316 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6317 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006318
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006319 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6320 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6321 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6322 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006323
6324 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006325 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6326 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6327 (DestInfo.VT (LdFrag addr:$src))>,
6328 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006329 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006330}
6331
Igor Bregerc7ba5692016-02-24 08:15:20 +00006332// support full register inputs (like SSE paterns)
6333multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6334 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6335 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6336 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6337 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6338}
6339
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006340multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6341 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6342 let Predicates = [HasVLX, HasBWI] in {
6343 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6344 v16i8x_info, i64mem, LdFrag, OpNode>,
6345 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006346
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006347 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6348 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006349 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006350 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6351 }
6352 let Predicates = [HasBWI] in {
6353 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6354 v32i8x_info, i256mem, LdFrag, OpNode>,
6355 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6356 }
6357}
6358
6359multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6360 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6361 let Predicates = [HasVLX, HasAVX512] in {
6362 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6363 v16i8x_info, i32mem, LdFrag, OpNode>,
6364 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6365
6366 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6367 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006368 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006369 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6370 }
6371 let Predicates = [HasAVX512] in {
6372 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6373 v16i8x_info, i128mem, LdFrag, OpNode>,
6374 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6375 }
6376}
6377
6378multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6379 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6380 let Predicates = [HasVLX, HasAVX512] in {
6381 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6382 v16i8x_info, i16mem, LdFrag, OpNode>,
6383 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6384
6385 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6386 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006387 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006388 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6389 }
6390 let Predicates = [HasAVX512] in {
6391 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6392 v16i8x_info, i64mem, LdFrag, OpNode>,
6393 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6394 }
6395}
6396
6397multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6398 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6399 let Predicates = [HasVLX, HasAVX512] in {
6400 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6401 v8i16x_info, i64mem, LdFrag, OpNode>,
6402 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6403
6404 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6405 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006406 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006407 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6408 }
6409 let Predicates = [HasAVX512] in {
6410 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6411 v16i16x_info, i256mem, LdFrag, OpNode>,
6412 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6413 }
6414}
6415
6416multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6417 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6418 let Predicates = [HasVLX, HasAVX512] in {
6419 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6420 v8i16x_info, i32mem, LdFrag, OpNode>,
6421 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6422
6423 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6424 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006425 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006426 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6427 }
6428 let Predicates = [HasAVX512] in {
6429 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6430 v8i16x_info, i128mem, LdFrag, OpNode>,
6431 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6432 }
6433}
6434
6435multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6436 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6437
6438 let Predicates = [HasVLX, HasAVX512] in {
6439 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6440 v4i32x_info, i64mem, LdFrag, OpNode>,
6441 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6442
6443 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6444 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006445 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006446 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6447 }
6448 let Predicates = [HasAVX512] in {
6449 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6450 v8i32x_info, i256mem, LdFrag, OpNode>,
6451 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6452 }
6453}
6454
6455defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6456defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6457defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6458defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6459defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6460defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6461
6462
6463defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6464defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6465defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6466defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6467defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6468defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006469
6470//===----------------------------------------------------------------------===//
6471// GATHER - SCATTER Operations
6472
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006473multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6474 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006475 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6476 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006477 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6478 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006479 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006480 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006481 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6482 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6483 vectoraddr:$src2))]>, EVEX, EVEX_K,
6484 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006485}
Cameron McInally45325962014-03-26 13:50:50 +00006486
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006487multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6488 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6489 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006490 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006491 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006492 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006493let Predicates = [HasVLX] in {
6494 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006495 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006496 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006497 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006498 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006499 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006500 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006501 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006502}
Cameron McInally45325962014-03-26 13:50:50 +00006503}
6504
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006505multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6506 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006507 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006508 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006509 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006510 mgatherv8i64>, EVEX_V512;
6511let Predicates = [HasVLX] in {
6512 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006513 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006514 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006515 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006516 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006517 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006518 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6519 vx64xmem, mgatherv2i64>, EVEX_V128;
6520}
Cameron McInally45325962014-03-26 13:50:50 +00006521}
Michael Liao5bf95782014-12-04 05:20:33 +00006522
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006523
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006524defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6525 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6526
6527defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6528 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006529
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006530multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6531 X86MemOperand memop, PatFrag ScatterNode> {
6532
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006533let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006534
6535 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6536 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006537 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006538 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6539 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6540 _.KRCWM:$mask, vectoraddr:$dst))]>,
6541 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006542}
6543
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006544multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6545 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6546 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006547 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006548 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006549 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006550let Predicates = [HasVLX] in {
6551 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006552 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006553 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006554 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006555 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006556 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006557 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006558 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006559}
Cameron McInally45325962014-03-26 13:50:50 +00006560}
6561
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006562multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6563 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006564 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006565 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006566 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006567 mscatterv8i64>, EVEX_V512;
6568let Predicates = [HasVLX] in {
6569 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006570 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006571 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006572 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006573 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006574 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006575 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6576 vx64xmem, mscatterv2i64>, EVEX_V128;
6577}
Cameron McInally45325962014-03-26 13:50:50 +00006578}
6579
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006580defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6581 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006582
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006583defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6584 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006585
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006586// prefetch
6587multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6588 RegisterClass KRC, X86MemOperand memop> {
6589 let Predicates = [HasPFI], hasSideEffects = 1 in
6590 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006591 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006592 []>, EVEX, EVEX_K;
6593}
6594
6595defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006596 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006597
6598defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006599 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006600
6601defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006602 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006603
6604defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006605 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006606
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006607defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006608 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006609
6610defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006611 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006612
6613defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006614 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006615
6616defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006617 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006618
6619defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006620 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006621
6622defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006623 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006624
6625defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006626 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006627
6628defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006629 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006630
6631defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006632 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006633
6634defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006635 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006636
6637defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006638 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006639
6640defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006641 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006642
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006643// Helper fragments to match sext vXi1 to vXiY.
6644def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6645def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6646
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006647multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006648def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006649 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006650 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6651}
Michael Liao5bf95782014-12-04 05:20:33 +00006652
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006653multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6654 string OpcodeStr, Predicate prd> {
6655let Predicates = [prd] in
6656 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6657
6658 let Predicates = [prd, HasVLX] in {
6659 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6660 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6661 }
6662}
6663
6664multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6665 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6666 HasBWI>;
6667 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6668 HasBWI>, VEX_W;
6669 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6670 HasDQI>;
6671 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6672 HasDQI>, VEX_W;
6673}
Michael Liao5bf95782014-12-04 05:20:33 +00006674
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006675defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006676
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006677multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006678 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6679 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6680 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6681}
6682
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006683// Use 512bit version to implement 128/256 bit in case NoVLX.
6684multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006685 X86VectorVTInfo _> {
6686
6687 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6688 (_.KVT (COPY_TO_REGCLASS
6689 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006690 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006691 _.RC:$src, _.SubRegIdx)),
6692 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006693}
6694
6695multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006696 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6697 let Predicates = [prd] in
6698 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6699 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006700
6701 let Predicates = [prd, HasVLX] in {
6702 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006703 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006704 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006705 EVEX_V128;
6706 }
6707 let Predicates = [prd, NoVLX] in {
6708 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6709 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006710 }
6711}
6712
6713defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6714 avx512vl_i8_info, HasBWI>;
6715defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6716 avx512vl_i16_info, HasBWI>, VEX_W;
6717defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6718 avx512vl_i32_info, HasDQI>;
6719defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6720 avx512vl_i64_info, HasDQI>, VEX_W;
6721
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006722//===----------------------------------------------------------------------===//
6723// AVX-512 - COMPRESS and EXPAND
6724//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006725
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006726multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6727 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006728 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006729 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006730 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006731
6732 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006733 def mr : AVX5128I<opc, MRMDestMem, (outs),
6734 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006735 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006736 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6737
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006738 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6739 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006740 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006741 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006742 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006743 addr:$dst)]>,
6744 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6745 }
6746}
6747
6748multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6749 AVX512VLVectorVTInfo VTInfo> {
6750 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6751
6752 let Predicates = [HasVLX] in {
6753 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6754 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6755 }
6756}
6757
6758defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6759 EVEX;
6760defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6761 EVEX, VEX_W;
6762defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6763 EVEX;
6764defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6765 EVEX, VEX_W;
6766
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006767// expand
6768multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6769 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006770 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006771 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006772 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006773
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006774 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006775 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6776 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6777 (_.VT (X86expand (_.VT (bitconvert
6778 (_.LdFrag addr:$src1)))))>,
6779 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006780}
6781
6782multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6783 AVX512VLVectorVTInfo VTInfo> {
6784 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6785
6786 let Predicates = [HasVLX] in {
6787 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6788 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6789 }
6790}
6791
6792defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6793 EVEX;
6794defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6795 EVEX, VEX_W;
6796defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6797 EVEX;
6798defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6799 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006800
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006801//handle instruction reg_vec1 = op(reg_vec,imm)
6802// op(mem_vec,imm)
6803// op(broadcast(eltVt),imm)
6804//all instruction created with FROUND_CURRENT
6805multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6806 X86VectorVTInfo _>{
6807 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6808 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006809 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006810 (OpNode (_.VT _.RC:$src1),
6811 (i32 imm:$src2),
6812 (i32 FROUND_CURRENT))>;
6813 let mayLoad = 1 in {
6814 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6815 (ins _.MemOp:$src1, i32u8imm:$src2),
6816 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6817 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6818 (i32 imm:$src2),
6819 (i32 FROUND_CURRENT))>;
6820 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6821 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6822 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6823 "${src1}"##_.BroadcastStr##", $src2",
6824 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6825 (i32 imm:$src2),
6826 (i32 FROUND_CURRENT))>, EVEX_B;
6827 }
6828}
6829
6830//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6831multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6832 SDNode OpNode, X86VectorVTInfo _>{
6833 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6834 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006835 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006836 "$src1, {sae}, $src2",
6837 (OpNode (_.VT _.RC:$src1),
6838 (i32 imm:$src2),
6839 (i32 FROUND_NO_EXC))>, EVEX_B;
6840}
6841
6842multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6843 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6844 let Predicates = [prd] in {
6845 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6846 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6847 EVEX_V512;
6848 }
6849 let Predicates = [prd, HasVLX] in {
6850 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6851 EVEX_V128;
6852 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6853 EVEX_V256;
6854 }
6855}
6856
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006857//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6858// op(reg_vec2,mem_vec,imm)
6859// op(reg_vec2,broadcast(eltVt),imm)
6860//all instruction created with FROUND_CURRENT
6861multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6862 X86VectorVTInfo _>{
6863 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006864 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006865 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6866 (OpNode (_.VT _.RC:$src1),
6867 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006868 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006869 (i32 FROUND_CURRENT))>;
6870 let mayLoad = 1 in {
6871 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006872 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006873 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6874 (OpNode (_.VT _.RC:$src1),
6875 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006876 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006877 (i32 FROUND_CURRENT))>;
6878 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006879 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006880 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6881 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6882 (OpNode (_.VT _.RC:$src1),
6883 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006884 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006885 (i32 FROUND_CURRENT))>, EVEX_B;
6886 }
6887}
6888
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006889//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6890// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006891multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6892 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6893
6894 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6895 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6896 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6897 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6898 (SrcInfo.VT SrcInfo.RC:$src2),
6899 (i8 imm:$src3)))>;
6900 let mayLoad = 1 in
6901 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6902 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6903 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6904 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6905 (SrcInfo.VT (bitconvert
6906 (SrcInfo.LdFrag addr:$src2))),
6907 (i8 imm:$src3)))>;
6908}
6909
6910//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6911// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006912// op(reg_vec2,broadcast(eltVt),imm)
6913multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006914 X86VectorVTInfo _>:
6915 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6916
6917 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006918 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6919 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6920 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6921 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6922 (OpNode (_.VT _.RC:$src1),
6923 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6924 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006925}
6926
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006927//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6928// op(reg_vec2,mem_scalar,imm)
6929//all instruction created with FROUND_CURRENT
6930multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6931 X86VectorVTInfo _> {
6932
6933 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006934 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006935 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6936 (OpNode (_.VT _.RC:$src1),
6937 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006938 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006939 (i32 FROUND_CURRENT))>;
6940 let mayLoad = 1 in {
6941 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006942 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006943 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6944 (OpNode (_.VT _.RC:$src1),
6945 (_.VT (scalar_to_vector
6946 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006947 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006948 (i32 FROUND_CURRENT))>;
6949
6950 let isAsmParserOnly = 1 in {
6951 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6952 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6953 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6954 []>;
6955 }
6956 }
6957}
6958
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006959//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6960multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6961 SDNode OpNode, X86VectorVTInfo _>{
6962 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006963 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006964 OpcodeStr, "$src3, {sae}, $src2, $src1",
6965 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006966 (OpNode (_.VT _.RC:$src1),
6967 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006968 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006969 (i32 FROUND_NO_EXC))>, EVEX_B;
6970}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006971//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6972multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6973 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006974 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6975 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006976 OpcodeStr, "$src3, {sae}, $src2, $src1",
6977 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006978 (OpNode (_.VT _.RC:$src1),
6979 (_.VT _.RC:$src2),
6980 (i32 imm:$src3),
6981 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006982}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006983
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006984multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6985 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006986 let Predicates = [prd] in {
6987 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006988 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006989 EVEX_V512;
6990
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006991 }
6992 let Predicates = [prd, HasVLX] in {
6993 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006994 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006995 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006996 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006997 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006998}
6999
Igor Breger2ae0fe32015-08-31 11:14:02 +00007000multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7001 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7002 let Predicates = [HasBWI] in {
7003 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7004 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7005 }
7006 let Predicates = [HasBWI, HasVLX] in {
7007 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7008 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7009 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7010 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7011 }
7012}
7013
Igor Breger00d9f842015-06-08 14:03:17 +00007014multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7015 bits<8> opc, SDNode OpNode>{
7016 let Predicates = [HasAVX512] in {
7017 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7018 }
7019 let Predicates = [HasAVX512, HasVLX] in {
7020 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7021 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7022 }
7023}
7024
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007025multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7026 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7027 let Predicates = [prd] in {
7028 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7029 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007030 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007031}
7032
Igor Breger1e58e8a2015-09-02 11:18:55 +00007033multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7034 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7035 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7036 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7037 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7038 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007039}
7040
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007041
Igor Breger1e58e8a2015-09-02 11:18:55 +00007042defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7043 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7044defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7045 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7046defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7047 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7048
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007049
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007050defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7051 0x50, X86VRange, HasDQI>,
7052 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7053defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7054 0x50, X86VRange, HasDQI>,
7055 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7056
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007057defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7058 0x51, X86VRange, HasDQI>,
7059 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7060defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7061 0x51, X86VRange, HasDQI>,
7062 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7063
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007064defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7065 0x57, X86Reduces, HasDQI>,
7066 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7067defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7068 0x57, X86Reduces, HasDQI>,
7069 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007070
Igor Breger1e58e8a2015-09-02 11:18:55 +00007071defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7072 0x27, X86GetMants, HasAVX512>,
7073 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7074defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7075 0x27, X86GetMants, HasAVX512>,
7076 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7077
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007078multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7079 bits<8> opc, SDNode OpNode = X86Shuf128>{
7080 let Predicates = [HasAVX512] in {
7081 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7082
7083 }
7084 let Predicates = [HasAVX512, HasVLX] in {
7085 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7086 }
7087}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007088let Predicates = [HasAVX512] in {
7089def : Pat<(v16f32 (ffloor VR512:$src)),
7090 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7091def : Pat<(v16f32 (fnearbyint VR512:$src)),
7092 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7093def : Pat<(v16f32 (fceil VR512:$src)),
7094 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7095def : Pat<(v16f32 (frint VR512:$src)),
7096 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7097def : Pat<(v16f32 (ftrunc VR512:$src)),
7098 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7099
7100def : Pat<(v8f64 (ffloor VR512:$src)),
7101 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7102def : Pat<(v8f64 (fnearbyint VR512:$src)),
7103 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7104def : Pat<(v8f64 (fceil VR512:$src)),
7105 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7106def : Pat<(v8f64 (frint VR512:$src)),
7107 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7108def : Pat<(v8f64 (ftrunc VR512:$src)),
7109 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7110}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007111
7112defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7113 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7114defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7115 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7116defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7117 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7118defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7119 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007120
Craig Topperc48fa892015-12-27 19:45:21 +00007121multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007122 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7123 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007124}
7125
Craig Topperc48fa892015-12-27 19:45:21 +00007126defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007127 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007128defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007129 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007130
Igor Breger2ae0fe32015-08-31 11:14:02 +00007131multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7132 let Predicates = p in
7133 def NAME#_.VTName#rri:
7134 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7135 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7136 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7137}
7138
7139multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7140 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7141 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7142 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7143
7144defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7145 avx512vl_i8_info, avx512vl_i8_info>,
7146 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7147 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7148 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7149 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7150 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7151 EVEX_CD8<8, CD8VF>;
7152
Igor Bregerf3ded812015-08-31 13:09:30 +00007153defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7154 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7155
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007156multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7157 X86VectorVTInfo _> {
7158 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007159 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007160 "$src1", "$src1",
7161 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7162
7163 let mayLoad = 1 in
7164 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007165 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007166 "$src1", "$src1",
7167 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7168 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7169}
7170
7171multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7172 X86VectorVTInfo _> :
7173 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7174 let mayLoad = 1 in
7175 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007176 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007177 "${src1}"##_.BroadcastStr,
7178 "${src1}"##_.BroadcastStr,
7179 (_.VT (OpNode (X86VBroadcast
7180 (_.ScalarLdFrag addr:$src1))))>,
7181 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7182}
7183
7184multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7185 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7186 let Predicates = [prd] in
7187 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7188
7189 let Predicates = [prd, HasVLX] in {
7190 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7191 EVEX_V256;
7192 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7193 EVEX_V128;
7194 }
7195}
7196
7197multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7198 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7199 let Predicates = [prd] in
7200 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7201 EVEX_V512;
7202
7203 let Predicates = [prd, HasVLX] in {
7204 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7205 EVEX_V256;
7206 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7207 EVEX_V128;
7208 }
7209}
7210
7211multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7212 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007213 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007214 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007215 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7216 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007217}
7218
7219multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7220 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007221 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7222 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007223}
7224
7225multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7226 bits<8> opc_d, bits<8> opc_q,
7227 string OpcodeStr, SDNode OpNode> {
7228 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7229 HasAVX512>,
7230 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7231 HasBWI>;
7232}
7233
7234defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7235
7236def : Pat<(xor
7237 (bc_v16i32 (v16i1sextv16i32)),
7238 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7239 (VPABSDZrr VR512:$src)>;
7240def : Pat<(xor
7241 (bc_v8i64 (v8i1sextv8i64)),
7242 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7243 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007244
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007245multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7246
7247 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007248}
7249
7250defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7251defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7252
Igor Breger24cab0f2015-11-16 07:22:00 +00007253//===---------------------------------------------------------------------===//
7254// Replicate Single FP - MOVSHDUP and MOVSLDUP
7255//===---------------------------------------------------------------------===//
7256multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7257 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7258 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007259}
7260
7261defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7262defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007263
7264//===----------------------------------------------------------------------===//
7265// AVX-512 - MOVDDUP
7266//===----------------------------------------------------------------------===//
7267
7268multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7269 X86VectorVTInfo _> {
7270 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7271 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7272 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7273 let mayLoad = 1 in
7274 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7275 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7276 (_.VT (OpNode (_.VT (scalar_to_vector
7277 (_.ScalarLdFrag addr:$src)))))>,
7278 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7279}
7280
7281multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7282 AVX512VLVectorVTInfo VTInfo> {
7283
7284 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7285
7286 let Predicates = [HasAVX512, HasVLX] in {
7287 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7288 EVEX_V256;
7289 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7290 EVEX_V128;
7291 }
7292}
7293
7294multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7295 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7296 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007297}
7298
7299defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7300
7301def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7302 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7303def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7304 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7305
Igor Bregerf2460112015-07-26 14:41:44 +00007306//===----------------------------------------------------------------------===//
7307// AVX-512 - Unpack Instructions
7308//===----------------------------------------------------------------------===//
7309defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7310defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7311
7312defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7313 SSE_INTALU_ITINS_P, HasBWI>;
7314defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7315 SSE_INTALU_ITINS_P, HasBWI>;
7316defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7317 SSE_INTALU_ITINS_P, HasBWI>;
7318defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7319 SSE_INTALU_ITINS_P, HasBWI>;
7320
7321defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7322 SSE_INTALU_ITINS_P, HasAVX512>;
7323defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7324 SSE_INTALU_ITINS_P, HasAVX512>;
7325defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7326 SSE_INTALU_ITINS_P, HasAVX512>;
7327defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7328 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007329
7330//===----------------------------------------------------------------------===//
7331// AVX-512 - Extract & Insert Integer Instructions
7332//===----------------------------------------------------------------------===//
7333
7334multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7335 X86VectorVTInfo _> {
7336 let mayStore = 1 in
7337 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7338 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7339 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7340 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7341 imm:$src2)))),
7342 addr:$dst)]>,
7343 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7344}
7345
7346multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7347 let Predicates = [HasBWI] in {
7348 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7349 (ins _.RC:$src1, u8imm:$src2),
7350 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7351 [(set GR32orGR64:$dst,
7352 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7353 EVEX, TAPD;
7354
7355 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7356 }
7357}
7358
7359multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7360 let Predicates = [HasBWI] in {
7361 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7362 (ins _.RC:$src1, u8imm:$src2),
7363 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7364 [(set GR32orGR64:$dst,
7365 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7366 EVEX, PD;
7367
Igor Breger55747302015-11-18 08:46:16 +00007368 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7369 (ins _.RC:$src1, u8imm:$src2),
7370 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7371 EVEX, TAPD;
7372
Igor Bregerdefab3c2015-10-08 12:55:01 +00007373 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7374 }
7375}
7376
7377multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7378 RegisterClass GRC> {
7379 let Predicates = [HasDQI] in {
7380 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7381 (ins _.RC:$src1, u8imm:$src2),
7382 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7383 [(set GRC:$dst,
7384 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7385 EVEX, TAPD;
7386
7387 let mayStore = 1 in
7388 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7389 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7390 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7391 [(store (extractelt (_.VT _.RC:$src1),
7392 imm:$src2),addr:$dst)]>,
7393 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7394 }
7395}
7396
7397defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7398defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7399defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7400defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7401
7402multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7403 X86VectorVTInfo _, PatFrag LdFrag> {
7404 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7405 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7406 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7407 [(set _.RC:$dst,
7408 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7409 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7410}
7411
7412multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7413 X86VectorVTInfo _, PatFrag LdFrag> {
7414 let Predicates = [HasBWI] in {
7415 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7416 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7417 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7418 [(set _.RC:$dst,
7419 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7420
7421 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7422 }
7423}
7424
7425multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7426 X86VectorVTInfo _, RegisterClass GRC> {
7427 let Predicates = [HasDQI] in {
7428 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7429 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7430 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7431 [(set _.RC:$dst,
7432 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7433 EVEX_4V, TAPD;
7434
7435 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7436 _.ScalarLdFrag>, TAPD;
7437 }
7438}
7439
7440defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7441 extloadi8>, TAPD;
7442defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7443 extloadi16>, PD;
7444defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7445defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007446//===----------------------------------------------------------------------===//
7447// VSHUFPS - VSHUFPD Operations
7448//===----------------------------------------------------------------------===//
7449multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7450 AVX512VLVectorVTInfo VTInfo_FP>{
7451 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7452 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7453 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007454}
7455
7456defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7457defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007458//===----------------------------------------------------------------------===//
7459// AVX-512 - Byte shift Left/Right
7460//===----------------------------------------------------------------------===//
7461
7462multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7463 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7464 def rr : AVX512<opc, MRMr,
7465 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7466 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7467 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7468 let mayLoad = 1 in
7469 def rm : AVX512<opc, MRMm,
7470 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7471 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007472 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007473 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7474}
7475
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007476multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007477 Format MRMm, string OpcodeStr, Predicate prd>{
7478 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007479 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007480 OpcodeStr, v8i64_info>, EVEX_V512;
7481 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007482 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007483 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007484 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007485 OpcodeStr, v2i64x_info>, EVEX_V128;
7486 }
7487}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007488defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007489 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007490defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007491 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7492
7493
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007494multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007495 string OpcodeStr, X86VectorVTInfo _dst,
7496 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007497 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007498 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007499 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007500 [(set _dst.RC:$dst,(_dst.VT
7501 (OpNode (_src.VT _src.RC:$src1),
7502 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007503 let mayLoad = 1 in
7504 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007505 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007506 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007507 [(set _dst.RC:$dst,(_dst.VT
7508 (OpNode (_src.VT _src.RC:$src1),
7509 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007510 (_src.LdFrag addr:$src2))))))]>;
7511}
7512
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007513multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007514 string OpcodeStr, Predicate prd> {
7515 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007516 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7517 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007518 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007519 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7520 v32i8x_info>, EVEX_V256;
7521 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7522 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007523 }
7524}
7525
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007526defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007527 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007528
7529multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7530 X86VectorVTInfo _>{
7531 let Constraints = "$src1 = $dst" in {
7532 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7533 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007534 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007535 (OpNode (_.VT _.RC:$src1),
7536 (_.VT _.RC:$src2),
7537 (_.VT _.RC:$src3),
7538 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7539 let mayLoad = 1 in {
7540 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7541 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007542 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007543 (OpNode (_.VT _.RC:$src1),
7544 (_.VT _.RC:$src2),
7545 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7546 (i8 imm:$src4))>,
7547 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7548 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7549 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7550 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7551 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7552 (OpNode (_.VT _.RC:$src1),
7553 (_.VT _.RC:$src2),
7554 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7555 (i8 imm:$src4))>, EVEX_B,
7556 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7557 }
7558 }// Constraints = "$src1 = $dst"
7559}
7560
7561multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7562 let Predicates = [HasAVX512] in
7563 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7564 let Predicates = [HasAVX512, HasVLX] in {
7565 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7566 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7567 }
7568}
7569
7570defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7571defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7572
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007573//===----------------------------------------------------------------------===//
7574// AVX-512 - FixupImm
7575//===----------------------------------------------------------------------===//
7576
7577multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7578 X86VectorVTInfo _>{
7579 let Constraints = "$src1 = $dst" in {
7580 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7581 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7582 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7583 (OpNode (_.VT _.RC:$src1),
7584 (_.VT _.RC:$src2),
7585 (_.IntVT _.RC:$src3),
7586 (i32 imm:$src4),
7587 (i32 FROUND_CURRENT))>;
7588 let mayLoad = 1 in {
7589 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7590 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007591 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007592 (OpNode (_.VT _.RC:$src1),
7593 (_.VT _.RC:$src2),
7594 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7595 (i32 imm:$src4),
7596 (i32 FROUND_CURRENT))>;
7597 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7598 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7599 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7600 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7601 (OpNode (_.VT _.RC:$src1),
7602 (_.VT _.RC:$src2),
7603 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7604 (i32 imm:$src4),
7605 (i32 FROUND_CURRENT))>, EVEX_B;
7606 }
7607 } // Constraints = "$src1 = $dst"
7608}
7609
7610multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7611 SDNode OpNode, X86VectorVTInfo _>{
7612let Constraints = "$src1 = $dst" in {
7613 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7614 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007615 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007616 "$src2, $src3, {sae}, $src4",
7617 (OpNode (_.VT _.RC:$src1),
7618 (_.VT _.RC:$src2),
7619 (_.IntVT _.RC:$src3),
7620 (i32 imm:$src4),
7621 (i32 FROUND_NO_EXC))>, EVEX_B;
7622 }
7623}
7624
7625multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7626 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7627 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7628 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7629 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7630 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7631 (OpNode (_.VT _.RC:$src1),
7632 (_.VT _.RC:$src2),
7633 (_src3VT.VT _src3VT.RC:$src3),
7634 (i32 imm:$src4),
7635 (i32 FROUND_CURRENT))>;
7636
7637 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7638 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7639 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7640 "$src2, $src3, {sae}, $src4",
7641 (OpNode (_.VT _.RC:$src1),
7642 (_.VT _.RC:$src2),
7643 (_src3VT.VT _src3VT.RC:$src3),
7644 (i32 imm:$src4),
7645 (i32 FROUND_NO_EXC))>, EVEX_B;
7646 let mayLoad = 1 in
7647 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7648 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7649 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7650 (OpNode (_.VT _.RC:$src1),
7651 (_.VT _.RC:$src2),
7652 (_src3VT.VT (scalar_to_vector
7653 (_src3VT.ScalarLdFrag addr:$src3))),
7654 (i32 imm:$src4),
7655 (i32 FROUND_CURRENT))>;
7656 }
7657}
7658
7659multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7660 let Predicates = [HasAVX512] in
7661 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7662 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7663 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7664 let Predicates = [HasAVX512, HasVLX] in {
7665 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7666 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7667 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7668 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7669 }
7670}
7671
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007672defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7673 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007674 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007675defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7676 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007677 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007678defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007679 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007680defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007681 EVEX_CD8<64, CD8VF>, VEX_W;