blob: f6749dc17175bd3f5400b026a4973f954d05e9d4 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
475//
476// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
477//
478
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
480 isPseudo = 1, Predicates = [HasAVX512] in {
481def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
482 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
483}
484
Craig Topperfb1746b2014-01-30 06:03:19 +0000485let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
487def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
488def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000490
491//===----------------------------------------------------------------------===//
492// AVX-512 - VECTOR INSERT
493//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
495 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
498 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT From.RC:$src2),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 let mayLoad = 1 in
506 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
507 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
508 "vinsert" # From.EltTypeName # "x" # From.NumElts,
509 "$src3, $src2, $src1", "$src1, $src2, $src3",
510 (vinsert_insert:$src3 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
512 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
513 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000515}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
518 X86VectorVTInfo To, PatFrag vinsert_insert,
519 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
520 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
523 (To.VT (!cast<Instruction>(InstrStr#"rr")
524 To.RC:$src1, From.RC:$src2,
525 (INSERT_get_vinsert_imm To.RC:$ins)))>;
526
527 def : Pat<(vinsert_insert:$ins
528 (To.VT To.RC:$src1),
529 (From.VT (bitconvert (From.LdFrag addr:$src2))),
530 (iPTR imm)),
531 (To.VT (!cast<Instruction>(InstrStr#"rm")
532 To.RC:$src1, addr:$src2,
533 (INSERT_get_vinsert_imm To.RC:$ins)))>;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000537multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
538 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539
540 let Predicates = [HasVLX] in
541 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 vinsert128_insert>, EVEX_V256;
545
546 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000549 vinsert128_insert>, EVEX_V512;
550
551 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT64, VR256X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert256_insert>, VEX_W, EVEX_V512;
555
556 let Predicates = [HasVLX, HasDQI] in
557 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
558 X86VectorVTInfo< 2, EltVT64, VR128X>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 vinsert128_insert>, VEX_W, EVEX_V256;
561
562 let Predicates = [HasDQI] in {
563 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 vinsert128_insert>, VEX_W, EVEX_V512;
567
568 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
569 X86VectorVTInfo< 8, EltVT32, VR256X>,
570 X86VectorVTInfo<16, EltVT32, VR512>,
571 vinsert256_insert>, EVEX_V512;
572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573}
574
Adam Nemet4e2ef472014-10-02 23:18:28 +0000575defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
576defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578// Codegen pattern with the alternative types,
579// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
580defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
584
585defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
589
590defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
593 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
594
595// Codegen pattern with the alternative types insert VEC128 into VEC256
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
600// Codegen pattern with the alternative types insert VEC128 into VEC512
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
605// Codegen pattern with the alternative types insert VEC256 into VEC512
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
609 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611// vinsertps - insert f32 to XMM
612def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000613 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000614 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000615 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616 EVEX_4V;
617def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000618 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000619 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000620 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000621 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
622 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
623
624//===----------------------------------------------------------------------===//
625// AVX-512 VECTOR EXTRACT
626//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627
Igor Breger7f69a992015-09-10 12:54:54 +0000628multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
629 X86VectorVTInfo To> {
630 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000631 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000632 def NAME # To.NumElts:
633 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
634 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
635}
Renato Golindb7ea862015-09-09 19:44:40 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract> :
640 vextract_for_size_first_position_lowering<From, To> {
641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
647 (ins From.RC:$src1, i32u8imm:$idx),
648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
653 let mayStore = 1 in {
654 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
655 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
656 "vextract" # To.EltTypeName # "x" # To.NumElts #
657 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
658 []>, EVEX;
659
660 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
661 (ins To.MemOp:$dst, To.KRCWM:$mask,
662 From.RC:$src1, i32u8imm:$src2),
663 "vextract" # To.EltTypeName # "x" # To.NumElts #
664 "\t{$src2, $src1, $dst {${mask}}|"
665 "$dst {${mask}}, $src1, $src2}",
666 []>, EVEX_K, EVEX;
667 }//mayStore = 1
668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
670 // Intrinsic call with masking.
671 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000672 "x" # To.NumElts # "_" # From.Size)
673 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0,
677 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
678 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000679
680 // Intrinsic call with zero-masking.
681 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000682 "x" # To.NumElts # "_" # From.Size)
683 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
687 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000688
689 // Intrinsic call without masking.
690 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000691 "x" # To.NumElts # "_" # From.Size)
692 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
693 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
694 From.ZSuffix # "rr")
695 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000696}
697
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698// Codegen pattern for the alternative types
699multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
700 X86VectorVTInfo To, PatFrag vextract_extract,
701 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
702 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000703
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704 let Predicates = p in
705 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
706 (To.VT (!cast<Instruction>(InstrStr#"rr")
707 From.RC:$src1,
708 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000709}
710
711multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 ValueType EltVT64, int Opcode256> {
713 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000719 X86VectorVTInfo< 8, EltVT64, VR512>,
720 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
723 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT32, VR256X>,
726 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V256, EVEX_CD8<32, CD8VT4>;
729 let Predicates = [HasVLX, HasDQI] in
730 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
731 X86VectorVTInfo< 4, EltVT64, VR256X>,
732 X86VectorVTInfo< 2, EltVT64, VR128X>,
733 vextract128_extract>,
734 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
735 let Predicates = [HasDQI] in {
736 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
737 X86VectorVTInfo< 8, EltVT64, VR512>,
738 X86VectorVTInfo< 2, EltVT64, VR128X>,
739 vextract128_extract>,
740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
744 vextract256_extract>,
745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
769// Codegen pattern with the alternative types extract VEC128 from VEC512
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
774// Codegen pattern with the alternative types extract VEC256 from VEC512
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
778 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780// A 128-bit subvector insert to the first 512-bit vector position
781// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
783 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
784def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
786def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
788def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
789 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
790def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
791 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
792def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Igor Bregerfca0a342016-01-28 13:19:25 +0000795def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000797def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000803def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000916 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src),
918 "vpbroadcast"##_.Suffix, "$src", "$src",
919 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920}
921
Robert Khasanovcbc57032014-12-09 16:38:41 +0000922multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
923 RegisterClass SrcRC, Predicate prd> {
924 let Predicates = [prd] in
925 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
926 let Predicates = [prd, HasVLX] in {
927 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
928 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
929 }
930}
931
Igor Breger0aeda372016-02-07 08:30:50 +0000932let isCodeGenOnly = 1 in {
933defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000935defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000936 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000937}
938let isAsmParserOnly = 1 in {
939 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
940 GR32, HasBWI>;
941 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
942 GR32, HasBWI>;
943}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
945 HasAVX512>;
946defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
947 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000948
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000950 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953
Igor Breger21296d22015-10-20 11:56:42 +0000954// Provide aliases for broadcast from the same register class that
955// automatically does the extract.
956multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
957 X86VectorVTInfo SrcInfo> {
958 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
959 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
960 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
961}
962
963multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
964 AVX512VLVectorVTInfo _, Predicate prd> {
965 let Predicates = [prd] in {
966 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
967 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
968 EVEX_V512;
969 // Defined separately to avoid redefinition.
970 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
971 }
972 let Predicates = [prd, HasVLX] in {
973 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
974 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
975 EVEX_V256;
976 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
977 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000978 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979}
980
Igor Breger21296d22015-10-20 11:56:42 +0000981defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
982 avx512vl_i8_info, HasBWI>;
983defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
984 avx512vl_i16_info, HasBWI>;
985defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
986 avx512vl_i32_info, HasAVX512>;
987defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
988 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000990multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
991 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000992 let mayLoad = 1 in
993 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
994 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
995 (_Dst.VT (X86SubVBroadcast
996 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
997 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000998}
999
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001000defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1001 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001002 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1004 v16f32_info, v4f32x_info>,
1005 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1006defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1007 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001008 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1010 v8f64_info, v4f64x_info>, VEX_W,
1011 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1012
1013let Predicates = [HasVLX] in {
1014defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1015 v8i32x_info, v4i32x_info>,
1016 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1017defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1018 v8f32x_info, v4f32x_info>,
1019 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1020}
1021let Predicates = [HasVLX, HasDQI] in {
1022defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1023 v4i64x_info, v2i64x_info>, VEX_W,
1024 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1025defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1026 v4f64x_info, v2f64x_info>, VEX_W,
1027 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1028}
1029let Predicates = [HasDQI] in {
1030defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1031 v8i64_info, v2i64x_info>, VEX_W,
1032 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1033defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1034 v16i32_info, v8i32x_info>,
1035 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1036defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1037 v8f64_info, v2f64x_info>, VEX_W,
1038 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1039defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1040 v16f32_info, v8f32x_info>,
1041 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1042}
Adam Nemet73f72e12014-06-27 00:43:38 +00001043
Igor Bregerfa798a92015-11-02 07:39:36 +00001044multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1045 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1046 SDNode OpNode = X86SubVBroadcast> {
1047
1048 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1049 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1050 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1051 T8PD, EVEX;
1052 let mayLoad = 1 in
1053 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1054 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1055 (_Dst.VT (OpNode
1056 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1057 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1058}
1059
1060multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1061 AVX512VLVectorVTInfo _> {
1062 let Predicates = [HasDQI] in
1063 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1064 EVEX_V512;
1065 let Predicates = [HasDQI, HasVLX] in
1066 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1067 EVEX_V256;
1068}
1069
1070multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1071 AVX512VLVectorVTInfo _> :
1072 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1073
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1076 X86SubV32x2Broadcast>, EVEX_V128;
1077}
1078
1079defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1080 avx512vl_i32_info>;
1081defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1082 avx512vl_f32_info>;
1083
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001084def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001085 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001086def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1087 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1088
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001089def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001090 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001091def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1092 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094// Provide fallback in case the load node that is used in the patterns above
1095// is used by additional users, which prevents the pattern selection.
1096def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001097 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001100
1101
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001102//===----------------------------------------------------------------------===//
1103// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1104//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001105multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1106 X86VectorVTInfo _, RegisterClass KRC> {
1107 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001108 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001109 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110}
1111
Asaf Badouh0d957b82015-11-18 09:42:45 +00001112multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1113 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1114 let Predicates = [HasCDI] in
1115 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1116 let Predicates = [HasCDI, HasVLX] in {
1117 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1118 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1119 }
1120}
1121
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001122defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001123 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001124defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001125 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
1127//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001128// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001129multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001130 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.RC:$src3),
1134 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001135 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001136 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001138 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001139 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001140 (ins _.RC:$src2, _.MemOp:$src3),
1141 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001142 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001143 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1144 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001145 }
1146}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001147multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001148 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001150 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001151 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1152 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1153 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001154 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001155 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001156 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001157}
1158
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001160 AVX512VLVectorVTInfo VTInfo,
1161 AVX512VLVectorVTInfo ShuffleMask> {
1162 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1163 ShuffleMask.info512>,
1164 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1165 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001166 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001167 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1168 ShuffleMask.info128>,
1169 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1170 ShuffleMask.info128>, EVEX_V128;
1171 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1172 ShuffleMask.info256>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1174 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 }
1176}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001177
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001178multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001179 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001180 AVX512VLVectorVTInfo Idx,
1181 Predicate Prd> {
1182 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001183 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1184 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001185 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001186 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1187 Idx.info128>, EVEX_V128;
1188 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1189 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001190 }
1191}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001192
Craig Topperaad5f112015-11-30 00:13:24 +00001193defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1194 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1195defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1196 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001197defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1198 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1199 VEX_W, EVEX_CD8<16, CD8VF>;
1200defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1201 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1202 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001203defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1204 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1205defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1206 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001207
Craig Topperaad5f112015-11-30 00:13:24 +00001208// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001209multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001210 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211let Constraints = "$src1 = $dst" in {
1212 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1213 (ins IdxVT.RC:$src2, _.RC:$src3),
1214 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001215 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 AVX5128IBase;
1217
1218 let mayLoad = 1 in
1219 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1220 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1221 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001222 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001223 (bitconvert (_.LdFrag addr:$src3))))>,
1224 EVEX_4V, AVX5128IBase;
1225 }
1226}
1227multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001228 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 let mayLoad = 1, Constraints = "$src1 = $dst" in
1230 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1231 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1232 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1233 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001234 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1236 AVX5128IBase, EVEX_4V, EVEX_B;
1237}
1238
1239multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001240 AVX512VLVectorVTInfo VTInfo,
1241 AVX512VLVectorVTInfo ShuffleMask> {
1242 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001243 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001244 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001245 ShuffleMask.info512>, EVEX_V512;
1246 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001247 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001248 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001250 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001251 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1254 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255 }
1256}
1257
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001258multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001259 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001260 AVX512VLVectorVTInfo Idx,
1261 Predicate Prd> {
1262 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001263 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1264 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001265 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001266 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1267 Idx.info128>, EVEX_V128;
1268 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1269 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 }
1271}
1272
Craig Toppera47576f2015-11-26 20:21:29 +00001273defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001274 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001275defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001277defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1278 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1279 VEX_W, EVEX_CD8<16, CD8VF>;
1280defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1281 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1282 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001283defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001284 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001285defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001286 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001287
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001288//===----------------------------------------------------------------------===//
1289// AVX-512 - BLEND using mask
1290//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001291multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1292 let ExeDomain = _.ExeDomain in {
1293 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1294 (ins _.RC:$src1, _.RC:$src2),
1295 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001296 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001297 []>, EVEX_4V;
1298 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1299 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001300 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001301 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001302 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1303 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1304 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1305 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1306 !strconcat(OpcodeStr,
1307 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1308 []>, EVEX_4V, EVEX_KZ;
1309 let mayLoad = 1 in {
1310 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1311 (ins _.RC:$src1, _.MemOp:$src2),
1312 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001313 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001314 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1315 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1316 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001317 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001318 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001319 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1320 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1321 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1322 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1323 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1324 !strconcat(OpcodeStr,
1325 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1326 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1327 }
1328 }
1329}
1330multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1331
1332 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1333 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1334 !strconcat(OpcodeStr,
1335 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1336 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1337 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1338 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001339 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001340
1341 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1345 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001346 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348}
1349
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1351 AVX512VLVectorVTInfo VTInfo> {
1352 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1353 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001354
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 let Predicates = [HasVLX] in {
1356 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1357 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1358 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1359 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1360 }
1361}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001362
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001363multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1364 AVX512VLVectorVTInfo VTInfo> {
1365 let Predicates = [HasBWI] in
1366 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001367
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001368 let Predicates = [HasBWI, HasVLX] in {
1369 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1370 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1371 }
1372}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001375defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1376defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1377defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1378defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1379defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1380defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001381
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383let Predicates = [HasAVX512] in {
1384def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1385 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001386 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001387 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001388 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1389 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1390
1391def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1392 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001393 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001394 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1396 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1397}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001398//===----------------------------------------------------------------------===//
1399// Compare Instructions
1400//===----------------------------------------------------------------------===//
1401
1402// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001403
1404multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1405
1406 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1407 (outs _.KRC:$dst),
1408 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1409 "vcmp${cc}"#_.Suffix,
1410 "$src2, $src1", "$src1, $src2",
1411 (OpNode (_.VT _.RC:$src1),
1412 (_.VT _.RC:$src2),
1413 imm:$cc)>, EVEX_4V;
1414 let mayLoad = 1 in
1415 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1416 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001417 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1422 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1423
1424 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001428 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 (OpNodeRnd (_.VT _.RC:$src1),
1430 (_.VT _.RC:$src2),
1431 imm:$cc,
1432 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1433 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001434 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001435 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1436 (outs VK1:$dst),
1437 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1438 "vcmp"#_.Suffix,
1439 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1440 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1441 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001442 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001443 "vcmp"#_.Suffix,
1444 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1445 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1446
1447 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1448 (outs _.KRC:$dst),
1449 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1450 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001451 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001452 EVEX_4V, EVEX_B;
1453 }// let isAsmParserOnly = 1, hasSideEffects = 0
1454
1455 let isCodeGenOnly = 1 in {
1456 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1457 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1458 !strconcat("vcmp${cc}", _.Suffix,
1459 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1460 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1461 _.FRC:$src2,
1462 imm:$cc))],
1463 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001464 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001465 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1466 (outs _.KRC:$dst),
1467 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1468 !strconcat("vcmp${cc}", _.Suffix,
1469 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1470 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1471 (_.ScalarLdFrag addr:$src2),
1472 imm:$cc))],
1473 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001474 }
1475}
1476
1477let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001478 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1479 AVX512XSIi8Base;
1480 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1481 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001482}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001484multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1485 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001487 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1488 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1489 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001491 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1494 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1495 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1496 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001498 def rrk : AVX512BI<opc, MRMSrcReg,
1499 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1500 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1501 "$dst {${mask}}, $src1, $src2}"),
1502 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1503 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1504 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1505 let mayLoad = 1 in
1506 def rmk : AVX512BI<opc, MRMSrcMem,
1507 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1508 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1509 "$dst {${mask}}, $src1, $src2}"),
1510 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1511 (OpNode (_.VT _.RC:$src1),
1512 (_.VT (bitconvert
1513 (_.LdFrag addr:$src2))))))],
1514 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001515}
1516
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001517multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001518 X86VectorVTInfo _> :
1519 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001520 let mayLoad = 1 in {
1521 def rmb : AVX512BI<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1523 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1524 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1525 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1526 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1527 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1528 def rmbk : AVX512BI<opc, MRMSrcMem,
1529 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1530 _.ScalarMemOp:$src2),
1531 !strconcat(OpcodeStr,
1532 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1533 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1535 (OpNode (_.VT _.RC:$src1),
1536 (X86VBroadcast
1537 (_.ScalarLdFrag addr:$src2)))))],
1538 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1539 }
1540}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001542multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1543 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1544 let Predicates = [prd] in
1545 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1546 EVEX_V512;
1547
1548 let Predicates = [prd, HasVLX] in {
1549 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1550 EVEX_V256;
1551 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1552 EVEX_V128;
1553 }
1554}
1555
1556multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1557 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1558 Predicate prd> {
1559 let Predicates = [prd] in
1560 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1561 EVEX_V512;
1562
1563 let Predicates = [prd, HasVLX] in {
1564 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1565 EVEX_V256;
1566 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1567 EVEX_V128;
1568 }
1569}
1570
1571defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1572 avx512vl_i8_info, HasBWI>,
1573 EVEX_CD8<8, CD8VF>;
1574
1575defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1576 avx512vl_i16_info, HasBWI>,
1577 EVEX_CD8<16, CD8VF>;
1578
Robert Khasanovf70f7982014-09-18 14:06:55 +00001579defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001580 avx512vl_i32_info, HasAVX512>,
1581 EVEX_CD8<32, CD8VF>;
1582
Robert Khasanovf70f7982014-09-18 14:06:55 +00001583defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001584 avx512vl_i64_info, HasAVX512>,
1585 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1586
1587defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1588 avx512vl_i8_info, HasBWI>,
1589 EVEX_CD8<8, CD8VF>;
1590
1591defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1592 avx512vl_i16_info, HasBWI>,
1593 EVEX_CD8<16, CD8VF>;
1594
Robert Khasanovf70f7982014-09-18 14:06:55 +00001595defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001596 avx512vl_i32_info, HasAVX512>,
1597 EVEX_CD8<32, CD8VF>;
1598
Robert Khasanovf70f7982014-09-18 14:06:55 +00001599defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001600 avx512vl_i64_info, HasAVX512>,
1601 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602
1603def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1606 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1607
1608def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001609 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1611 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1612
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1614 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001616 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001617 !strconcat("vpcmp${cc}", Suffix,
1618 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001619 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1620 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001621 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001624 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001625 !strconcat("vpcmp${cc}", Suffix,
1626 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001627 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1628 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001629 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001630 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1631 def rrik : AVX512AIi8<opc, MRMSrcReg,
1632 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst {${mask}}|",
1636 "$dst {${mask}}, $src1, $src2}"),
1637 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1638 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001639 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001640 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1641 let mayLoad = 1 in
1642 def rmik : AVX512AIi8<opc, MRMSrcMem,
1643 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001644 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001645 !strconcat("vpcmp${cc}", Suffix,
1646 "\t{$src2, $src1, $dst {${mask}}|",
1647 "$dst {${mask}}, $src1, $src2}"),
1648 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1649 (OpNode (_.VT _.RC:$src1),
1650 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001651 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001652 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1653
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001655 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001657 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001658 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1659 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001660 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001661 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001663 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1665 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001666 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1668 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001669 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001670 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001671 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1672 "$dst {${mask}}, $src1, $src2, $cc}"),
1673 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001674 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1676 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001677 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 !strconcat("vpcmp", Suffix,
1679 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1680 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001681 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682 }
1683}
1684
Robert Khasanov29e3b962014-08-27 09:34:37 +00001685multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001686 X86VectorVTInfo _> :
1687 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001688 def rmib : AVX512AIi8<opc, MRMSrcMem,
1689 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001690 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 !strconcat("vpcmp${cc}", Suffix,
1692 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1693 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1694 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1695 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001696 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1698 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001700 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 !strconcat("vpcmp${cc}", Suffix,
1702 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1703 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1704 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1705 (OpNode (_.VT _.RC:$src1),
1706 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001707 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001708 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001711 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1713 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001714 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001715 !strconcat("vpcmp", Suffix,
1716 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1717 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1718 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1719 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1720 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001721 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001722 !strconcat("vpcmp", Suffix,
1723 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1724 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1725 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1726 }
1727}
1728
1729multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1730 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1731 let Predicates = [prd] in
1732 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1733
1734 let Predicates = [prd, HasVLX] in {
1735 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1736 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1737 }
1738}
1739
1740multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1741 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1742 let Predicates = [prd] in
1743 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1744 EVEX_V512;
1745
1746 let Predicates = [prd, HasVLX] in {
1747 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1748 EVEX_V256;
1749 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1750 EVEX_V128;
1751 }
1752}
1753
1754defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1755 HasBWI>, EVEX_CD8<8, CD8VF>;
1756defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1757 HasBWI>, EVEX_CD8<8, CD8VF>;
1758
1759defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1760 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1761defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1762 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1763
Robert Khasanovf70f7982014-09-18 14:06:55 +00001764defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001765 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001766defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 HasAVX512>, EVEX_CD8<32, CD8VF>;
1768
Robert Khasanovf70f7982014-09-18 14:06:55 +00001769defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001770 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001771defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001772 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001774multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001776 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1777 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1778 "vcmp${cc}"#_.Suffix,
1779 "$src2, $src1", "$src1, $src2",
1780 (X86cmpm (_.VT _.RC:$src1),
1781 (_.VT _.RC:$src2),
1782 imm:$cc)>;
1783
1784 let mayLoad = 1 in {
1785 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1786 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1791 imm:$cc)>;
1792
1793 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1794 (outs _.KRC:$dst),
1795 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "${src2}"##_.BroadcastStr##", $src1",
1798 "$src1, ${src2}"##_.BroadcastStr,
1799 (X86cmpm (_.VT _.RC:$src1),
1800 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1801 imm:$cc)>,EVEX_B;
1802 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001804 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001805 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1806 (outs _.KRC:$dst),
1807 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1808 "vcmp"#_.Suffix,
1809 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1810
1811 let mayLoad = 1 in {
1812 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1813 (outs _.KRC:$dst),
1814 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1815 "vcmp"#_.Suffix,
1816 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1817
1818 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1819 (outs _.KRC:$dst),
1820 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1821 "vcmp"#_.Suffix,
1822 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1823 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1824 }
1825 }
1826}
1827
1828multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1829 // comparison code form (VCMP[EQ/LT/LE/...]
1830 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1831 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1832 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001833 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001834 (X86cmpmRnd (_.VT _.RC:$src1),
1835 (_.VT _.RC:$src2),
1836 imm:$cc,
1837 (i32 FROUND_NO_EXC))>, EVEX_B;
1838
1839 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1840 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1841 (outs _.KRC:$dst),
1842 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1843 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001844 "$cc, {sae}, $src2, $src1",
1845 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001846 }
1847}
1848
1849multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1850 let Predicates = [HasAVX512] in {
1851 defm Z : avx512_vcmp_common<_.info512>,
1852 avx512_vcmp_sae<_.info512>, EVEX_V512;
1853
1854 }
1855 let Predicates = [HasAVX512,HasVLX] in {
1856 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1857 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001858 }
1859}
1860
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001861defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1862 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1863defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1864 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865
1866def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1867 (COPY_TO_REGCLASS (VCMPPSZrri
1868 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1869 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1870 imm:$cc), VK8)>;
1871def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1872 (COPY_TO_REGCLASS (VPCMPDZrri
1873 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1874 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1875 imm:$cc), VK8)>;
1876def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1877 (COPY_TO_REGCLASS (VPCMPUDZrri
1878 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1879 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1880 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001881
Asaf Badouh572bbce2015-09-20 08:46:07 +00001882// ----------------------------------------------------------------
1883// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001884//handle fpclass instruction mask = op(reg_scalar,imm)
1885// op(mem_scalar,imm)
1886multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1887 X86VectorVTInfo _, Predicate prd> {
1888 let Predicates = [prd] in {
1889 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1890 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001891 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001892 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1893 (i32 imm:$src2)))], NoItinerary>;
1894 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1895 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1896 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001897 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001898 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1899 (OpNode (_.VT _.RC:$src1),
1900 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1901 let mayLoad = 1, AddedComplexity = 20 in {
1902 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1903 (ins _.MemOp:$src1, i32u8imm:$src2),
1904 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001905 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001906 [(set _.KRC:$dst,
1907 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1908 (i32 imm:$src2)))], NoItinerary>;
1909 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1910 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1911 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001912 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001913 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1914 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1915 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1916 }
1917 }
1918}
1919
Asaf Badouh572bbce2015-09-20 08:46:07 +00001920//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1921// fpclass(reg_vec, mem_vec, imm)
1922// fpclass(reg_vec, broadcast(eltVt), imm)
1923multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1924 X86VectorVTInfo _, string mem, string broadcast>{
1925 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1926 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001927 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001928 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1929 (i32 imm:$src2)))], NoItinerary>;
1930 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1931 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1932 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001933 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001934 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1935 (OpNode (_.VT _.RC:$src1),
1936 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1937 let mayLoad = 1 in {
1938 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1939 (ins _.MemOp:$src1, i32u8imm:$src2),
1940 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001941 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001942 [(set _.KRC:$dst,(OpNode
1943 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1944 (i32 imm:$src2)))], NoItinerary>;
1945 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1946 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1947 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001948 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001949 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1950 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1951 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1952 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1953 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1954 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001955 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001956 ##_.BroadcastStr##", $src2}",
1957 [(set _.KRC:$dst,(OpNode
1958 (_.VT (X86VBroadcast
1959 (_.ScalarLdFrag addr:$src1))),
1960 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1961 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 _.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2))))], NoItinerary>,
1970 EVEX_B, EVEX_K;
1971 }
1972}
1973
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974multiclass avx512_vector_fpclass_all<string OpcodeStr,
1975 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1976 string broadcast>{
1977 let Predicates = [prd] in {
1978 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1979 broadcast>, EVEX_V512;
1980 }
1981 let Predicates = [prd, HasVLX] in {
1982 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1983 broadcast>, EVEX_V128;
1984 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1985 broadcast>, EVEX_V256;
1986 }
1987}
1988
1989multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001990 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001991 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001992 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001993 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001994 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1995 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1996 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1997 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1998 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001999}
2000
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2002 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002003
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002004//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005// Mask register copy, including
2006// - copy between mask registers
2007// - load/store mask registers
2008// - copy from GPR to mask register and vice versa
2009//
2010multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2011 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002012 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002013 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002015 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 let mayLoad = 1 in
2017 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002018 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002019 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002020 let mayStore = 1 in
2021 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002022 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2023 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024 }
2025}
2026
2027multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2028 string OpcodeStr,
2029 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002030 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002032 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002034 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035 }
2036}
2037
Robert Khasanov74acbb72014-07-23 14:49:42 +00002038let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002039 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002040 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2041 VEX, PD;
2042
2043let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002044 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002045 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002046 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047
2048let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002049 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2050 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002051 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2052 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2054 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002055 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2056 VEX, XD, VEX_W;
2057}
2058
2059// GR from/to mask register
2060let Predicates = [HasDQI] in {
2061 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2062 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2063 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2064 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2065}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002066let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2068 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2069 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2070 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002071}
2072let Predicates = [HasBWI] in {
2073 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2074 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2075}
2076let Predicates = [HasBWI] in {
2077 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2078 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2079}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080
Robert Khasanov74acbb72014-07-23 14:49:42 +00002081// Load/store kreg
2082let Predicates = [HasDQI] in {
2083 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2084 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002085 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2086 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002087
2088 def : Pat<(store VK4:$src, addr:$dst),
2089 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2090 def : Pat<(store VK2:$src, addr:$dst),
2091 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002092 def : Pat<(store VK1:$src, addr:$dst),
2093 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002094
2095 def : Pat<(v2i1 (load addr:$src)),
2096 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2097 def : Pat<(v4i1 (load addr:$src)),
2098 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002099}
2100let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002101 def : Pat<(store VK1:$src, addr:$dst),
2102 (MOV8mr addr:$dst,
2103 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2104 sub_8bit))>;
2105 def : Pat<(store VK2:$src, addr:$dst),
2106 (MOV8mr addr:$dst,
2107 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2108 sub_8bit))>;
2109 def : Pat<(store VK4:$src, addr:$dst),
2110 (MOV8mr addr:$dst,
2111 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002112 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002113 def : Pat<(store VK8:$src, addr:$dst),
2114 (MOV8mr addr:$dst,
2115 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2116 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002117
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002118 def : Pat<(v8i1 (load addr:$src)),
2119 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2120 def : Pat<(v2i1 (load addr:$src)),
2121 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2122 def : Pat<(v4i1 (load addr:$src)),
2123 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002124}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002125
Robert Khasanov74acbb72014-07-23 14:49:42 +00002126let Predicates = [HasAVX512] in {
2127 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002128 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002129 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002130 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002131 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2132 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002133}
2134let Predicates = [HasBWI] in {
2135 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2136 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002137 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2138 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002139 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2140 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002141 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2142 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002143}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002144
Robert Khasanov74acbb72014-07-23 14:49:42 +00002145let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002146 def : Pat<(i1 (trunc (i64 GR64:$src))),
2147 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2148 (i32 1))), VK1)>;
2149
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002150 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002151 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002152
2153 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002154 (COPY_TO_REGCLASS
2155 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2156 VK1)>;
2157 def : Pat<(i1 (trunc (i16 GR16:$src))),
2158 (COPY_TO_REGCLASS
2159 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2160 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002161
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002162 def : Pat<(i32 (zext VK1:$src)),
2163 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002164 def : Pat<(i32 (anyext VK1:$src)),
2165 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002166
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002167 def : Pat<(i8 (zext VK1:$src)),
2168 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002169 (AND32ri (KMOVWrk
2170 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002171 def : Pat<(i8 (anyext VK1:$src)),
2172 (EXTRACT_SUBREG
2173 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2174
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002175 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002176 (AND64ri8 (SUBREG_TO_REG (i64 0),
2177 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002178 def : Pat<(i16 (zext VK1:$src)),
2179 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002180 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2181 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002183def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2184 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2185def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2186 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2187def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2188 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2189def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2190 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2191def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2192 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2193def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2194 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002195
Igor Bregerd6c187b2016-01-27 08:43:25 +00002196def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2197def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2198def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2199
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002200// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002201let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202 // GR from/to 8-bit mask without native support
2203 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2204 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002205 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2207 (EXTRACT_SUBREG
2208 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2209 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002210}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002211
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002212let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002213 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002214 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002215 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002216 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002217}
2218let Predicates = [HasBWI] in {
2219 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2220 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2221 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2222 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223}
2224
2225// Mask unary operation
2226// - KNOT
2227multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002228 RegisterClass KRC, SDPatternOperator OpNode,
2229 Predicate prd> {
2230 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002231 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002232 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002233 [(set KRC:$dst, (OpNode KRC:$src))]>;
2234}
2235
Robert Khasanov74acbb72014-07-23 14:49:42 +00002236multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2237 SDPatternOperator OpNode> {
2238 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2239 HasDQI>, VEX, PD;
2240 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2241 HasAVX512>, VEX, PS;
2242 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2243 HasBWI>, VEX, PD, VEX_W;
2244 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2245 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246}
2247
Robert Khasanov74acbb72014-07-23 14:49:42 +00002248defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002250multiclass avx512_mask_unop_int<string IntName, string InstName> {
2251 let Predicates = [HasAVX512] in
2252 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2253 (i16 GR16:$src)),
2254 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2255 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2256}
2257defm : avx512_mask_unop_int<"knot", "KNOT">;
2258
Robert Khasanov74acbb72014-07-23 14:49:42 +00002259let Predicates = [HasDQI] in
2260def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2261let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002263let Predicates = [HasBWI] in
2264def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2265let Predicates = [HasBWI] in
2266def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2267
2268// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002269let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002270def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2271 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272def : Pat<(not VK8:$src),
2273 (COPY_TO_REGCLASS
2274 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002275}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002276def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2277 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2278def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2279 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280
2281// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002282// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002284 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002285 Predicate prd, bit IsCommutable> {
2286 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2288 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002289 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002290 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2291}
2292
Robert Khasanov595683d2014-07-28 13:46:45 +00002293multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002294 SDPatternOperator OpNode, bit IsCommutable,
2295 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002296 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002297 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002298 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002299 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002300 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002301 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002302 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002303 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304}
2305
2306def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2307def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2308
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002309defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2310defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2311defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2312defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2313defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002314defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002315
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002316multiclass avx512_mask_binop_int<string IntName, string InstName> {
2317 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002318 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2319 (i16 GR16:$src1), (i16 GR16:$src2)),
2320 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2321 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2322 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323}
2324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002325defm : avx512_mask_binop_int<"kand", "KAND">;
2326defm : avx512_mask_binop_int<"kandn", "KANDN">;
2327defm : avx512_mask_binop_int<"kor", "KOR">;
2328defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2329defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002330
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002332 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2333 // for the DQI set, this type is legal and KxxxB instruction is used
2334 let Predicates = [NoDQI] in
2335 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2336 (COPY_TO_REGCLASS
2337 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2338 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2339
2340 // All types smaller than 8 bits require conversion anyway
2341 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2342 (COPY_TO_REGCLASS (Inst
2343 (COPY_TO_REGCLASS VK1:$src1, VK16),
2344 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2345 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2346 (COPY_TO_REGCLASS (Inst
2347 (COPY_TO_REGCLASS VK2:$src1, VK16),
2348 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2349 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2350 (COPY_TO_REGCLASS (Inst
2351 (COPY_TO_REGCLASS VK4:$src1, VK16),
2352 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002353}
2354
2355defm : avx512_binop_pat<and, KANDWrr>;
2356defm : avx512_binop_pat<andn, KANDNWrr>;
2357defm : avx512_binop_pat<or, KORWrr>;
2358defm : avx512_binop_pat<xnor, KXNORWrr>;
2359defm : avx512_binop_pat<xor, KXORWrr>;
2360
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002361def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2362 (KXNORWrr VK16:$src1, VK16:$src2)>;
2363def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002364 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002365def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002366 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002367def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002368 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002369
2370let Predicates = [NoDQI] in
2371def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2372 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2373 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2374
2375def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2376 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2377 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2378
2379def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2380 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2381 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2382
2383def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2384 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2385 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2386
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002388multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2389 RegisterClass KRCSrc, Predicate prd> {
2390 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002391 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002392 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2393 (ins KRC:$src1, KRC:$src2),
2394 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2395 VEX_4V, VEX_L;
2396
2397 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2398 (!cast<Instruction>(NAME##rr)
2399 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2400 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2401 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402}
2403
Igor Bregera54a1a82015-09-08 13:10:00 +00002404defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2405defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2406defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002407
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408// Mask bit testing
2409multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002410 SDNode OpNode, Predicate prd> {
2411 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002413 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2415}
2416
Igor Breger5ea0a6812015-08-31 13:30:19 +00002417multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2418 Predicate prdW = HasAVX512> {
2419 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2420 VEX, PD;
2421 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2422 VEX, PS;
2423 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2424 VEX, PS, VEX_W;
2425 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2426 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427}
2428
2429defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002430defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002431
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432// Mask shift
2433multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2434 SDNode OpNode> {
2435 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002436 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002438 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2440}
2441
2442multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2443 SDNode OpNode> {
2444 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002445 VEX, TAPD, VEX_W;
2446 let Predicates = [HasDQI] in
2447 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2448 VEX, TAPD;
2449 let Predicates = [HasBWI] in {
2450 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2451 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002452 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2453 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002454 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455}
2456
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002457defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2458defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459
2460// Mask setting all 0s or 1s
2461multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2462 let Predicates = [HasAVX512] in
2463 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2464 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2465 [(set KRC:$dst, (VT Val))]>;
2466}
2467
2468multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002469 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002470 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002471 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2472 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473}
2474
2475defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2476defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2477
2478// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2479let Predicates = [HasAVX512] in {
2480 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2481 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002482 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2483 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002484 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002485 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2486 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002488
2489// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2490multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2491 RegisterClass RC, ValueType VT> {
2492 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2493 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2494
2495 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2496 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2497}
2498
2499defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2500defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2501defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2502defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2503defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2504
2505defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2506defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2507defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2508defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2509
2510defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2511defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2512defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2513
2514defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2515defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2516
2517defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002518
Igor Breger999ac752016-03-08 15:21:25 +00002519def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2520 (v2i1 (COPY_TO_REGCLASS
2521 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2522 VK2))>;
2523def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2524 (v4i1 (COPY_TO_REGCLASS
2525 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2526 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2528 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002529def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2530 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002531def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2532 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2533
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002534def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002535 (v8i1 (COPY_TO_REGCLASS
2536 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2537 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002538
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002539def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2540 (v4i1 (COPY_TO_REGCLASS
2541 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2542 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543//===----------------------------------------------------------------------===//
2544// AVX-512 - Aligned and unaligned load and store
2545//
2546
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002547
2548multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002549 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002550 bit IsReMaterializable = 1,
2551 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002552 let hasSideEffects = 0 in {
2553 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002554 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002555 _.ExeDomain>, EVEX;
2556 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2557 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002558 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002559 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002560 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2561 (_.VT _.RC:$src),
2562 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002563 EVEX, EVEX_KZ;
2564
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002565 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2566 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002567 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002568 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002569 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2570 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002571
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002572 let Constraints = "$src0 = $dst" in {
2573 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2574 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2575 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2576 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002577 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002578 (_.VT _.RC:$src1),
2579 (_.VT _.RC:$src0))))], _.ExeDomain>,
2580 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002581 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002582 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2583 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002584 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2585 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002586 [(set _.RC:$dst, (_.VT
2587 (vselect _.KRCWM:$mask,
2588 (_.VT (bitconvert (ld_frag addr:$src1))),
2589 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002590 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002591 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002592 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2593 (ins _.KRCWM:$mask, _.MemOp:$src),
2594 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2595 "${dst} {${mask}} {z}, $src}",
2596 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2597 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2598 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002599 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002600 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2601 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2602
2603 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2604 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2605
2606 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2607 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2608 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002609}
2610
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002611multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2612 AVX512VLVectorVTInfo _,
2613 Predicate prd,
2614 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002615 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002616 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002617 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002618
2619 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002620 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002621 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002623 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002624 }
2625}
2626
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002627multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2628 AVX512VLVectorVTInfo _,
2629 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002630 bit IsReMaterializable = 1,
2631 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002632 let Predicates = [prd] in
2633 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002634 masked_load_unaligned, IsReMaterializable,
2635 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002636
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002637 let Predicates = [prd, HasVLX] in {
2638 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002639 masked_load_unaligned, IsReMaterializable,
2640 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002641 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002642 masked_load_unaligned, IsReMaterializable,
2643 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 }
2645}
2646
2647multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002648 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002649
2650 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2651 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2652 [], _.ExeDomain>, EVEX;
2653 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2654 (ins _.KRCWM:$mask, _.RC:$src),
2655 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2656 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002657 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002658 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002660 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 "${dst} {${mask}} {z}, $src}",
2662 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002663
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002664 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002666 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002668 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2670 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2671 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002672 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002673
2674 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2675 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2676 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002677}
2678
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002679
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2681 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002682 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002683 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2684 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002685
2686 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002687 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2688 masked_store_unaligned>, EVEX_V256;
2689 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2690 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002691 }
2692}
2693
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2695 AVX512VLVectorVTInfo _, Predicate prd> {
2696 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002697 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2698 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699
2700 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002701 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2702 masked_store_aligned256>, EVEX_V256;
2703 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2704 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 }
2706}
2707
2708defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2709 HasAVX512>,
2710 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2711 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2712
2713defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2714 HasAVX512>,
2715 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2716 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2717
Craig Topperc9293492016-02-26 06:50:29 +00002718defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2719 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002721 PS, EVEX_CD8<32, CD8VF>;
2722
Craig Topperc9293492016-02-26 06:50:29 +00002723defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2724 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002725 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2726 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002728defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2729 HasAVX512>,
2730 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2731 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002732
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002733defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2734 HasAVX512>,
2735 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2736 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002737
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2739 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2741
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002742defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2743 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002744 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2745
Craig Topperc9293492016-02-26 06:50:29 +00002746defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2747 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2750
Craig Topperc9293492016-02-26 06:50:29 +00002751defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2752 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002754 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002755
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002756let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002757def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002758 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002759 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002760 VK8), VR512:$src)>;
2761
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002762def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002763 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002764 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002765}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002766
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002767// Move Int Doubleword to Packed Double Int
2768//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002769def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002770 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771 [(set VR128X:$dst,
2772 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002773 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002774def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002775 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002776 [(set VR128X:$dst,
2777 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002778 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002779def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002780 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002781 [(set VR128X:$dst,
2782 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002783 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002784let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2785def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2786 (ins i64mem:$src),
2787 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002788 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002789let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002790def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002791 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002792 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002794def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002795 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002796 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002798def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002799 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002800 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2802 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002803}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804
2805// Move Int Doubleword to Single Scalar
2806//
Craig Topper88adf2a2013-10-12 05:41:08 +00002807let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002808def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002809 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002811 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002813def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002814 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002815 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002816 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002817}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002819// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002821def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002822 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002823 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002825 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002826def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002827 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002828 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002829 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002831 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002832
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002833// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002834//
2835def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002836 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002837 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2838 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002839 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002840 Requires<[HasAVX512, In64BitMode]>;
2841
Craig Topperc648c9b2015-12-28 06:11:42 +00002842let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2843def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2844 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002845 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002846 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847
Craig Topperc648c9b2015-12-28 06:11:42 +00002848def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2849 (ins i64mem:$dst, VR128X:$src),
2850 "vmovq\t{$src, $dst|$dst, $src}",
2851 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2852 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002853 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002854 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2855
2856let hasSideEffects = 0 in
2857def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2858 (ins VR128X:$src),
2859 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002860 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002861
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862// Move Scalar Single to Double Int
2863//
Craig Topper88adf2a2013-10-12 05:41:08 +00002864let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002865def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002867 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002868 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002869 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002870def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002871 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002872 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002874 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002875}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002876
2877// Move Quadword Int to Packed Quadword Int
2878//
Craig Topperc648c9b2015-12-28 06:11:42 +00002879def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002880 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002881 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882 [(set VR128X:$dst,
2883 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002884 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885
2886//===----------------------------------------------------------------------===//
2887// AVX-512 MOVSS, MOVSD
2888//===----------------------------------------------------------------------===//
2889
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002890multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002891 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002892 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002893 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002894 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002895 (_.VT (OpNode (_.VT _.RC:$src1),
2896 (_.VT _.RC:$src2))),
2897 IIC_SSE_MOV_S_RR>, EVEX_4V;
2898 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2899 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002900 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002901 (ins _.ScalarMemOp:$src),
2902 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002903 (_.VT (OpNode (_.VT _.RC:$src1),
2904 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002905 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2906 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002907 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002908 (ins _.RC:$src1, _.FRC:$src2),
2909 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2910 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2911 (scalar_to_vector _.FRC:$src2))))],
2912 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2913 let mayLoad = 1 in
2914 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2915 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2916 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2917 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2918 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002919 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002920 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2921 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2922 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2923 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002924 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002925 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2926 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2927 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002928 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002929}
2930
Asaf Badouh41ecf462015-12-06 13:26:56 +00002931defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2932 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002933
Asaf Badouh41ecf462015-12-06 13:26:56 +00002934defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2935 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002936
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002937def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002938 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2939 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002940
2941def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002942 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2943 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002945def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2946 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2947 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2948
Igor Breger4424aaa2015-11-19 07:58:33 +00002949defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2950 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2951 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2952 XS, EVEX_4V, VEX_LIG;
2953
2954defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2955 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2956 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2957 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002958
2959let Predicates = [HasAVX512] in {
2960 let AddedComplexity = 15 in {
2961 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2962 // MOVS{S,D} to the lower bits.
2963 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2964 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2965 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2966 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2967 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2968 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2969 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2970 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2971
2972 // Move low f32 and clear high bits.
2973 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2974 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002975 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002976 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2977 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2978 (SUBREG_TO_REG (i32 0),
2979 (VMOVSSZrr (v4i32 (V_SET0)),
2980 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2981 }
2982
2983 let AddedComplexity = 20 in {
2984 // MOVSSrm zeros the high parts of the register; represent this
2985 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2986 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2987 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2988 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2989 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2990 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2991 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2992
2993 // MOVSDrm zeros the high parts of the register; represent this
2994 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2995 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2996 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2997 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2998 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2999 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3000 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3001 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3002 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3003 def : Pat<(v2f64 (X86vzload addr:$src)),
3004 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3005
3006 // Represent the same patterns above but in the form they appear for
3007 // 256-bit types
3008 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3009 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003010 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3012 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3013 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3014 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3015 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3016 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003017 def : Pat<(v4f64 (X86vzload addr:$src)),
3018 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003019
3020 // Represent the same patterns above but in the form they appear for
3021 // 512-bit types
3022 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3023 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3024 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3025 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3026 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3027 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3028 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3029 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3030 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003031 def : Pat<(v8f64 (X86vzload addr:$src)),
3032 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033 }
3034 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3035 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3036 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3037 FR32X:$src)), sub_xmm)>;
3038 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3039 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3040 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3041 FR64X:$src)), sub_xmm)>;
3042 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3043 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003044 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045
3046 // Move low f64 and clear high bits.
3047 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3048 (SUBREG_TO_REG (i32 0),
3049 (VMOVSDZrr (v2f64 (V_SET0)),
3050 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3051
3052 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3053 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3054 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3055
3056 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003057 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058 addr:$dst),
3059 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003060 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 addr:$dst),
3062 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3063
3064 // Shuffle with VMOVSS
3065 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3066 (VMOVSSZrr (v4i32 VR128X:$src1),
3067 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3068 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3069 (VMOVSSZrr (v4f32 VR128X:$src1),
3070 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3071
3072 // 256-bit variants
3073 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3074 (SUBREG_TO_REG (i32 0),
3075 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3076 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3077 sub_xmm)>;
3078 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3079 (SUBREG_TO_REG (i32 0),
3080 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3081 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3082 sub_xmm)>;
3083
3084 // Shuffle with VMOVSD
3085 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3086 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3087 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3088 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3089 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3090 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3091 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3092 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3093
3094 // 256-bit variants
3095 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3096 (SUBREG_TO_REG (i32 0),
3097 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3098 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3099 sub_xmm)>;
3100 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3101 (SUBREG_TO_REG (i32 0),
3102 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3103 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3104 sub_xmm)>;
3105
3106 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3107 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3108 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3109 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3110 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3111 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3112 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3113 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3114}
3115
3116let AddedComplexity = 15 in
3117def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3118 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003119 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003120 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121 (v2i64 VR128X:$src))))],
3122 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3123
Igor Breger4ec5abf2015-11-03 07:30:17 +00003124let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3126 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003127 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128 [(set VR128X:$dst, (v2i64 (X86vzmovl
3129 (loadv2i64 addr:$src))))],
3130 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3131 EVEX_CD8<8, CD8VT8>;
3132
3133let Predicates = [HasAVX512] in {
3134 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3135 let AddedComplexity = 20 in {
3136 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3137 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003138 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3139 (VMOV64toPQIZrr GR64:$src)>;
3140 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3141 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003142
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3144 (VMOVDI2PDIZrm addr:$src)>;
3145 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3146 (VMOVDI2PDIZrm addr:$src)>;
3147 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3148 (VMOVZPQILo2PQIZrm addr:$src)>;
3149 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3150 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003151 def : Pat<(v2i64 (X86vzload addr:$src)),
3152 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003154
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3156 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3157 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3158 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3159 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3160 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3161 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003162 def : Pat<(v4i64 (X86vzload addr:$src)),
3163 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3164
3165 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3166 def : Pat<(v8i64 (X86vzload addr:$src)),
3167 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168}
3169
3170def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3171 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3172
3173def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3174 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3175
3176def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3177 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3178
3179def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3180 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3181
3182//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003183// AVX-512 - Non-temporals
3184//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003185let SchedRW = [WriteLoad] in {
3186 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3187 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3188 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3189 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3190 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003191
Robert Khasanoved882972014-08-13 10:46:00 +00003192 let Predicates = [HasAVX512, HasVLX] in {
3193 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3194 (ins i256mem:$src),
3195 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3196 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3197 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003198
Robert Khasanoved882972014-08-13 10:46:00 +00003199 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3200 (ins i128mem:$src),
3201 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3202 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3203 EVEX_CD8<64, CD8VF>;
3204 }
Adam Nemetefd07852014-06-18 16:51:10 +00003205}
3206
Igor Bregerd3341f52016-01-20 13:11:47 +00003207multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3208 PatFrag st_frag = alignednontemporalstore,
3209 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003210 let SchedRW = [WriteStore], mayStore = 1,
3211 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003212 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003213 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003214 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3215 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003216}
3217
Igor Bregerd3341f52016-01-20 13:11:47 +00003218multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3219 AVX512VLVectorVTInfo VTInfo> {
3220 let Predicates = [HasAVX512] in
3221 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003222
Igor Bregerd3341f52016-01-20 13:11:47 +00003223 let Predicates = [HasAVX512, HasVLX] in {
3224 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3225 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003226 }
3227}
3228
Igor Bregerd3341f52016-01-20 13:11:47 +00003229defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3230defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3231defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003232
Adam Nemet7f62b232014-06-10 16:39:53 +00003233//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003234// AVX-512 - Integer arithmetic
3235//
3236multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003237 X86VectorVTInfo _, OpndItins itins,
3238 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003239 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003240 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003241 "$src2, $src1", "$src1, $src2",
3242 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003243 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003244 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003245
Robert Khasanov545d1b72014-10-14 14:36:19 +00003246 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003247 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003248 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003249 "$src2, $src1", "$src1, $src2",
3250 (_.VT (OpNode _.RC:$src1,
3251 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003252 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003253 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003254}
3255
3256multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3257 X86VectorVTInfo _, OpndItins itins,
3258 bit IsCommutable = 0> :
3259 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3260 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003261 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003262 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003263 "${src2}"##_.BroadcastStr##", $src1",
3264 "$src1, ${src2}"##_.BroadcastStr,
3265 (_.VT (OpNode _.RC:$src1,
3266 (X86VBroadcast
3267 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003268 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003269 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003271
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003272multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3273 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3274 Predicate prd, bit IsCommutable = 0> {
3275 let Predicates = [prd] in
3276 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3277 IsCommutable>, EVEX_V512;
3278
3279 let Predicates = [prd, HasVLX] in {
3280 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3281 IsCommutable>, EVEX_V256;
3282 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3283 IsCommutable>, EVEX_V128;
3284 }
3285}
3286
Robert Khasanov545d1b72014-10-14 14:36:19 +00003287multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3288 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3289 Predicate prd, bit IsCommutable = 0> {
3290 let Predicates = [prd] in
3291 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3292 IsCommutable>, EVEX_V512;
3293
3294 let Predicates = [prd, HasVLX] in {
3295 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3296 IsCommutable>, EVEX_V256;
3297 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3298 IsCommutable>, EVEX_V128;
3299 }
3300}
3301
3302multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3303 OpndItins itins, Predicate prd,
3304 bit IsCommutable = 0> {
3305 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3306 itins, prd, IsCommutable>,
3307 VEX_W, EVEX_CD8<64, CD8VF>;
3308}
3309
3310multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3311 OpndItins itins, Predicate prd,
3312 bit IsCommutable = 0> {
3313 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3314 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3315}
3316
3317multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3318 OpndItins itins, Predicate prd,
3319 bit IsCommutable = 0> {
3320 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3321 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3322}
3323
3324multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3325 OpndItins itins, Predicate prd,
3326 bit IsCommutable = 0> {
3327 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3328 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3329}
3330
3331multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3332 SDNode OpNode, OpndItins itins, Predicate prd,
3333 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003334 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003335 IsCommutable>;
3336
Igor Bregerf2460112015-07-26 14:41:44 +00003337 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003338 IsCommutable>;
3339}
3340
3341multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3342 SDNode OpNode, OpndItins itins, Predicate prd,
3343 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003344 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003345 IsCommutable>;
3346
Igor Bregerf2460112015-07-26 14:41:44 +00003347 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003348 IsCommutable>;
3349}
3350
3351multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3352 bits<8> opc_d, bits<8> opc_q,
3353 string OpcodeStr, SDNode OpNode,
3354 OpndItins itins, bit IsCommutable = 0> {
3355 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3356 itins, HasAVX512, IsCommutable>,
3357 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3358 itins, HasBWI, IsCommutable>;
3359}
3360
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003361multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003362 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003363 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3364 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003365 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003366 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003367 "$src2, $src1","$src1, $src2",
3368 (_Dst.VT (OpNode
3369 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003370 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003371 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003372 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003373 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003374 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3375 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3376 "$src2, $src1", "$src1, $src2",
3377 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3378 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003379 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003380 AVX512BIBase, EVEX_4V;
3381
3382 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003383 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003384 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003385 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003386 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003387 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003388 (_Brdct.VT (X86VBroadcast
3389 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003390 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003391 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003392 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003393}
3394
Robert Khasanov545d1b72014-10-14 14:36:19 +00003395defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3396 SSE_INTALU_ITINS_P, 1>;
3397defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3398 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003399defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3400 SSE_INTALU_ITINS_P, HasBWI, 1>;
3401defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3402 SSE_INTALU_ITINS_P, HasBWI, 0>;
3403defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003404 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003405defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003406 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003407defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003408 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003409defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003410 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003411defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003412 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003413defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003414 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003415defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003416 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003417defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003418 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003419defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003420 SSE_INTALU_ITINS_P, HasBWI, 1>;
3421
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003422multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003423 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3424 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3425 let Predicates = [prd] in
3426 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3427 _SrcVTInfo.info512, _DstVTInfo.info512,
3428 v8i64_info, IsCommutable>,
3429 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3430 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003431 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003432 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003433 v4i64x_info, IsCommutable>,
3434 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003435 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003436 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003437 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003438 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3439 }
Michael Liao66233b72015-08-06 09:06:20 +00003440}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003441
3442defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003443 avx512vl_i32_info, avx512vl_i64_info,
3444 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003445defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003446 avx512vl_i32_info, avx512vl_i64_info,
3447 X86pmuludq, HasAVX512, 1>;
3448defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3449 avx512vl_i8_info, avx512vl_i8_info,
3450 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003451
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003452multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3453 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3454 let mayLoad = 1 in {
3455 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003456 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003457 OpcodeStr,
3458 "${src2}"##_Src.BroadcastStr##", $src1",
3459 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003460 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3461 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003462 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003463 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3464 }
3465}
3466
Michael Liao66233b72015-08-06 09:06:20 +00003467multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3468 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003469 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003470 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003471 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003472 "$src2, $src1","$src1, $src2",
3473 (_Dst.VT (OpNode
3474 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003475 (_Src.VT _Src.RC:$src2)))>,
3476 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003477 let mayLoad = 1 in {
3478 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3479 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3480 "$src2, $src1", "$src1, $src2",
3481 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003482 (bitconvert (_Src.LdFrag addr:$src2))))>,
3483 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003484 }
3485}
3486
3487multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3488 SDNode OpNode> {
3489 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3490 v32i16_info>,
3491 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3492 v32i16_info>, EVEX_V512;
3493 let Predicates = [HasVLX] in {
3494 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3495 v16i16x_info>,
3496 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3497 v16i16x_info>, EVEX_V256;
3498 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3499 v8i16x_info>,
3500 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3501 v8i16x_info>, EVEX_V128;
3502 }
3503}
3504multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3505 SDNode OpNode> {
3506 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3507 v64i8_info>, EVEX_V512;
3508 let Predicates = [HasVLX] in {
3509 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3510 v32i8x_info>, EVEX_V256;
3511 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3512 v16i8x_info>, EVEX_V128;
3513 }
3514}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003515
3516multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3517 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3518 AVX512VLVectorVTInfo _Dst> {
3519 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3520 _Dst.info512>, EVEX_V512;
3521 let Predicates = [HasVLX] in {
3522 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3523 _Dst.info256>, EVEX_V256;
3524 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3525 _Dst.info128>, EVEX_V128;
3526 }
3527}
3528
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003529let Predicates = [HasBWI] in {
3530 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3531 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3532 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3533 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003534
3535 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3536 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3537 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3538 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003539}
3540
Igor Bregerf2460112015-07-26 14:41:44 +00003541defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003542 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003543defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003544 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003545defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003546 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003547
Igor Bregerf2460112015-07-26 14:41:44 +00003548defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003549 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003550defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003551 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003552defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003553 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003554
Igor Bregerf2460112015-07-26 14:41:44 +00003555defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003556 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003557defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003558 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003559defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003560 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003561
Igor Bregerf2460112015-07-26 14:41:44 +00003562defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003563 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003564defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003565 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003566defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003567 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569// AVX-512 Logical Instructions
3570//===----------------------------------------------------------------------===//
3571
Robert Khasanov545d1b72014-10-14 14:36:19 +00003572defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3573 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3574defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3575 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3576defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3577 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3578defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003579 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580
3581//===----------------------------------------------------------------------===//
3582// AVX-512 FP arithmetic
3583//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003584multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3585 SDNode OpNode, SDNode VecNode, OpndItins itins,
3586 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003587
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003588 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3589 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3590 "$src2, $src1", "$src1, $src2",
3591 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3592 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003593 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003594
3595 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003596 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003597 "$src2, $src1", "$src1, $src2",
3598 (VecNode (_.VT _.RC:$src1),
3599 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3600 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003601 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003602 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3603 Predicates = [HasAVX512] in {
3604 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003605 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003606 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3607 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3608 itins.rr>;
3609 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003610 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003611 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3612 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3613 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3614 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003615}
3616
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003617multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003618 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003619
3620 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3621 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3622 "$rc, $src2, $src1", "$src1, $src2, $rc",
3623 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003624 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003625 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003627multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3628 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3629
3630 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3631 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003632 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003633 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003634 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635}
3636
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003637multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3638 SDNode VecNode,
3639 SizeItins itins, bit IsCommutable> {
3640 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3641 itins.s, IsCommutable>,
3642 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3643 itins.s, IsCommutable>,
3644 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3645 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3646 itins.d, IsCommutable>,
3647 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3648 itins.d, IsCommutable>,
3649 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3650}
3651
3652multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3653 SDNode VecNode,
3654 SizeItins itins, bit IsCommutable> {
3655 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3656 itins.s, IsCommutable>,
3657 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3658 itins.s, IsCommutable>,
3659 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3660 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3661 itins.d, IsCommutable>,
3662 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3663 itins.d, IsCommutable>,
3664 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3665}
3666defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3667defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3668defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3669defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3670defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3671defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3672
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003673multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003674 X86VectorVTInfo _, bit IsCommutable> {
3675 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3676 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3677 "$src2, $src1", "$src1, $src2",
3678 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003679 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003680 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3681 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3682 "$src2, $src1", "$src1, $src2",
3683 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3684 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3685 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3686 "${src2}"##_.BroadcastStr##", $src1",
3687 "$src1, ${src2}"##_.BroadcastStr,
3688 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3689 (_.ScalarLdFrag addr:$src2))))>,
3690 EVEX_4V, EVEX_B;
3691 }//let mayLoad = 1
3692}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003693
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003694multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003695 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003696 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3697 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3698 "$rc, $src2, $src1", "$src1, $src2, $rc",
3699 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3700 EVEX_4V, EVEX_B, EVEX_RC;
3701}
3702
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003703
3704multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003705 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003706 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3707 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3708 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3709 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3710 EVEX_4V, EVEX_B;
3711}
3712
Michael Liao66233b72015-08-06 09:06:20 +00003713multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003714 bit IsCommutable = 0> {
3715 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3716 IsCommutable>, EVEX_V512, PS,
3717 EVEX_CD8<32, CD8VF>;
3718 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3719 IsCommutable>, EVEX_V512, PD, VEX_W,
3720 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003721
Robert Khasanov595e5982014-10-29 15:43:02 +00003722 // Define only if AVX512VL feature is present.
3723 let Predicates = [HasVLX] in {
3724 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3725 IsCommutable>, EVEX_V128, PS,
3726 EVEX_CD8<32, CD8VF>;
3727 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3728 IsCommutable>, EVEX_V256, PS,
3729 EVEX_CD8<32, CD8VF>;
3730 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3731 IsCommutable>, EVEX_V128, PD, VEX_W,
3732 EVEX_CD8<64, CD8VF>;
3733 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3734 IsCommutable>, EVEX_V256, PD, VEX_W,
3735 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003736 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003737}
3738
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003739multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003740 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003741 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003742 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003743 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3744}
3745
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003746multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003747 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003748 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003749 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003750 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3751}
3752
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003753defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3754 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3755defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3756 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003757defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003758 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3759defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3760 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003761defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3762 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3763defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3764 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003765let Predicates = [HasDQI] in {
3766 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3767 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3768 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3769 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3770}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003771
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003772multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3773 X86VectorVTInfo _> {
3774 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3775 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3776 "$src2, $src1", "$src1, $src2",
3777 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3778 let mayLoad = 1 in {
3779 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3780 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3781 "$src2, $src1", "$src1, $src2",
3782 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3783 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3784 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3785 "${src2}"##_.BroadcastStr##", $src1",
3786 "$src1, ${src2}"##_.BroadcastStr,
3787 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3788 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3789 EVEX_4V, EVEX_B;
3790 }//let mayLoad = 1
3791}
3792
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003793multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3794 X86VectorVTInfo _> {
3795 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3796 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3797 "$src2, $src1", "$src1, $src2",
3798 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3799 let mayLoad = 1 in {
3800 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003801 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003802 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003803 (OpNode _.RC:$src1,
3804 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3805 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003806 }//let mayLoad = 1
3807}
3808
3809multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003810 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003811 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3812 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003813 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003814 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3815 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003816 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3817 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3818 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3819 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3820 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3821 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3822
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003823 // Define only if AVX512VL feature is present.
3824 let Predicates = [HasVLX] in {
3825 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3826 EVEX_V128, EVEX_CD8<32, CD8VF>;
3827 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3828 EVEX_V256, EVEX_CD8<32, CD8VF>;
3829 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3830 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3831 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3832 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3833 }
3834}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003835defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003837//===----------------------------------------------------------------------===//
3838// AVX-512 VPTESTM instructions
3839//===----------------------------------------------------------------------===//
3840
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003841multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3842 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003843 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003844 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3845 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3846 "$src2, $src1", "$src1, $src2",
3847 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3848 EVEX_4V;
3849 let mayLoad = 1 in
3850 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3851 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3852 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003853 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003854 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3855 EVEX_4V,
3856 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003857}
3858
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003859multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3860 X86VectorVTInfo _> {
3861 let mayLoad = 1 in
3862 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3863 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3864 "${src2}"##_.BroadcastStr##", $src1",
3865 "$src1, ${src2}"##_.BroadcastStr,
3866 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3867 (_.ScalarLdFrag addr:$src2))))>,
3868 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003869}
Igor Bregerfca0a342016-01-28 13:19:25 +00003870
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003871// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003872multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3873 X86VectorVTInfo _, string Suffix> {
3874 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3875 (_.KVT (COPY_TO_REGCLASS
3876 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003877 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003878 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003879 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003880 _.RC:$src2, _.SubRegIdx)),
3881 _.KRC))>;
3882}
3883
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003884multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003885 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003886 let Predicates = [HasAVX512] in
3887 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3888 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3889
3890 let Predicates = [HasAVX512, HasVLX] in {
3891 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3892 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3893 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3894 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3895 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003896 let Predicates = [HasAVX512, NoVLX] in {
3897 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3898 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003899 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003900}
3901
3902multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3903 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003904 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003905 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003906 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003907}
3908
3909multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3910 SDNode OpNode> {
3911 let Predicates = [HasBWI] in {
3912 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3913 EVEX_V512, VEX_W;
3914 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3915 EVEX_V512;
3916 }
3917 let Predicates = [HasVLX, HasBWI] in {
3918
3919 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3920 EVEX_V256, VEX_W;
3921 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3922 EVEX_V128, VEX_W;
3923 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3924 EVEX_V256;
3925 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3926 EVEX_V128;
3927 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003928
Igor Bregerfca0a342016-01-28 13:19:25 +00003929 let Predicates = [HasAVX512, NoVLX] in {
3930 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3931 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3932 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3933 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003934 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003935
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003936}
3937
3938multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3939 SDNode OpNode> :
3940 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3941 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3942
3943defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3944defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003945
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003946
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003947//===----------------------------------------------------------------------===//
3948// AVX-512 Shift instructions
3949//===----------------------------------------------------------------------===//
3950multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003951 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003952 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003953 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003954 "$src2, $src1", "$src1, $src2",
3955 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003956 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003957 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003958 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003959 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003960 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003961 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3962 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003963 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003964}
3965
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003966multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3967 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3968 let mayLoad = 1 in
3969 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3970 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3971 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3972 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003973 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003974}
3975
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003977 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003978 // src2 is always 128-bit
3979 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3980 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3981 "$src2, $src1", "$src1, $src2",
3982 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003983 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003984 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3985 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3986 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003987 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003988 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003989 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003990}
3991
Cameron McInally5fb084e2014-12-11 17:13:05 +00003992multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003993 ValueType SrcVT, PatFrag bc_frag,
3994 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3995 let Predicates = [prd] in
3996 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3997 VTInfo.info512>, EVEX_V512,
3998 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3999 let Predicates = [prd, HasVLX] in {
4000 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4001 VTInfo.info256>, EVEX_V256,
4002 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4003 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4004 VTInfo.info128>, EVEX_V128,
4005 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4006 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004007}
4008
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004009multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4010 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004011 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004012 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004013 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004014 avx512vl_i64_info, HasAVX512>, VEX_W;
4015 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4016 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017}
4018
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004019multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4020 string OpcodeStr, SDNode OpNode,
4021 AVX512VLVectorVTInfo VTInfo> {
4022 let Predicates = [HasAVX512] in
4023 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4024 VTInfo.info512>,
4025 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4026 VTInfo.info512>, EVEX_V512;
4027 let Predicates = [HasAVX512, HasVLX] in {
4028 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4029 VTInfo.info256>,
4030 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4031 VTInfo.info256>, EVEX_V256;
4032 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4033 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004034 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004035 VTInfo.info128>, EVEX_V128;
4036 }
4037}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004038
Michael Liao66233b72015-08-06 09:06:20 +00004039multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004040 Format ImmFormR, Format ImmFormM,
4041 string OpcodeStr, SDNode OpNode> {
4042 let Predicates = [HasBWI] in
4043 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4044 v32i16_info>, EVEX_V512;
4045 let Predicates = [HasVLX, HasBWI] in {
4046 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4047 v16i16x_info>, EVEX_V256;
4048 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4049 v8i16x_info>, EVEX_V128;
4050 }
4051}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004052
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004053multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4054 Format ImmFormR, Format ImmFormM,
4055 string OpcodeStr, SDNode OpNode> {
4056 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4057 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4058 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4059 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4060}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004061
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004062defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004063 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004064
4065defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004066 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004067
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004068defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004069 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004070
Michael Zuckerman298a6802016-01-13 12:39:33 +00004071defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004072defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004073
4074defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4075defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4076defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004077
4078//===-------------------------------------------------------------------===//
4079// Variable Bit Shifts
4080//===-------------------------------------------------------------------===//
4081multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004082 X86VectorVTInfo _> {
4083 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4084 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4085 "$src2, $src1", "$src1, $src2",
4086 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004087 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004088 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004089 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4090 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4091 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004092 (_.VT (OpNode _.RC:$src1,
4093 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004094 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004095 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004096}
4097
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004098multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4099 X86VectorVTInfo _> {
4100 let mayLoad = 1 in
4101 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4102 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4103 "${src2}"##_.BroadcastStr##", $src1",
4104 "$src1, ${src2}"##_.BroadcastStr,
4105 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4106 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004107 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004108 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4109}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004110multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4111 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004112 let Predicates = [HasAVX512] in
4113 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4114 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4115
4116 let Predicates = [HasAVX512, HasVLX] in {
4117 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4118 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4119 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4120 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4121 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004122}
4123
4124multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4125 SDNode OpNode> {
4126 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004127 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004128 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004129 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004130}
4131
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004132// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004133multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4134 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004135 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004136 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004137 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004138 (!cast<Instruction>(NAME#"WZrr")
4139 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4140 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4141 sub_ymm)>;
4142
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004143 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004144 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004145 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004146 (!cast<Instruction>(NAME#"WZrr")
4147 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4148 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4149 sub_xmm)>;
4150 }
4151}
4152
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004153multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4154 SDNode OpNode> {
4155 let Predicates = [HasBWI] in
4156 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4157 EVEX_V512, VEX_W;
4158 let Predicates = [HasVLX, HasBWI] in {
4159
4160 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4161 EVEX_V256, VEX_W;
4162 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4163 EVEX_V128, VEX_W;
4164 }
4165}
4166
4167defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004168 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4169 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004170defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004171 avx512_var_shift_w<0x11, "vpsravw", sra>,
4172 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004173defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004174 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4175 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004176defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4177defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004178
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004179//===-------------------------------------------------------------------===//
4180// 1-src variable permutation VPERMW/D/Q
4181//===-------------------------------------------------------------------===//
4182multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4183 AVX512VLVectorVTInfo _> {
4184 let Predicates = [HasAVX512] in
4185 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4186 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4187
4188 let Predicates = [HasAVX512, HasVLX] in
4189 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4190 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4191}
4192
4193multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4194 string OpcodeStr, SDNode OpNode,
4195 AVX512VLVectorVTInfo VTInfo> {
4196 let Predicates = [HasAVX512] in
4197 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4198 VTInfo.info512>,
4199 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4200 VTInfo.info512>, EVEX_V512;
4201 let Predicates = [HasAVX512, HasVLX] in
4202 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4203 VTInfo.info256>,
4204 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4205 VTInfo.info256>, EVEX_V256;
4206}
4207
Michael Zuckermand9cac592016-01-19 17:07:43 +00004208multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4209 Predicate prd, SDNode OpNode,
4210 AVX512VLVectorVTInfo _> {
4211 let Predicates = [prd] in
4212 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4213 EVEX_V512 ;
4214 let Predicates = [HasVLX, prd] in {
4215 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4216 EVEX_V256 ;
4217 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4218 EVEX_V128 ;
4219 }
4220}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004221
Michael Zuckermand9cac592016-01-19 17:07:43 +00004222defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4223 avx512vl_i16_info>, VEX_W;
4224defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4225 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004226
4227defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4228 avx512vl_i32_info>;
4229defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4230 avx512vl_i64_info>, VEX_W;
4231defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4232 avx512vl_f32_info>;
4233defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4234 avx512vl_f64_info>, VEX_W;
4235
4236defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4237 X86VPermi, avx512vl_i64_info>,
4238 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4239defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4240 X86VPermi, avx512vl_f64_info>,
4241 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004242//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004243// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004244//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004245
Igor Breger78741a12015-10-04 07:20:41 +00004246multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4247 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4248 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4249 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4250 "$src2, $src1", "$src1, $src2",
4251 (_.VT (OpNode _.RC:$src1,
4252 (Ctrl.VT Ctrl.RC:$src2)))>,
4253 T8PD, EVEX_4V;
4254 let mayLoad = 1 in {
4255 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4256 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4257 "$src2, $src1", "$src1, $src2",
4258 (_.VT (OpNode
4259 _.RC:$src1,
4260 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4261 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4262 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4263 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4264 "${src2}"##_.BroadcastStr##", $src1",
4265 "$src1, ${src2}"##_.BroadcastStr,
4266 (_.VT (OpNode
4267 _.RC:$src1,
4268 (Ctrl.VT (X86VBroadcast
4269 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4270 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4271 }//let mayLoad = 1
4272}
4273
4274multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4275 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4276 let Predicates = [HasAVX512] in {
4277 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4278 Ctrl.info512>, EVEX_V512;
4279 }
4280 let Predicates = [HasAVX512, HasVLX] in {
4281 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4282 Ctrl.info128>, EVEX_V128;
4283 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4284 Ctrl.info256>, EVEX_V256;
4285 }
4286}
4287
4288multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4289 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4290
4291 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4292 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4293 X86VPermilpi, _>,
4294 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004295}
4296
4297defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4298 avx512vl_i32_info>;
4299defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4300 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004301//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004302// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4303//===----------------------------------------------------------------------===//
4304
4305defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004306 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004307 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4308defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004309 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004310defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004311 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004312
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004313multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4314 let Predicates = [HasBWI] in
4315 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4316
4317 let Predicates = [HasVLX, HasBWI] in {
4318 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4319 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4320 }
4321}
4322
4323defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4324
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004325//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004326// Move Low to High and High to Low packed FP Instructions
4327//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4329 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004330 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004331 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4332 IIC_SSE_MOV_LH>, EVEX_4V;
4333def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4334 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004335 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4337 IIC_SSE_MOV_LH>, EVEX_4V;
4338
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004339let Predicates = [HasAVX512] in {
4340 // MOVLHPS patterns
4341 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4342 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4343 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4344 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004345
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004346 // MOVHLPS patterns
4347 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4348 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4349}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004350
4351//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004352// VMOVHPS/PD VMOVLPS Instructions
4353// All patterns was taken from SSS implementation.
4354//===----------------------------------------------------------------------===//
4355multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4356 X86VectorVTInfo _> {
4357 let mayLoad = 1 in
4358 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4359 (ins _.RC:$src1, f64mem:$src2),
4360 !strconcat(OpcodeStr,
4361 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4362 [(set _.RC:$dst,
4363 (OpNode _.RC:$src1,
4364 (_.VT (bitconvert
4365 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4366 IIC_SSE_MOV_LH>, EVEX_4V;
4367}
4368
4369defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4370 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4371defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4372 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4373defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4374 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4375defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4376 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4377
4378let Predicates = [HasAVX512] in {
4379 // VMOVHPS patterns
4380 def : Pat<(X86Movlhps VR128X:$src1,
4381 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4382 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4383 def : Pat<(X86Movlhps VR128X:$src1,
4384 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4385 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4386 // VMOVHPD patterns
4387 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4388 (scalar_to_vector (loadf64 addr:$src2)))),
4389 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4390 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4391 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4392 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4393 // VMOVLPS patterns
4394 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4395 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4396 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4397 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4398 // VMOVLPD patterns
4399 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4400 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4401 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4402 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4403 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4404 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4405 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4406}
4407
4408let mayStore = 1 in {
4409def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4410 (ins f64mem:$dst, VR128X:$src),
4411 "vmovhps\t{$src, $dst|$dst, $src}",
4412 [(store (f64 (vector_extract
4413 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4414 (bc_v2f64 (v4f32 VR128X:$src))),
4415 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4416 EVEX, EVEX_CD8<32, CD8VT2>;
4417def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4418 (ins f64mem:$dst, VR128X:$src),
4419 "vmovhpd\t{$src, $dst|$dst, $src}",
4420 [(store (f64 (vector_extract
4421 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4422 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4423 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4424def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4425 (ins f64mem:$dst, VR128X:$src),
4426 "vmovlps\t{$src, $dst|$dst, $src}",
4427 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4428 (iPTR 0))), addr:$dst)],
4429 IIC_SSE_MOV_LH>,
4430 EVEX, EVEX_CD8<32, CD8VT2>;
4431def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4432 (ins f64mem:$dst, VR128X:$src),
4433 "vmovlpd\t{$src, $dst|$dst, $src}",
4434 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4435 (iPTR 0))), addr:$dst)],
4436 IIC_SSE_MOV_LH>,
4437 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4438}
4439let Predicates = [HasAVX512] in {
4440 // VMOVHPD patterns
4441 def : Pat<(store (f64 (vector_extract
4442 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4443 (iPTR 0))), addr:$dst),
4444 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4445 // VMOVLPS patterns
4446 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4447 addr:$src1),
4448 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4449 def : Pat<(store (v4i32 (X86Movlps
4450 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4451 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4452 // VMOVLPD patterns
4453 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4454 addr:$src1),
4455 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4456 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4457 addr:$src1),
4458 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4459}
4460//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004461// FMA - Fused Multiply Operations
4462//
Adam Nemet26371ce2014-10-24 00:02:55 +00004463
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004464let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004465multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4466 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004467 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004468 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004469 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004470 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004471 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004472
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004473 let mayLoad = 1 in {
4474 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004475 (ins _.RC:$src2, _.MemOp:$src3),
4476 OpcodeStr, "$src3, $src2", "$src2, $src3",
4477 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004478 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004479
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004480 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004481 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004482 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4483 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4484 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004485 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004486 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004487 }
4488}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004489
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004490multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4491 X86VectorVTInfo _> {
4492 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004493 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4494 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4495 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4496 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004497}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004498} // Constraints = "$src1 = $dst"
4499
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004500multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4501 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4502 let Predicates = [HasAVX512] in {
4503 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4504 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4505 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004506 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004507 let Predicates = [HasVLX, HasAVX512] in {
4508 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4509 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4510 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4511 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004512 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004513}
4514
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004515multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4516 SDNode OpNodeRnd > {
4517 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4518 avx512vl_f32_info>;
4519 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4520 avx512vl_f64_info>, VEX_W;
4521}
4522
4523defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4524defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4525defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4526defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4527defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4528defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4529
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004530
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004531let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004532multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4533 X86VectorVTInfo _> {
4534 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4535 (ins _.RC:$src2, _.RC:$src3),
4536 OpcodeStr, "$src3, $src2", "$src2, $src3",
4537 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4538 AVX512FMA3Base;
4539
4540 let mayLoad = 1 in {
4541 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4542 (ins _.RC:$src2, _.MemOp:$src3),
4543 OpcodeStr, "$src3, $src2", "$src2, $src3",
4544 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4545 AVX512FMA3Base;
4546
4547 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4548 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4549 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4550 "$src2, ${src3}"##_.BroadcastStr,
4551 (_.VT (OpNode _.RC:$src2,
4552 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4553 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4554 }
4555}
4556
4557multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4558 X86VectorVTInfo _> {
4559 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4560 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4561 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4562 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4563 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004564}
4565} // Constraints = "$src1 = $dst"
4566
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004567multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4568 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4569 let Predicates = [HasAVX512] in {
4570 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4571 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4572 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004573 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004574 let Predicates = [HasVLX, HasAVX512] in {
4575 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4576 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4577 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4578 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004580}
4581
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004582multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4583 SDNode OpNodeRnd > {
4584 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4585 avx512vl_f32_info>;
4586 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4587 avx512vl_f64_info>, VEX_W;
4588}
4589
4590defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4591defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4592defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4593defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4594defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4595defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4596
4597let Constraints = "$src1 = $dst" in {
4598multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4599 X86VectorVTInfo _> {
4600 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4601 (ins _.RC:$src3, _.RC:$src2),
4602 OpcodeStr, "$src2, $src3", "$src3, $src2",
4603 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4604 AVX512FMA3Base;
4605
4606 let mayLoad = 1 in {
4607 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4608 (ins _.RC:$src3, _.MemOp:$src2),
4609 OpcodeStr, "$src2, $src3", "$src3, $src2",
4610 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4611 AVX512FMA3Base;
4612
4613 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4614 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4615 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4616 "$src3, ${src2}"##_.BroadcastStr,
4617 (_.VT (OpNode _.RC:$src1,
4618 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4619 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4620 }
4621}
4622
4623multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4624 X86VectorVTInfo _> {
4625 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4626 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4627 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4628 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4629 AVX512FMA3Base, EVEX_B, EVEX_RC;
4630}
4631} // Constraints = "$src1 = $dst"
4632
4633multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4634 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4635 let Predicates = [HasAVX512] in {
4636 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4637 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4638 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4639 }
4640 let Predicates = [HasVLX, HasAVX512] in {
4641 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4642 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4643 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4644 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4645 }
4646}
4647
4648multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4649 SDNode OpNodeRnd > {
4650 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4651 avx512vl_f32_info>;
4652 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4653 avx512vl_f64_info>, VEX_W;
4654}
4655
4656defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4657defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4658defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4659defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4660defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4661defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004662
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004663// Scalar FMA
4664let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004665multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4666 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4667 dag RHS_r, dag RHS_m > {
4668 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4669 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4670 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004671
Igor Breger15820b02015-07-01 13:24:28 +00004672 let mayLoad = 1 in
4673 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004674 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004675 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4676
4677 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4678 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4679 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4680 AVX512FMA3Base, EVEX_B, EVEX_RC;
4681
4682 let isCodeGenOnly = 1 in {
4683 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4684 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4685 !strconcat(OpcodeStr,
4686 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4687 [RHS_r]>;
4688 let mayLoad = 1 in
4689 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4690 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4691 !strconcat(OpcodeStr,
4692 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4693 [RHS_m]>;
4694 }// isCodeGenOnly = 1
4695}
4696}// Constraints = "$src1 = $dst"
4697
4698multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4699 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4700 string SUFF> {
4701
4702 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004703 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4704 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4705 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004706 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4707 (i32 imm:$rc))),
4708 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4709 _.FRC:$src3))),
4710 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4711 (_.ScalarLdFrag addr:$src3))))>;
4712
4713 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004714 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4715 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004716 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004717 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004718 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4719 (i32 imm:$rc))),
4720 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4721 _.FRC:$src1))),
4722 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4723 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4724
4725 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004726 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4727 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004728 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004729 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004730 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4731 (i32 imm:$rc))),
4732 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4733 _.FRC:$src2))),
4734 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4735 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4736}
4737
4738multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4739 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4740 let Predicates = [HasAVX512] in {
4741 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4742 OpNodeRnd, f32x_info, "SS">,
4743 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4744 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4745 OpNodeRnd, f64x_info, "SD">,
4746 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4747 }
4748}
4749
4750defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4751defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4752defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4753defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004754
4755//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004756// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4757//===----------------------------------------------------------------------===//
4758let Constraints = "$src1 = $dst" in {
4759multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4760 X86VectorVTInfo _> {
4761 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4762 (ins _.RC:$src2, _.RC:$src3),
4763 OpcodeStr, "$src3, $src2", "$src2, $src3",
4764 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4765 AVX512FMA3Base;
4766
4767 let mayLoad = 1 in {
4768 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4769 (ins _.RC:$src2, _.MemOp:$src3),
4770 OpcodeStr, "$src3, $src2", "$src2, $src3",
4771 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4772 AVX512FMA3Base;
4773
4774 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4775 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4776 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4777 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4778 (OpNode _.RC:$src1,
4779 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4780 AVX512FMA3Base, EVEX_B;
4781 }
4782}
4783} // Constraints = "$src1 = $dst"
4784
4785multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4786 AVX512VLVectorVTInfo _> {
4787 let Predicates = [HasIFMA] in {
4788 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4789 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4790 }
4791 let Predicates = [HasVLX, HasIFMA] in {
4792 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4793 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4794 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4795 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4796 }
4797}
4798
4799defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4800 avx512vl_i64_info>, VEX_W;
4801defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4802 avx512vl_i64_info>, VEX_W;
4803
4804//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004805// AVX-512 Scalar convert from sign integer to float/double
4806//===----------------------------------------------------------------------===//
4807
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004808multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4809 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4810 PatFrag ld_frag, string asm> {
4811 let hasSideEffects = 0 in {
4812 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4813 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004814 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004815 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004816 let mayLoad = 1 in
4817 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4818 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004819 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004820 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004821 } // hasSideEffects = 0
4822 let isCodeGenOnly = 1 in {
4823 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4824 (ins DstVT.RC:$src1, SrcRC:$src2),
4825 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4826 [(set DstVT.RC:$dst,
4827 (OpNode (DstVT.VT DstVT.RC:$src1),
4828 SrcRC:$src2,
4829 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4830
4831 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4832 (ins DstVT.RC:$src1, x86memop:$src2),
4833 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4834 [(set DstVT.RC:$dst,
4835 (OpNode (DstVT.VT DstVT.RC:$src1),
4836 (ld_frag addr:$src2),
4837 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4838 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004839}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004840
Igor Bregerabe4a792015-06-14 12:44:55 +00004841multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004842 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004843 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4844 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004845 !strconcat(asm,
4846 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004847 [(set DstVT.RC:$dst,
4848 (OpNode (DstVT.VT DstVT.RC:$src1),
4849 SrcRC:$src2,
4850 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4851}
4852
4853multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004854 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4855 PatFrag ld_frag, string asm> {
4856 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4857 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4858 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004859}
4860
Andrew Trick15a47742013-10-09 05:11:10 +00004861let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004862defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004863 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4864 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004865defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004866 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4867 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004868defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004869 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4870 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004871defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004872 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4873 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874
4875def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4876 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4877def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004878 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004879def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4880 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4881def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004882 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004883
4884def : Pat<(f32 (sint_to_fp GR32:$src)),
4885 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4886def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004887 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004888def : Pat<(f64 (sint_to_fp GR32:$src)),
4889 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4890def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004891 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4892
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004893defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004894 v4f32x_info, i32mem, loadi32,
4895 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004896defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004897 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4898 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004899defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004900 i32mem, loadi32, "cvtusi2sd{l}">,
4901 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004902defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004903 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4904 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004905
4906def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4907 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4908def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4909 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4910def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4911 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4912def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4913 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4914
4915def : Pat<(f32 (uint_to_fp GR32:$src)),
4916 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4917def : Pat<(f32 (uint_to_fp GR64:$src)),
4918 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4919def : Pat<(f64 (uint_to_fp GR32:$src)),
4920 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4921def : Pat<(f64 (uint_to_fp GR64:$src)),
4922 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004923}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004924
4925//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004926// AVX-512 Scalar convert from float/double to integer
4927//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004928multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4929 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004930 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004931 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004932 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004933 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4934 EVEX, VEX_LIG;
4935 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4936 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4937 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004938 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4939 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004940 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4941 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4942 [(set DstVT.RC:$dst, (OpNode
4943 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4944 (i32 FROUND_CURRENT)))]>,
4945 EVEX, VEX_LIG;
4946 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004947}
Asaf Badouh2744d212015-09-20 14:31:19 +00004948
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004949// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004950defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
4951 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004952 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004953defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
4954 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004955 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004956defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
4957 X86cvtss2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004958 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004959defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
4960 X86cvtss2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004961 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004962defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
4963 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004964 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004965defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
4966 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004967 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004968defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
4969 X86cvtsd2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004970 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004971defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
4972 X86cvtsd2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004973 EVEX_CD8<64, CD8VT1>;
4974
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004975// The SSE version of these instructions are disabled for AVX512.
4976// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4977let Predicates = [HasAVX512] in {
4978 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
4979 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4980 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
4981 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4982 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
4983 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4984 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
4985 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4986} // HasAVX512
4987
Asaf Badouh2744d212015-09-20 14:31:19 +00004988let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004989 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4990 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4991 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4992 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4993 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4994 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4995 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4996 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4997 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4998 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4999 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5000 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005001
Craig Topper9dd48c82014-01-02 17:28:14 +00005002 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5003 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5004 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005005} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005006
5007// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005008multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5009 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005010 SDNode OpNodeRnd>{
5011let Predicates = [HasAVX512] in {
5012 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5013 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5014 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5015 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5016 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5017 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005018 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005019 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005020 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005021 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005022
Asaf Badouh2744d212015-09-20 14:31:19 +00005023 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5024 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5025 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5026 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5027 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5028 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5029 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005030 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5031 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005032 EVEX,VEX_LIG , EVEX_B;
5033 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005034 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005035 (ins _SrcRC.MemOp:$src),
5036 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5037 []>, EVEX, VEX_LIG;
5038
5039 } // isCodeGenOnly = 1, hasSideEffects = 0
5040} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005041}
5042
Asaf Badouh2744d212015-09-20 14:31:19 +00005043
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005044defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5045 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005046 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005047defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5048 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005049 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005050defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005051 fp_to_sint,X86cvttsd2IntRnd>,
5052 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005053defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5054 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005055 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5056
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005057defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5058 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005059 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005060defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5061 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005062 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005063defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5064 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005065 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005066defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5067 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005068 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5069let Predicates = [HasAVX512] in {
5070 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5071 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5072 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5073 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5074 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5075 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5076 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5077 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5078
Elena Demikhovskycf088092013-12-11 14:31:04 +00005079} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005080//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005081// AVX-512 Convert form float to double and back
5082//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005083multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5084 X86VectorVTInfo _Src, SDNode OpNode> {
5085 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005086 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005087 "$src2, $src1", "$src1, $src2",
5088 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005089 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005090 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5091 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005092 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005093 "$src2, $src1", "$src1, $src2",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005094 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5095 (_Src.VT (scalar_to_vector
5096 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005097 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005098}
5099
Asaf Badouh2744d212015-09-20 14:31:19 +00005100// Scalar Coversion with SAE - suppress all exceptions
5101multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5102 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5103 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5104 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5105 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005106 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005107 (_Src.VT _Src.RC:$src2),
5108 (i32 FROUND_NO_EXC)))>,
5109 EVEX_4V, VEX_LIG, EVEX_B;
5110}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005111
Asaf Badouh2744d212015-09-20 14:31:19 +00005112// Scalar Conversion with rounding control (RC)
5113multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5114 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5115 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5116 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5117 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005118 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005119 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5120 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5121 EVEX_B, EVEX_RC;
5122}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005123multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5124 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005125 X86VectorVTInfo _dst> {
5126 let Predicates = [HasAVX512] in {
5127 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5128 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5129 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5130 EVEX_V512, XD;
5131 }
5132}
5133
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005134multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5135 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005136 X86VectorVTInfo _dst> {
5137 let Predicates = [HasAVX512] in {
5138 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005139 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005140 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5141 }
5142}
5143defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5144 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005145defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005146 X86fpextRnd,f32x_info, f64x_info >;
5147
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005148def : Pat<(f64 (fextend FR32X:$src)),
5149 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005150 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5151 Requires<[HasAVX512]>;
5152def : Pat<(f64 (fextend (loadf32 addr:$src))),
5153 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5154 Requires<[HasAVX512]>;
5155
5156def : Pat<(f64 (extloadf32 addr:$src)),
5157 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005158 Requires<[HasAVX512, OptForSize]>;
5159
Asaf Badouh2744d212015-09-20 14:31:19 +00005160def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005161 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005162 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5163 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005164
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005165def : Pat<(f32 (fround FR64X:$src)),
5166 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005167 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005168 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005169//===----------------------------------------------------------------------===//
5170// AVX-512 Vector convert from signed/unsigned integer to float/double
5171// and from float/double to signed/unsigned integer
5172//===----------------------------------------------------------------------===//
5173
5174multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5175 X86VectorVTInfo _Src, SDNode OpNode,
5176 string Broadcast = _.BroadcastStr,
5177 string Alias = ""> {
5178
5179 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5180 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5181 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5182
5183 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5184 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5185 (_.VT (OpNode (_Src.VT
5186 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5187
5188 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005189 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005190 "${src}"##Broadcast, "${src}"##Broadcast,
5191 (_.VT (OpNode (_Src.VT
5192 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5193 ))>, EVEX, EVEX_B;
5194}
5195// Coversion with SAE - suppress all exceptions
5196multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5197 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5198 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5199 (ins _Src.RC:$src), OpcodeStr,
5200 "{sae}, $src", "$src, {sae}",
5201 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5202 (i32 FROUND_NO_EXC)))>,
5203 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005204}
5205
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005206// Conversion with rounding control (RC)
5207multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5208 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5209 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5210 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5211 "$rc, $src", "$src, $rc",
5212 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5213 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005214}
5215
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005216// Extend Float to Double
5217multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5218 let Predicates = [HasAVX512] in {
5219 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5220 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5221 X86vfpextRnd>, EVEX_V512;
5222 }
5223 let Predicates = [HasVLX] in {
5224 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5225 X86vfpext, "{1to2}">, EVEX_V128;
5226 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5227 EVEX_V256;
5228 }
5229}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005230
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005231// Truncate Double to Float
5232multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5233 let Predicates = [HasAVX512] in {
5234 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5235 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5236 X86vfproundRnd>, EVEX_V512;
5237 }
5238 let Predicates = [HasVLX] in {
5239 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5240 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5241 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5242 "{1to4}", "{y}">, EVEX_V256;
5243 }
5244}
5245
5246defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5247 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5248defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5249 PS, EVEX_CD8<32, CD8VH>;
5250
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005251def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5252 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005253
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005254let Predicates = [HasVLX] in {
5255 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5256 (VCVTPS2PDZ256rm addr:$src)>;
5257}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005258
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005259// Convert Signed/Unsigned Doubleword to Double
5260multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5261 SDNode OpNode128> {
5262 // No rounding in this op
5263 let Predicates = [HasAVX512] in
5264 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5265 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005266
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005267 let Predicates = [HasVLX] in {
5268 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5269 OpNode128, "{1to2}">, EVEX_V128;
5270 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5271 EVEX_V256;
5272 }
5273}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005274
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005275// Convert Signed/Unsigned Doubleword to Float
5276multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5277 SDNode OpNodeRnd> {
5278 let Predicates = [HasAVX512] in
5279 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5280 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5281 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005282
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005283 let Predicates = [HasVLX] in {
5284 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5285 EVEX_V128;
5286 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5287 EVEX_V256;
5288 }
5289}
5290
5291// Convert Float to Signed/Unsigned Doubleword with truncation
5292multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5293 SDNode OpNode, SDNode OpNodeRnd> {
5294 let Predicates = [HasAVX512] in {
5295 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5296 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5297 OpNodeRnd>, EVEX_V512;
5298 }
5299 let Predicates = [HasVLX] in {
5300 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5301 EVEX_V128;
5302 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5303 EVEX_V256;
5304 }
5305}
5306
5307// Convert Float to Signed/Unsigned Doubleword
5308multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5309 SDNode OpNode, SDNode OpNodeRnd> {
5310 let Predicates = [HasAVX512] in {
5311 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5312 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5313 OpNodeRnd>, EVEX_V512;
5314 }
5315 let Predicates = [HasVLX] in {
5316 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5317 EVEX_V128;
5318 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5319 EVEX_V256;
5320 }
5321}
5322
5323// Convert Double to Signed/Unsigned Doubleword with truncation
5324multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5325 SDNode OpNode, SDNode OpNodeRnd> {
5326 let Predicates = [HasAVX512] in {
5327 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5328 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5329 OpNodeRnd>, EVEX_V512;
5330 }
5331 let Predicates = [HasVLX] in {
5332 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5333 // memory forms of these instructions in Asm Parcer. They have the same
5334 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5335 // due to the same reason.
5336 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5337 "{1to2}", "{x}">, EVEX_V128;
5338 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5339 "{1to4}", "{y}">, EVEX_V256;
5340 }
5341}
5342
5343// Convert Double to Signed/Unsigned Doubleword
5344multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5345 SDNode OpNode, SDNode OpNodeRnd> {
5346 let Predicates = [HasAVX512] in {
5347 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5348 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5349 OpNodeRnd>, EVEX_V512;
5350 }
5351 let Predicates = [HasVLX] in {
5352 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5353 // memory forms of these instructions in Asm Parcer. They have the same
5354 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5355 // due to the same reason.
5356 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5357 "{1to2}", "{x}">, EVEX_V128;
5358 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5359 "{1to4}", "{y}">, EVEX_V256;
5360 }
5361}
5362
5363// Convert Double to Signed/Unsigned Quardword
5364multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5365 SDNode OpNode, SDNode OpNodeRnd> {
5366 let Predicates = [HasDQI] in {
5367 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5368 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5369 OpNodeRnd>, EVEX_V512;
5370 }
5371 let Predicates = [HasDQI, HasVLX] in {
5372 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5373 EVEX_V128;
5374 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5375 EVEX_V256;
5376 }
5377}
5378
5379// Convert Double to Signed/Unsigned Quardword with truncation
5380multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5381 SDNode OpNode, SDNode OpNodeRnd> {
5382 let Predicates = [HasDQI] in {
5383 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5384 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5385 OpNodeRnd>, EVEX_V512;
5386 }
5387 let Predicates = [HasDQI, HasVLX] in {
5388 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5389 EVEX_V128;
5390 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5391 EVEX_V256;
5392 }
5393}
5394
5395// Convert Signed/Unsigned Quardword to Double
5396multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5397 SDNode OpNode, SDNode OpNodeRnd> {
5398 let Predicates = [HasDQI] in {
5399 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5400 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5401 OpNodeRnd>, EVEX_V512;
5402 }
5403 let Predicates = [HasDQI, HasVLX] in {
5404 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5405 EVEX_V128;
5406 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5407 EVEX_V256;
5408 }
5409}
5410
5411// Convert Float to Signed/Unsigned Quardword
5412multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5413 SDNode OpNode, SDNode OpNodeRnd> {
5414 let Predicates = [HasDQI] in {
5415 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5416 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5417 OpNodeRnd>, EVEX_V512;
5418 }
5419 let Predicates = [HasDQI, HasVLX] in {
5420 // Explicitly specified broadcast string, since we take only 2 elements
5421 // from v4f32x_info source
5422 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5423 "{1to2}">, EVEX_V128;
5424 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5425 EVEX_V256;
5426 }
5427}
5428
5429// Convert Float to Signed/Unsigned Quardword with truncation
5430multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5431 SDNode OpNode, SDNode OpNodeRnd> {
5432 let Predicates = [HasDQI] in {
5433 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5434 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5435 OpNodeRnd>, EVEX_V512;
5436 }
5437 let Predicates = [HasDQI, HasVLX] in {
5438 // Explicitly specified broadcast string, since we take only 2 elements
5439 // from v4f32x_info source
5440 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5441 "{1to2}">, EVEX_V128;
5442 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5443 EVEX_V256;
5444 }
5445}
5446
5447// Convert Signed/Unsigned Quardword to Float
5448multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5449 SDNode OpNode, SDNode OpNodeRnd> {
5450 let Predicates = [HasDQI] in {
5451 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5452 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5453 OpNodeRnd>, EVEX_V512;
5454 }
5455 let Predicates = [HasDQI, HasVLX] in {
5456 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5457 // memory forms of these instructions in Asm Parcer. They have the same
5458 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5459 // due to the same reason.
5460 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5461 "{1to2}", "{x}">, EVEX_V128;
5462 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5463 "{1to4}", "{y}">, EVEX_V256;
5464 }
5465}
5466
5467defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005468 EVEX_CD8<32, CD8VH>;
5469
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005470defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5471 X86VSintToFpRnd>,
5472 PS, EVEX_CD8<32, CD8VF>;
5473
5474defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5475 X86VFpToSintRnd>,
5476 XS, EVEX_CD8<32, CD8VF>;
5477
5478defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5479 X86VFpToSintRnd>,
5480 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5481
5482defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5483 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005484 EVEX_CD8<32, CD8VF>;
5485
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005486defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5487 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005488 EVEX_CD8<64, CD8VF>;
5489
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005490defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5491 XS, EVEX_CD8<32, CD8VH>;
5492
5493defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5494 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005495 EVEX_CD8<32, CD8VF>;
5496
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005497defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5498 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005499
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005500defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5501 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005502 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005503
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005504defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5505 X86cvtps2UIntRnd>,
5506 PS, EVEX_CD8<32, CD8VF>;
5507defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5508 X86cvtpd2UIntRnd>, VEX_W,
5509 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005510
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005511defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5512 X86cvtpd2IntRnd>, VEX_W,
5513 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005514
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005515defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5516 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005517
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005518defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5519 X86cvtpd2UIntRnd>, VEX_W,
5520 PD, EVEX_CD8<64, CD8VF>;
5521
5522defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5523 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5524
5525defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5526 X86VFpToSlongRnd>, VEX_W,
5527 PD, EVEX_CD8<64, CD8VF>;
5528
5529defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5530 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5531
5532defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5533 X86VFpToUlongRnd>, VEX_W,
5534 PD, EVEX_CD8<64, CD8VF>;
5535
5536defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5537 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5538
5539defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5540 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5541
5542defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5543 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5544
5545defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5546 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5547
5548defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5549 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5550
Craig Toppere38c57a2015-11-27 05:44:02 +00005551let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005552def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005553 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005554 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005555
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005556def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5557 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5558 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5559
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005560def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5561 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5562 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5563
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005564def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5565 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5566 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005567
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005568def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5569 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5570 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005571
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005572def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5573 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5574 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005575}
5576
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005577let Predicates = [HasAVX512] in {
5578 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5579 (VCVTPD2PSZrm addr:$src)>;
5580 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5581 (VCVTPS2PDZrm addr:$src)>;
5582}
5583
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005584//===----------------------------------------------------------------------===//
5585// Half precision conversion instructions
5586//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005587multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005588 X86MemOperand x86memop, PatFrag ld_frag> {
5589 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5590 "vcvtph2ps", "$src", "$src",
5591 (X86cvtph2ps (_src.VT _src.RC:$src),
5592 (i32 FROUND_CURRENT))>, T8PD;
5593 let hasSideEffects = 0, mayLoad = 1 in {
5594 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005595 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005596 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5597 (i32 FROUND_CURRENT))>, T8PD;
5598 }
5599}
5600
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005601multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005602 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5603 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5604 (X86cvtph2ps (_src.VT _src.RC:$src),
5605 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5606
5607}
5608
5609let Predicates = [HasAVX512] in {
5610 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005611 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005612 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5613 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005614 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005615 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5616 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5617 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5618 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005619}
5620
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005621multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005622 X86MemOperand x86memop> {
5623 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5624 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005625 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005626 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005627 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005628 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5629 let hasSideEffects = 0, mayStore = 1 in {
5630 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5631 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005632 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005633 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5634 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5635 addr:$dst)]>;
5636 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5637 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005638 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005639 []>, EVEX_K;
5640 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005641}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005642multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5643 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5644 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005645 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005646 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005647 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005648 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5649}
5650let Predicates = [HasAVX512] in {
5651 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5652 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5653 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5654 let Predicates = [HasVLX] in {
5655 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5656 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5657 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5658 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5659 }
5660}
Asaf Badouh2489f352015-12-02 08:17:51 +00005661
5662// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5663multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5664 string OpcodeStr> {
5665 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5666 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005667 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005668 (i32 FROUND_NO_EXC)))],
5669 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5670 Sched<[WriteFAdd]>;
5671}
5672
5673let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5674 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5675 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5676 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5677 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5678 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5679 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5680 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5681 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5682}
5683
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005684let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5685 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005686 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005687 EVEX_CD8<32, CD8VT1>;
5688 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005689 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005690 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5691 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005692 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005693 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005694 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005695 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005696 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005697 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5698 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005699 let isCodeGenOnly = 1 in {
5700 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005701 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005702 EVEX_CD8<32, CD8VT1>;
5703 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005704 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005705 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005706
Craig Topper9dd48c82014-01-02 17:28:14 +00005707 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005708 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005709 EVEX_CD8<32, CD8VT1>;
5710 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005711 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005712 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5713 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005714}
Michael Liao5bf95782014-12-04 05:20:33 +00005715
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005716/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005717multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5718 X86VectorVTInfo _> {
5719 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5720 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5721 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5722 "$src2, $src1", "$src1, $src2",
5723 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005724 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005725 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005726 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005727 "$src2, $src1", "$src1, $src2",
5728 (OpNode (_.VT _.RC:$src1),
5729 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005730 }
5731}
5732}
5733
Asaf Badouheaf2da12015-09-21 10:23:53 +00005734defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5735 EVEX_CD8<32, CD8VT1>, T8PD;
5736defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5737 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5738defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5739 EVEX_CD8<32, CD8VT1>, T8PD;
5740defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5741 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005742
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005743/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5744multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005745 X86VectorVTInfo _> {
5746 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5747 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5748 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5749 let mayLoad = 1 in {
5750 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5751 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5752 (OpNode (_.FloatVT
5753 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5754 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5755 (ins _.ScalarMemOp:$src), OpcodeStr,
5756 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5757 (OpNode (_.FloatVT
5758 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5759 EVEX, T8PD, EVEX_B;
5760 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005761}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005762
5763multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5764 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5765 EVEX_V512, EVEX_CD8<32, CD8VF>;
5766 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5767 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5768
5769 // Define only if AVX512VL feature is present.
5770 let Predicates = [HasVLX] in {
5771 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5772 OpNode, v4f32x_info>,
5773 EVEX_V128, EVEX_CD8<32, CD8VF>;
5774 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5775 OpNode, v8f32x_info>,
5776 EVEX_V256, EVEX_CD8<32, CD8VF>;
5777 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5778 OpNode, v2f64x_info>,
5779 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5780 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5781 OpNode, v4f64x_info>,
5782 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5783 }
5784}
5785
5786defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5787defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005788
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005789/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005790multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5791 SDNode OpNode> {
5792
5793 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5794 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5795 "$src2, $src1", "$src1, $src2",
5796 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5797 (i32 FROUND_CURRENT))>;
5798
5799 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5800 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005801 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005802 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005803 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005804
5805 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005806 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005807 "$src2, $src1", "$src1, $src2",
5808 (OpNode (_.VT _.RC:$src1),
5809 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5810 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005811}
5812
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005813multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5814 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5815 EVEX_CD8<32, CD8VT1>;
5816 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5817 EVEX_CD8<64, CD8VT1>, VEX_W;
5818}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005819
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005820let hasSideEffects = 0, Predicates = [HasERI] in {
5821 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5822 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5823}
Igor Breger8352a0d2015-07-28 06:53:28 +00005824
5825defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005826/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005827
5828multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5829 SDNode OpNode> {
5830
5831 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5832 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5833 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5834
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005835 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5836 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5837 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005838 (bitconvert (_.LdFrag addr:$src))),
5839 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005840
5841 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005842 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005843 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005844 (OpNode (_.FloatVT
5845 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5846 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005847}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005848multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5849 SDNode OpNode> {
5850 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5851 (ins _.RC:$src), OpcodeStr,
5852 "{sae}, $src", "$src, {sae}",
5853 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5854}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005855
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005856multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5857 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005858 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5859 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005860 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005861 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5862 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005863}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005864
Asaf Badouh402ebb32015-06-03 13:41:48 +00005865multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5866 SDNode OpNode> {
5867 // Define only if AVX512VL feature is present.
5868 let Predicates = [HasVLX] in {
5869 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5870 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5871 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5872 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5873 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5874 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5875 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5876 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5877 }
5878}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005879let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005880
Asaf Badouh402ebb32015-06-03 13:41:48 +00005881 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5882 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5883 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5884}
5885defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5886 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5887
5888multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5889 SDNode OpNodeRnd, X86VectorVTInfo _>{
5890 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5891 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5892 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5893 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005894}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005895
Robert Khasanoveb126392014-10-28 18:15:20 +00005896multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5897 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005898 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005899 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5900 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5901 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005902 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005903 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5904 (OpNode (_.FloatVT
5905 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005906
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005907 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005908 (ins _.ScalarMemOp:$src), OpcodeStr,
5909 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5910 (OpNode (_.FloatVT
5911 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5912 EVEX, EVEX_B;
5913 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005914}
5915
Robert Khasanoveb126392014-10-28 18:15:20 +00005916multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5917 SDNode OpNode> {
5918 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5919 v16f32_info>,
5920 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5921 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5922 v8f64_info>,
5923 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5924 // Define only if AVX512VL feature is present.
5925 let Predicates = [HasVLX] in {
5926 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5927 OpNode, v4f32x_info>,
5928 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5929 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5930 OpNode, v8f32x_info>,
5931 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5932 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5933 OpNode, v2f64x_info>,
5934 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5935 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5936 OpNode, v4f64x_info>,
5937 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5938 }
5939}
5940
Asaf Badouh402ebb32015-06-03 13:41:48 +00005941multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5942 SDNode OpNodeRnd> {
5943 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5944 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5945 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5946 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5947}
5948
Igor Breger4c4cd782015-09-20 09:13:41 +00005949multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5950 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5951
5952 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5953 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5954 "$src2, $src1", "$src1, $src2",
5955 (OpNodeRnd (_.VT _.RC:$src1),
5956 (_.VT _.RC:$src2),
5957 (i32 FROUND_CURRENT))>;
5958 let mayLoad = 1 in
5959 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005960 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005961 "$src2, $src1", "$src1, $src2",
5962 (OpNodeRnd (_.VT _.RC:$src1),
5963 (_.VT (scalar_to_vector
5964 (_.ScalarLdFrag addr:$src2))),
5965 (i32 FROUND_CURRENT))>;
5966
5967 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5968 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5969 "$rc, $src2, $src1", "$src1, $src2, $rc",
5970 (OpNodeRnd (_.VT _.RC:$src1),
5971 (_.VT _.RC:$src2),
5972 (i32 imm:$rc))>,
5973 EVEX_B, EVEX_RC;
5974
5975 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005976 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005977 (ins _.FRC:$src1, _.FRC:$src2),
5978 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5979
5980 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005981 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005982 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5983 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5984 }
5985
5986 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5987 (!cast<Instruction>(NAME#SUFF#Zr)
5988 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5989
5990 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5991 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00005992 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00005993}
5994
5995multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5996 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5997 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5998 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5999 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6000}
6001
Asaf Badouh402ebb32015-06-03 13:41:48 +00006002defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6003 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006004
Igor Breger4c4cd782015-09-20 09:13:41 +00006005defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006006
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006007let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006008 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006009 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006010 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006011 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006012 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006013 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006014 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006015 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006016 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006017 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006018}
6019
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006020multiclass
6021avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006022
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006023 let ExeDomain = _.ExeDomain in {
6024 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6025 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6026 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006027 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006028 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6029
6030 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6031 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006032 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6033 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006034 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006035
6036 let mayLoad = 1 in
6037 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006038 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6039 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006040 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006041 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006042 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6043 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6044 }
6045 let Predicates = [HasAVX512] in {
6046 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6047 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6048 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6049 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6050 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6051 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6052 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6053 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6054 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6055 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6056 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6057 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6058 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6059 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6060 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6061
6062 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6063 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6064 addr:$src, (i32 0x1))), _.FRC)>;
6065 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6066 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6067 addr:$src, (i32 0x2))), _.FRC)>;
6068 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6069 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6070 addr:$src, (i32 0x3))), _.FRC)>;
6071 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6072 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6073 addr:$src, (i32 0x4))), _.FRC)>;
6074 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6075 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6076 addr:$src, (i32 0xc))), _.FRC)>;
6077 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006078}
6079
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006080defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6081 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006082
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006083defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6084 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006085
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006086//-------------------------------------------------
6087// Integer truncate and extend operations
6088//-------------------------------------------------
6089
Igor Breger074a64e2015-07-24 17:24:15 +00006090multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6091 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6092 X86MemOperand x86memop> {
6093
6094 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6095 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6096 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6097 EVEX, T8XS;
6098
6099 // for intrinsic patter match
6100 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6101 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6102 undef)),
6103 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6104 SrcInfo.RC:$src1)>;
6105
6106 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6107 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6108 DestInfo.ImmAllZerosV)),
6109 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6110 SrcInfo.RC:$src1)>;
6111
6112 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6113 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6114 DestInfo.RC:$src0)),
6115 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6116 DestInfo.KRCWM:$mask ,
6117 SrcInfo.RC:$src1)>;
6118
6119 let mayStore = 1 in {
6120 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6121 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006122 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006123 []>, EVEX;
6124
Igor Breger074a64e2015-07-24 17:24:15 +00006125 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6126 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006127 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006128 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006129 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006130}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006131
Igor Breger074a64e2015-07-24 17:24:15 +00006132multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6133 X86VectorVTInfo DestInfo,
6134 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006135
Igor Breger074a64e2015-07-24 17:24:15 +00006136 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6137 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6138 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006139
Igor Breger074a64e2015-07-24 17:24:15 +00006140 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6141 (SrcInfo.VT SrcInfo.RC:$src)),
6142 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6143 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6144}
6145
6146multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6147 X86VectorVTInfo DestInfo, string sat > {
6148
6149 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6150 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6151 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6152 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6153 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6154 (SrcInfo.VT SrcInfo.RC:$src))>;
6155
6156 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6157 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6158 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6159 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6160 (SrcInfo.VT SrcInfo.RC:$src))>;
6161}
6162
6163multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6164 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6165 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6166 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6167 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6168 Predicate prd = HasAVX512>{
6169
6170 let Predicates = [HasVLX, prd] in {
6171 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6172 DestInfoZ128, x86memopZ128>,
6173 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6174 truncFrag, mtruncFrag>, EVEX_V128;
6175
6176 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6177 DestInfoZ256, x86memopZ256>,
6178 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6179 truncFrag, mtruncFrag>, EVEX_V256;
6180 }
6181 let Predicates = [prd] in
6182 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6183 DestInfoZ, x86memopZ>,
6184 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6185 truncFrag, mtruncFrag>, EVEX_V512;
6186}
6187
6188multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6189 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6190 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6191 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6192 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6193
6194 let Predicates = [HasVLX, prd] in {
6195 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6196 DestInfoZ128, x86memopZ128>,
6197 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6198 sat>, EVEX_V128;
6199
6200 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6201 DestInfoZ256, x86memopZ256>,
6202 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6203 sat>, EVEX_V256;
6204 }
6205 let Predicates = [prd] in
6206 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6207 DestInfoZ, x86memopZ>,
6208 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6209 sat>, EVEX_V512;
6210}
6211
6212multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6213 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6214 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6215 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6216}
6217multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6218 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6219 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6220 sat>, EVEX_CD8<8, CD8VO>;
6221}
6222
6223multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6224 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6225 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6226 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6227}
6228multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6229 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6230 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6231 sat>, EVEX_CD8<16, CD8VQ>;
6232}
6233
6234multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6235 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6236 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6237 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6238}
6239multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6240 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6241 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6242 sat>, EVEX_CD8<32, CD8VH>;
6243}
6244
6245multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6246 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6247 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6248 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6249}
6250multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6251 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6252 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6253 sat>, EVEX_CD8<8, CD8VQ>;
6254}
6255
6256multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6257 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6258 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6259 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6260}
6261multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6262 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6263 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6264 sat>, EVEX_CD8<16, CD8VH>;
6265}
6266
6267multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6268 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6269 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6270 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6271}
6272multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6273 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6274 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6275 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6276}
6277
6278defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6279defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6280defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6281
6282defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6283defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6284defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6285
6286defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6287defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6288defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6289
6290defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6291defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6292defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6293
6294defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6295defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6296defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6297
6298defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6299defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6300defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006301
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006302let Predicates = [HasAVX512, NoVLX] in {
6303def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6304 (v8i16 (EXTRACT_SUBREG
6305 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6306 VR256X:$src, sub_ymm)))), sub_xmm))>;
6307def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6308 (v4i32 (EXTRACT_SUBREG
6309 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6310 VR256X:$src, sub_ymm)))), sub_xmm))>;
6311}
6312
6313let Predicates = [HasBWI, NoVLX] in {
6314def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6315 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6316 VR256X:$src, sub_ymm))), sub_xmm))>;
6317}
6318
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006319multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6320 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6321 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006322
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006323 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6324 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6325 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6326 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006327
6328 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006329 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6330 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6331 (DestInfo.VT (LdFrag addr:$src))>,
6332 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006333 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006334}
6335
Igor Bregerc7ba5692016-02-24 08:15:20 +00006336// support full register inputs (like SSE paterns)
6337multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6338 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6339 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6340 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6341 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6342}
6343
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006344multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6345 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6346 let Predicates = [HasVLX, HasBWI] in {
6347 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6348 v16i8x_info, i64mem, LdFrag, OpNode>,
6349 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006350
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006351 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6352 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006353 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006354 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6355 }
6356 let Predicates = [HasBWI] in {
6357 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6358 v32i8x_info, i256mem, LdFrag, OpNode>,
6359 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6360 }
6361}
6362
6363multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6364 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6365 let Predicates = [HasVLX, HasAVX512] in {
6366 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6367 v16i8x_info, i32mem, LdFrag, OpNode>,
6368 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6369
6370 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6371 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006372 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006373 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6374 }
6375 let Predicates = [HasAVX512] in {
6376 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6377 v16i8x_info, i128mem, LdFrag, OpNode>,
6378 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6379 }
6380}
6381
6382multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6383 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6384 let Predicates = [HasVLX, HasAVX512] in {
6385 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6386 v16i8x_info, i16mem, LdFrag, OpNode>,
6387 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6388
6389 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6390 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006391 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006392 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6393 }
6394 let Predicates = [HasAVX512] in {
6395 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6396 v16i8x_info, i64mem, LdFrag, OpNode>,
6397 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6398 }
6399}
6400
6401multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6402 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6403 let Predicates = [HasVLX, HasAVX512] in {
6404 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6405 v8i16x_info, i64mem, LdFrag, OpNode>,
6406 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6407
6408 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6409 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006410 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006411 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6412 }
6413 let Predicates = [HasAVX512] in {
6414 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6415 v16i16x_info, i256mem, LdFrag, OpNode>,
6416 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6417 }
6418}
6419
6420multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6421 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6422 let Predicates = [HasVLX, HasAVX512] in {
6423 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6424 v8i16x_info, i32mem, LdFrag, OpNode>,
6425 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6426
6427 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6428 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006429 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006430 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6431 }
6432 let Predicates = [HasAVX512] in {
6433 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6434 v8i16x_info, i128mem, LdFrag, OpNode>,
6435 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6436 }
6437}
6438
6439multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6440 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6441
6442 let Predicates = [HasVLX, HasAVX512] in {
6443 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6444 v4i32x_info, i64mem, LdFrag, OpNode>,
6445 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6446
6447 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6448 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006449 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006450 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6451 }
6452 let Predicates = [HasAVX512] in {
6453 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6454 v8i32x_info, i256mem, LdFrag, OpNode>,
6455 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6456 }
6457}
6458
6459defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6460defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6461defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6462defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6463defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6464defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6465
6466
6467defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6468defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6469defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6470defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6471defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6472defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006473
6474//===----------------------------------------------------------------------===//
6475// GATHER - SCATTER Operations
6476
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006477multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6478 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006479 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6480 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006481 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6482 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006483 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006484 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006485 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6486 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6487 vectoraddr:$src2))]>, EVEX, EVEX_K,
6488 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006489}
Cameron McInally45325962014-03-26 13:50:50 +00006490
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006491multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6492 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6493 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006494 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006495 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006496 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006497let Predicates = [HasVLX] in {
6498 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006499 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006500 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006501 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006502 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006503 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006504 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006505 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006506}
Cameron McInally45325962014-03-26 13:50:50 +00006507}
6508
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006509multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6510 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006511 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006512 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006513 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006514 mgatherv8i64>, EVEX_V512;
6515let Predicates = [HasVLX] in {
6516 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006517 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006518 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006519 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006520 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006521 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006522 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6523 vx64xmem, mgatherv2i64>, EVEX_V128;
6524}
Cameron McInally45325962014-03-26 13:50:50 +00006525}
Michael Liao5bf95782014-12-04 05:20:33 +00006526
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006527
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006528defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6529 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6530
6531defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6532 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006533
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006534multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6535 X86MemOperand memop, PatFrag ScatterNode> {
6536
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006537let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006538
6539 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6540 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006541 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006542 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6543 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6544 _.KRCWM:$mask, vectoraddr:$dst))]>,
6545 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006546}
6547
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006548multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6549 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6550 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006551 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006552 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006553 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006554let Predicates = [HasVLX] in {
6555 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006556 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006557 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006558 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006559 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006560 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006561 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006562 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006563}
Cameron McInally45325962014-03-26 13:50:50 +00006564}
6565
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006566multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6567 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006568 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006569 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006570 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006571 mscatterv8i64>, EVEX_V512;
6572let Predicates = [HasVLX] in {
6573 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006574 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006575 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006576 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006577 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006578 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006579 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6580 vx64xmem, mscatterv2i64>, EVEX_V128;
6581}
Cameron McInally45325962014-03-26 13:50:50 +00006582}
6583
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006584defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6585 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006586
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006587defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6588 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006589
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006590// prefetch
6591multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6592 RegisterClass KRC, X86MemOperand memop> {
6593 let Predicates = [HasPFI], hasSideEffects = 1 in
6594 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006595 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006596 []>, EVEX, EVEX_K;
6597}
6598
6599defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006600 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006601
6602defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006603 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006604
6605defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006606 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006607
6608defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006609 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006610
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006611defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006612 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006613
6614defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006615 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006616
6617defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006618 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006619
6620defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006621 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006622
6623defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006624 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006625
6626defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006627 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006628
6629defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006630 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006631
6632defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006633 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006634
6635defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006636 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006637
6638defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006639 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006640
6641defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006642 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006643
6644defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006645 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006646
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006647// Helper fragments to match sext vXi1 to vXiY.
6648def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6649def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6650
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006651multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006652def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006653 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006654 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6655}
Michael Liao5bf95782014-12-04 05:20:33 +00006656
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006657multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6658 string OpcodeStr, Predicate prd> {
6659let Predicates = [prd] in
6660 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6661
6662 let Predicates = [prd, HasVLX] in {
6663 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6664 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6665 }
6666}
6667
6668multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6669 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6670 HasBWI>;
6671 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6672 HasBWI>, VEX_W;
6673 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6674 HasDQI>;
6675 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6676 HasDQI>, VEX_W;
6677}
Michael Liao5bf95782014-12-04 05:20:33 +00006678
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006679defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006680
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006681multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006682 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6683 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6684 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6685}
6686
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006687// Use 512bit version to implement 128/256 bit in case NoVLX.
6688multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006689 X86VectorVTInfo _> {
6690
6691 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6692 (_.KVT (COPY_TO_REGCLASS
6693 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006694 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006695 _.RC:$src, _.SubRegIdx)),
6696 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006697}
6698
6699multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006700 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6701 let Predicates = [prd] in
6702 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6703 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006704
6705 let Predicates = [prd, HasVLX] in {
6706 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006707 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006708 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006709 EVEX_V128;
6710 }
6711 let Predicates = [prd, NoVLX] in {
6712 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6713 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006714 }
6715}
6716
6717defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6718 avx512vl_i8_info, HasBWI>;
6719defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6720 avx512vl_i16_info, HasBWI>, VEX_W;
6721defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6722 avx512vl_i32_info, HasDQI>;
6723defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6724 avx512vl_i64_info, HasDQI>, VEX_W;
6725
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006726//===----------------------------------------------------------------------===//
6727// AVX-512 - COMPRESS and EXPAND
6728//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006729
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006730multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6731 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006732 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006733 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006734 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006735
6736 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006737 def mr : AVX5128I<opc, MRMDestMem, (outs),
6738 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006739 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006740 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6741
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006742 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6743 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006744 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006745 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006746 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006747 addr:$dst)]>,
6748 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6749 }
6750}
6751
6752multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6753 AVX512VLVectorVTInfo VTInfo> {
6754 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6755
6756 let Predicates = [HasVLX] in {
6757 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6758 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6759 }
6760}
6761
6762defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6763 EVEX;
6764defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6765 EVEX, VEX_W;
6766defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6767 EVEX;
6768defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6769 EVEX, VEX_W;
6770
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006771// expand
6772multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6773 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006774 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006775 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006776 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006777
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006778 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006779 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6780 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6781 (_.VT (X86expand (_.VT (bitconvert
6782 (_.LdFrag addr:$src1)))))>,
6783 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006784}
6785
6786multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6787 AVX512VLVectorVTInfo VTInfo> {
6788 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6789
6790 let Predicates = [HasVLX] in {
6791 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6792 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6793 }
6794}
6795
6796defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6797 EVEX;
6798defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6799 EVEX, VEX_W;
6800defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6801 EVEX;
6802defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6803 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006804
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006805//handle instruction reg_vec1 = op(reg_vec,imm)
6806// op(mem_vec,imm)
6807// op(broadcast(eltVt),imm)
6808//all instruction created with FROUND_CURRENT
6809multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6810 X86VectorVTInfo _>{
6811 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6812 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006813 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006814 (OpNode (_.VT _.RC:$src1),
6815 (i32 imm:$src2),
6816 (i32 FROUND_CURRENT))>;
6817 let mayLoad = 1 in {
6818 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6819 (ins _.MemOp:$src1, i32u8imm:$src2),
6820 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6821 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6822 (i32 imm:$src2),
6823 (i32 FROUND_CURRENT))>;
6824 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6825 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6826 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6827 "${src1}"##_.BroadcastStr##", $src2",
6828 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6829 (i32 imm:$src2),
6830 (i32 FROUND_CURRENT))>, EVEX_B;
6831 }
6832}
6833
6834//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6835multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6836 SDNode OpNode, X86VectorVTInfo _>{
6837 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6838 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006839 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006840 "$src1, {sae}, $src2",
6841 (OpNode (_.VT _.RC:$src1),
6842 (i32 imm:$src2),
6843 (i32 FROUND_NO_EXC))>, EVEX_B;
6844}
6845
6846multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6847 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6848 let Predicates = [prd] in {
6849 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6850 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6851 EVEX_V512;
6852 }
6853 let Predicates = [prd, HasVLX] in {
6854 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6855 EVEX_V128;
6856 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6857 EVEX_V256;
6858 }
6859}
6860
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006861//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6862// op(reg_vec2,mem_vec,imm)
6863// op(reg_vec2,broadcast(eltVt),imm)
6864//all instruction created with FROUND_CURRENT
6865multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6866 X86VectorVTInfo _>{
6867 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006868 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006869 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6870 (OpNode (_.VT _.RC:$src1),
6871 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006872 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006873 (i32 FROUND_CURRENT))>;
6874 let mayLoad = 1 in {
6875 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006876 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006877 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6878 (OpNode (_.VT _.RC:$src1),
6879 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006880 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006881 (i32 FROUND_CURRENT))>;
6882 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006883 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006884 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6885 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6886 (OpNode (_.VT _.RC:$src1),
6887 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006888 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006889 (i32 FROUND_CURRENT))>, EVEX_B;
6890 }
6891}
6892
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006893//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6894// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006895multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6896 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6897
6898 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6899 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6900 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6901 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6902 (SrcInfo.VT SrcInfo.RC:$src2),
6903 (i8 imm:$src3)))>;
6904 let mayLoad = 1 in
6905 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6906 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6907 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6908 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6909 (SrcInfo.VT (bitconvert
6910 (SrcInfo.LdFrag addr:$src2))),
6911 (i8 imm:$src3)))>;
6912}
6913
6914//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6915// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006916// op(reg_vec2,broadcast(eltVt),imm)
6917multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006918 X86VectorVTInfo _>:
6919 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6920
6921 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006922 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6923 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6924 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6925 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6926 (OpNode (_.VT _.RC:$src1),
6927 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6928 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006929}
6930
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006931//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6932// op(reg_vec2,mem_scalar,imm)
6933//all instruction created with FROUND_CURRENT
6934multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6935 X86VectorVTInfo _> {
6936
6937 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006938 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006939 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6940 (OpNode (_.VT _.RC:$src1),
6941 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006942 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006943 (i32 FROUND_CURRENT))>;
6944 let mayLoad = 1 in {
6945 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006946 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006947 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6948 (OpNode (_.VT _.RC:$src1),
6949 (_.VT (scalar_to_vector
6950 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006951 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006952 (i32 FROUND_CURRENT))>;
6953
6954 let isAsmParserOnly = 1 in {
6955 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6956 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6957 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6958 []>;
6959 }
6960 }
6961}
6962
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006963//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6964multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6965 SDNode OpNode, X86VectorVTInfo _>{
6966 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006967 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006968 OpcodeStr, "$src3, {sae}, $src2, $src1",
6969 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006970 (OpNode (_.VT _.RC:$src1),
6971 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006972 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006973 (i32 FROUND_NO_EXC))>, EVEX_B;
6974}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006975//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6976multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6977 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006978 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6979 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006980 OpcodeStr, "$src3, {sae}, $src2, $src1",
6981 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006982 (OpNode (_.VT _.RC:$src1),
6983 (_.VT _.RC:$src2),
6984 (i32 imm:$src3),
6985 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006986}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006987
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006988multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6989 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006990 let Predicates = [prd] in {
6991 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006992 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006993 EVEX_V512;
6994
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006995 }
6996 let Predicates = [prd, HasVLX] in {
6997 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006998 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006999 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007000 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007001 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007002}
7003
Igor Breger2ae0fe32015-08-31 11:14:02 +00007004multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7005 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7006 let Predicates = [HasBWI] in {
7007 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7008 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7009 }
7010 let Predicates = [HasBWI, HasVLX] in {
7011 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7012 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7013 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7014 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7015 }
7016}
7017
Igor Breger00d9f842015-06-08 14:03:17 +00007018multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7019 bits<8> opc, SDNode OpNode>{
7020 let Predicates = [HasAVX512] in {
7021 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7022 }
7023 let Predicates = [HasAVX512, HasVLX] in {
7024 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7025 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7026 }
7027}
7028
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007029multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7030 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7031 let Predicates = [prd] in {
7032 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7033 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007034 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007035}
7036
Igor Breger1e58e8a2015-09-02 11:18:55 +00007037multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7038 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7039 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7040 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7041 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7042 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007043}
7044
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007045
Igor Breger1e58e8a2015-09-02 11:18:55 +00007046defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7047 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7048defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7049 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7050defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7051 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7052
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007053
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007054defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7055 0x50, X86VRange, HasDQI>,
7056 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7057defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7058 0x50, X86VRange, HasDQI>,
7059 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7060
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007061defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7062 0x51, X86VRange, HasDQI>,
7063 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7064defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7065 0x51, X86VRange, HasDQI>,
7066 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7067
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007068defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7069 0x57, X86Reduces, HasDQI>,
7070 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7071defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7072 0x57, X86Reduces, HasDQI>,
7073 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007074
Igor Breger1e58e8a2015-09-02 11:18:55 +00007075defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7076 0x27, X86GetMants, HasAVX512>,
7077 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7078defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7079 0x27, X86GetMants, HasAVX512>,
7080 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7081
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007082multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7083 bits<8> opc, SDNode OpNode = X86Shuf128>{
7084 let Predicates = [HasAVX512] in {
7085 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7086
7087 }
7088 let Predicates = [HasAVX512, HasVLX] in {
7089 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7090 }
7091}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007092let Predicates = [HasAVX512] in {
7093def : Pat<(v16f32 (ffloor VR512:$src)),
7094 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7095def : Pat<(v16f32 (fnearbyint VR512:$src)),
7096 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7097def : Pat<(v16f32 (fceil VR512:$src)),
7098 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7099def : Pat<(v16f32 (frint VR512:$src)),
7100 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7101def : Pat<(v16f32 (ftrunc VR512:$src)),
7102 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7103
7104def : Pat<(v8f64 (ffloor VR512:$src)),
7105 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7106def : Pat<(v8f64 (fnearbyint VR512:$src)),
7107 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7108def : Pat<(v8f64 (fceil VR512:$src)),
7109 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7110def : Pat<(v8f64 (frint VR512:$src)),
7111 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7112def : Pat<(v8f64 (ftrunc VR512:$src)),
7113 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7114}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007115
7116defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7117 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7118defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7119 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7120defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7121 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7122defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7123 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007124
Craig Topperc48fa892015-12-27 19:45:21 +00007125multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007126 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7127 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007128}
7129
Craig Topperc48fa892015-12-27 19:45:21 +00007130defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007131 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007132defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007133 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007134
Igor Breger2ae0fe32015-08-31 11:14:02 +00007135multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7136 let Predicates = p in
7137 def NAME#_.VTName#rri:
7138 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7139 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7140 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7141}
7142
7143multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7144 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7145 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7146 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7147
7148defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7149 avx512vl_i8_info, avx512vl_i8_info>,
7150 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7151 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7152 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7153 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7154 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7155 EVEX_CD8<8, CD8VF>;
7156
Igor Bregerf3ded812015-08-31 13:09:30 +00007157defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7158 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7159
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007160multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7161 X86VectorVTInfo _> {
7162 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007163 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007164 "$src1", "$src1",
7165 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7166
7167 let mayLoad = 1 in
7168 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007169 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007170 "$src1", "$src1",
7171 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7172 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7173}
7174
7175multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7176 X86VectorVTInfo _> :
7177 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7178 let mayLoad = 1 in
7179 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007180 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007181 "${src1}"##_.BroadcastStr,
7182 "${src1}"##_.BroadcastStr,
7183 (_.VT (OpNode (X86VBroadcast
7184 (_.ScalarLdFrag addr:$src1))))>,
7185 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7186}
7187
7188multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7189 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7190 let Predicates = [prd] in
7191 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7192
7193 let Predicates = [prd, HasVLX] in {
7194 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7195 EVEX_V256;
7196 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7197 EVEX_V128;
7198 }
7199}
7200
7201multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7202 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7203 let Predicates = [prd] in
7204 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7205 EVEX_V512;
7206
7207 let Predicates = [prd, HasVLX] in {
7208 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7209 EVEX_V256;
7210 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7211 EVEX_V128;
7212 }
7213}
7214
7215multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7216 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007217 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007218 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007219 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7220 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007221}
7222
7223multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7224 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007225 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7226 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007227}
7228
7229multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7230 bits<8> opc_d, bits<8> opc_q,
7231 string OpcodeStr, SDNode OpNode> {
7232 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7233 HasAVX512>,
7234 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7235 HasBWI>;
7236}
7237
7238defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7239
7240def : Pat<(xor
7241 (bc_v16i32 (v16i1sextv16i32)),
7242 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7243 (VPABSDZrr VR512:$src)>;
7244def : Pat<(xor
7245 (bc_v8i64 (v8i1sextv8i64)),
7246 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7247 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007248
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007249multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7250
7251 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007252}
7253
7254defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7255defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7256
Igor Breger24cab0f2015-11-16 07:22:00 +00007257//===---------------------------------------------------------------------===//
7258// Replicate Single FP - MOVSHDUP and MOVSLDUP
7259//===---------------------------------------------------------------------===//
7260multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7261 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7262 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007263}
7264
7265defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7266defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007267
7268//===----------------------------------------------------------------------===//
7269// AVX-512 - MOVDDUP
7270//===----------------------------------------------------------------------===//
7271
7272multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7273 X86VectorVTInfo _> {
7274 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7275 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7276 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7277 let mayLoad = 1 in
7278 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7279 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7280 (_.VT (OpNode (_.VT (scalar_to_vector
7281 (_.ScalarLdFrag addr:$src)))))>,
7282 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7283}
7284
7285multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7286 AVX512VLVectorVTInfo VTInfo> {
7287
7288 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7289
7290 let Predicates = [HasAVX512, HasVLX] in {
7291 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7292 EVEX_V256;
7293 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7294 EVEX_V128;
7295 }
7296}
7297
7298multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7299 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7300 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007301}
7302
7303defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7304
7305def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7306 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7307def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7308 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7309
Igor Bregerf2460112015-07-26 14:41:44 +00007310//===----------------------------------------------------------------------===//
7311// AVX-512 - Unpack Instructions
7312//===----------------------------------------------------------------------===//
7313defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7314defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7315
7316defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7317 SSE_INTALU_ITINS_P, HasBWI>;
7318defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7319 SSE_INTALU_ITINS_P, HasBWI>;
7320defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7321 SSE_INTALU_ITINS_P, HasBWI>;
7322defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7323 SSE_INTALU_ITINS_P, HasBWI>;
7324
7325defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7326 SSE_INTALU_ITINS_P, HasAVX512>;
7327defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7328 SSE_INTALU_ITINS_P, HasAVX512>;
7329defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7330 SSE_INTALU_ITINS_P, HasAVX512>;
7331defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7332 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007333
7334//===----------------------------------------------------------------------===//
7335// AVX-512 - Extract & Insert Integer Instructions
7336//===----------------------------------------------------------------------===//
7337
7338multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7339 X86VectorVTInfo _> {
7340 let mayStore = 1 in
7341 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7342 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7343 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7344 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7345 imm:$src2)))),
7346 addr:$dst)]>,
7347 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7348}
7349
7350multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7351 let Predicates = [HasBWI] in {
7352 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7353 (ins _.RC:$src1, u8imm:$src2),
7354 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7355 [(set GR32orGR64:$dst,
7356 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7357 EVEX, TAPD;
7358
7359 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7360 }
7361}
7362
7363multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7364 let Predicates = [HasBWI] in {
7365 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7366 (ins _.RC:$src1, u8imm:$src2),
7367 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7368 [(set GR32orGR64:$dst,
7369 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7370 EVEX, PD;
7371
Igor Breger55747302015-11-18 08:46:16 +00007372 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7373 (ins _.RC:$src1, u8imm:$src2),
7374 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7375 EVEX, TAPD;
7376
Igor Bregerdefab3c2015-10-08 12:55:01 +00007377 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7378 }
7379}
7380
7381multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7382 RegisterClass GRC> {
7383 let Predicates = [HasDQI] in {
7384 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7385 (ins _.RC:$src1, u8imm:$src2),
7386 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7387 [(set GRC:$dst,
7388 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7389 EVEX, TAPD;
7390
7391 let mayStore = 1 in
7392 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7393 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7394 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7395 [(store (extractelt (_.VT _.RC:$src1),
7396 imm:$src2),addr:$dst)]>,
7397 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7398 }
7399}
7400
7401defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7402defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7403defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7404defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7405
7406multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7407 X86VectorVTInfo _, PatFrag LdFrag> {
7408 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7409 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7410 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7411 [(set _.RC:$dst,
7412 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7413 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7414}
7415
7416multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7417 X86VectorVTInfo _, PatFrag LdFrag> {
7418 let Predicates = [HasBWI] in {
7419 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7420 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7421 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7422 [(set _.RC:$dst,
7423 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7424
7425 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7426 }
7427}
7428
7429multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7430 X86VectorVTInfo _, RegisterClass GRC> {
7431 let Predicates = [HasDQI] in {
7432 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7433 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7434 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7435 [(set _.RC:$dst,
7436 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7437 EVEX_4V, TAPD;
7438
7439 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7440 _.ScalarLdFrag>, TAPD;
7441 }
7442}
7443
7444defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7445 extloadi8>, TAPD;
7446defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7447 extloadi16>, PD;
7448defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7449defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007450//===----------------------------------------------------------------------===//
7451// VSHUFPS - VSHUFPD Operations
7452//===----------------------------------------------------------------------===//
7453multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7454 AVX512VLVectorVTInfo VTInfo_FP>{
7455 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7456 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7457 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007458}
7459
7460defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7461defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007462//===----------------------------------------------------------------------===//
7463// AVX-512 - Byte shift Left/Right
7464//===----------------------------------------------------------------------===//
7465
7466multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7467 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7468 def rr : AVX512<opc, MRMr,
7469 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7470 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7471 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7472 let mayLoad = 1 in
7473 def rm : AVX512<opc, MRMm,
7474 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7475 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007476 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007477 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7478}
7479
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007480multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007481 Format MRMm, string OpcodeStr, Predicate prd>{
7482 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007483 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007484 OpcodeStr, v8i64_info>, EVEX_V512;
7485 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007486 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007487 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007488 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007489 OpcodeStr, v2i64x_info>, EVEX_V128;
7490 }
7491}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007492defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007493 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007494defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007495 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7496
7497
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007498multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007499 string OpcodeStr, X86VectorVTInfo _dst,
7500 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007501 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007502 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007503 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007504 [(set _dst.RC:$dst,(_dst.VT
7505 (OpNode (_src.VT _src.RC:$src1),
7506 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007507 let mayLoad = 1 in
7508 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007509 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007510 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007511 [(set _dst.RC:$dst,(_dst.VT
7512 (OpNode (_src.VT _src.RC:$src1),
7513 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007514 (_src.LdFrag addr:$src2))))))]>;
7515}
7516
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007517multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007518 string OpcodeStr, Predicate prd> {
7519 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007520 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7521 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007522 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007523 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7524 v32i8x_info>, EVEX_V256;
7525 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7526 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007527 }
7528}
7529
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007530defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007531 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007532
7533multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7534 X86VectorVTInfo _>{
7535 let Constraints = "$src1 = $dst" in {
7536 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7537 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007538 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007539 (OpNode (_.VT _.RC:$src1),
7540 (_.VT _.RC:$src2),
7541 (_.VT _.RC:$src3),
7542 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7543 let mayLoad = 1 in {
7544 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7545 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007546 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007547 (OpNode (_.VT _.RC:$src1),
7548 (_.VT _.RC:$src2),
7549 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7550 (i8 imm:$src4))>,
7551 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7552 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7553 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7554 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7555 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7556 (OpNode (_.VT _.RC:$src1),
7557 (_.VT _.RC:$src2),
7558 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7559 (i8 imm:$src4))>, EVEX_B,
7560 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7561 }
7562 }// Constraints = "$src1 = $dst"
7563}
7564
7565multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7566 let Predicates = [HasAVX512] in
7567 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7568 let Predicates = [HasAVX512, HasVLX] in {
7569 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7570 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7571 }
7572}
7573
7574defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7575defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7576
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007577//===----------------------------------------------------------------------===//
7578// AVX-512 - FixupImm
7579//===----------------------------------------------------------------------===//
7580
7581multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7582 X86VectorVTInfo _>{
7583 let Constraints = "$src1 = $dst" in {
7584 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7585 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7586 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7587 (OpNode (_.VT _.RC:$src1),
7588 (_.VT _.RC:$src2),
7589 (_.IntVT _.RC:$src3),
7590 (i32 imm:$src4),
7591 (i32 FROUND_CURRENT))>;
7592 let mayLoad = 1 in {
7593 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7594 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007595 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007596 (OpNode (_.VT _.RC:$src1),
7597 (_.VT _.RC:$src2),
7598 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7599 (i32 imm:$src4),
7600 (i32 FROUND_CURRENT))>;
7601 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7602 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7603 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7604 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7605 (OpNode (_.VT _.RC:$src1),
7606 (_.VT _.RC:$src2),
7607 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7608 (i32 imm:$src4),
7609 (i32 FROUND_CURRENT))>, EVEX_B;
7610 }
7611 } // Constraints = "$src1 = $dst"
7612}
7613
7614multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7615 SDNode OpNode, X86VectorVTInfo _>{
7616let Constraints = "$src1 = $dst" in {
7617 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7618 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007619 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007620 "$src2, $src3, {sae}, $src4",
7621 (OpNode (_.VT _.RC:$src1),
7622 (_.VT _.RC:$src2),
7623 (_.IntVT _.RC:$src3),
7624 (i32 imm:$src4),
7625 (i32 FROUND_NO_EXC))>, EVEX_B;
7626 }
7627}
7628
7629multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7630 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7631 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7632 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7633 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7634 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7635 (OpNode (_.VT _.RC:$src1),
7636 (_.VT _.RC:$src2),
7637 (_src3VT.VT _src3VT.RC:$src3),
7638 (i32 imm:$src4),
7639 (i32 FROUND_CURRENT))>;
7640
7641 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7642 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7643 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7644 "$src2, $src3, {sae}, $src4",
7645 (OpNode (_.VT _.RC:$src1),
7646 (_.VT _.RC:$src2),
7647 (_src3VT.VT _src3VT.RC:$src3),
7648 (i32 imm:$src4),
7649 (i32 FROUND_NO_EXC))>, EVEX_B;
7650 let mayLoad = 1 in
7651 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7652 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7653 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7654 (OpNode (_.VT _.RC:$src1),
7655 (_.VT _.RC:$src2),
7656 (_src3VT.VT (scalar_to_vector
7657 (_src3VT.ScalarLdFrag addr:$src3))),
7658 (i32 imm:$src4),
7659 (i32 FROUND_CURRENT))>;
7660 }
7661}
7662
7663multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7664 let Predicates = [HasAVX512] in
7665 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7666 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7667 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7668 let Predicates = [HasAVX512, HasVLX] in {
7669 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7670 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7671 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7672 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7673 }
7674}
7675
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007676defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7677 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007678 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007679defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7680 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007681 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007682defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007683 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007684defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007685 EVEX_CD8<64, CD8VF>, VEX_W;