blob: 09e77ac5488c87901fc60f872bceb5419149d51e [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
475//
476// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
477//
478
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
480 isPseudo = 1, Predicates = [HasAVX512] in {
481def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
482 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
483}
484
Craig Topperfb1746b2014-01-30 06:03:19 +0000485let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
487def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
488def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000490
491//===----------------------------------------------------------------------===//
492// AVX-512 - VECTOR INSERT
493//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
495 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
498 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT From.RC:$src2),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 let mayLoad = 1 in
506 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
507 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
508 "vinsert" # From.EltTypeName # "x" # From.NumElts,
509 "$src3, $src2, $src1", "$src1, $src2, $src3",
510 (vinsert_insert:$src3 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
512 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
513 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000515}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
518 X86VectorVTInfo To, PatFrag vinsert_insert,
519 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
520 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
523 (To.VT (!cast<Instruction>(InstrStr#"rr")
524 To.RC:$src1, From.RC:$src2,
525 (INSERT_get_vinsert_imm To.RC:$ins)))>;
526
527 def : Pat<(vinsert_insert:$ins
528 (To.VT To.RC:$src1),
529 (From.VT (bitconvert (From.LdFrag addr:$src2))),
530 (iPTR imm)),
531 (To.VT (!cast<Instruction>(InstrStr#"rm")
532 To.RC:$src1, addr:$src2,
533 (INSERT_get_vinsert_imm To.RC:$ins)))>;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000537multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
538 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539
540 let Predicates = [HasVLX] in
541 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 vinsert128_insert>, EVEX_V256;
545
546 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000549 vinsert128_insert>, EVEX_V512;
550
551 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT64, VR256X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert256_insert>, VEX_W, EVEX_V512;
555
556 let Predicates = [HasVLX, HasDQI] in
557 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
558 X86VectorVTInfo< 2, EltVT64, VR128X>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 vinsert128_insert>, VEX_W, EVEX_V256;
561
562 let Predicates = [HasDQI] in {
563 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 vinsert128_insert>, VEX_W, EVEX_V512;
567
568 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
569 X86VectorVTInfo< 8, EltVT32, VR256X>,
570 X86VectorVTInfo<16, EltVT32, VR512>,
571 vinsert256_insert>, EVEX_V512;
572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573}
574
Adam Nemet4e2ef472014-10-02 23:18:28 +0000575defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
576defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578// Codegen pattern with the alternative types,
579// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
580defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
584
585defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
589
590defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
593 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
594
595// Codegen pattern with the alternative types insert VEC128 into VEC256
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
600// Codegen pattern with the alternative types insert VEC128 into VEC512
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
605// Codegen pattern with the alternative types insert VEC256 into VEC512
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
609 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611// vinsertps - insert f32 to XMM
612def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000613 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000614 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000615 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616 EVEX_4V;
617def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000618 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000619 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000620 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000621 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
622 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
623
624//===----------------------------------------------------------------------===//
625// AVX-512 VECTOR EXTRACT
626//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627
Igor Breger7f69a992015-09-10 12:54:54 +0000628multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
629 X86VectorVTInfo To> {
630 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000631 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000632 def NAME # To.NumElts:
633 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
634 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
635}
Renato Golindb7ea862015-09-09 19:44:40 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract> :
640 vextract_for_size_first_position_lowering<From, To> {
641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
647 (ins From.RC:$src1, i32u8imm:$idx),
648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
653 let mayStore = 1 in {
654 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
655 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
656 "vextract" # To.EltTypeName # "x" # To.NumElts #
657 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
658 []>, EVEX;
659
660 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
661 (ins To.MemOp:$dst, To.KRCWM:$mask,
662 From.RC:$src1, i32u8imm:$src2),
663 "vextract" # To.EltTypeName # "x" # To.NumElts #
664 "\t{$src2, $src1, $dst {${mask}}|"
665 "$dst {${mask}}, $src1, $src2}",
666 []>, EVEX_K, EVEX;
667 }//mayStore = 1
668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
670 // Intrinsic call with masking.
671 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000672 "x" # To.NumElts # "_" # From.Size)
673 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0,
677 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
678 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000679
680 // Intrinsic call with zero-masking.
681 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000682 "x" # To.NumElts # "_" # From.Size)
683 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
687 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000688
689 // Intrinsic call without masking.
690 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000691 "x" # To.NumElts # "_" # From.Size)
692 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
693 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
694 From.ZSuffix # "rr")
695 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000696}
697
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698// Codegen pattern for the alternative types
699multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
700 X86VectorVTInfo To, PatFrag vextract_extract,
701 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
702 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000703
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704 let Predicates = p in
705 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
706 (To.VT (!cast<Instruction>(InstrStr#"rr")
707 From.RC:$src1,
708 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000709}
710
711multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 ValueType EltVT64, int Opcode256> {
713 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000719 X86VectorVTInfo< 8, EltVT64, VR512>,
720 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
723 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT32, VR256X>,
726 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V256, EVEX_CD8<32, CD8VT4>;
729 let Predicates = [HasVLX, HasDQI] in
730 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
731 X86VectorVTInfo< 4, EltVT64, VR256X>,
732 X86VectorVTInfo< 2, EltVT64, VR128X>,
733 vextract128_extract>,
734 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
735 let Predicates = [HasDQI] in {
736 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
737 X86VectorVTInfo< 8, EltVT64, VR512>,
738 X86VectorVTInfo< 2, EltVT64, VR128X>,
739 vextract128_extract>,
740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
744 vextract256_extract>,
745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
769// Codegen pattern with the alternative types extract VEC128 from VEC512
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
774// Codegen pattern with the alternative types extract VEC256 from VEC512
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
778 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780// A 128-bit subvector insert to the first 512-bit vector position
781// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
783 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
784def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
786def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
788def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
789 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
790def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
791 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
792def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Igor Bregerfca0a342016-01-28 13:19:25 +0000795def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000797def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000803def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Igor Breger131008f2016-05-01 08:40:00 +0000824// broadcast with a scalar argument.
825multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 let isCodeGenOnly = 1 in {
829 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
830 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
831 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
832 Requires<[HasAVX512]>, T8PD, EVEX;
833
834 let Constraints = "$src0 = $dst" in
835 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
836 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
837 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
838 [(set DestInfo.RC:$dst,
839 (vselect DestInfo.KRCWM:$mask,
840 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
841 DestInfo.RC:$src0))]>,
842 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
843
844 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
845 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
846 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
847 [(set DestInfo.RC:$dst,
848 (vselect DestInfo.KRCWM:$mask,
849 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
850 DestInfo.ImmAllZerosV))]>,
851 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
852 } // let isCodeGenOnly = 1 in
853}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854
Igor Breger21296d22015-10-20 11:56:42 +0000855multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
856 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
857
858 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
859 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
860 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
861 T8PD, EVEX;
862 let mayLoad = 1 in
863 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
864 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
865 (DestInfo.VT (X86VBroadcast
866 (SrcInfo.ScalarLdFrag addr:$src)))>,
867 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000869
Igor Breger21296d22015-10-20 11:56:42 +0000870multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
871 AVX512VLVectorVTInfo _> {
872 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000873 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000874 EVEX_V512;
875
876 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000877 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000878 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000879 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000880 }
881}
882
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000883let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000884 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
885 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000887 defm VBROADCASTSSZ128 :
888 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
889 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
890 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000891 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000892}
893
894let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000895 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
896 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000897}
898
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000899def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000901def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000903
Robert Khasanovcbc57032014-12-09 16:38:41 +0000904multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
905 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000906 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
907 (ins SrcRC:$src),
908 "vpbroadcast"##_.Suffix, "$src", "$src",
909 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910}
911
Robert Khasanovcbc57032014-12-09 16:38:41 +0000912multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
913 RegisterClass SrcRC, Predicate prd> {
914 let Predicates = [prd] in
915 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
916 let Predicates = [prd, HasVLX] in {
917 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
918 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
919 }
920}
921
Igor Breger0aeda372016-02-07 08:30:50 +0000922let isCodeGenOnly = 1 in {
923defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000924 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000925defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000926 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000927}
928let isAsmParserOnly = 1 in {
929 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
930 GR32, HasBWI>;
931 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
932 GR32, HasBWI>;
933}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
935 HasAVX512>;
936defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
937 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000938
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000939def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000940 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000941def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000942 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943
Igor Breger21296d22015-10-20 11:56:42 +0000944// Provide aliases for broadcast from the same register class that
945// automatically does the extract.
946multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
947 X86VectorVTInfo SrcInfo> {
948 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
949 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
950 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
951}
952
953multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
954 AVX512VLVectorVTInfo _, Predicate prd> {
955 let Predicates = [prd] in {
956 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
957 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
958 EVEX_V512;
959 // Defined separately to avoid redefinition.
960 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
961 }
962 let Predicates = [prd, HasVLX] in {
963 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
964 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
965 EVEX_V256;
966 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
967 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000968 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000969}
970
Igor Breger21296d22015-10-20 11:56:42 +0000971defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
972 avx512vl_i8_info, HasBWI>;
973defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
974 avx512vl_i16_info, HasBWI>;
975defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
976 avx512vl_i32_info, HasAVX512>;
977defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
978 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000980multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
981 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000982 let mayLoad = 1 in
983 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
984 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
985 (_Dst.VT (X86SubVBroadcast
986 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
987 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000988}
989
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000990defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
991 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000992 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000993defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
994 v16f32_info, v4f32x_info>,
995 EVEX_V512, EVEX_CD8<32, CD8VT4>;
996defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
997 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000998 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000999defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1000 v8f64_info, v4f64x_info>, VEX_W,
1001 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1002
1003let Predicates = [HasVLX] in {
1004defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1005 v8i32x_info, v4i32x_info>,
1006 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1007defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1008 v8f32x_info, v4f32x_info>,
1009 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1010}
1011let Predicates = [HasVLX, HasDQI] in {
1012defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1013 v4i64x_info, v2i64x_info>, VEX_W,
1014 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1015defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1016 v4f64x_info, v2f64x_info>, VEX_W,
1017 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1018}
1019let Predicates = [HasDQI] in {
1020defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1021 v8i64_info, v2i64x_info>, VEX_W,
1022 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1023defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1024 v16i32_info, v8i32x_info>,
1025 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1026defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1027 v8f64_info, v2f64x_info>, VEX_W,
1028 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1029defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1030 v16f32_info, v8f32x_info>,
1031 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1032}
Adam Nemet73f72e12014-06-27 00:43:38 +00001033
Igor Bregerfa798a92015-11-02 07:39:36 +00001034multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1035 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1036 SDNode OpNode = X86SubVBroadcast> {
1037
1038 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1039 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1040 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1041 T8PD, EVEX;
1042 let mayLoad = 1 in
1043 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1044 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1045 (_Dst.VT (OpNode
1046 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1047 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1048}
1049
1050multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1051 AVX512VLVectorVTInfo _> {
1052 let Predicates = [HasDQI] in
1053 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1054 EVEX_V512;
1055 let Predicates = [HasDQI, HasVLX] in
1056 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1057 EVEX_V256;
1058}
1059
1060multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1061 AVX512VLVectorVTInfo _> :
1062 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1063
1064 let Predicates = [HasDQI, HasVLX] in
1065 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1066 X86SubV32x2Broadcast>, EVEX_V128;
1067}
1068
1069defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1070 avx512vl_i32_info>;
1071defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1072 avx512vl_f32_info>;
1073
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001074def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001075 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001076def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1077 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1078
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001079def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001080 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001081def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1082 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001083
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084//===----------------------------------------------------------------------===//
1085// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1086//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001087multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1088 X86VectorVTInfo _, RegisterClass KRC> {
1089 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001090 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001091 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001092}
1093
Asaf Badouh0d957b82015-11-18 09:42:45 +00001094multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1095 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1096 let Predicates = [HasCDI] in
1097 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1098 let Predicates = [HasCDI, HasVLX] in {
1099 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1100 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1101 }
1102}
1103
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001104defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001105 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001106defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001107 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108
1109//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001110// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001111multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001112 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001114 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001115 (ins _.RC:$src2, _.RC:$src3),
1116 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001117 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001118 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001120 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001121 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001122 (ins _.RC:$src2, _.MemOp:$src3),
1123 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001124 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001125 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1126 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127 }
1128}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001129multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001130 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001131 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1134 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1135 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001136 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001137 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001138 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001139}
1140
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001141multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001142 AVX512VLVectorVTInfo VTInfo,
1143 AVX512VLVectorVTInfo ShuffleMask> {
1144 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1145 ShuffleMask.info512>,
1146 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1147 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001148 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001149 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1150 ShuffleMask.info128>,
1151 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1152 ShuffleMask.info128>, EVEX_V128;
1153 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1154 ShuffleMask.info256>,
1155 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1156 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001157 }
1158}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001160multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001161 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001162 AVX512VLVectorVTInfo Idx,
1163 Predicate Prd> {
1164 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001165 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1166 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001167 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001168 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1169 Idx.info128>, EVEX_V128;
1170 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1171 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001172 }
1173}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001174
Craig Topperaad5f112015-11-30 00:13:24 +00001175defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1176 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1177defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1178 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001179defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1180 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1181 VEX_W, EVEX_CD8<16, CD8VF>;
1182defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1183 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1184 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001185defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1186 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1187defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1188 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001189
Craig Topperaad5f112015-11-30 00:13:24 +00001190// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001191multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001192 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001193let Constraints = "$src1 = $dst" in {
1194 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1195 (ins IdxVT.RC:$src2, _.RC:$src3),
1196 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001197 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001198 AVX5128IBase;
1199
1200 let mayLoad = 1 in
1201 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1202 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1203 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001204 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001205 (bitconvert (_.LdFrag addr:$src3))))>,
1206 EVEX_4V, AVX5128IBase;
1207 }
1208}
1209multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001210 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211 let mayLoad = 1, Constraints = "$src1 = $dst" in
1212 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1213 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1214 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1215 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001216 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001217 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1218 AVX5128IBase, EVEX_4V, EVEX_B;
1219}
1220
1221multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001222 AVX512VLVectorVTInfo VTInfo,
1223 AVX512VLVectorVTInfo ShuffleMask> {
1224 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001225 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001226 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001227 ShuffleMask.info512>, EVEX_V512;
1228 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001229 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001230 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001231 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001232 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001233 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001234 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001235 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1236 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001237 }
1238}
1239
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001240multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001241 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001242 AVX512VLVectorVTInfo Idx,
1243 Predicate Prd> {
1244 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001245 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1246 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001247 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001248 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1249 Idx.info128>, EVEX_V128;
1250 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1251 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 }
1253}
1254
Craig Toppera47576f2015-11-26 20:21:29 +00001255defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001256 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001257defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001258 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001259defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1260 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1261 VEX_W, EVEX_CD8<16, CD8VF>;
1262defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1263 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1264 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001265defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001266 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001267defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001268 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001269
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001270//===----------------------------------------------------------------------===//
1271// AVX-512 - BLEND using mask
1272//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001273multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1274 let ExeDomain = _.ExeDomain in {
1275 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1276 (ins _.RC:$src1, _.RC:$src2),
1277 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001278 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001279 []>, EVEX_4V;
1280 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1281 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001282 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001283 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001284 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1285 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1286 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1287 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1288 !strconcat(OpcodeStr,
1289 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1290 []>, EVEX_4V, EVEX_KZ;
1291 let mayLoad = 1 in {
1292 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1293 (ins _.RC:$src1, _.MemOp:$src2),
1294 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001295 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001296 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1297 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1298 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001299 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001300 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001301 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1302 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1303 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1304 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1305 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1306 !strconcat(OpcodeStr,
1307 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1308 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1309 }
1310 }
1311}
1312multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1313
1314 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1315 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1316 !strconcat(OpcodeStr,
1317 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1318 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1319 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1320 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001321 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001322
1323 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1324 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1325 !strconcat(OpcodeStr,
1326 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1327 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001328 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001329
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001330}
1331
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001332multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1333 AVX512VLVectorVTInfo VTInfo> {
1334 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1335 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001336
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337 let Predicates = [HasVLX] in {
1338 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1339 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1340 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1341 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1342 }
1343}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001344
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001345multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1346 AVX512VLVectorVTInfo VTInfo> {
1347 let Predicates = [HasBWI] in
1348 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001349
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350 let Predicates = [HasBWI, HasVLX] in {
1351 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1352 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1353 }
1354}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001356
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001357defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1358defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1359defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1360defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1361defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1362defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001363
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001364
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365let Predicates = [HasAVX512] in {
1366def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1367 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001368 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001369 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1371 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1372
1373def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1374 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001375 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001376 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001377 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1378 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1379}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001380//===----------------------------------------------------------------------===//
1381// Compare Instructions
1382//===----------------------------------------------------------------------===//
1383
1384// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001385
1386multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1387
1388 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1389 (outs _.KRC:$dst),
1390 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1391 "vcmp${cc}"#_.Suffix,
1392 "$src2, $src1", "$src1, $src2",
1393 (OpNode (_.VT _.RC:$src1),
1394 (_.VT _.RC:$src2),
1395 imm:$cc)>, EVEX_4V;
1396 let mayLoad = 1 in
1397 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1398 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001399 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001400 "vcmp${cc}"#_.Suffix,
1401 "$src2, $src1", "$src1, $src2",
1402 (OpNode (_.VT _.RC:$src1),
1403 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1404 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1405
1406 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1407 (outs _.KRC:$dst),
1408 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1409 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001410 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001411 (OpNodeRnd (_.VT _.RC:$src1),
1412 (_.VT _.RC:$src2),
1413 imm:$cc,
1414 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1415 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001416 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001417 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1418 (outs VK1:$dst),
1419 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1420 "vcmp"#_.Suffix,
1421 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1422 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1423 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001424 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001425 "vcmp"#_.Suffix,
1426 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1427 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1428
1429 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1430 (outs _.KRC:$dst),
1431 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1432 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001433 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001434 EVEX_4V, EVEX_B;
1435 }// let isAsmParserOnly = 1, hasSideEffects = 0
1436
1437 let isCodeGenOnly = 1 in {
1438 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1439 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1440 !strconcat("vcmp${cc}", _.Suffix,
1441 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1442 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1443 _.FRC:$src2,
1444 imm:$cc))],
1445 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001446 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001447 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1448 (outs _.KRC:$dst),
1449 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1450 !strconcat("vcmp${cc}", _.Suffix,
1451 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1452 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1453 (_.ScalarLdFrag addr:$src2),
1454 imm:$cc))],
1455 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001456 }
1457}
1458
1459let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001460 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1461 AVX512XSIi8Base;
1462 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1463 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001464}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001465
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001466multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1467 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001469 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1470 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1471 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001472 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001473 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001475 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1476 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1477 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1478 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001479 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001480 def rrk : AVX512BI<opc, MRMSrcReg,
1481 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1482 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1483 "$dst {${mask}}, $src1, $src2}"),
1484 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1485 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1486 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1487 let mayLoad = 1 in
1488 def rmk : AVX512BI<opc, MRMSrcMem,
1489 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1490 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1491 "$dst {${mask}}, $src1, $src2}"),
1492 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1493 (OpNode (_.VT _.RC:$src1),
1494 (_.VT (bitconvert
1495 (_.LdFrag addr:$src2))))))],
1496 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497}
1498
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001499multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001500 X86VectorVTInfo _> :
1501 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001502 let mayLoad = 1 in {
1503 def rmb : AVX512BI<opc, MRMSrcMem,
1504 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1505 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1506 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1507 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1508 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1509 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1510 def rmbk : AVX512BI<opc, MRMSrcMem,
1511 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1512 _.ScalarMemOp:$src2),
1513 !strconcat(OpcodeStr,
1514 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1515 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1516 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1517 (OpNode (_.VT _.RC:$src1),
1518 (X86VBroadcast
1519 (_.ScalarLdFrag addr:$src2)))))],
1520 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1521 }
1522}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001524multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1525 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1526 let Predicates = [prd] in
1527 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1528 EVEX_V512;
1529
1530 let Predicates = [prd, HasVLX] in {
1531 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1532 EVEX_V256;
1533 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1534 EVEX_V128;
1535 }
1536}
1537
1538multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1539 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1540 Predicate prd> {
1541 let Predicates = [prd] in
1542 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1543 EVEX_V512;
1544
1545 let Predicates = [prd, HasVLX] in {
1546 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1547 EVEX_V256;
1548 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1549 EVEX_V128;
1550 }
1551}
1552
1553defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1554 avx512vl_i8_info, HasBWI>,
1555 EVEX_CD8<8, CD8VF>;
1556
1557defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1558 avx512vl_i16_info, HasBWI>,
1559 EVEX_CD8<16, CD8VF>;
1560
Robert Khasanovf70f7982014-09-18 14:06:55 +00001561defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001562 avx512vl_i32_info, HasAVX512>,
1563 EVEX_CD8<32, CD8VF>;
1564
Robert Khasanovf70f7982014-09-18 14:06:55 +00001565defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001566 avx512vl_i64_info, HasAVX512>,
1567 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1568
1569defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1570 avx512vl_i8_info, HasBWI>,
1571 EVEX_CD8<8, CD8VF>;
1572
1573defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1574 avx512vl_i16_info, HasBWI>,
1575 EVEX_CD8<16, CD8VF>;
1576
Robert Khasanovf70f7982014-09-18 14:06:55 +00001577defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001578 avx512vl_i32_info, HasAVX512>,
1579 EVEX_CD8<32, CD8VF>;
1580
Robert Khasanovf70f7982014-09-18 14:06:55 +00001581defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001582 avx512vl_i64_info, HasAVX512>,
1583 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001584
1585def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001586 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1588 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1589
1590def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001591 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001592 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1593 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1594
Robert Khasanov29e3b962014-08-27 09:34:37 +00001595multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1596 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001598 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001599 !strconcat("vpcmp${cc}", Suffix,
1600 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1602 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001606 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001607 !strconcat("vpcmp${cc}", Suffix,
1608 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001609 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1610 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001611 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001612 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1613 def rrik : AVX512AIi8<opc, MRMSrcReg,
1614 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001615 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001616 !strconcat("vpcmp${cc}", Suffix,
1617 "\t{$src2, $src1, $dst {${mask}}|",
1618 "$dst {${mask}}, $src1, $src2}"),
1619 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1620 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001621 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1623 let mayLoad = 1 in
1624 def rmik : AVX512AIi8<opc, MRMSrcMem,
1625 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001626 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001627 !strconcat("vpcmp${cc}", Suffix,
1628 "\t{$src2, $src1, $dst {${mask}}|",
1629 "$dst {${mask}}, $src1, $src2}"),
1630 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1631 (OpNode (_.VT _.RC:$src1),
1632 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001633 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1635
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001636 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001637 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001638 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001639 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001640 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1641 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001642 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001643 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001645 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001646 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1647 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001648 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1650 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001651 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001652 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001653 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1654 "$dst {${mask}}, $src1, $src2, $cc}"),
1655 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001656 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1658 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001659 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001660 !strconcat("vpcmp", Suffix,
1661 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1662 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001663 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664 }
1665}
1666
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001668 X86VectorVTInfo _> :
1669 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670 def rmib : AVX512AIi8<opc, MRMSrcMem,
1671 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001672 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 !strconcat("vpcmp${cc}", Suffix,
1674 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1675 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1676 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1677 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001678 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001679 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1680 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1681 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001682 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001683 !strconcat("vpcmp${cc}", Suffix,
1684 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1685 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1686 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1687 (OpNode (_.VT _.RC:$src1),
1688 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001689 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001690 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691
Robert Khasanov29e3b962014-08-27 09:34:37 +00001692 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001693 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1695 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001696 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 !strconcat("vpcmp", Suffix,
1698 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1699 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1700 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1701 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1702 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001703 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001704 !strconcat("vpcmp", Suffix,
1705 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1706 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1707 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1708 }
1709}
1710
1711multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1712 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1713 let Predicates = [prd] in
1714 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1715
1716 let Predicates = [prd, HasVLX] in {
1717 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1718 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1719 }
1720}
1721
1722multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1723 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1724 let Predicates = [prd] in
1725 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1726 EVEX_V512;
1727
1728 let Predicates = [prd, HasVLX] in {
1729 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1730 EVEX_V256;
1731 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1732 EVEX_V128;
1733 }
1734}
1735
1736defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1737 HasBWI>, EVEX_CD8<8, CD8VF>;
1738defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1739 HasBWI>, EVEX_CD8<8, CD8VF>;
1740
1741defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1742 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1743defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1744 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1745
Robert Khasanovf70f7982014-09-18 14:06:55 +00001746defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001747 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001748defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 HasAVX512>, EVEX_CD8<32, CD8VF>;
1750
Robert Khasanovf70f7982014-09-18 14:06:55 +00001751defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001752 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001753defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001754 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001755
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001756multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001758 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1759 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1760 "vcmp${cc}"#_.Suffix,
1761 "$src2, $src1", "$src1, $src2",
1762 (X86cmpm (_.VT _.RC:$src1),
1763 (_.VT _.RC:$src2),
1764 imm:$cc)>;
1765
1766 let mayLoad = 1 in {
1767 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1768 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1769 "vcmp${cc}"#_.Suffix,
1770 "$src2, $src1", "$src1, $src2",
1771 (X86cmpm (_.VT _.RC:$src1),
1772 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1773 imm:$cc)>;
1774
1775 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1776 (outs _.KRC:$dst),
1777 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1778 "vcmp${cc}"#_.Suffix,
1779 "${src2}"##_.BroadcastStr##", $src1",
1780 "$src1, ${src2}"##_.BroadcastStr,
1781 (X86cmpm (_.VT _.RC:$src1),
1782 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1783 imm:$cc)>,EVEX_B;
1784 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001785 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001786 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001787 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1788 (outs _.KRC:$dst),
1789 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1790 "vcmp"#_.Suffix,
1791 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1792
1793 let mayLoad = 1 in {
1794 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1795 (outs _.KRC:$dst),
1796 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1797 "vcmp"#_.Suffix,
1798 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1799
1800 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1801 (outs _.KRC:$dst),
1802 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1803 "vcmp"#_.Suffix,
1804 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1805 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1806 }
1807 }
1808}
1809
1810multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1811 // comparison code form (VCMP[EQ/LT/LE/...]
1812 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1813 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1814 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001815 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001816 (X86cmpmRnd (_.VT _.RC:$src1),
1817 (_.VT _.RC:$src2),
1818 imm:$cc,
1819 (i32 FROUND_NO_EXC))>, EVEX_B;
1820
1821 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1822 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1823 (outs _.KRC:$dst),
1824 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1825 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001826 "$cc, {sae}, $src2, $src1",
1827 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001828 }
1829}
1830
1831multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1832 let Predicates = [HasAVX512] in {
1833 defm Z : avx512_vcmp_common<_.info512>,
1834 avx512_vcmp_sae<_.info512>, EVEX_V512;
1835
1836 }
1837 let Predicates = [HasAVX512,HasVLX] in {
1838 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1839 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840 }
1841}
1842
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001843defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1844 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1845defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1846 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001847
1848def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1849 (COPY_TO_REGCLASS (VCMPPSZrri
1850 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1851 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1852 imm:$cc), VK8)>;
1853def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1854 (COPY_TO_REGCLASS (VPCMPDZrri
1855 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1856 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1857 imm:$cc), VK8)>;
1858def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1859 (COPY_TO_REGCLASS (VPCMPUDZrri
1860 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1861 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1862 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001863
Asaf Badouh572bbce2015-09-20 08:46:07 +00001864// ----------------------------------------------------------------
1865// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001866//handle fpclass instruction mask = op(reg_scalar,imm)
1867// op(mem_scalar,imm)
1868multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1869 X86VectorVTInfo _, Predicate prd> {
1870 let Predicates = [prd] in {
1871 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1872 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001873 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001874 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1875 (i32 imm:$src2)))], NoItinerary>;
1876 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1877 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1878 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001879 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001880 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1881 (OpNode (_.VT _.RC:$src1),
1882 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1883 let mayLoad = 1, AddedComplexity = 20 in {
1884 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1885 (ins _.MemOp:$src1, i32u8imm:$src2),
1886 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001887 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001888 [(set _.KRC:$dst,
1889 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1890 (i32 imm:$src2)))], NoItinerary>;
1891 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1892 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1893 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001894 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001895 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1896 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1897 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1898 }
1899 }
1900}
1901
Asaf Badouh572bbce2015-09-20 08:46:07 +00001902//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1903// fpclass(reg_vec, mem_vec, imm)
1904// fpclass(reg_vec, broadcast(eltVt), imm)
1905multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1906 X86VectorVTInfo _, string mem, string broadcast>{
1907 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1908 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001909 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001910 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1911 (i32 imm:$src2)))], NoItinerary>;
1912 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1913 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1914 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001915 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001916 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1917 (OpNode (_.VT _.RC:$src1),
1918 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1919 let mayLoad = 1 in {
1920 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1921 (ins _.MemOp:$src1, i32u8imm:$src2),
1922 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001923 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001924 [(set _.KRC:$dst,(OpNode
1925 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1926 (i32 imm:$src2)))], NoItinerary>;
1927 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1928 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1929 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001930 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001931 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1932 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1933 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1934 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1935 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1936 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001937 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001938 ##_.BroadcastStr##", $src2}",
1939 [(set _.KRC:$dst,(OpNode
1940 (_.VT (X86VBroadcast
1941 (_.ScalarLdFrag addr:$src1))),
1942 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1943 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1944 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1945 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001946 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001947 _.BroadcastStr##", $src2}",
1948 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1949 (_.VT (X86VBroadcast
1950 (_.ScalarLdFrag addr:$src1))),
1951 (i32 imm:$src2))))], NoItinerary>,
1952 EVEX_B, EVEX_K;
1953 }
1954}
1955
Asaf Badouh572bbce2015-09-20 08:46:07 +00001956multiclass avx512_vector_fpclass_all<string OpcodeStr,
1957 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1958 string broadcast>{
1959 let Predicates = [prd] in {
1960 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1961 broadcast>, EVEX_V512;
1962 }
1963 let Predicates = [prd, HasVLX] in {
1964 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1965 broadcast>, EVEX_V128;
1966 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1967 broadcast>, EVEX_V256;
1968 }
1969}
1970
1971multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001972 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001973 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001974 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001975 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001976 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1977 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1978 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1979 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1980 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001981}
1982
Asaf Badouh696e8e02015-10-18 11:04:38 +00001983defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1984 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001985
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001986//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001987// Mask register copy, including
1988// - copy between mask registers
1989// - load/store mask registers
1990// - copy from GPR to mask register and vice versa
1991//
1992multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1993 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001994 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001995 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001996 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001997 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001998 let mayLoad = 1 in
1999 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002000 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002001 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002 let mayStore = 1 in
2003 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002004 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2005 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006 }
2007}
2008
2009multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2010 string OpcodeStr,
2011 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002012 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002013 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002014 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002015 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002016 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002017 }
2018}
2019
Robert Khasanov74acbb72014-07-23 14:49:42 +00002020let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002022 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2023 VEX, PD;
2024
2025let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002026 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002027 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002028 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002029
2030let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002031 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2032 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002033 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2034 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002035 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2036 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002037 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2038 VEX, XD, VEX_W;
2039}
2040
2041// GR from/to mask register
2042let Predicates = [HasDQI] in {
2043 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2044 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2045 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2046 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2047}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002048let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002049 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2050 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2051 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2052 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002053}
2054let Predicates = [HasBWI] in {
2055 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2056 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2057}
2058let Predicates = [HasBWI] in {
2059 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2060 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2061}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002062
Robert Khasanov74acbb72014-07-23 14:49:42 +00002063// Load/store kreg
2064let Predicates = [HasDQI] in {
2065 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2066 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002067 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2068 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002069
2070 def : Pat<(store VK4:$src, addr:$dst),
2071 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2072 def : Pat<(store VK2:$src, addr:$dst),
2073 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002074 def : Pat<(store VK1:$src, addr:$dst),
2075 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002076
2077 def : Pat<(v2i1 (load addr:$src)),
2078 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2079 def : Pat<(v4i1 (load addr:$src)),
2080 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002081}
2082let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002083 def : Pat<(store VK1:$src, addr:$dst),
2084 (MOV8mr addr:$dst,
2085 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2086 sub_8bit))>;
2087 def : Pat<(store VK2:$src, addr:$dst),
2088 (MOV8mr addr:$dst,
2089 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2090 sub_8bit))>;
2091 def : Pat<(store VK4:$src, addr:$dst),
2092 (MOV8mr addr:$dst,
2093 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002094 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002095 def : Pat<(store VK8:$src, addr:$dst),
2096 (MOV8mr addr:$dst,
2097 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2098 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002099
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002100 def : Pat<(v8i1 (load addr:$src)),
2101 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2102 def : Pat<(v2i1 (load addr:$src)),
2103 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2104 def : Pat<(v4i1 (load addr:$src)),
2105 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002106}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002107
Robert Khasanov74acbb72014-07-23 14:49:42 +00002108let Predicates = [HasAVX512] in {
2109 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002110 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002111 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002112 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002113 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2114 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002115}
2116let Predicates = [HasBWI] in {
2117 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2118 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002119 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2120 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002121 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2122 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002123 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2124 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002125}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002126
Robert Khasanov74acbb72014-07-23 14:49:42 +00002127let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002128 def : Pat<(i1 (trunc (i64 GR64:$src))),
2129 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2130 (i32 1))), VK1)>;
2131
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002132 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002133 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002134
2135 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002136 (COPY_TO_REGCLASS
2137 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2138 VK1)>;
2139 def : Pat<(i1 (trunc (i16 GR16:$src))),
2140 (COPY_TO_REGCLASS
2141 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2142 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002143
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002144 def : Pat<(i32 (zext VK1:$src)),
2145 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002146 def : Pat<(i32 (anyext VK1:$src)),
2147 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002148
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002149 def : Pat<(i8 (zext VK1:$src)),
2150 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002151 (AND32ri (KMOVWrk
2152 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002153 def : Pat<(i8 (anyext VK1:$src)),
2154 (EXTRACT_SUBREG
2155 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2156
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002157 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002158 (AND64ri8 (SUBREG_TO_REG (i64 0),
2159 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002160 def : Pat<(i16 (zext VK1:$src)),
2161 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002162 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2163 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002164}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002165def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2166 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2167def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2168 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2169def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2170 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2171def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2172 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2173def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2174 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2175def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2176 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002177
Igor Bregerd6c187b2016-01-27 08:43:25 +00002178def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2179def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2180def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2181
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002183let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002184 // GR from/to 8-bit mask without native support
2185 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2186 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002187 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002188 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2189 (EXTRACT_SUBREG
2190 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2191 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002192}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002193
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002194let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002195 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002196 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002197 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002198 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002199}
2200let Predicates = [HasBWI] in {
2201 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2202 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2203 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2204 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002205}
2206
2207// Mask unary operation
2208// - KNOT
2209multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002210 RegisterClass KRC, SDPatternOperator OpNode,
2211 Predicate prd> {
2212 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002214 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215 [(set KRC:$dst, (OpNode KRC:$src))]>;
2216}
2217
Robert Khasanov74acbb72014-07-23 14:49:42 +00002218multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2219 SDPatternOperator OpNode> {
2220 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2221 HasDQI>, VEX, PD;
2222 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2223 HasAVX512>, VEX, PS;
2224 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2225 HasBWI>, VEX, PD, VEX_W;
2226 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2227 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002228}
2229
Robert Khasanov74acbb72014-07-23 14:49:42 +00002230defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002231
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002232multiclass avx512_mask_unop_int<string IntName, string InstName> {
2233 let Predicates = [HasAVX512] in
2234 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2235 (i16 GR16:$src)),
2236 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2237 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2238}
2239defm : avx512_mask_unop_int<"knot", "KNOT">;
2240
Robert Khasanov74acbb72014-07-23 14:49:42 +00002241let Predicates = [HasDQI] in
2242def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2243let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002244def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002245let Predicates = [HasBWI] in
2246def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2247let Predicates = [HasBWI] in
2248def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2249
2250// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002251let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002252def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2253 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002254def : Pat<(not VK8:$src),
2255 (COPY_TO_REGCLASS
2256 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002257}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002258def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2259 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2260def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2261 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262
2263// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002264// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002265multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002266 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002267 Predicate prd, bit IsCommutable> {
2268 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2270 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002271 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2273}
2274
Robert Khasanov595683d2014-07-28 13:46:45 +00002275multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002276 SDPatternOperator OpNode, bit IsCommutable,
2277 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002278 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002279 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002280 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002281 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002282 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002283 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002284 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002285 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286}
2287
2288def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2289def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2290
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002291defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2292defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2293defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2294defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2295defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002296defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002297
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002298multiclass avx512_mask_binop_int<string IntName, string InstName> {
2299 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002300 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2301 (i16 GR16:$src1), (i16 GR16:$src2)),
2302 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2303 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2304 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305}
2306
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002307defm : avx512_mask_binop_int<"kand", "KAND">;
2308defm : avx512_mask_binop_int<"kandn", "KANDN">;
2309defm : avx512_mask_binop_int<"kor", "KOR">;
2310defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2311defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002312
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002313multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002314 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2315 // for the DQI set, this type is legal and KxxxB instruction is used
2316 let Predicates = [NoDQI] in
2317 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2318 (COPY_TO_REGCLASS
2319 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2320 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2321
2322 // All types smaller than 8 bits require conversion anyway
2323 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2324 (COPY_TO_REGCLASS (Inst
2325 (COPY_TO_REGCLASS VK1:$src1, VK16),
2326 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2327 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2328 (COPY_TO_REGCLASS (Inst
2329 (COPY_TO_REGCLASS VK2:$src1, VK16),
2330 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2331 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2332 (COPY_TO_REGCLASS (Inst
2333 (COPY_TO_REGCLASS VK4:$src1, VK16),
2334 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335}
2336
2337defm : avx512_binop_pat<and, KANDWrr>;
2338defm : avx512_binop_pat<andn, KANDNWrr>;
2339defm : avx512_binop_pat<or, KORWrr>;
2340defm : avx512_binop_pat<xnor, KXNORWrr>;
2341defm : avx512_binop_pat<xor, KXORWrr>;
2342
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002343def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2344 (KXNORWrr VK16:$src1, VK16:$src2)>;
2345def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002346 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002347def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002348 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002349def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002350 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002351
2352let Predicates = [NoDQI] in
2353def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2354 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2355 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2356
2357def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2358 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2359 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2360
2361def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2362 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2363 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2364
2365def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2366 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2367 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2368
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002369// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002370multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2371 RegisterClass KRCSrc, Predicate prd> {
2372 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002373 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002374 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2375 (ins KRC:$src1, KRC:$src2),
2376 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2377 VEX_4V, VEX_L;
2378
2379 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2380 (!cast<Instruction>(NAME##rr)
2381 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2382 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2383 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384}
2385
Igor Bregera54a1a82015-09-08 13:10:00 +00002386defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2387defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2388defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390// Mask bit testing
2391multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002392 SDNode OpNode, Predicate prd> {
2393 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002395 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2397}
2398
Igor Breger5ea0a6812015-08-31 13:30:19 +00002399multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2400 Predicate prdW = HasAVX512> {
2401 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2402 VEX, PD;
2403 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2404 VEX, PS;
2405 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2406 VEX, PS, VEX_W;
2407 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2408 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409}
2410
2411defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002412defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002413
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414// Mask shift
2415multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2416 SDNode OpNode> {
2417 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002418 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002420 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2422}
2423
2424multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2425 SDNode OpNode> {
2426 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002427 VEX, TAPD, VEX_W;
2428 let Predicates = [HasDQI] in
2429 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2430 VEX, TAPD;
2431 let Predicates = [HasBWI] in {
2432 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2433 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002434 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2435 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002436 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437}
2438
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002439defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2440defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441
2442// Mask setting all 0s or 1s
2443multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2444 let Predicates = [HasAVX512] in
2445 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2446 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2447 [(set KRC:$dst, (VT Val))]>;
2448}
2449
2450multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002451 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002453 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2454 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455}
2456
2457defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2458defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2459
2460// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2461let Predicates = [HasAVX512] in {
2462 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2463 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002464 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2465 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002466 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002467 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2468 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002470
2471// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2472multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2473 RegisterClass RC, ValueType VT> {
2474 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2475 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2476
2477 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2478 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2479}
2480
2481defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2482defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2483defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2484defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2485defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2486
2487defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2488defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2489defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2490defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2491
2492defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2493defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2494defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2495
2496defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2497defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2498
2499defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500
Igor Breger999ac752016-03-08 15:21:25 +00002501def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2502 (v2i1 (COPY_TO_REGCLASS
2503 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2504 VK2))>;
2505def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2506 (v4i1 (COPY_TO_REGCLASS
2507 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2508 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2510 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002511def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2512 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002513def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2514 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2515
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002516def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002517 (v8i1 (COPY_TO_REGCLASS
2518 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2519 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002520
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002521def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2522 (v4i1 (COPY_TO_REGCLASS
2523 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2524 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525//===----------------------------------------------------------------------===//
2526// AVX-512 - Aligned and unaligned load and store
2527//
2528
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002529
2530multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002531 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002532 bit IsReMaterializable = 1,
2533 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002534 let hasSideEffects = 0 in {
2535 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002536 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002537 _.ExeDomain>, EVEX;
2538 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2539 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002540 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002541 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002542 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2543 (_.VT _.RC:$src),
2544 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002545 EVEX, EVEX_KZ;
2546
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002547 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2548 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002549 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002551 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2552 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002553
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002554 let Constraints = "$src0 = $dst" in {
2555 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2556 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2557 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2558 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002559 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002560 (_.VT _.RC:$src1),
2561 (_.VT _.RC:$src0))))], _.ExeDomain>,
2562 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002563 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002564 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2565 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002566 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2567 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002568 [(set _.RC:$dst, (_.VT
2569 (vselect _.KRCWM:$mask,
2570 (_.VT (bitconvert (ld_frag addr:$src1))),
2571 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002572 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002573 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002574 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2575 (ins _.KRCWM:$mask, _.MemOp:$src),
2576 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2577 "${dst} {${mask}} {z}, $src}",
2578 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2579 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2580 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002581 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002582 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2583 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2584
2585 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2586 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2587
2588 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2589 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2590 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591}
2592
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002593multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2594 AVX512VLVectorVTInfo _,
2595 Predicate prd,
2596 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002597 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002598 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002599 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002600
2601 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002602 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002603 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002604 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002605 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002606 }
2607}
2608
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2610 AVX512VLVectorVTInfo _,
2611 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002612 bit IsReMaterializable = 1,
2613 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 let Predicates = [prd] in
2615 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002616 masked_load_unaligned, IsReMaterializable,
2617 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002618
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002619 let Predicates = [prd, HasVLX] in {
2620 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002621 masked_load_unaligned, IsReMaterializable,
2622 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002623 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002624 masked_load_unaligned, IsReMaterializable,
2625 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 }
2627}
2628
2629multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002630 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002631
Craig Topper99f6b622016-05-01 01:03:56 +00002632 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002633 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2634 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2635 [], _.ExeDomain>, EVEX;
2636 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2637 (ins _.KRCWM:$mask, _.RC:$src),
2638 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2639 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002641 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002643 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 "${dst} {${mask}} {z}, $src}",
2645 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002646 }
Igor Breger81b79de2015-11-19 07:43:43 +00002647
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002649 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002651 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2653 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2654 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002655
2656 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2657 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2658 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002659}
2660
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002661
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002662multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2663 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002664 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002665 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2666 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002667
2668 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002669 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2670 masked_store_unaligned>, EVEX_V256;
2671 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2672 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002673 }
2674}
2675
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2677 AVX512VLVectorVTInfo _, Predicate prd> {
2678 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2680 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002681
2682 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002683 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2684 masked_store_aligned256>, EVEX_V256;
2685 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2686 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002687 }
2688}
2689
2690defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2691 HasAVX512>,
2692 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2693 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2694
2695defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2696 HasAVX512>,
2697 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2698 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2699
Craig Topperc9293492016-02-26 06:50:29 +00002700defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2701 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002703 PS, EVEX_CD8<32, CD8VF>;
2704
Craig Topperc9293492016-02-26 06:50:29 +00002705defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2706 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2708 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002709
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002710defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2711 HasAVX512>,
2712 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2713 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002714
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2716 HasAVX512>,
2717 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2718 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002719
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2721 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002722 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2723
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2725 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002726 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2727
Craig Topperc9293492016-02-26 06:50:29 +00002728defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2729 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002731 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2732
Craig Topperc9293492016-02-26 06:50:29 +00002733defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2734 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002737
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002738let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002739def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002741 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002742 VK8), VR512:$src)>;
2743
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002744def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002745 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002746 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002747}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002748
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002749// Move Int Doubleword to Packed Double Int
2750//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002751def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002752 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002753 [(set VR128X:$dst,
2754 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002755 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002756def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002757 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758 [(set VR128X:$dst,
2759 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002760 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002761def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002762 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002763 [(set VR128X:$dst,
2764 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002765 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002766let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2767def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2768 (ins i64mem:$src),
2769 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002770 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002771let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002772def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002773 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002774 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002775 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002776def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002777 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002778 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002780def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002781 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002782 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2784 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002785}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002786
2787// Move Int Doubleword to Single Scalar
2788//
Craig Topper88adf2a2013-10-12 05:41:08 +00002789let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002790def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002791 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002792 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002793 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002794
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002795def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002796 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002798 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002799}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002800
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002801// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002802//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002803def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002804 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002805 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002806 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002807 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002808def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002810 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002811 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002813 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002815// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816//
2817def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002818 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2820 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002821 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822 Requires<[HasAVX512, In64BitMode]>;
2823
Craig Topperc648c9b2015-12-28 06:11:42 +00002824let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2825def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2826 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002827 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002828 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829
Craig Topperc648c9b2015-12-28 06:11:42 +00002830def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2831 (ins i64mem:$dst, VR128X:$src),
2832 "vmovq\t{$src, $dst|$dst, $src}",
2833 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2834 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002835 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002836 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2837
2838let hasSideEffects = 0 in
2839def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2840 (ins VR128X:$src),
2841 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002842 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002843
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002844// Move Scalar Single to Double Int
2845//
Craig Topper88adf2a2013-10-12 05:41:08 +00002846let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002847def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002849 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002850 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002851 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002852def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002854 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002856 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002857}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858
2859// Move Quadword Int to Packed Quadword Int
2860//
Craig Topperc648c9b2015-12-28 06:11:42 +00002861def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002863 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002864 [(set VR128X:$dst,
2865 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002866 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867
2868//===----------------------------------------------------------------------===//
2869// AVX-512 MOVSS, MOVSD
2870//===----------------------------------------------------------------------===//
2871
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002872multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002873 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002874 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002875 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002876 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002877 (_.VT (OpNode (_.VT _.RC:$src1),
2878 (_.VT _.RC:$src2))),
2879 IIC_SSE_MOV_S_RR>, EVEX_4V;
2880 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2881 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002882 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002883 (ins _.ScalarMemOp:$src),
2884 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002885 (_.VT (OpNode (_.VT _.RC:$src1),
2886 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002887 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2888 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002889 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002890 (ins _.RC:$src1, _.FRC:$src2),
2891 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2892 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2893 (scalar_to_vector _.FRC:$src2))))],
2894 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2895 let mayLoad = 1 in
2896 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2897 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2898 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2899 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2900 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002901 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002902 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2903 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2904 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2905 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002906 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002907 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2908 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2909 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002910 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911}
2912
Asaf Badouh41ecf462015-12-06 13:26:56 +00002913defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2914 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915
Asaf Badouh41ecf462015-12-06 13:26:56 +00002916defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2917 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002918
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002919def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002920 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2921 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002922
2923def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002924 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2925 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002926
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002927def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2928 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2929 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2930
Craig Topper99f6b622016-05-01 01:03:56 +00002931let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002932defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2933 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2934 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2935 XS, EVEX_4V, VEX_LIG;
2936
Craig Topper99f6b622016-05-01 01:03:56 +00002937let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002938defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2939 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2940 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2941 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942
2943let Predicates = [HasAVX512] in {
2944 let AddedComplexity = 15 in {
2945 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2946 // MOVS{S,D} to the lower bits.
2947 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2948 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2949 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2950 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2951 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2952 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2953 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2954 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2955
2956 // Move low f32 and clear high bits.
2957 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2958 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002959 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002960 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2961 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2962 (SUBREG_TO_REG (i32 0),
2963 (VMOVSSZrr (v4i32 (V_SET0)),
2964 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2965 }
2966
2967 let AddedComplexity = 20 in {
2968 // MOVSSrm zeros the high parts of the register; represent this
2969 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2970 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2971 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2972 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2973 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2974 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2975 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2976
2977 // MOVSDrm zeros the high parts of the register; represent this
2978 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2979 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2980 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2981 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2982 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2983 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2984 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2985 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2986 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2987 def : Pat<(v2f64 (X86vzload addr:$src)),
2988 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2989
2990 // Represent the same patterns above but in the form they appear for
2991 // 256-bit types
2992 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2993 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002994 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002995 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2996 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2997 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2998 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2999 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3000 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003001 def : Pat<(v4f64 (X86vzload addr:$src)),
3002 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003003
3004 // Represent the same patterns above but in the form they appear for
3005 // 512-bit types
3006 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3007 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3008 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3009 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3010 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3011 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3012 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3013 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3014 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003015 def : Pat<(v8f64 (X86vzload addr:$src)),
3016 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 }
3018 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3019 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3020 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3021 FR32X:$src)), sub_xmm)>;
3022 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3023 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3024 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3025 FR64X:$src)), sub_xmm)>;
3026 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3027 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003028 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029
3030 // Move low f64 and clear high bits.
3031 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3032 (SUBREG_TO_REG (i32 0),
3033 (VMOVSDZrr (v2f64 (V_SET0)),
3034 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3035
3036 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3037 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3038 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3039
3040 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003041 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042 addr:$dst),
3043 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044
3045 // Shuffle with VMOVSS
3046 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3047 (VMOVSSZrr (v4i32 VR128X:$src1),
3048 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3049 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3050 (VMOVSSZrr (v4f32 VR128X:$src1),
3051 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3052
3053 // 256-bit variants
3054 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3055 (SUBREG_TO_REG (i32 0),
3056 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3057 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3058 sub_xmm)>;
3059 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3060 (SUBREG_TO_REG (i32 0),
3061 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3062 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3063 sub_xmm)>;
3064
3065 // Shuffle with VMOVSD
3066 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3067 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3068 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3069 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3070 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3071 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3072 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3073 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3074
3075 // 256-bit variants
3076 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3077 (SUBREG_TO_REG (i32 0),
3078 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3079 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3080 sub_xmm)>;
3081 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3082 (SUBREG_TO_REG (i32 0),
3083 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3084 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3085 sub_xmm)>;
3086
3087 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3088 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3089 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3090 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3091 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3092 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3093 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3094 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3095}
3096
3097let AddedComplexity = 15 in
3098def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3099 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003100 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003101 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102 (v2i64 VR128X:$src))))],
3103 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3104
Igor Breger4ec5abf2015-11-03 07:30:17 +00003105let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3107 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003108 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 [(set VR128X:$dst, (v2i64 (X86vzmovl
3110 (loadv2i64 addr:$src))))],
3111 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3112 EVEX_CD8<8, CD8VT8>;
3113
3114let Predicates = [HasAVX512] in {
3115 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3116 let AddedComplexity = 20 in {
3117 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3118 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003119 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3120 (VMOV64toPQIZrr GR64:$src)>;
3121 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3122 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003123
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3125 (VMOVDI2PDIZrm addr:$src)>;
3126 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3127 (VMOVDI2PDIZrm addr:$src)>;
3128 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3129 (VMOVZPQILo2PQIZrm addr:$src)>;
3130 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3131 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003132 def : Pat<(v2i64 (X86vzload addr:$src)),
3133 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003134 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003135
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3137 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3138 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3139 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3140 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3141 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3142 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003143 def : Pat<(v4i64 (X86vzload addr:$src)),
3144 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3145
3146 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3147 def : Pat<(v8i64 (X86vzload addr:$src)),
3148 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003149}
3150
3151def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3152 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3153
3154def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3155 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3156
3157def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3158 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3159
3160def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3161 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3162
3163//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003164// AVX-512 - Non-temporals
3165//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003166let SchedRW = [WriteLoad] in {
3167 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3168 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3169 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3170 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3171 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003172
Robert Khasanoved882972014-08-13 10:46:00 +00003173 let Predicates = [HasAVX512, HasVLX] in {
3174 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3175 (ins i256mem:$src),
3176 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3177 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3178 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003179
Robert Khasanoved882972014-08-13 10:46:00 +00003180 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3181 (ins i128mem:$src),
3182 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3183 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3184 EVEX_CD8<64, CD8VF>;
3185 }
Adam Nemetefd07852014-06-18 16:51:10 +00003186}
3187
Igor Bregerd3341f52016-01-20 13:11:47 +00003188multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3189 PatFrag st_frag = alignednontemporalstore,
3190 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003191 let SchedRW = [WriteStore], mayStore = 1,
3192 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003193 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003194 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003195 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3196 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003197}
3198
Igor Bregerd3341f52016-01-20 13:11:47 +00003199multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3200 AVX512VLVectorVTInfo VTInfo> {
3201 let Predicates = [HasAVX512] in
3202 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003203
Igor Bregerd3341f52016-01-20 13:11:47 +00003204 let Predicates = [HasAVX512, HasVLX] in {
3205 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3206 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003207 }
3208}
3209
Igor Bregerd3341f52016-01-20 13:11:47 +00003210defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3211defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3212defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003213
Adam Nemet7f62b232014-06-10 16:39:53 +00003214//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215// AVX-512 - Integer arithmetic
3216//
3217multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003218 X86VectorVTInfo _, OpndItins itins,
3219 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003220 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003221 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003222 "$src2, $src1", "$src1, $src2",
3223 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003224 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003225 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003226
Robert Khasanov545d1b72014-10-14 14:36:19 +00003227 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003228 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003229 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003230 "$src2, $src1", "$src1, $src2",
3231 (_.VT (OpNode _.RC:$src1,
3232 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003233 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003234 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003235}
3236
3237multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3238 X86VectorVTInfo _, OpndItins itins,
3239 bit IsCommutable = 0> :
3240 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3241 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003242 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003243 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003244 "${src2}"##_.BroadcastStr##", $src1",
3245 "$src1, ${src2}"##_.BroadcastStr,
3246 (_.VT (OpNode _.RC:$src1,
3247 (X86VBroadcast
3248 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003249 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003250 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003251}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003252
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003253multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3254 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3255 Predicate prd, bit IsCommutable = 0> {
3256 let Predicates = [prd] in
3257 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3258 IsCommutable>, EVEX_V512;
3259
3260 let Predicates = [prd, HasVLX] in {
3261 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3262 IsCommutable>, EVEX_V256;
3263 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3264 IsCommutable>, EVEX_V128;
3265 }
3266}
3267
Robert Khasanov545d1b72014-10-14 14:36:19 +00003268multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3269 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3270 Predicate prd, bit IsCommutable = 0> {
3271 let Predicates = [prd] in
3272 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3273 IsCommutable>, EVEX_V512;
3274
3275 let Predicates = [prd, HasVLX] in {
3276 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3277 IsCommutable>, EVEX_V256;
3278 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3279 IsCommutable>, EVEX_V128;
3280 }
3281}
3282
3283multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3284 OpndItins itins, Predicate prd,
3285 bit IsCommutable = 0> {
3286 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3287 itins, prd, IsCommutable>,
3288 VEX_W, EVEX_CD8<64, CD8VF>;
3289}
3290
3291multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3292 OpndItins itins, Predicate prd,
3293 bit IsCommutable = 0> {
3294 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3295 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3296}
3297
3298multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3299 OpndItins itins, Predicate prd,
3300 bit IsCommutable = 0> {
3301 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3302 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3303}
3304
3305multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3306 OpndItins itins, Predicate prd,
3307 bit IsCommutable = 0> {
3308 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3309 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3310}
3311
3312multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3313 SDNode OpNode, OpndItins itins, Predicate prd,
3314 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003315 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003316 IsCommutable>;
3317
Igor Bregerf2460112015-07-26 14:41:44 +00003318 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003319 IsCommutable>;
3320}
3321
3322multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3323 SDNode OpNode, OpndItins itins, Predicate prd,
3324 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003325 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003326 IsCommutable>;
3327
Igor Bregerf2460112015-07-26 14:41:44 +00003328 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003329 IsCommutable>;
3330}
3331
3332multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3333 bits<8> opc_d, bits<8> opc_q,
3334 string OpcodeStr, SDNode OpNode,
3335 OpndItins itins, bit IsCommutable = 0> {
3336 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3337 itins, HasAVX512, IsCommutable>,
3338 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3339 itins, HasBWI, IsCommutable>;
3340}
3341
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003342multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003343 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003344 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3345 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003346 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003347 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003348 "$src2, $src1","$src1, $src2",
3349 (_Dst.VT (OpNode
3350 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003351 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003352 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003353 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003354 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003355 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3356 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3357 "$src2, $src1", "$src1, $src2",
3358 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3359 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003360 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003361 AVX512BIBase, EVEX_4V;
3362
3363 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003364 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003365 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003366 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003367 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003368 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003369 (_Brdct.VT (X86VBroadcast
3370 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003371 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003372 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003373 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003374}
3375
Robert Khasanov545d1b72014-10-14 14:36:19 +00003376defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3377 SSE_INTALU_ITINS_P, 1>;
3378defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3379 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003380defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3381 SSE_INTALU_ITINS_P, HasBWI, 1>;
3382defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3383 SSE_INTALU_ITINS_P, HasBWI, 0>;
3384defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003385 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003386defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003387 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003388defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003389 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003390defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003391 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003392defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003393 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003394defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003395 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003396defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003397 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003398defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003399 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003400defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003401 SSE_INTALU_ITINS_P, HasBWI, 1>;
3402
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003403multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003404 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3405 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3406 let Predicates = [prd] in
3407 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3408 _SrcVTInfo.info512, _DstVTInfo.info512,
3409 v8i64_info, IsCommutable>,
3410 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3411 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003412 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003413 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003414 v4i64x_info, IsCommutable>,
3415 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003416 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003417 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003418 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003419 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3420 }
Michael Liao66233b72015-08-06 09:06:20 +00003421}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003422
3423defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003424 avx512vl_i32_info, avx512vl_i64_info,
3425 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003426defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003427 avx512vl_i32_info, avx512vl_i64_info,
3428 X86pmuludq, HasAVX512, 1>;
3429defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3430 avx512vl_i8_info, avx512vl_i8_info,
3431 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003432
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003433multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3434 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3435 let mayLoad = 1 in {
3436 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003437 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003438 OpcodeStr,
3439 "${src2}"##_Src.BroadcastStr##", $src1",
3440 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003441 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3442 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003443 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003444 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3445 }
3446}
3447
Michael Liao66233b72015-08-06 09:06:20 +00003448multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3449 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003450 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003451 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003452 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003453 "$src2, $src1","$src1, $src2",
3454 (_Dst.VT (OpNode
3455 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003456 (_Src.VT _Src.RC:$src2)))>,
3457 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003458 let mayLoad = 1 in {
3459 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3460 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3461 "$src2, $src1", "$src1, $src2",
3462 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003463 (bitconvert (_Src.LdFrag addr:$src2))))>,
3464 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003465 }
3466}
3467
3468multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3469 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003470 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003471 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3472 v32i16_info>,
3473 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3474 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003475 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003476 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3477 v16i16x_info>,
3478 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3479 v16i16x_info>, EVEX_V256;
3480 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3481 v8i16x_info>,
3482 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3483 v8i16x_info>, EVEX_V128;
3484 }
3485}
3486multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3487 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003488 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003489 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3490 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003491 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003492 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3493 v32i8x_info>, EVEX_V256;
3494 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3495 v16i8x_info>, EVEX_V128;
3496 }
3497}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003498
3499multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3500 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3501 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003502 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003503 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3504 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003505 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003506 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3507 _Dst.info256>, EVEX_V256;
3508 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3509 _Dst.info128>, EVEX_V128;
3510 }
3511}
3512
Craig Topperb6da6542016-05-01 17:38:32 +00003513defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3514defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3515defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3516defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003517
Craig Topper5acb5a12016-05-01 06:24:57 +00003518defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3519 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3520defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3521 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003522
Igor Bregerf2460112015-07-26 14:41:44 +00003523defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003524 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003525defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003526 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003527defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003528 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003529
Igor Bregerf2460112015-07-26 14:41:44 +00003530defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003531 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003532defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003533 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003534defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003535 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003536
Igor Bregerf2460112015-07-26 14:41:44 +00003537defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003538 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003539defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003540 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003541defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003542 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003543
Igor Bregerf2460112015-07-26 14:41:44 +00003544defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003545 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003546defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003547 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003548defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003549 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003551// AVX-512 Logical Instructions
3552//===----------------------------------------------------------------------===//
3553
Robert Khasanov545d1b72014-10-14 14:36:19 +00003554defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3555 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3556defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3557 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3558defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3559 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3560defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003561 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003562
3563//===----------------------------------------------------------------------===//
3564// AVX-512 FP arithmetic
3565//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003566multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3567 SDNode OpNode, SDNode VecNode, OpndItins itins,
3568 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003570 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3571 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3572 "$src2, $src1", "$src1, $src2",
3573 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3574 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003575 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003576
3577 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003578 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003579 "$src2, $src1", "$src1, $src2",
3580 (VecNode (_.VT _.RC:$src1),
3581 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3582 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003583 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003584 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3585 Predicates = [HasAVX512] in {
3586 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003587 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003588 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3589 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3590 itins.rr>;
3591 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003592 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003593 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3594 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3595 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3596 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003597}
3598
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003599multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003600 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003601
3602 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3603 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3604 "$rc, $src2, $src1", "$src1, $src2, $rc",
3605 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003606 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003607 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003609multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3610 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3611
3612 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3613 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003614 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003615 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003616 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003617}
3618
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003619multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3620 SDNode VecNode,
3621 SizeItins itins, bit IsCommutable> {
3622 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3623 itins.s, IsCommutable>,
3624 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3625 itins.s, IsCommutable>,
3626 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3627 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3628 itins.d, IsCommutable>,
3629 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3630 itins.d, IsCommutable>,
3631 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3632}
3633
3634multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3635 SDNode VecNode,
3636 SizeItins itins, bit IsCommutable> {
3637 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3638 itins.s, IsCommutable>,
3639 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3640 itins.s, IsCommutable>,
3641 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3642 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3643 itins.d, IsCommutable>,
3644 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3645 itins.d, IsCommutable>,
3646 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3647}
3648defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3649defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3650defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3651defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3652defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3653defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3654
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003655multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003656 X86VectorVTInfo _, bit IsCommutable> {
3657 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3658 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3659 "$src2, $src1", "$src1, $src2",
3660 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003661 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003662 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3663 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3664 "$src2, $src1", "$src1, $src2",
3665 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3666 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3667 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3668 "${src2}"##_.BroadcastStr##", $src1",
3669 "$src1, ${src2}"##_.BroadcastStr,
3670 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3671 (_.ScalarLdFrag addr:$src2))))>,
3672 EVEX_4V, EVEX_B;
3673 }//let mayLoad = 1
3674}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003675
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003676multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003677 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003678 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3679 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3680 "$rc, $src2, $src1", "$src1, $src2, $rc",
3681 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3682 EVEX_4V, EVEX_B, EVEX_RC;
3683}
3684
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003685
3686multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003687 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003688 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3689 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3690 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3691 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3692 EVEX_4V, EVEX_B;
3693}
3694
Michael Liao66233b72015-08-06 09:06:20 +00003695multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003696 Predicate prd, bit IsCommutable = 0> {
3697 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003698 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3699 IsCommutable>, EVEX_V512, PS,
3700 EVEX_CD8<32, CD8VF>;
3701 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3702 IsCommutable>, EVEX_V512, PD, VEX_W,
3703 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003704 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003705
Robert Khasanov595e5982014-10-29 15:43:02 +00003706 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003707 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003708 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3709 IsCommutable>, EVEX_V128, PS,
3710 EVEX_CD8<32, CD8VF>;
3711 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3712 IsCommutable>, EVEX_V256, PS,
3713 EVEX_CD8<32, CD8VF>;
3714 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3715 IsCommutable>, EVEX_V128, PD, VEX_W,
3716 EVEX_CD8<64, CD8VF>;
3717 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3718 IsCommutable>, EVEX_V256, PD, VEX_W,
3719 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003720 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003721}
3722
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003723multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003724 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003725 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003726 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003727 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3728}
3729
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003730multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003731 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003732 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003733 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003734 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3735}
3736
Craig Topperdb290662016-05-01 05:57:06 +00003737defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003738 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003739defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003740 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003741defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003742 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003743defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003744 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003745defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003746 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003747defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003748 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003749let isCodeGenOnly = 1 in {
3750 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3751 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3752}
Craig Topperdb290662016-05-01 05:57:06 +00003753defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3754defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3755defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3756defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003757
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003758multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3759 X86VectorVTInfo _> {
3760 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3761 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3762 "$src2, $src1", "$src1, $src2",
3763 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3764 let mayLoad = 1 in {
3765 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3766 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3767 "$src2, $src1", "$src1, $src2",
3768 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3769 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3770 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3771 "${src2}"##_.BroadcastStr##", $src1",
3772 "$src1, ${src2}"##_.BroadcastStr,
3773 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3774 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3775 EVEX_4V, EVEX_B;
3776 }//let mayLoad = 1
3777}
3778
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003779multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3780 X86VectorVTInfo _> {
3781 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3782 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3783 "$src2, $src1", "$src1, $src2",
3784 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3785 let mayLoad = 1 in {
3786 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003787 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003788 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003789 (OpNode _.RC:$src1,
3790 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3791 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003792 }//let mayLoad = 1
3793}
3794
3795multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003796 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003797 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3798 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003799 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003800 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3801 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003802 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3803 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3804 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3805 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3806 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3807 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3808
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003809 // Define only if AVX512VL feature is present.
3810 let Predicates = [HasVLX] in {
3811 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3812 EVEX_V128, EVEX_CD8<32, CD8VF>;
3813 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3814 EVEX_V256, EVEX_CD8<32, CD8VF>;
3815 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3816 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3817 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3818 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3819 }
3820}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003821defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003822
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823//===----------------------------------------------------------------------===//
3824// AVX-512 VPTESTM instructions
3825//===----------------------------------------------------------------------===//
3826
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003827multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3828 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003829 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003830 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3831 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3832 "$src2, $src1", "$src1, $src2",
3833 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3834 EVEX_4V;
3835 let mayLoad = 1 in
3836 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3837 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3838 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003839 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003840 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3841 EVEX_4V,
3842 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843}
3844
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003845multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3846 X86VectorVTInfo _> {
3847 let mayLoad = 1 in
3848 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3849 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3850 "${src2}"##_.BroadcastStr##", $src1",
3851 "$src1, ${src2}"##_.BroadcastStr,
3852 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3853 (_.ScalarLdFrag addr:$src2))))>,
3854 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003855}
Igor Bregerfca0a342016-01-28 13:19:25 +00003856
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003857// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003858multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3859 X86VectorVTInfo _, string Suffix> {
3860 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3861 (_.KVT (COPY_TO_REGCLASS
3862 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003863 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003864 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003865 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003866 _.RC:$src2, _.SubRegIdx)),
3867 _.KRC))>;
3868}
3869
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003870multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003871 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003872 let Predicates = [HasAVX512] in
3873 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3874 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3875
3876 let Predicates = [HasAVX512, HasVLX] in {
3877 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3878 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3879 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3880 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3881 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003882 let Predicates = [HasAVX512, NoVLX] in {
3883 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3884 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003885 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003886}
3887
3888multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3889 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003890 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003891 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003892 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003893}
3894
3895multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3896 SDNode OpNode> {
3897 let Predicates = [HasBWI] in {
3898 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3899 EVEX_V512, VEX_W;
3900 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3901 EVEX_V512;
3902 }
3903 let Predicates = [HasVLX, HasBWI] in {
3904
3905 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3906 EVEX_V256, VEX_W;
3907 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3908 EVEX_V128, VEX_W;
3909 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3910 EVEX_V256;
3911 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3912 EVEX_V128;
3913 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003914
Igor Bregerfca0a342016-01-28 13:19:25 +00003915 let Predicates = [HasAVX512, NoVLX] in {
3916 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3917 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3918 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3919 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003920 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003921
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003922}
3923
3924multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3925 SDNode OpNode> :
3926 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3927 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3928
3929defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3930defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003931
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003932
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003933//===----------------------------------------------------------------------===//
3934// AVX-512 Shift instructions
3935//===----------------------------------------------------------------------===//
3936multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003937 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003938 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003939 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003940 "$src2, $src1", "$src1, $src2",
3941 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003942 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003943 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003944 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003945 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003946 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003947 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3948 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003949 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003950}
3951
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003952multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3953 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3954 let mayLoad = 1 in
3955 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3956 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3957 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3958 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003959 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003960}
3961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003963 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003964 // src2 is always 128-bit
3965 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3966 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3967 "$src2, $src1", "$src1, $src2",
3968 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003969 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003970 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3971 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3972 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003973 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003974 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003975 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003976}
3977
Cameron McInally5fb084e2014-12-11 17:13:05 +00003978multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003979 ValueType SrcVT, PatFrag bc_frag,
3980 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3981 let Predicates = [prd] in
3982 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3983 VTInfo.info512>, EVEX_V512,
3984 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3985 let Predicates = [prd, HasVLX] in {
3986 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3987 VTInfo.info256>, EVEX_V256,
3988 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3989 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3990 VTInfo.info128>, EVEX_V128,
3991 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3992 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003993}
3994
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003995multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3996 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003997 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003998 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003999 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004000 avx512vl_i64_info, HasAVX512>, VEX_W;
4001 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4002 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003}
4004
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004005multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4006 string OpcodeStr, SDNode OpNode,
4007 AVX512VLVectorVTInfo VTInfo> {
4008 let Predicates = [HasAVX512] in
4009 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4010 VTInfo.info512>,
4011 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4012 VTInfo.info512>, EVEX_V512;
4013 let Predicates = [HasAVX512, HasVLX] in {
4014 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4015 VTInfo.info256>,
4016 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4017 VTInfo.info256>, EVEX_V256;
4018 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4019 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004020 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004021 VTInfo.info128>, EVEX_V128;
4022 }
4023}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004024
Michael Liao66233b72015-08-06 09:06:20 +00004025multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004026 Format ImmFormR, Format ImmFormM,
4027 string OpcodeStr, SDNode OpNode> {
4028 let Predicates = [HasBWI] in
4029 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4030 v32i16_info>, EVEX_V512;
4031 let Predicates = [HasVLX, HasBWI] in {
4032 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4033 v16i16x_info>, EVEX_V256;
4034 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4035 v8i16x_info>, EVEX_V128;
4036 }
4037}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004038
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004039multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4040 Format ImmFormR, Format ImmFormM,
4041 string OpcodeStr, SDNode OpNode> {
4042 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4043 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4044 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4045 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4046}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004047
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004048defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004049 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004050
4051defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004052 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004053
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004054defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004055 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004056
Michael Zuckerman298a6802016-01-13 12:39:33 +00004057defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004058defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004059
4060defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4061defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4062defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004063
4064//===-------------------------------------------------------------------===//
4065// Variable Bit Shifts
4066//===-------------------------------------------------------------------===//
4067multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004068 X86VectorVTInfo _> {
4069 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4070 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4071 "$src2, $src1", "$src1, $src2",
4072 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004073 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004074 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004075 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4076 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4077 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004078 (_.VT (OpNode _.RC:$src1,
4079 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004080 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004081 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082}
4083
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004084multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4085 X86VectorVTInfo _> {
4086 let mayLoad = 1 in
4087 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4088 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4089 "${src2}"##_.BroadcastStr##", $src1",
4090 "$src1, ${src2}"##_.BroadcastStr,
4091 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4092 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004093 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004094 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4095}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004096multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4097 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004098 let Predicates = [HasAVX512] in
4099 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4100 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4101
4102 let Predicates = [HasAVX512, HasVLX] in {
4103 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4104 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4105 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4106 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4107 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004108}
4109
4110multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4111 SDNode OpNode> {
4112 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004113 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004114 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004115 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004116}
4117
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004118// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004119multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4120 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004121 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004122 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004123 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004124 (!cast<Instruction>(NAME#"WZrr")
4125 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4126 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4127 sub_ymm)>;
4128
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004129 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004130 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004131 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004132 (!cast<Instruction>(NAME#"WZrr")
4133 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4134 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4135 sub_xmm)>;
4136 }
4137}
4138
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004139multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4140 SDNode OpNode> {
4141 let Predicates = [HasBWI] in
4142 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4143 EVEX_V512, VEX_W;
4144 let Predicates = [HasVLX, HasBWI] in {
4145
4146 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4147 EVEX_V256, VEX_W;
4148 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4149 EVEX_V128, VEX_W;
4150 }
4151}
4152
4153defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004154 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4155 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004156defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004157 avx512_var_shift_w<0x11, "vpsravw", sra>,
4158 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004159defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004160 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4161 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004162defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4163defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004165//===-------------------------------------------------------------------===//
4166// 1-src variable permutation VPERMW/D/Q
4167//===-------------------------------------------------------------------===//
4168multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4169 AVX512VLVectorVTInfo _> {
4170 let Predicates = [HasAVX512] in
4171 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4172 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4173
4174 let Predicates = [HasAVX512, HasVLX] in
4175 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4176 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4177}
4178
4179multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4180 string OpcodeStr, SDNode OpNode,
4181 AVX512VLVectorVTInfo VTInfo> {
4182 let Predicates = [HasAVX512] in
4183 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4184 VTInfo.info512>,
4185 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4186 VTInfo.info512>, EVEX_V512;
4187 let Predicates = [HasAVX512, HasVLX] in
4188 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4189 VTInfo.info256>,
4190 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4191 VTInfo.info256>, EVEX_V256;
4192}
4193
Michael Zuckermand9cac592016-01-19 17:07:43 +00004194multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4195 Predicate prd, SDNode OpNode,
4196 AVX512VLVectorVTInfo _> {
4197 let Predicates = [prd] in
4198 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4199 EVEX_V512 ;
4200 let Predicates = [HasVLX, prd] in {
4201 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4202 EVEX_V256 ;
4203 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4204 EVEX_V128 ;
4205 }
4206}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004207
Michael Zuckermand9cac592016-01-19 17:07:43 +00004208defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4209 avx512vl_i16_info>, VEX_W;
4210defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4211 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004212
4213defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4214 avx512vl_i32_info>;
4215defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4216 avx512vl_i64_info>, VEX_W;
4217defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4218 avx512vl_f32_info>;
4219defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4220 avx512vl_f64_info>, VEX_W;
4221
4222defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4223 X86VPermi, avx512vl_i64_info>,
4224 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4225defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4226 X86VPermi, avx512vl_f64_info>,
4227 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004228//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004229// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004230//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004231
Igor Breger78741a12015-10-04 07:20:41 +00004232multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4233 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4234 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4235 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4236 "$src2, $src1", "$src1, $src2",
4237 (_.VT (OpNode _.RC:$src1,
4238 (Ctrl.VT Ctrl.RC:$src2)))>,
4239 T8PD, EVEX_4V;
4240 let mayLoad = 1 in {
4241 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4242 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4243 "$src2, $src1", "$src1, $src2",
4244 (_.VT (OpNode
4245 _.RC:$src1,
4246 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4247 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4248 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4249 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4250 "${src2}"##_.BroadcastStr##", $src1",
4251 "$src1, ${src2}"##_.BroadcastStr,
4252 (_.VT (OpNode
4253 _.RC:$src1,
4254 (Ctrl.VT (X86VBroadcast
4255 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4256 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4257 }//let mayLoad = 1
4258}
4259
4260multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4261 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4262 let Predicates = [HasAVX512] in {
4263 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4264 Ctrl.info512>, EVEX_V512;
4265 }
4266 let Predicates = [HasAVX512, HasVLX] in {
4267 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4268 Ctrl.info128>, EVEX_V128;
4269 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4270 Ctrl.info256>, EVEX_V256;
4271 }
4272}
4273
4274multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4275 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4276
4277 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4278 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4279 X86VPermilpi, _>,
4280 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004281}
4282
4283defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4284 avx512vl_i32_info>;
4285defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4286 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004287//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004288// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4289//===----------------------------------------------------------------------===//
4290
4291defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004292 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004293 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4294defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004295 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004296defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004297 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004298
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004299multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4300 let Predicates = [HasBWI] in
4301 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4302
4303 let Predicates = [HasVLX, HasBWI] in {
4304 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4305 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4306 }
4307}
4308
4309defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4310
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004311//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004312// Move Low to High and High to Low packed FP Instructions
4313//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004314def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4315 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004316 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004317 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4318 IIC_SSE_MOV_LH>, EVEX_4V;
4319def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4320 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004321 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4323 IIC_SSE_MOV_LH>, EVEX_4V;
4324
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004325let Predicates = [HasAVX512] in {
4326 // MOVLHPS patterns
4327 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4328 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4329 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4330 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004331
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004332 // MOVHLPS patterns
4333 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4334 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4335}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336
4337//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004338// VMOVHPS/PD VMOVLPS Instructions
4339// All patterns was taken from SSS implementation.
4340//===----------------------------------------------------------------------===//
4341multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4342 X86VectorVTInfo _> {
4343 let mayLoad = 1 in
4344 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4345 (ins _.RC:$src1, f64mem:$src2),
4346 !strconcat(OpcodeStr,
4347 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4348 [(set _.RC:$dst,
4349 (OpNode _.RC:$src1,
4350 (_.VT (bitconvert
4351 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4352 IIC_SSE_MOV_LH>, EVEX_4V;
4353}
4354
4355defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4356 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4357defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4358 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4359defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4360 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4361defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4362 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4363
4364let Predicates = [HasAVX512] in {
4365 // VMOVHPS patterns
4366 def : Pat<(X86Movlhps VR128X:$src1,
4367 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4368 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4369 def : Pat<(X86Movlhps VR128X:$src1,
4370 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4371 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4372 // VMOVHPD patterns
4373 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4374 (scalar_to_vector (loadf64 addr:$src2)))),
4375 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4376 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4377 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4378 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4379 // VMOVLPS patterns
4380 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4381 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4382 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4383 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4384 // VMOVLPD patterns
4385 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4386 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4387 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4388 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4389 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4390 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4391 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4392}
4393
4394let mayStore = 1 in {
4395def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4396 (ins f64mem:$dst, VR128X:$src),
4397 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004398 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004399 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4400 (bc_v2f64 (v4f32 VR128X:$src))),
4401 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4402 EVEX, EVEX_CD8<32, CD8VT2>;
4403def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4404 (ins f64mem:$dst, VR128X:$src),
4405 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004406 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004407 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4408 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4409 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4410def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4411 (ins f64mem:$dst, VR128X:$src),
4412 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004413 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004414 (iPTR 0))), addr:$dst)],
4415 IIC_SSE_MOV_LH>,
4416 EVEX, EVEX_CD8<32, CD8VT2>;
4417def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4418 (ins f64mem:$dst, VR128X:$src),
4419 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004420 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004421 (iPTR 0))), addr:$dst)],
4422 IIC_SSE_MOV_LH>,
4423 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4424}
4425let Predicates = [HasAVX512] in {
4426 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004427 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004428 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4429 (iPTR 0))), addr:$dst),
4430 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4431 // VMOVLPS patterns
4432 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4433 addr:$src1),
4434 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4435 def : Pat<(store (v4i32 (X86Movlps
4436 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4437 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4438 // VMOVLPD patterns
4439 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4440 addr:$src1),
4441 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4442 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4443 addr:$src1),
4444 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4445}
4446//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004447// FMA - Fused Multiply Operations
4448//
Adam Nemet26371ce2014-10-24 00:02:55 +00004449
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004450let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004451multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4452 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004453 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004454 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004455 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004456 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004457 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004458
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004459 let mayLoad = 1 in {
4460 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004461 (ins _.RC:$src2, _.MemOp:$src3),
4462 OpcodeStr, "$src3, $src2", "$src2, $src3",
4463 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004464 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004465
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004466 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004467 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004468 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4469 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4470 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004471 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004472 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004473 }
4474}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004475
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004476multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4477 X86VectorVTInfo _> {
4478 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004479 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4480 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4481 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4482 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004483}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004484} // Constraints = "$src1 = $dst"
4485
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004486multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4487 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4488 let Predicates = [HasAVX512] in {
4489 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4490 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4491 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004492 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004493 let Predicates = [HasVLX, HasAVX512] in {
4494 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4495 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4496 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4497 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004498 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004499}
4500
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004501multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4502 SDNode OpNodeRnd > {
4503 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4504 avx512vl_f32_info>;
4505 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4506 avx512vl_f64_info>, VEX_W;
4507}
4508
4509defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4510defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4511defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4512defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4513defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4514defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4515
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004516
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004518multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4519 X86VectorVTInfo _> {
4520 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4521 (ins _.RC:$src2, _.RC:$src3),
4522 OpcodeStr, "$src3, $src2", "$src2, $src3",
4523 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4524 AVX512FMA3Base;
4525
4526 let mayLoad = 1 in {
4527 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4528 (ins _.RC:$src2, _.MemOp:$src3),
4529 OpcodeStr, "$src3, $src2", "$src2, $src3",
4530 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4531 AVX512FMA3Base;
4532
4533 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4534 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4535 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4536 "$src2, ${src3}"##_.BroadcastStr,
4537 (_.VT (OpNode _.RC:$src2,
4538 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4539 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4540 }
4541}
4542
4543multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4544 X86VectorVTInfo _> {
4545 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4546 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4547 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4548 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4549 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004550}
4551} // Constraints = "$src1 = $dst"
4552
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004553multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4554 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4555 let Predicates = [HasAVX512] in {
4556 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4557 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4558 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004559 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004560 let Predicates = [HasVLX, HasAVX512] in {
4561 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4562 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4563 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4564 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004565 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004566}
4567
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004568multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4569 SDNode OpNodeRnd > {
4570 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4571 avx512vl_f32_info>;
4572 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4573 avx512vl_f64_info>, VEX_W;
4574}
4575
4576defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4577defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4578defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4579defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4580defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4581defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4582
4583let Constraints = "$src1 = $dst" in {
4584multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4585 X86VectorVTInfo _> {
4586 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4587 (ins _.RC:$src3, _.RC:$src2),
4588 OpcodeStr, "$src2, $src3", "$src3, $src2",
4589 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4590 AVX512FMA3Base;
4591
4592 let mayLoad = 1 in {
4593 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4594 (ins _.RC:$src3, _.MemOp:$src2),
4595 OpcodeStr, "$src2, $src3", "$src3, $src2",
4596 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4597 AVX512FMA3Base;
4598
4599 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4600 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4601 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4602 "$src3, ${src2}"##_.BroadcastStr,
4603 (_.VT (OpNode _.RC:$src1,
4604 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4605 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4606 }
4607}
4608
4609multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4610 X86VectorVTInfo _> {
4611 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4612 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4613 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4614 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4615 AVX512FMA3Base, EVEX_B, EVEX_RC;
4616}
4617} // Constraints = "$src1 = $dst"
4618
4619multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4620 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4621 let Predicates = [HasAVX512] in {
4622 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4623 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4624 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4625 }
4626 let Predicates = [HasVLX, HasAVX512] in {
4627 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4628 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4629 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4630 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4631 }
4632}
4633
4634multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4635 SDNode OpNodeRnd > {
4636 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4637 avx512vl_f32_info>;
4638 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4639 avx512vl_f64_info>, VEX_W;
4640}
4641
4642defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4643defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4644defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4645defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4646defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4647defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004648
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004649// Scalar FMA
4650let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004651multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4652 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4653 dag RHS_r, dag RHS_m > {
4654 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4655 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4656 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004657
Igor Breger15820b02015-07-01 13:24:28 +00004658 let mayLoad = 1 in
4659 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004660 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004661 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4662
4663 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4664 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4665 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4666 AVX512FMA3Base, EVEX_B, EVEX_RC;
4667
4668 let isCodeGenOnly = 1 in {
4669 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4670 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4671 !strconcat(OpcodeStr,
4672 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4673 [RHS_r]>;
4674 let mayLoad = 1 in
4675 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4676 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4677 !strconcat(OpcodeStr,
4678 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4679 [RHS_m]>;
4680 }// isCodeGenOnly = 1
4681}
4682}// Constraints = "$src1 = $dst"
4683
4684multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4685 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4686 string SUFF> {
4687
4688 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004689 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4690 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4691 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004692 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4693 (i32 imm:$rc))),
4694 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4695 _.FRC:$src3))),
4696 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4697 (_.ScalarLdFrag addr:$src3))))>;
4698
4699 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004700 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4701 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004702 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004703 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004704 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4705 (i32 imm:$rc))),
4706 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4707 _.FRC:$src1))),
4708 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4709 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4710
4711 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004712 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4713 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004714 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004715 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004716 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4717 (i32 imm:$rc))),
4718 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4719 _.FRC:$src2))),
4720 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4721 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4722}
4723
4724multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4725 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4726 let Predicates = [HasAVX512] in {
4727 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4728 OpNodeRnd, f32x_info, "SS">,
4729 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4730 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4731 OpNodeRnd, f64x_info, "SD">,
4732 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4733 }
4734}
4735
4736defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4737defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4738defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4739defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004740
4741//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004742// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4743//===----------------------------------------------------------------------===//
4744let Constraints = "$src1 = $dst" in {
4745multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4746 X86VectorVTInfo _> {
4747 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4748 (ins _.RC:$src2, _.RC:$src3),
4749 OpcodeStr, "$src3, $src2", "$src2, $src3",
4750 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4751 AVX512FMA3Base;
4752
4753 let mayLoad = 1 in {
4754 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4755 (ins _.RC:$src2, _.MemOp:$src3),
4756 OpcodeStr, "$src3, $src2", "$src2, $src3",
4757 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4758 AVX512FMA3Base;
4759
4760 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4761 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4762 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4763 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4764 (OpNode _.RC:$src1,
4765 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4766 AVX512FMA3Base, EVEX_B;
4767 }
4768}
4769} // Constraints = "$src1 = $dst"
4770
4771multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4772 AVX512VLVectorVTInfo _> {
4773 let Predicates = [HasIFMA] in {
4774 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4775 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4776 }
4777 let Predicates = [HasVLX, HasIFMA] in {
4778 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4779 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4780 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4781 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4782 }
4783}
4784
4785defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4786 avx512vl_i64_info>, VEX_W;
4787defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4788 avx512vl_i64_info>, VEX_W;
4789
4790//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004791// AVX-512 Scalar convert from sign integer to float/double
4792//===----------------------------------------------------------------------===//
4793
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004794multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4795 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4796 PatFrag ld_frag, string asm> {
4797 let hasSideEffects = 0 in {
4798 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4799 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004800 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004801 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004802 let mayLoad = 1 in
4803 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4804 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004805 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004806 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004807 } // hasSideEffects = 0
4808 let isCodeGenOnly = 1 in {
4809 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4810 (ins DstVT.RC:$src1, SrcRC:$src2),
4811 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4812 [(set DstVT.RC:$dst,
4813 (OpNode (DstVT.VT DstVT.RC:$src1),
4814 SrcRC:$src2,
4815 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4816
4817 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4818 (ins DstVT.RC:$src1, x86memop:$src2),
4819 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4820 [(set DstVT.RC:$dst,
4821 (OpNode (DstVT.VT DstVT.RC:$src1),
4822 (ld_frag addr:$src2),
4823 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4824 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004825}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004826
Igor Bregerabe4a792015-06-14 12:44:55 +00004827multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004828 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004829 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4830 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004831 !strconcat(asm,
4832 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004833 [(set DstVT.RC:$dst,
4834 (OpNode (DstVT.VT DstVT.RC:$src1),
4835 SrcRC:$src2,
4836 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4837}
4838
4839multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004840 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4841 PatFrag ld_frag, string asm> {
4842 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4843 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4844 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004845}
4846
Andrew Trick15a47742013-10-09 05:11:10 +00004847let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004848defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004849 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4850 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004851defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004852 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4853 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004854defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004855 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4856 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004857defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004858 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4859 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004860
4861def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4862 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4863def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004864 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004865def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4866 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4867def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004868 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004869
4870def : Pat<(f32 (sint_to_fp GR32:$src)),
4871 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4872def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004873 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874def : Pat<(f64 (sint_to_fp GR32:$src)),
4875 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4876def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004877 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4878
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004879defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004880 v4f32x_info, i32mem, loadi32,
4881 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004882defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004883 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4884 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004885defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004886 i32mem, loadi32, "cvtusi2sd{l}">,
4887 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004888defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004889 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4890 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004891
4892def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4893 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4894def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4895 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4896def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4897 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4898def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4899 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4900
4901def : Pat<(f32 (uint_to_fp GR32:$src)),
4902 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4903def : Pat<(f32 (uint_to_fp GR64:$src)),
4904 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4905def : Pat<(f64 (uint_to_fp GR32:$src)),
4906 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4907def : Pat<(f64 (uint_to_fp GR64:$src)),
4908 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004909}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910
4911//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004912// AVX-512 Scalar convert from float/double to integer
4913//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004914multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4915 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004916 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004917 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004918 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004919 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4920 EVEX, VEX_LIG;
4921 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4922 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4923 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004924 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4925 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004926 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4927 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4928 [(set DstVT.RC:$dst, (OpNode
4929 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4930 (i32 FROUND_CURRENT)))]>,
4931 EVEX, VEX_LIG;
4932 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004933}
Asaf Badouh2744d212015-09-20 14:31:19 +00004934
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004935// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004936defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
4937 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004938 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004939defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
4940 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004941 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004942defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
4943 X86cvtss2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004944 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004945defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
4946 X86cvtss2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004947 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004948defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
4949 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004950 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004951defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
4952 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004953 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004954defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
4955 X86cvtsd2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004956 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004957defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
4958 X86cvtsd2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004959 EVEX_CD8<64, CD8VT1>;
4960
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004961// The SSE version of these instructions are disabled for AVX512.
4962// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4963let Predicates = [HasAVX512] in {
4964 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
4965 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4966 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
4967 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4968 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
4969 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4970 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
4971 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4972} // HasAVX512
4973
Asaf Badouh2744d212015-09-20 14:31:19 +00004974let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004975 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4976 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4977 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4978 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4979 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4980 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4981 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4982 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4983 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4984 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4985 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4986 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004987
Craig Topper9dd48c82014-01-02 17:28:14 +00004988 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4989 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4990 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004991} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004992
4993// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004994multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4995 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00004996 SDNode OpNodeRnd>{
4997let Predicates = [HasAVX512] in {
4998 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4999 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5000 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5001 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5002 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5003 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005004 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005005 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005006 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005007 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005008
Asaf Badouh2744d212015-09-20 14:31:19 +00005009 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5010 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5011 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5012 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5013 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5014 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5015 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005016 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5017 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005018 EVEX,VEX_LIG , EVEX_B;
5019 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005020 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005021 (ins _SrcRC.MemOp:$src),
5022 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5023 []>, EVEX, VEX_LIG;
5024
5025 } // isCodeGenOnly = 1, hasSideEffects = 0
5026} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005027}
5028
Asaf Badouh2744d212015-09-20 14:31:19 +00005029
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005030defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5031 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005032 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005033defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5034 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005035 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005036defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005037 fp_to_sint,X86cvttsd2IntRnd>,
5038 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005039defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5040 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005041 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5042
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005043defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5044 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005045 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005046defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5047 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005048 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005049defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5050 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005051 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005052defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5053 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005054 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5055let Predicates = [HasAVX512] in {
5056 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5057 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5058 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5059 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5060 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5061 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5062 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5063 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5064
Elena Demikhovskycf088092013-12-11 14:31:04 +00005065} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005066//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005067// AVX-512 Convert form float to double and back
5068//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005069multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5070 X86VectorVTInfo _Src, SDNode OpNode> {
5071 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005072 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005073 "$src2, $src1", "$src1, $src2",
5074 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005075 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005076 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5077 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005078 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005079 "$src2, $src1", "$src1, $src2",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005080 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5081 (_Src.VT (scalar_to_vector
5082 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005083 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005084}
5085
Asaf Badouh2744d212015-09-20 14:31:19 +00005086// Scalar Coversion with SAE - suppress all exceptions
5087multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5088 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5089 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5090 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5091 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005092 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005093 (_Src.VT _Src.RC:$src2),
5094 (i32 FROUND_NO_EXC)))>,
5095 EVEX_4V, VEX_LIG, EVEX_B;
5096}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005097
Asaf Badouh2744d212015-09-20 14:31:19 +00005098// Scalar Conversion with rounding control (RC)
5099multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5100 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5101 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5102 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5103 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005104 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005105 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5106 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5107 EVEX_B, EVEX_RC;
5108}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005109multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5110 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005111 X86VectorVTInfo _dst> {
5112 let Predicates = [HasAVX512] in {
5113 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5114 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5115 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5116 EVEX_V512, XD;
5117 }
5118}
5119
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005120multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5121 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005122 X86VectorVTInfo _dst> {
5123 let Predicates = [HasAVX512] in {
5124 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005125 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005126 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5127 }
5128}
5129defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5130 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005131defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005132 X86fpextRnd,f32x_info, f64x_info >;
5133
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005134def : Pat<(f64 (fextend FR32X:$src)),
5135 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005136 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5137 Requires<[HasAVX512]>;
5138def : Pat<(f64 (fextend (loadf32 addr:$src))),
5139 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5140 Requires<[HasAVX512]>;
5141
5142def : Pat<(f64 (extloadf32 addr:$src)),
5143 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005144 Requires<[HasAVX512, OptForSize]>;
5145
Asaf Badouh2744d212015-09-20 14:31:19 +00005146def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005147 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005148 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5149 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005150
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005151def : Pat<(f32 (fround FR64X:$src)),
5152 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005153 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005154 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005155//===----------------------------------------------------------------------===//
5156// AVX-512 Vector convert from signed/unsigned integer to float/double
5157// and from float/double to signed/unsigned integer
5158//===----------------------------------------------------------------------===//
5159
5160multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5161 X86VectorVTInfo _Src, SDNode OpNode,
5162 string Broadcast = _.BroadcastStr,
5163 string Alias = ""> {
5164
5165 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5166 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5167 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5168
5169 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5170 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5171 (_.VT (OpNode (_Src.VT
5172 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5173
5174 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005175 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005176 "${src}"##Broadcast, "${src}"##Broadcast,
5177 (_.VT (OpNode (_Src.VT
5178 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5179 ))>, EVEX, EVEX_B;
5180}
5181// Coversion with SAE - suppress all exceptions
5182multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5183 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5184 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5185 (ins _Src.RC:$src), OpcodeStr,
5186 "{sae}, $src", "$src, {sae}",
5187 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5188 (i32 FROUND_NO_EXC)))>,
5189 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005190}
5191
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005192// Conversion with rounding control (RC)
5193multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5194 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5195 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5196 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5197 "$rc, $src", "$src, $rc",
5198 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5199 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005200}
5201
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005202// Extend Float to Double
5203multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5204 let Predicates = [HasAVX512] in {
5205 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5206 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5207 X86vfpextRnd>, EVEX_V512;
5208 }
5209 let Predicates = [HasVLX] in {
5210 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5211 X86vfpext, "{1to2}">, EVEX_V128;
5212 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5213 EVEX_V256;
5214 }
5215}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005216
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005217// Truncate Double to Float
5218multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5219 let Predicates = [HasAVX512] in {
5220 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5221 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5222 X86vfproundRnd>, EVEX_V512;
5223 }
5224 let Predicates = [HasVLX] in {
5225 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5226 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5227 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5228 "{1to4}", "{y}">, EVEX_V256;
5229 }
5230}
5231
5232defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5233 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5234defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5235 PS, EVEX_CD8<32, CD8VH>;
5236
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005237def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5238 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005239
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005240let Predicates = [HasVLX] in {
5241 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5242 (VCVTPS2PDZ256rm addr:$src)>;
5243}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005244
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005245// Convert Signed/Unsigned Doubleword to Double
5246multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5247 SDNode OpNode128> {
5248 // No rounding in this op
5249 let Predicates = [HasAVX512] in
5250 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5251 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005252
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005253 let Predicates = [HasVLX] in {
5254 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5255 OpNode128, "{1to2}">, EVEX_V128;
5256 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5257 EVEX_V256;
5258 }
5259}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005260
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005261// Convert Signed/Unsigned Doubleword to Float
5262multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5263 SDNode OpNodeRnd> {
5264 let Predicates = [HasAVX512] in
5265 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5266 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5267 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005268
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005269 let Predicates = [HasVLX] in {
5270 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5271 EVEX_V128;
5272 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5273 EVEX_V256;
5274 }
5275}
5276
5277// Convert Float to Signed/Unsigned Doubleword with truncation
5278multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5279 SDNode OpNode, SDNode OpNodeRnd> {
5280 let Predicates = [HasAVX512] in {
5281 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5282 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5283 OpNodeRnd>, EVEX_V512;
5284 }
5285 let Predicates = [HasVLX] in {
5286 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5287 EVEX_V128;
5288 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5289 EVEX_V256;
5290 }
5291}
5292
5293// Convert Float to Signed/Unsigned Doubleword
5294multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5295 SDNode OpNode, SDNode OpNodeRnd> {
5296 let Predicates = [HasAVX512] in {
5297 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5298 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5299 OpNodeRnd>, EVEX_V512;
5300 }
5301 let Predicates = [HasVLX] in {
5302 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5303 EVEX_V128;
5304 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5305 EVEX_V256;
5306 }
5307}
5308
5309// Convert Double to Signed/Unsigned Doubleword with truncation
5310multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5311 SDNode OpNode, SDNode OpNodeRnd> {
5312 let Predicates = [HasAVX512] in {
5313 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5314 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5315 OpNodeRnd>, EVEX_V512;
5316 }
5317 let Predicates = [HasVLX] in {
5318 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5319 // memory forms of these instructions in Asm Parcer. They have the same
5320 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5321 // due to the same reason.
5322 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5323 "{1to2}", "{x}">, EVEX_V128;
5324 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5325 "{1to4}", "{y}">, EVEX_V256;
5326 }
5327}
5328
5329// Convert Double to Signed/Unsigned Doubleword
5330multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5331 SDNode OpNode, SDNode OpNodeRnd> {
5332 let Predicates = [HasAVX512] in {
5333 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5334 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5335 OpNodeRnd>, EVEX_V512;
5336 }
5337 let Predicates = [HasVLX] in {
5338 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5339 // memory forms of these instructions in Asm Parcer. They have the same
5340 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5341 // due to the same reason.
5342 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5343 "{1to2}", "{x}">, EVEX_V128;
5344 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5345 "{1to4}", "{y}">, EVEX_V256;
5346 }
5347}
5348
5349// Convert Double to Signed/Unsigned Quardword
5350multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5351 SDNode OpNode, SDNode OpNodeRnd> {
5352 let Predicates = [HasDQI] in {
5353 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5354 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5355 OpNodeRnd>, EVEX_V512;
5356 }
5357 let Predicates = [HasDQI, HasVLX] in {
5358 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5359 EVEX_V128;
5360 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5361 EVEX_V256;
5362 }
5363}
5364
5365// Convert Double to Signed/Unsigned Quardword with truncation
5366multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5367 SDNode OpNode, SDNode OpNodeRnd> {
5368 let Predicates = [HasDQI] in {
5369 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5370 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5371 OpNodeRnd>, EVEX_V512;
5372 }
5373 let Predicates = [HasDQI, HasVLX] in {
5374 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5375 EVEX_V128;
5376 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5377 EVEX_V256;
5378 }
5379}
5380
5381// Convert Signed/Unsigned Quardword to Double
5382multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5383 SDNode OpNode, SDNode OpNodeRnd> {
5384 let Predicates = [HasDQI] in {
5385 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5386 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5387 OpNodeRnd>, EVEX_V512;
5388 }
5389 let Predicates = [HasDQI, HasVLX] in {
5390 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5391 EVEX_V128;
5392 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5393 EVEX_V256;
5394 }
5395}
5396
5397// Convert Float to Signed/Unsigned Quardword
5398multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5399 SDNode OpNode, SDNode OpNodeRnd> {
5400 let Predicates = [HasDQI] in {
5401 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5402 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5403 OpNodeRnd>, EVEX_V512;
5404 }
5405 let Predicates = [HasDQI, HasVLX] in {
5406 // Explicitly specified broadcast string, since we take only 2 elements
5407 // from v4f32x_info source
5408 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5409 "{1to2}">, EVEX_V128;
5410 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5411 EVEX_V256;
5412 }
5413}
5414
5415// Convert Float to Signed/Unsigned Quardword with truncation
5416multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5417 SDNode OpNode, SDNode OpNodeRnd> {
5418 let Predicates = [HasDQI] in {
5419 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5420 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5421 OpNodeRnd>, EVEX_V512;
5422 }
5423 let Predicates = [HasDQI, HasVLX] in {
5424 // Explicitly specified broadcast string, since we take only 2 elements
5425 // from v4f32x_info source
5426 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5427 "{1to2}">, EVEX_V128;
5428 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5429 EVEX_V256;
5430 }
5431}
5432
5433// Convert Signed/Unsigned Quardword to Float
5434multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5435 SDNode OpNode, SDNode OpNodeRnd> {
5436 let Predicates = [HasDQI] in {
5437 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5438 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5439 OpNodeRnd>, EVEX_V512;
5440 }
5441 let Predicates = [HasDQI, HasVLX] in {
5442 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5443 // memory forms of these instructions in Asm Parcer. They have the same
5444 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5445 // due to the same reason.
5446 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5447 "{1to2}", "{x}">, EVEX_V128;
5448 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5449 "{1to4}", "{y}">, EVEX_V256;
5450 }
5451}
5452
5453defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005454 EVEX_CD8<32, CD8VH>;
5455
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005456defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5457 X86VSintToFpRnd>,
5458 PS, EVEX_CD8<32, CD8VF>;
5459
5460defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5461 X86VFpToSintRnd>,
5462 XS, EVEX_CD8<32, CD8VF>;
5463
5464defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5465 X86VFpToSintRnd>,
5466 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5467
5468defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5469 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005470 EVEX_CD8<32, CD8VF>;
5471
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005472defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5473 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005474 EVEX_CD8<64, CD8VF>;
5475
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005476defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5477 XS, EVEX_CD8<32, CD8VH>;
5478
5479defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5480 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005481 EVEX_CD8<32, CD8VF>;
5482
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005483defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5484 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005485
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005486defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5487 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005488 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005489
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005490defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5491 X86cvtps2UIntRnd>,
5492 PS, EVEX_CD8<32, CD8VF>;
5493defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5494 X86cvtpd2UIntRnd>, VEX_W,
5495 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005496
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005497defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5498 X86cvtpd2IntRnd>, VEX_W,
5499 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005500
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005501defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5502 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005503
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005504defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5505 X86cvtpd2UIntRnd>, VEX_W,
5506 PD, EVEX_CD8<64, CD8VF>;
5507
5508defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5509 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5510
5511defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5512 X86VFpToSlongRnd>, VEX_W,
5513 PD, EVEX_CD8<64, CD8VF>;
5514
5515defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5516 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5517
5518defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5519 X86VFpToUlongRnd>, VEX_W,
5520 PD, EVEX_CD8<64, CD8VF>;
5521
5522defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5523 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5524
5525defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5526 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5527
5528defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5529 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5530
5531defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5532 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5533
5534defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5535 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5536
Craig Toppere38c57a2015-11-27 05:44:02 +00005537let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005538def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005539 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005540 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005541
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005542def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5543 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5544 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5545
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005546def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5547 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5548 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5549
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005550def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5551 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5552 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005553
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005554def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5555 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5556 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005557
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005558def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5559 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5560 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005561}
5562
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005563let Predicates = [HasAVX512] in {
5564 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5565 (VCVTPD2PSZrm addr:$src)>;
5566 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5567 (VCVTPS2PDZrm addr:$src)>;
5568}
5569
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005570//===----------------------------------------------------------------------===//
5571// Half precision conversion instructions
5572//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005573multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005574 X86MemOperand x86memop, PatFrag ld_frag> {
5575 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5576 "vcvtph2ps", "$src", "$src",
5577 (X86cvtph2ps (_src.VT _src.RC:$src),
5578 (i32 FROUND_CURRENT))>, T8PD;
5579 let hasSideEffects = 0, mayLoad = 1 in {
5580 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005581 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005582 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5583 (i32 FROUND_CURRENT))>, T8PD;
5584 }
5585}
5586
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005587multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005588 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5589 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5590 (X86cvtph2ps (_src.VT _src.RC:$src),
5591 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5592
5593}
5594
5595let Predicates = [HasAVX512] in {
5596 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005597 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005598 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5599 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005600 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005601 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5602 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5603 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5604 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005605}
5606
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005607multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005608 X86MemOperand x86memop> {
5609 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5610 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005611 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005612 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005613 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005614 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5615 let hasSideEffects = 0, mayStore = 1 in {
5616 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5617 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005618 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005619 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5620 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5621 addr:$dst)]>;
5622 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5623 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005624 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005625 []>, EVEX_K;
5626 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005627}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005628multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5629 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5630 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005631 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005632 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005633 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005634 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5635}
5636let Predicates = [HasAVX512] in {
5637 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5638 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5639 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5640 let Predicates = [HasVLX] in {
5641 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5642 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5643 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5644 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5645 }
5646}
Asaf Badouh2489f352015-12-02 08:17:51 +00005647
5648// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5649multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5650 string OpcodeStr> {
5651 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5652 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005653 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005654 (i32 FROUND_NO_EXC)))],
5655 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5656 Sched<[WriteFAdd]>;
5657}
5658
5659let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5660 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5661 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5662 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5663 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5664 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5665 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5666 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5667 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5668}
5669
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005670let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5671 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005672 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005673 EVEX_CD8<32, CD8VT1>;
5674 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005675 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005676 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5677 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005678 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005679 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005680 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005681 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005682 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005683 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5684 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005685 let isCodeGenOnly = 1 in {
5686 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005687 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005688 EVEX_CD8<32, CD8VT1>;
5689 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005690 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005691 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005692
Craig Topper9dd48c82014-01-02 17:28:14 +00005693 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005694 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005695 EVEX_CD8<32, CD8VT1>;
5696 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005697 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005698 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5699 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005700}
Michael Liao5bf95782014-12-04 05:20:33 +00005701
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005702/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005703multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5704 X86VectorVTInfo _> {
5705 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5706 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5707 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5708 "$src2, $src1", "$src1, $src2",
5709 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005710 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005711 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005712 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005713 "$src2, $src1", "$src1, $src2",
5714 (OpNode (_.VT _.RC:$src1),
5715 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005716 }
5717}
5718}
5719
Asaf Badouheaf2da12015-09-21 10:23:53 +00005720defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5721 EVEX_CD8<32, CD8VT1>, T8PD;
5722defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5723 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5724defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5725 EVEX_CD8<32, CD8VT1>, T8PD;
5726defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5727 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005728
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005729/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5730multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005731 X86VectorVTInfo _> {
5732 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5733 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5734 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5735 let mayLoad = 1 in {
5736 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5737 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5738 (OpNode (_.FloatVT
5739 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5740 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5741 (ins _.ScalarMemOp:$src), OpcodeStr,
5742 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5743 (OpNode (_.FloatVT
5744 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5745 EVEX, T8PD, EVEX_B;
5746 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005747}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005748
5749multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5750 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5751 EVEX_V512, EVEX_CD8<32, CD8VF>;
5752 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5753 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5754
5755 // Define only if AVX512VL feature is present.
5756 let Predicates = [HasVLX] in {
5757 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5758 OpNode, v4f32x_info>,
5759 EVEX_V128, EVEX_CD8<32, CD8VF>;
5760 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5761 OpNode, v8f32x_info>,
5762 EVEX_V256, EVEX_CD8<32, CD8VF>;
5763 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5764 OpNode, v2f64x_info>,
5765 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5766 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5767 OpNode, v4f64x_info>,
5768 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5769 }
5770}
5771
5772defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5773defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005774
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005775/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005776multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5777 SDNode OpNode> {
5778
5779 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5780 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5781 "$src2, $src1", "$src1, $src2",
5782 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5783 (i32 FROUND_CURRENT))>;
5784
5785 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5786 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005787 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005788 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005789 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005790
5791 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005792 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005793 "$src2, $src1", "$src1, $src2",
5794 (OpNode (_.VT _.RC:$src1),
5795 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5796 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005797}
5798
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005799multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5800 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5801 EVEX_CD8<32, CD8VT1>;
5802 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5803 EVEX_CD8<64, CD8VT1>, VEX_W;
5804}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005805
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005806let hasSideEffects = 0, Predicates = [HasERI] in {
5807 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5808 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5809}
Igor Breger8352a0d2015-07-28 06:53:28 +00005810
5811defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005812/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005813
5814multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5815 SDNode OpNode> {
5816
5817 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5818 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5819 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5820
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005821 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5822 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5823 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005824 (bitconvert (_.LdFrag addr:$src))),
5825 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005826
5827 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005828 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005829 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005830 (OpNode (_.FloatVT
5831 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5832 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005833}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005834multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5835 SDNode OpNode> {
5836 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5837 (ins _.RC:$src), OpcodeStr,
5838 "{sae}, $src", "$src, {sae}",
5839 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5840}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005841
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005842multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5843 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005844 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5845 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005846 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005847 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5848 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005849}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005850
Asaf Badouh402ebb32015-06-03 13:41:48 +00005851multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5852 SDNode OpNode> {
5853 // Define only if AVX512VL feature is present.
5854 let Predicates = [HasVLX] in {
5855 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5856 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5857 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5858 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5859 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5860 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5861 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5862 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5863 }
5864}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005865let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005866
Asaf Badouh402ebb32015-06-03 13:41:48 +00005867 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5868 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5869 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5870}
5871defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5872 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5873
5874multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5875 SDNode OpNodeRnd, X86VectorVTInfo _>{
5876 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5877 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5878 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5879 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005880}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005881
Robert Khasanoveb126392014-10-28 18:15:20 +00005882multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5883 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005884 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005885 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5886 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5887 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005888 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005889 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5890 (OpNode (_.FloatVT
5891 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005892
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005893 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005894 (ins _.ScalarMemOp:$src), OpcodeStr,
5895 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5896 (OpNode (_.FloatVT
5897 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5898 EVEX, EVEX_B;
5899 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005900}
5901
Robert Khasanoveb126392014-10-28 18:15:20 +00005902multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5903 SDNode OpNode> {
5904 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5905 v16f32_info>,
5906 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5907 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5908 v8f64_info>,
5909 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5910 // Define only if AVX512VL feature is present.
5911 let Predicates = [HasVLX] in {
5912 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5913 OpNode, v4f32x_info>,
5914 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5915 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5916 OpNode, v8f32x_info>,
5917 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5918 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5919 OpNode, v2f64x_info>,
5920 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5921 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5922 OpNode, v4f64x_info>,
5923 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5924 }
5925}
5926
Asaf Badouh402ebb32015-06-03 13:41:48 +00005927multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5928 SDNode OpNodeRnd> {
5929 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5930 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5931 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5932 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5933}
5934
Igor Breger4c4cd782015-09-20 09:13:41 +00005935multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5936 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5937
5938 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5939 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5940 "$src2, $src1", "$src1, $src2",
5941 (OpNodeRnd (_.VT _.RC:$src1),
5942 (_.VT _.RC:$src2),
5943 (i32 FROUND_CURRENT))>;
5944 let mayLoad = 1 in
5945 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005946 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005947 "$src2, $src1", "$src1, $src2",
5948 (OpNodeRnd (_.VT _.RC:$src1),
5949 (_.VT (scalar_to_vector
5950 (_.ScalarLdFrag addr:$src2))),
5951 (i32 FROUND_CURRENT))>;
5952
5953 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5954 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5955 "$rc, $src2, $src1", "$src1, $src2, $rc",
5956 (OpNodeRnd (_.VT _.RC:$src1),
5957 (_.VT _.RC:$src2),
5958 (i32 imm:$rc))>,
5959 EVEX_B, EVEX_RC;
5960
5961 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005962 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005963 (ins _.FRC:$src1, _.FRC:$src2),
5964 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5965
5966 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005967 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005968 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5969 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5970 }
5971
5972 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5973 (!cast<Instruction>(NAME#SUFF#Zr)
5974 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5975
5976 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5977 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00005978 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00005979}
5980
5981multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5982 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5983 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5984 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5985 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5986}
5987
Asaf Badouh402ebb32015-06-03 13:41:48 +00005988defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5989 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005990
Igor Breger4c4cd782015-09-20 09:13:41 +00005991defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005992
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005993let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005994 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005995 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005996 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005997 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005998 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005999 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006000 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006001 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006002 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006003 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006004}
6005
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006006multiclass
6007avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006008
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006009 let ExeDomain = _.ExeDomain in {
6010 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6011 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6012 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006013 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006014 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6015
6016 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6017 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006018 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6019 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006020 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006021
6022 let mayLoad = 1 in
6023 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006024 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6025 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006026 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006027 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006028 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6029 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6030 }
6031 let Predicates = [HasAVX512] in {
6032 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6033 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6034 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6035 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6036 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6037 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6038 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6039 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6040 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6041 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6042 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6043 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6044 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6045 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6046 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6047
6048 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6049 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6050 addr:$src, (i32 0x1))), _.FRC)>;
6051 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6052 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6053 addr:$src, (i32 0x2))), _.FRC)>;
6054 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6055 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6056 addr:$src, (i32 0x3))), _.FRC)>;
6057 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6058 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6059 addr:$src, (i32 0x4))), _.FRC)>;
6060 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6061 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6062 addr:$src, (i32 0xc))), _.FRC)>;
6063 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006064}
6065
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006066defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6067 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006068
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006069defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6070 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006071
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006072//-------------------------------------------------
6073// Integer truncate and extend operations
6074//-------------------------------------------------
6075
Igor Breger074a64e2015-07-24 17:24:15 +00006076multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6077 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6078 X86MemOperand x86memop> {
6079
6080 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6081 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6082 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6083 EVEX, T8XS;
6084
6085 // for intrinsic patter match
6086 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6087 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6088 undef)),
6089 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6090 SrcInfo.RC:$src1)>;
6091
6092 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6093 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6094 DestInfo.ImmAllZerosV)),
6095 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6096 SrcInfo.RC:$src1)>;
6097
6098 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6099 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6100 DestInfo.RC:$src0)),
6101 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6102 DestInfo.KRCWM:$mask ,
6103 SrcInfo.RC:$src1)>;
6104
Craig Topper99f6b622016-05-01 01:03:56 +00006105 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006106 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6107 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006108 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006109 []>, EVEX;
6110
Igor Breger074a64e2015-07-24 17:24:15 +00006111 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6112 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006113 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006114 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006115 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006116}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006117
Igor Breger074a64e2015-07-24 17:24:15 +00006118multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6119 X86VectorVTInfo DestInfo,
6120 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006121
Igor Breger074a64e2015-07-24 17:24:15 +00006122 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6123 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6124 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006125
Igor Breger074a64e2015-07-24 17:24:15 +00006126 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6127 (SrcInfo.VT SrcInfo.RC:$src)),
6128 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6129 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6130}
6131
6132multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6133 X86VectorVTInfo DestInfo, string sat > {
6134
6135 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6136 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6137 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6138 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6139 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6140 (SrcInfo.VT SrcInfo.RC:$src))>;
6141
6142 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6143 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6144 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6145 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6146 (SrcInfo.VT SrcInfo.RC:$src))>;
6147}
6148
6149multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6150 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6151 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6152 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6153 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6154 Predicate prd = HasAVX512>{
6155
6156 let Predicates = [HasVLX, prd] in {
6157 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6158 DestInfoZ128, x86memopZ128>,
6159 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6160 truncFrag, mtruncFrag>, EVEX_V128;
6161
6162 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6163 DestInfoZ256, x86memopZ256>,
6164 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6165 truncFrag, mtruncFrag>, EVEX_V256;
6166 }
6167 let Predicates = [prd] in
6168 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6169 DestInfoZ, x86memopZ>,
6170 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6171 truncFrag, mtruncFrag>, EVEX_V512;
6172}
6173
6174multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6175 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6176 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6177 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6178 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6179
6180 let Predicates = [HasVLX, prd] in {
6181 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6182 DestInfoZ128, x86memopZ128>,
6183 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6184 sat>, EVEX_V128;
6185
6186 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6187 DestInfoZ256, x86memopZ256>,
6188 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6189 sat>, EVEX_V256;
6190 }
6191 let Predicates = [prd] in
6192 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6193 DestInfoZ, x86memopZ>,
6194 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6195 sat>, EVEX_V512;
6196}
6197
6198multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6199 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6200 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6201 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6202}
6203multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6204 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6205 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6206 sat>, EVEX_CD8<8, CD8VO>;
6207}
6208
6209multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6210 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6211 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6212 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6213}
6214multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6215 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6216 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6217 sat>, EVEX_CD8<16, CD8VQ>;
6218}
6219
6220multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6221 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6222 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6223 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6224}
6225multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6226 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6227 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6228 sat>, EVEX_CD8<32, CD8VH>;
6229}
6230
6231multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6232 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6233 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6234 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6235}
6236multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6237 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6238 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6239 sat>, EVEX_CD8<8, CD8VQ>;
6240}
6241
6242multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6243 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6244 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6245 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6246}
6247multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6248 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6249 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6250 sat>, EVEX_CD8<16, CD8VH>;
6251}
6252
6253multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6254 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6255 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6256 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6257}
6258multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6259 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6260 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6261 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6262}
6263
6264defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6265defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6266defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6267
6268defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6269defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6270defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6271
6272defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6273defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6274defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6275
6276defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6277defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6278defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6279
6280defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6281defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6282defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6283
6284defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6285defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6286defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006287
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006288let Predicates = [HasAVX512, NoVLX] in {
6289def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6290 (v8i16 (EXTRACT_SUBREG
6291 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6292 VR256X:$src, sub_ymm)))), sub_xmm))>;
6293def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6294 (v4i32 (EXTRACT_SUBREG
6295 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6296 VR256X:$src, sub_ymm)))), sub_xmm))>;
6297}
6298
6299let Predicates = [HasBWI, NoVLX] in {
6300def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6301 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6302 VR256X:$src, sub_ymm))), sub_xmm))>;
6303}
6304
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006305multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6306 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6307 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006308
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006309 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6310 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6311 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6312 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006313
6314 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006315 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6316 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6317 (DestInfo.VT (LdFrag addr:$src))>,
6318 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006319 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006320}
6321
Igor Bregerc7ba5692016-02-24 08:15:20 +00006322// support full register inputs (like SSE paterns)
6323multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6324 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6325 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6326 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6327 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6328}
6329
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006330multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6331 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6332 let Predicates = [HasVLX, HasBWI] in {
6333 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6334 v16i8x_info, i64mem, LdFrag, OpNode>,
6335 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006336
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006337 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6338 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006339 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006340 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6341 }
6342 let Predicates = [HasBWI] in {
6343 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6344 v32i8x_info, i256mem, LdFrag, OpNode>,
6345 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6346 }
6347}
6348
6349multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6350 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6351 let Predicates = [HasVLX, HasAVX512] in {
6352 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6353 v16i8x_info, i32mem, LdFrag, OpNode>,
6354 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6355
6356 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6357 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006358 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006359 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6360 }
6361 let Predicates = [HasAVX512] in {
6362 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6363 v16i8x_info, i128mem, LdFrag, OpNode>,
6364 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6365 }
6366}
6367
6368multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6369 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6370 let Predicates = [HasVLX, HasAVX512] in {
6371 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6372 v16i8x_info, i16mem, LdFrag, OpNode>,
6373 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6374
6375 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6376 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006377 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006378 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6379 }
6380 let Predicates = [HasAVX512] in {
6381 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6382 v16i8x_info, i64mem, LdFrag, OpNode>,
6383 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6384 }
6385}
6386
6387multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6388 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6389 let Predicates = [HasVLX, HasAVX512] in {
6390 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6391 v8i16x_info, i64mem, LdFrag, OpNode>,
6392 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6393
6394 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6395 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006396 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006397 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6398 }
6399 let Predicates = [HasAVX512] in {
6400 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6401 v16i16x_info, i256mem, LdFrag, OpNode>,
6402 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6403 }
6404}
6405
6406multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6407 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6408 let Predicates = [HasVLX, HasAVX512] in {
6409 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6410 v8i16x_info, i32mem, LdFrag, OpNode>,
6411 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6412
6413 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6414 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006415 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006416 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6417 }
6418 let Predicates = [HasAVX512] in {
6419 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6420 v8i16x_info, i128mem, LdFrag, OpNode>,
6421 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6422 }
6423}
6424
6425multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6426 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6427
6428 let Predicates = [HasVLX, HasAVX512] in {
6429 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6430 v4i32x_info, i64mem, LdFrag, OpNode>,
6431 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6432
6433 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6434 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006435 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006436 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6437 }
6438 let Predicates = [HasAVX512] in {
6439 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6440 v8i32x_info, i256mem, LdFrag, OpNode>,
6441 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6442 }
6443}
6444
6445defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6446defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6447defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6448defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6449defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6450defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6451
6452
6453defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6454defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6455defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6456defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6457defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6458defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006459
6460//===----------------------------------------------------------------------===//
6461// GATHER - SCATTER Operations
6462
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006463multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6464 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006465 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6466 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006467 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6468 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006469 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006470 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006471 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6472 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6473 vectoraddr:$src2))]>, EVEX, EVEX_K,
6474 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006475}
Cameron McInally45325962014-03-26 13:50:50 +00006476
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006477multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6478 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6479 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006480 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006481 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006482 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006483let Predicates = [HasVLX] in {
6484 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006485 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006486 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006487 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006488 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006489 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006490 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006491 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006492}
Cameron McInally45325962014-03-26 13:50:50 +00006493}
6494
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006495multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6496 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006497 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006498 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006499 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006500 mgatherv8i64>, EVEX_V512;
6501let Predicates = [HasVLX] in {
6502 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006503 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006504 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006505 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006506 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006507 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006508 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6509 vx64xmem, mgatherv2i64>, EVEX_V128;
6510}
Cameron McInally45325962014-03-26 13:50:50 +00006511}
Michael Liao5bf95782014-12-04 05:20:33 +00006512
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006513
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006514defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6515 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6516
6517defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6518 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006519
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006520multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6521 X86MemOperand memop, PatFrag ScatterNode> {
6522
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006523let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006524
6525 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6526 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006527 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006528 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6529 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6530 _.KRCWM:$mask, vectoraddr:$dst))]>,
6531 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006532}
6533
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006534multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6535 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6536 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006537 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006538 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006539 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006540let Predicates = [HasVLX] in {
6541 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006542 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006543 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006544 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006545 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006546 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006547 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006548 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006549}
Cameron McInally45325962014-03-26 13:50:50 +00006550}
6551
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006552multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6553 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006554 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006555 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006556 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006557 mscatterv8i64>, EVEX_V512;
6558let Predicates = [HasVLX] in {
6559 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006560 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006561 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006562 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006563 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006564 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006565 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6566 vx64xmem, mscatterv2i64>, EVEX_V128;
6567}
Cameron McInally45325962014-03-26 13:50:50 +00006568}
6569
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006570defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6571 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006572
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006573defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6574 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006575
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006576// prefetch
6577multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6578 RegisterClass KRC, X86MemOperand memop> {
6579 let Predicates = [HasPFI], hasSideEffects = 1 in
6580 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006581 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006582 []>, EVEX, EVEX_K;
6583}
6584
6585defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006586 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006587
6588defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006589 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006590
6591defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006592 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006593
6594defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006595 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006596
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006597defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006598 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006599
6600defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006601 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006602
6603defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006604 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006605
6606defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006607 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006608
6609defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006610 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006611
6612defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006613 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006614
6615defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006616 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006617
6618defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006619 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006620
6621defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006622 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006623
6624defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006625 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006626
6627defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006628 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006629
6630defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006631 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006632
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006633// Helper fragments to match sext vXi1 to vXiY.
6634def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6635def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6636
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006637multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006638def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006639 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006640 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6641}
Michael Liao5bf95782014-12-04 05:20:33 +00006642
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006643multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6644 string OpcodeStr, Predicate prd> {
6645let Predicates = [prd] in
6646 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6647
6648 let Predicates = [prd, HasVLX] in {
6649 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6650 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6651 }
6652}
6653
6654multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6655 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6656 HasBWI>;
6657 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6658 HasBWI>, VEX_W;
6659 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6660 HasDQI>;
6661 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6662 HasDQI>, VEX_W;
6663}
Michael Liao5bf95782014-12-04 05:20:33 +00006664
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006665defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006666
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006667multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006668 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6669 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6670 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6671}
6672
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006673// Use 512bit version to implement 128/256 bit in case NoVLX.
6674multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006675 X86VectorVTInfo _> {
6676
6677 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6678 (_.KVT (COPY_TO_REGCLASS
6679 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006680 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006681 _.RC:$src, _.SubRegIdx)),
6682 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006683}
6684
6685multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006686 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6687 let Predicates = [prd] in
6688 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6689 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006690
6691 let Predicates = [prd, HasVLX] in {
6692 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006693 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006694 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006695 EVEX_V128;
6696 }
6697 let Predicates = [prd, NoVLX] in {
6698 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6699 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006700 }
6701}
6702
6703defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6704 avx512vl_i8_info, HasBWI>;
6705defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6706 avx512vl_i16_info, HasBWI>, VEX_W;
6707defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6708 avx512vl_i32_info, HasDQI>;
6709defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6710 avx512vl_i64_info, HasDQI>, VEX_W;
6711
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006712//===----------------------------------------------------------------------===//
6713// AVX-512 - COMPRESS and EXPAND
6714//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006715
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006716multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6717 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006718 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006719 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006720 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006721
6722 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006723 def mr : AVX5128I<opc, MRMDestMem, (outs),
6724 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006725 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006726 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6727
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006728 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6729 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006730 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006731 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006732 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006733 addr:$dst)]>,
6734 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6735 }
6736}
6737
6738multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6739 AVX512VLVectorVTInfo VTInfo> {
6740 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6741
6742 let Predicates = [HasVLX] in {
6743 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6744 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6745 }
6746}
6747
6748defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6749 EVEX;
6750defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6751 EVEX, VEX_W;
6752defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6753 EVEX;
6754defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6755 EVEX, VEX_W;
6756
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006757// expand
6758multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6759 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006760 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006761 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006762 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006763
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006764 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006765 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6766 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6767 (_.VT (X86expand (_.VT (bitconvert
6768 (_.LdFrag addr:$src1)))))>,
6769 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006770}
6771
6772multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6773 AVX512VLVectorVTInfo VTInfo> {
6774 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6775
6776 let Predicates = [HasVLX] in {
6777 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6778 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6779 }
6780}
6781
6782defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6783 EVEX;
6784defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6785 EVEX, VEX_W;
6786defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6787 EVEX;
6788defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6789 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006790
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006791//handle instruction reg_vec1 = op(reg_vec,imm)
6792// op(mem_vec,imm)
6793// op(broadcast(eltVt),imm)
6794//all instruction created with FROUND_CURRENT
6795multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6796 X86VectorVTInfo _>{
6797 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6798 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006799 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006800 (OpNode (_.VT _.RC:$src1),
6801 (i32 imm:$src2),
6802 (i32 FROUND_CURRENT))>;
6803 let mayLoad = 1 in {
6804 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6805 (ins _.MemOp:$src1, i32u8imm:$src2),
6806 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6807 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6808 (i32 imm:$src2),
6809 (i32 FROUND_CURRENT))>;
6810 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6811 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6812 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6813 "${src1}"##_.BroadcastStr##", $src2",
6814 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6815 (i32 imm:$src2),
6816 (i32 FROUND_CURRENT))>, EVEX_B;
6817 }
6818}
6819
6820//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6821multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6822 SDNode OpNode, X86VectorVTInfo _>{
6823 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6824 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006825 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006826 "$src1, {sae}, $src2",
6827 (OpNode (_.VT _.RC:$src1),
6828 (i32 imm:$src2),
6829 (i32 FROUND_NO_EXC))>, EVEX_B;
6830}
6831
6832multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6833 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6834 let Predicates = [prd] in {
6835 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6836 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6837 EVEX_V512;
6838 }
6839 let Predicates = [prd, HasVLX] in {
6840 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6841 EVEX_V128;
6842 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6843 EVEX_V256;
6844 }
6845}
6846
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006847//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6848// op(reg_vec2,mem_vec,imm)
6849// op(reg_vec2,broadcast(eltVt),imm)
6850//all instruction created with FROUND_CURRENT
6851multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6852 X86VectorVTInfo _>{
6853 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006854 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006855 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6856 (OpNode (_.VT _.RC:$src1),
6857 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006858 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006859 (i32 FROUND_CURRENT))>;
6860 let mayLoad = 1 in {
6861 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006862 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006863 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6864 (OpNode (_.VT _.RC:$src1),
6865 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006866 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006867 (i32 FROUND_CURRENT))>;
6868 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006869 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006870 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6871 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6872 (OpNode (_.VT _.RC:$src1),
6873 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006874 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006875 (i32 FROUND_CURRENT))>, EVEX_B;
6876 }
6877}
6878
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006879//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6880// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006881multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6882 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6883
6884 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6885 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6886 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6887 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6888 (SrcInfo.VT SrcInfo.RC:$src2),
6889 (i8 imm:$src3)))>;
6890 let mayLoad = 1 in
6891 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6892 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6893 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6894 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6895 (SrcInfo.VT (bitconvert
6896 (SrcInfo.LdFrag addr:$src2))),
6897 (i8 imm:$src3)))>;
6898}
6899
6900//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6901// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006902// op(reg_vec2,broadcast(eltVt),imm)
6903multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006904 X86VectorVTInfo _>:
6905 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6906
6907 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006908 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6909 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6910 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6911 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6912 (OpNode (_.VT _.RC:$src1),
6913 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6914 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006915}
6916
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006917//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6918// op(reg_vec2,mem_scalar,imm)
6919//all instruction created with FROUND_CURRENT
6920multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6921 X86VectorVTInfo _> {
6922
6923 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006924 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006925 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6926 (OpNode (_.VT _.RC:$src1),
6927 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006928 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006929 (i32 FROUND_CURRENT))>;
6930 let mayLoad = 1 in {
6931 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006932 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006933 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6934 (OpNode (_.VT _.RC:$src1),
6935 (_.VT (scalar_to_vector
6936 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006937 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006938 (i32 FROUND_CURRENT))>;
6939
6940 let isAsmParserOnly = 1 in {
6941 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6942 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6943 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6944 []>;
6945 }
6946 }
6947}
6948
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006949//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6950multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6951 SDNode OpNode, X86VectorVTInfo _>{
6952 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006953 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006954 OpcodeStr, "$src3, {sae}, $src2, $src1",
6955 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006956 (OpNode (_.VT _.RC:$src1),
6957 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006958 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006959 (i32 FROUND_NO_EXC))>, EVEX_B;
6960}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006961//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6962multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6963 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006964 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6965 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006966 OpcodeStr, "$src3, {sae}, $src2, $src1",
6967 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006968 (OpNode (_.VT _.RC:$src1),
6969 (_.VT _.RC:$src2),
6970 (i32 imm:$src3),
6971 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006972}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006973
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006974multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6975 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006976 let Predicates = [prd] in {
6977 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006978 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006979 EVEX_V512;
6980
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006981 }
6982 let Predicates = [prd, HasVLX] in {
6983 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006984 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006985 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006986 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006987 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006988}
6989
Igor Breger2ae0fe32015-08-31 11:14:02 +00006990multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6991 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6992 let Predicates = [HasBWI] in {
6993 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6994 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6995 }
6996 let Predicates = [HasBWI, HasVLX] in {
6997 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6998 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6999 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7000 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7001 }
7002}
7003
Igor Breger00d9f842015-06-08 14:03:17 +00007004multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7005 bits<8> opc, SDNode OpNode>{
7006 let Predicates = [HasAVX512] in {
7007 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7008 }
7009 let Predicates = [HasAVX512, HasVLX] in {
7010 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7011 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7012 }
7013}
7014
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007015multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7016 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7017 let Predicates = [prd] in {
7018 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7019 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007020 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007021}
7022
Igor Breger1e58e8a2015-09-02 11:18:55 +00007023multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7024 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7025 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7026 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7027 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7028 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007029}
7030
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007031
Igor Breger1e58e8a2015-09-02 11:18:55 +00007032defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7033 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7034defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7035 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7036defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7037 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7038
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007039
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007040defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7041 0x50, X86VRange, HasDQI>,
7042 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7043defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7044 0x50, X86VRange, HasDQI>,
7045 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7046
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007047defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7048 0x51, X86VRange, HasDQI>,
7049 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7050defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7051 0x51, X86VRange, HasDQI>,
7052 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7053
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007054defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7055 0x57, X86Reduces, HasDQI>,
7056 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7057defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7058 0x57, X86Reduces, HasDQI>,
7059 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007060
Igor Breger1e58e8a2015-09-02 11:18:55 +00007061defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7062 0x27, X86GetMants, HasAVX512>,
7063 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7064defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7065 0x27, X86GetMants, HasAVX512>,
7066 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7067
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007068multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7069 bits<8> opc, SDNode OpNode = X86Shuf128>{
7070 let Predicates = [HasAVX512] in {
7071 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7072
7073 }
7074 let Predicates = [HasAVX512, HasVLX] in {
7075 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7076 }
7077}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007078let Predicates = [HasAVX512] in {
7079def : Pat<(v16f32 (ffloor VR512:$src)),
7080 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7081def : Pat<(v16f32 (fnearbyint VR512:$src)),
7082 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7083def : Pat<(v16f32 (fceil VR512:$src)),
7084 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7085def : Pat<(v16f32 (frint VR512:$src)),
7086 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7087def : Pat<(v16f32 (ftrunc VR512:$src)),
7088 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7089
7090def : Pat<(v8f64 (ffloor VR512:$src)),
7091 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7092def : Pat<(v8f64 (fnearbyint VR512:$src)),
7093 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7094def : Pat<(v8f64 (fceil VR512:$src)),
7095 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7096def : Pat<(v8f64 (frint VR512:$src)),
7097 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7098def : Pat<(v8f64 (ftrunc VR512:$src)),
7099 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7100}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007101
7102defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7103 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7104defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7105 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7106defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7107 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7108defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7109 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007110
Craig Topperc48fa892015-12-27 19:45:21 +00007111multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007112 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7113 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007114}
7115
Craig Topperc48fa892015-12-27 19:45:21 +00007116defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007117 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007118defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007119 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007120
Igor Breger2ae0fe32015-08-31 11:14:02 +00007121multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7122 let Predicates = p in
7123 def NAME#_.VTName#rri:
7124 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7125 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7126 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7127}
7128
7129multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7130 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7131 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7132 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7133
7134defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7135 avx512vl_i8_info, avx512vl_i8_info>,
7136 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7137 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7138 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7139 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7140 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7141 EVEX_CD8<8, CD8VF>;
7142
Igor Bregerf3ded812015-08-31 13:09:30 +00007143defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7144 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7145
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007146multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7147 X86VectorVTInfo _> {
7148 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007149 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007150 "$src1", "$src1",
7151 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7152
7153 let mayLoad = 1 in
7154 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007155 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007156 "$src1", "$src1",
7157 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7158 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7159}
7160
7161multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7162 X86VectorVTInfo _> :
7163 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7164 let mayLoad = 1 in
7165 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007166 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007167 "${src1}"##_.BroadcastStr,
7168 "${src1}"##_.BroadcastStr,
7169 (_.VT (OpNode (X86VBroadcast
7170 (_.ScalarLdFrag addr:$src1))))>,
7171 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7172}
7173
7174multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7175 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7176 let Predicates = [prd] in
7177 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7178
7179 let Predicates = [prd, HasVLX] in {
7180 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7181 EVEX_V256;
7182 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7183 EVEX_V128;
7184 }
7185}
7186
7187multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7188 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7189 let Predicates = [prd] in
7190 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7191 EVEX_V512;
7192
7193 let Predicates = [prd, HasVLX] in {
7194 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7195 EVEX_V256;
7196 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7197 EVEX_V128;
7198 }
7199}
7200
7201multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7202 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007203 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007204 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007205 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7206 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007207}
7208
7209multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7210 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007211 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7212 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007213}
7214
7215multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7216 bits<8> opc_d, bits<8> opc_q,
7217 string OpcodeStr, SDNode OpNode> {
7218 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7219 HasAVX512>,
7220 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7221 HasBWI>;
7222}
7223
7224defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7225
7226def : Pat<(xor
7227 (bc_v16i32 (v16i1sextv16i32)),
7228 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7229 (VPABSDZrr VR512:$src)>;
7230def : Pat<(xor
7231 (bc_v8i64 (v8i1sextv8i64)),
7232 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7233 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007234
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007235multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7236
7237 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007238}
7239
7240defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7241defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7242
Igor Breger24cab0f2015-11-16 07:22:00 +00007243//===---------------------------------------------------------------------===//
7244// Replicate Single FP - MOVSHDUP and MOVSLDUP
7245//===---------------------------------------------------------------------===//
7246multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7247 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7248 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007249}
7250
7251defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7252defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007253
7254//===----------------------------------------------------------------------===//
7255// AVX-512 - MOVDDUP
7256//===----------------------------------------------------------------------===//
7257
7258multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7259 X86VectorVTInfo _> {
7260 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7261 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7262 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7263 let mayLoad = 1 in
7264 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7265 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7266 (_.VT (OpNode (_.VT (scalar_to_vector
7267 (_.ScalarLdFrag addr:$src)))))>,
7268 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7269}
7270
7271multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7272 AVX512VLVectorVTInfo VTInfo> {
7273
7274 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7275
7276 let Predicates = [HasAVX512, HasVLX] in {
7277 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7278 EVEX_V256;
7279 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7280 EVEX_V128;
7281 }
7282}
7283
7284multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7285 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7286 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007287}
7288
7289defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7290
7291def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7292 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7293def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7294 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7295
Igor Bregerf2460112015-07-26 14:41:44 +00007296//===----------------------------------------------------------------------===//
7297// AVX-512 - Unpack Instructions
7298//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007299defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7300defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007301
7302defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7303 SSE_INTALU_ITINS_P, HasBWI>;
7304defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7305 SSE_INTALU_ITINS_P, HasBWI>;
7306defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7307 SSE_INTALU_ITINS_P, HasBWI>;
7308defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7309 SSE_INTALU_ITINS_P, HasBWI>;
7310
7311defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7312 SSE_INTALU_ITINS_P, HasAVX512>;
7313defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7314 SSE_INTALU_ITINS_P, HasAVX512>;
7315defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7316 SSE_INTALU_ITINS_P, HasAVX512>;
7317defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7318 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007319
7320//===----------------------------------------------------------------------===//
7321// AVX-512 - Extract & Insert Integer Instructions
7322//===----------------------------------------------------------------------===//
7323
7324multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7325 X86VectorVTInfo _> {
7326 let mayStore = 1 in
7327 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7328 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7329 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7330 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7331 imm:$src2)))),
7332 addr:$dst)]>,
7333 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7334}
7335
7336multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7337 let Predicates = [HasBWI] in {
7338 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7339 (ins _.RC:$src1, u8imm:$src2),
7340 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7341 [(set GR32orGR64:$dst,
7342 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7343 EVEX, TAPD;
7344
7345 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7346 }
7347}
7348
7349multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7350 let Predicates = [HasBWI] in {
7351 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7352 (ins _.RC:$src1, u8imm:$src2),
7353 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7354 [(set GR32orGR64:$dst,
7355 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7356 EVEX, PD;
7357
Craig Topper99f6b622016-05-01 01:03:56 +00007358 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007359 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7360 (ins _.RC:$src1, u8imm:$src2),
7361 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7362 EVEX, TAPD;
7363
Igor Bregerdefab3c2015-10-08 12:55:01 +00007364 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7365 }
7366}
7367
7368multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7369 RegisterClass GRC> {
7370 let Predicates = [HasDQI] in {
7371 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7372 (ins _.RC:$src1, u8imm:$src2),
7373 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7374 [(set GRC:$dst,
7375 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7376 EVEX, TAPD;
7377
7378 let mayStore = 1 in
7379 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7380 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7381 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7382 [(store (extractelt (_.VT _.RC:$src1),
7383 imm:$src2),addr:$dst)]>,
7384 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7385 }
7386}
7387
7388defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7389defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7390defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7391defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7392
7393multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7394 X86VectorVTInfo _, PatFrag LdFrag> {
7395 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7396 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7397 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7398 [(set _.RC:$dst,
7399 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7400 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7401}
7402
7403multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7404 X86VectorVTInfo _, PatFrag LdFrag> {
7405 let Predicates = [HasBWI] in {
7406 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7407 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7408 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7409 [(set _.RC:$dst,
7410 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7411
7412 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7413 }
7414}
7415
7416multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7417 X86VectorVTInfo _, RegisterClass GRC> {
7418 let Predicates = [HasDQI] in {
7419 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7420 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7421 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7422 [(set _.RC:$dst,
7423 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7424 EVEX_4V, TAPD;
7425
7426 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7427 _.ScalarLdFrag>, TAPD;
7428 }
7429}
7430
7431defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7432 extloadi8>, TAPD;
7433defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7434 extloadi16>, PD;
7435defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7436defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007437//===----------------------------------------------------------------------===//
7438// VSHUFPS - VSHUFPD Operations
7439//===----------------------------------------------------------------------===//
7440multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7441 AVX512VLVectorVTInfo VTInfo_FP>{
7442 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7443 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7444 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007445}
7446
7447defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7448defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007449//===----------------------------------------------------------------------===//
7450// AVX-512 - Byte shift Left/Right
7451//===----------------------------------------------------------------------===//
7452
7453multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7454 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7455 def rr : AVX512<opc, MRMr,
7456 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7457 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7458 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7459 let mayLoad = 1 in
7460 def rm : AVX512<opc, MRMm,
7461 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7462 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007463 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007464 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7465}
7466
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007467multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007468 Format MRMm, string OpcodeStr, Predicate prd>{
7469 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007470 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007471 OpcodeStr, v8i64_info>, EVEX_V512;
7472 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007473 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007474 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007475 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007476 OpcodeStr, v2i64x_info>, EVEX_V128;
7477 }
7478}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007479defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007480 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007481defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007482 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7483
7484
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007485multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007486 string OpcodeStr, X86VectorVTInfo _dst,
7487 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007488 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007489 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007490 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007491 [(set _dst.RC:$dst,(_dst.VT
7492 (OpNode (_src.VT _src.RC:$src1),
7493 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007494 let mayLoad = 1 in
7495 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007496 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007497 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007498 [(set _dst.RC:$dst,(_dst.VT
7499 (OpNode (_src.VT _src.RC:$src1),
7500 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007501 (_src.LdFrag addr:$src2))))))]>;
7502}
7503
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007504multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007505 string OpcodeStr, Predicate prd> {
7506 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007507 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7508 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007509 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007510 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7511 v32i8x_info>, EVEX_V256;
7512 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7513 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007514 }
7515}
7516
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007517defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007518 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007519
7520multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7521 X86VectorVTInfo _>{
7522 let Constraints = "$src1 = $dst" in {
7523 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7524 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007525 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007526 (OpNode (_.VT _.RC:$src1),
7527 (_.VT _.RC:$src2),
7528 (_.VT _.RC:$src3),
7529 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7530 let mayLoad = 1 in {
7531 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7532 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007533 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007534 (OpNode (_.VT _.RC:$src1),
7535 (_.VT _.RC:$src2),
7536 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7537 (i8 imm:$src4))>,
7538 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7539 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7540 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7541 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7542 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7543 (OpNode (_.VT _.RC:$src1),
7544 (_.VT _.RC:$src2),
7545 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7546 (i8 imm:$src4))>, EVEX_B,
7547 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7548 }
7549 }// Constraints = "$src1 = $dst"
7550}
7551
7552multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7553 let Predicates = [HasAVX512] in
7554 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7555 let Predicates = [HasAVX512, HasVLX] in {
7556 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7557 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7558 }
7559}
7560
7561defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7562defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7563
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007564//===----------------------------------------------------------------------===//
7565// AVX-512 - FixupImm
7566//===----------------------------------------------------------------------===//
7567
7568multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7569 X86VectorVTInfo _>{
7570 let Constraints = "$src1 = $dst" in {
7571 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7572 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7573 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7574 (OpNode (_.VT _.RC:$src1),
7575 (_.VT _.RC:$src2),
7576 (_.IntVT _.RC:$src3),
7577 (i32 imm:$src4),
7578 (i32 FROUND_CURRENT))>;
7579 let mayLoad = 1 in {
7580 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7581 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007582 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007583 (OpNode (_.VT _.RC:$src1),
7584 (_.VT _.RC:$src2),
7585 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7586 (i32 imm:$src4),
7587 (i32 FROUND_CURRENT))>;
7588 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7589 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7590 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7591 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7592 (OpNode (_.VT _.RC:$src1),
7593 (_.VT _.RC:$src2),
7594 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7595 (i32 imm:$src4),
7596 (i32 FROUND_CURRENT))>, EVEX_B;
7597 }
7598 } // Constraints = "$src1 = $dst"
7599}
7600
7601multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7602 SDNode OpNode, X86VectorVTInfo _>{
7603let Constraints = "$src1 = $dst" in {
7604 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7605 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007606 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007607 "$src2, $src3, {sae}, $src4",
7608 (OpNode (_.VT _.RC:$src1),
7609 (_.VT _.RC:$src2),
7610 (_.IntVT _.RC:$src3),
7611 (i32 imm:$src4),
7612 (i32 FROUND_NO_EXC))>, EVEX_B;
7613 }
7614}
7615
7616multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7617 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7618 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7619 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7620 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7621 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7622 (OpNode (_.VT _.RC:$src1),
7623 (_.VT _.RC:$src2),
7624 (_src3VT.VT _src3VT.RC:$src3),
7625 (i32 imm:$src4),
7626 (i32 FROUND_CURRENT))>;
7627
7628 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7629 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7630 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7631 "$src2, $src3, {sae}, $src4",
7632 (OpNode (_.VT _.RC:$src1),
7633 (_.VT _.RC:$src2),
7634 (_src3VT.VT _src3VT.RC:$src3),
7635 (i32 imm:$src4),
7636 (i32 FROUND_NO_EXC))>, EVEX_B;
7637 let mayLoad = 1 in
7638 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7639 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7640 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7641 (OpNode (_.VT _.RC:$src1),
7642 (_.VT _.RC:$src2),
7643 (_src3VT.VT (scalar_to_vector
7644 (_src3VT.ScalarLdFrag addr:$src3))),
7645 (i32 imm:$src4),
7646 (i32 FROUND_CURRENT))>;
7647 }
7648}
7649
7650multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7651 let Predicates = [HasAVX512] in
7652 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7653 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7654 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7655 let Predicates = [HasAVX512, HasVLX] in {
7656 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7657 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7658 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7659 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7660 }
7661}
7662
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007663defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7664 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007665 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007666defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7667 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007668 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007669defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007670 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007671defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007672 EVEX_CD8<64, CD8VF>, VEX_W;