blob: 48feb98be9bd61d9a99e26f7de298691ddf67d00 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000081 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
82 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
83 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000107 // We do not currently implment this libm ops for PowerPC.
108 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
113
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setOperationAction(ISD::SREM, MVT::i32, Expand);
116 setOperationAction(ISD::UREM, MVT::i32, Expand);
117 setOperationAction(ISD::SREM, MVT::i64, Expand);
118 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000119
120 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
123 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000129
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000130 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::FSIN , MVT::f64, Expand);
132 setOperationAction(ISD::FCOS , MVT::f64, Expand);
133 setOperationAction(ISD::FREM , MVT::f64, Expand);
134 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000135 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::FSIN , MVT::f32, Expand);
137 setOperationAction(ISD::FCOS , MVT::f32, Expand);
138 setOperationAction(ISD::FREM , MVT::f32, Expand);
139 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000140 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000141
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000144 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000145 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
147 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000148 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
151 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000152
Nate Begemand88fc032006-01-14 03:14:10 +0000153 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
155 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
156 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000157 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
158 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
160 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
161 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000162 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
163 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman35ef9132006-01-11 21:21:00 +0000165 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
167 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000169 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SELECT, MVT::i32, Expand);
171 setOperationAction(ISD::SELECT, MVT::i64, Expand);
172 setOperationAction(ISD::SELECT, MVT::f32, Expand);
173 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000174
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000175 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
177 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000178
Nate Begeman750ac1b2006-02-01 07:19:44 +0000179 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000181
Nate Begeman81e80972006-03-17 01:40:33 +0000182 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000186
Chris Lattnerf7605322005-08-31 21:09:52 +0000187 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000189
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000190 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
192 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000193
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000194 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
195 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
196 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
197 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000198
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000199 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000201
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000206
207
208 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000209 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
211 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000212 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
214 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
215 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
216 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000217 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
219 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Nate Begeman1db3c922008-08-11 17:36:31 +0000221 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000223
224 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000225 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
226 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000227
Nate Begemanacc398c2006-01-25 18:21:52 +0000228 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000230
Hal Finkel179a4dd2012-03-24 03:53:55 +0000231 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
232 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
233 // VAARG always uses double-word chunks, so promote anything smaller.
234 setOperationAction(ISD::VAARG, MVT::i1, Promote);
235 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
236 setOperationAction(ISD::VAARG, MVT::i8, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i16, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i32, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::Other, Expand);
243 } else {
244 // VAARG is custom lowered with the 32-bit SVR4 ABI.
245 setOperationAction(ISD::VAARG, MVT::Other, Custom);
246 setOperationAction(ISD::VAARG, MVT::i64, Custom);
247 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000248 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000250
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000251 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
253 setOperationAction(ISD::VAEND , MVT::Other, Expand);
254 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
255 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
256 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
257 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000258
Chris Lattner6d92cad2006-03-26 10:06:40 +0000259 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
Dale Johannesen53e4e442008-11-07 22:54:33 +0000262 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
264 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
265 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000275
Chris Lattnera7a58542006-06-16 17:34:12 +0000276 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
279 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
280 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
281 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000282 // This is just the low 32 bits of a (signed) fp->i64 conversion.
283 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000285
Chris Lattner7fbcef72006-03-24 07:53:47 +0000286 // FIXME: disable this lowered code. This generates 64-bit register values,
287 // and we don't model the fact that the top part is clobbered by calls. We
288 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000290 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000291 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000293 }
294
Chris Lattnera7a58542006-06-16 17:34:12 +0000295 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000296 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000297 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000298 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000300 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
302 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
303 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000304 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000305 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
307 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
308 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000309 }
Evan Chengd30bf012006-03-01 01:11:20 +0000310
Nate Begeman425a9692005-11-29 08:17:20 +0000311 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000312 // First set operation action for all vector types to expand. Then we
313 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
315 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
316 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000318 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319 setOperationAction(ISD::ADD , VT, Legal);
320 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000321
Chris Lattner7ff7e672006-04-04 17:25:31 +0000322 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000323 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000325
326 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000339
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000340 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000341 setOperationAction(ISD::MUL , VT, Expand);
342 setOperationAction(ISD::SDIV, VT, Expand);
343 setOperationAction(ISD::SREM, VT, Expand);
344 setOperationAction(ISD::UDIV, VT, Expand);
345 setOperationAction(ISD::UREM, VT, Expand);
346 setOperationAction(ISD::FDIV, VT, Expand);
347 setOperationAction(ISD::FNEG, VT, Expand);
348 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
349 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
350 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
351 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
352 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
353 setOperationAction(ISD::UDIVREM, VT, Expand);
354 setOperationAction(ISD::SDIVREM, VT, Expand);
355 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
356 setOperationAction(ISD::FPOW, VT, Expand);
357 setOperationAction(ISD::CTPOP, VT, Expand);
358 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000359 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000360 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000362 }
363
Chris Lattner7ff7e672006-04-04 17:25:31 +0000364 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
365 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000367
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::AND , MVT::v4i32, Legal);
369 setOperationAction(ISD::OR , MVT::v4i32, Legal);
370 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
371 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
372 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
373 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Craig Topperc9099502012-04-20 06:31:50 +0000375 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
376 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
377 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
381 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
382 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
383 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
386 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
389 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
390 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
391 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000392 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000393
Hal Finkel19aa2b52012-04-01 20:08:17 +0000394 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport())
395 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
396
Eli Friedman4db5aca2011-08-29 18:23:02 +0000397 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
398 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
399
Duncan Sands03228082008-11-23 15:47:28 +0000400 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000401 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000402
Jim Laskey2ad9f172007-02-22 14:56:36 +0000403 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000404 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000405 setExceptionPointerRegister(PPC::X3);
406 setExceptionSelectorRegister(PPC::X4);
407 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000408 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000409 setExceptionPointerRegister(PPC::R3);
410 setExceptionSelectorRegister(PPC::R4);
411 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000412
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000413 // We have target-specific dag combine patterns for the following nodes:
414 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000415 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000416 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000417 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000418
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000419 // Darwin long double math library functions have $LDBL128 appended.
420 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000421 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000422 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
423 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000424 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
425 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000426 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
427 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
428 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
429 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
430 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000431 }
432
Hal Finkelc6129162011-10-17 18:53:03 +0000433 setMinFunctionAlignment(2);
434 if (PPCSubTarget.isDarwin())
435 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000436
Eli Friedman26689ac2011-08-03 21:06:02 +0000437 setInsertFencesForAtomic(true);
438
Hal Finkel768c65f2011-11-22 16:21:04 +0000439 setSchedulingPreference(Sched::Hybrid);
440
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000441 computeRegisterProperties();
442}
443
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000444/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
445/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000446unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000447 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000448 // Darwin passes everything on 4 byte boundary.
449 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
450 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000451
452 // 16byte and wider vectors are passed on 16byte boundary.
453 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
454 if (VTy->getBitWidth() >= 128)
455 return 16;
456
457 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
458 if (PPCSubTarget.isPPC64())
459 return 8;
460
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000461 return 4;
462}
463
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000464const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
465 switch (Opcode) {
466 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000467 case PPCISD::FSEL: return "PPCISD::FSEL";
468 case PPCISD::FCFID: return "PPCISD::FCFID";
469 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
470 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
471 case PPCISD::STFIWX: return "PPCISD::STFIWX";
472 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
473 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
474 case PPCISD::VPERM: return "PPCISD::VPERM";
475 case PPCISD::Hi: return "PPCISD::Hi";
476 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000477 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000478 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
479 case PPCISD::LOAD: return "PPCISD::LOAD";
480 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000481 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
482 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
483 case PPCISD::SRL: return "PPCISD::SRL";
484 case PPCISD::SRA: return "PPCISD::SRA";
485 case PPCISD::SHL: return "PPCISD::SHL";
486 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
487 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000488 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000489 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000490 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000491 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000492 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000493 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
494 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000495 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
496 case PPCISD::MFCR: return "PPCISD::MFCR";
497 case PPCISD::VCMP: return "PPCISD::VCMP";
498 case PPCISD::VCMPo: return "PPCISD::VCMPo";
499 case PPCISD::LBRX: return "PPCISD::LBRX";
500 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000501 case PPCISD::LARX: return "PPCISD::LARX";
502 case PPCISD::STCX: return "PPCISD::STCX";
503 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
504 case PPCISD::MFFS: return "PPCISD::MFFS";
505 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
506 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
507 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
508 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000509 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000510 }
511}
512
Duncan Sands28b77e92011-09-06 19:07:46 +0000513EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000515}
516
Chris Lattner1a635d62006-04-14 06:01:58 +0000517//===----------------------------------------------------------------------===//
518// Node matching predicates, for use by the tblgen matching code.
519//===----------------------------------------------------------------------===//
520
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000521/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000522static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000523 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000524 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000525 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000526 // Maybe this has already been legalized into the constant pool?
527 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000528 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000529 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000530 }
531 return false;
532}
533
Chris Lattnerddb739e2006-04-06 17:23:16 +0000534/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
535/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000536static bool isConstantOrUndef(int Op, int Val) {
537 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000538}
539
540/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
541/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000542bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000543 if (!isUnary) {
544 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000545 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000546 return false;
547 } else {
548 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000549 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
550 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000551 return false;
552 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000553 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000554}
555
556/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
557/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000558bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000559 if (!isUnary) {
560 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000561 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
562 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000563 return false;
564 } else {
565 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000566 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
567 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
568 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
569 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000570 return false;
571 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000572 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000573}
574
Chris Lattnercaad1632006-04-06 22:02:42 +0000575/// isVMerge - Common function, used to match vmrg* shuffles.
576///
Nate Begeman9008ca62009-04-27 18:41:29 +0000577static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000578 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000581 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
582 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000583
Chris Lattner116cc482006-04-06 21:11:54 +0000584 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
585 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000587 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000589 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000590 return false;
591 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000593}
594
595/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
596/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000597bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000599 if (!isUnary)
600 return isVMerge(N, UnitSize, 8, 24);
601 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000602}
603
604/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
605/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000606bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000607 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000608 if (!isUnary)
609 return isVMerge(N, UnitSize, 0, 16);
610 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000611}
612
613
Chris Lattnerd0608e12006-04-06 18:26:28 +0000614/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
615/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000616int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 "PPC only supports shuffles by bytes!");
619
620 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000621
Chris Lattnerd0608e12006-04-06 18:26:28 +0000622 // Find the first non-undef value in the shuffle mask.
623 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000625 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000626
Chris Lattnerd0608e12006-04-06 18:26:28 +0000627 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000628
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000630 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000632 if (ShiftAmt < i) return -1;
633 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000634
Chris Lattnerf24380e2006-04-06 22:28:36 +0000635 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000637 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000639 return -1;
640 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000642 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000644 return -1;
645 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000646 return ShiftAmt;
647}
Chris Lattneref819f82006-03-20 06:33:01 +0000648
649/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
650/// specifies a splat of a single element that is suitable for input to
651/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000652bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000654 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000655
Chris Lattner88a99ef2006-03-20 06:37:44 +0000656 // This is a splat operation if each element of the permute is the same, and
657 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000659
Nate Begeman9008ca62009-04-27 18:41:29 +0000660 // FIXME: Handle UNDEF elements too!
661 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000662 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000663
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 // Check that the indices are consecutive, in the case of a multi-byte element
665 // splatted with a v16i8 mask.
666 for (unsigned i = 1; i != EltSize; ++i)
667 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000668 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000669
Chris Lattner7ff7e672006-04-04 17:25:31 +0000670 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000672 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000673 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000674 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000675 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000676 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000677}
678
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000679/// isAllNegativeZeroVector - Returns true if all elements of build_vector
680/// are -0.0.
681bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000682 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
683
684 APInt APVal, APUndef;
685 unsigned BitSize;
686 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000687
Dale Johannesen1e608812009-11-13 01:45:18 +0000688 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000689 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000690 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000691
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000692 return false;
693}
694
Chris Lattneref819f82006-03-20 06:33:01 +0000695/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
696/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000697unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
699 assert(isSplatShuffleMask(SVOp, EltSize));
700 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000701}
702
Chris Lattnere87192a2006-04-12 17:37:20 +0000703/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000704/// by using a vspltis[bhw] instruction of the specified element size, return
705/// the constant being splatted. The ByteSize field indicates the number of
706/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000707SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
708 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000709
710 // If ByteSize of the splat is bigger than the element size of the
711 // build_vector, then we have a case where we are checking for a splat where
712 // multiple elements of the buildvector are folded together into a single
713 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
714 unsigned EltSize = 16/N->getNumOperands();
715 if (EltSize < ByteSize) {
716 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000717 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000719
Chris Lattner79d9a882006-04-08 07:14:26 +0000720 // See if all of the elements in the buildvector agree across.
721 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
722 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
723 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000724 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000725
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Gabor Greifba36cb52008-08-28 21:40:38 +0000727 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
729 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000730 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000731 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000732
Chris Lattner79d9a882006-04-08 07:14:26 +0000733 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
734 // either constant or undef values that are identical for each chunk. See
735 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Chris Lattner79d9a882006-04-08 07:14:26 +0000737 // Check to see if all of the leading entries are either 0 or -1. If
738 // neither, then this won't fit into the immediate field.
739 bool LeadingZero = true;
740 bool LeadingOnes = true;
741 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000742 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000743
Chris Lattner79d9a882006-04-08 07:14:26 +0000744 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
745 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
746 }
747 // Finally, check the least significant entry.
748 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000749 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000751 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000752 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000754 }
755 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000756 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000758 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000759 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000761 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000762
Dan Gohman475871a2008-07-27 21:46:04 +0000763 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000766 // Check to see if this buildvec has a single non-undef value in its elements.
767 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
768 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000769 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000770 OpVal = N->getOperand(i);
771 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000772 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000773 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Gabor Greifba36cb52008-08-28 21:40:38 +0000775 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Eli Friedman1a8229b2009-05-24 02:03:36 +0000777 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000778 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000779 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000780 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000781 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000783 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000784 }
785
786 // If the splat value is larger than the element value, then we can never do
787 // this splat. The only case that we could fit the replicated bits into our
788 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000789 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000791 // If the element value is larger than the splat value, cut it in half and
792 // check to see if the two halves are equal. Continue doing this until we
793 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
794 while (ValSizeInBytes > ByteSize) {
795 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000796
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000797 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000798 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
799 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000800 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000801 }
802
803 // Properly sign extend the value.
804 int ShAmt = (4-ByteSize)*8;
805 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000807 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000808 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000809
Chris Lattner140a58f2006-04-08 06:46:53 +0000810 // Finally, if this value fits in a 5 bit sext field, return it
811 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000813 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000814}
815
Chris Lattner1a635d62006-04-14 06:01:58 +0000816//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000817// Addressing Mode Selection
818//===----------------------------------------------------------------------===//
819
820/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
821/// or 64-bit immediate, and if the value can be accurately represented as a
822/// sign extension from a 16-bit value. If so, this returns true and the
823/// immediate.
824static bool isIntS16Immediate(SDNode *N, short &Imm) {
825 if (N->getOpcode() != ISD::Constant)
826 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000828 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000830 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000832 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000833}
Dan Gohman475871a2008-07-27 21:46:04 +0000834static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000835 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000836}
837
838
839/// SelectAddressRegReg - Given the specified addressed, check to see if it
840/// can be represented as an indexed [r+r] operation. Returns false if it
841/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000842bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
843 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000844 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000845 short imm = 0;
846 if (N.getOpcode() == ISD::ADD) {
847 if (isIntS16Immediate(N.getOperand(1), imm))
848 return false; // r+i
849 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
850 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000851
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000852 Base = N.getOperand(0);
853 Index = N.getOperand(1);
854 return true;
855 } else if (N.getOpcode() == ISD::OR) {
856 if (isIntS16Immediate(N.getOperand(1), imm))
857 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000859 // If this is an or of disjoint bitfields, we can codegen this as an add
860 // (for better address arithmetic) if the LHS and RHS of the OR are provably
861 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000862 APInt LHSKnownZero, LHSKnownOne;
863 APInt RHSKnownZero, RHSKnownOne;
864 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000865 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000867 if (LHSKnownZero.getBoolValue()) {
868 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000869 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 // If all of the bits are known zero on the LHS or RHS, the add won't
871 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000872 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873 Base = N.getOperand(0);
874 Index = N.getOperand(1);
875 return true;
876 }
877 }
878 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000879
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000880 return false;
881}
882
883/// Returns true if the address N can be represented by a base register plus
884/// a signed 16-bit displacement [r+imm], and if it is not better
885/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000886bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000887 SDValue &Base,
888 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000889 // FIXME dl should come from parent load or store, not from address
890 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 // If this can be more profitably realized as r+r, fail.
892 if (SelectAddressRegReg(N, Disp, Base, DAG))
893 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000895 if (N.getOpcode() == ISD::ADD) {
896 short imm = 0;
897 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000899 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
900 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
901 } else {
902 Base = N.getOperand(0);
903 }
904 return true; // [r+i]
905 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
906 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000907 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 && "Cannot handle constant offsets yet!");
909 Disp = N.getOperand(1).getOperand(0); // The global address.
910 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000911 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 Disp.getOpcode() == ISD::TargetConstantPool ||
913 Disp.getOpcode() == ISD::TargetJumpTable);
914 Base = N.getOperand(0);
915 return true; // [&g+r]
916 }
917 } else if (N.getOpcode() == ISD::OR) {
918 short imm = 0;
919 if (isIntS16Immediate(N.getOperand(1), imm)) {
920 // If this is an or of disjoint bitfields, we can codegen this as an add
921 // (for better address arithmetic) if the LHS and RHS of the OR are
922 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000923 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000924 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000925
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000926 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 // If all of the bits are known zero on the LHS or RHS, the add won't
928 // carry.
929 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 return true;
932 }
933 }
934 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
935 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If this address fits entirely in a 16-bit sext immediate field, codegen
938 // this as "d, 0"
939 short Imm;
940 if (isIntS16Immediate(CN, Imm)) {
941 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000942 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
943 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 return true;
945 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000946
947 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000949 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
950 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000954
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
956 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000957 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000958 return true;
959 }
960 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 Disp = DAG.getTargetConstant(0, getPointerTy());
963 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
964 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
965 else
966 Base = N;
967 return true; // [r+0]
968}
969
970/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
971/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000972bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
973 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000974 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000975 // Check to see if we can easily represent this as an [r+r] address. This
976 // will fail if it thinks that the address is more profitably represented as
977 // reg+imm, e.g. where imm = 0.
978 if (SelectAddressRegReg(N, Base, Index, DAG))
979 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000980
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 // If the operand is an addition, always emit this as [r+r], since this is
982 // better (for code size, and execution, as the memop does the add for free)
983 // than emitting an explicit add.
984 if (N.getOpcode() == ISD::ADD) {
985 Base = N.getOperand(0);
986 Index = N.getOperand(1);
987 return true;
988 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000989
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000991 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
992 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000993 Index = N;
994 return true;
995}
996
997/// SelectAddressRegImmShift - Returns true if the address N can be
998/// represented by a base register plus a signed 14-bit displacement
999/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001000bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1001 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001002 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001003 // FIXME dl should come from the parent load or store, not the address
1004 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 // If this can be more profitably realized as r+r, fail.
1006 if (SelectAddressRegReg(N, Disp, Base, DAG))
1007 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 if (N.getOpcode() == ISD::ADD) {
1010 short imm = 0;
1011 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001012 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1014 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1015 } else {
1016 Base = N.getOperand(0);
1017 }
1018 return true; // [r+i]
1019 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1020 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001021 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 && "Cannot handle constant offsets yet!");
1023 Disp = N.getOperand(1).getOperand(0); // The global address.
1024 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1025 Disp.getOpcode() == ISD::TargetConstantPool ||
1026 Disp.getOpcode() == ISD::TargetJumpTable);
1027 Base = N.getOperand(0);
1028 return true; // [&g+r]
1029 }
1030 } else if (N.getOpcode() == ISD::OR) {
1031 short imm = 0;
1032 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1033 // If this is an or of disjoint bitfields, we can codegen this as an add
1034 // (for better address arithmetic) if the LHS and RHS of the OR are
1035 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001036 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001037 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001038 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 // If all of the bits are known zero on the LHS or RHS, the add won't
1040 // carry.
1041 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001043 return true;
1044 }
1045 }
1046 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001047 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001048 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001049 // If this address fits entirely in a 14-bit sext immediate field, codegen
1050 // this as "d, 0"
1051 short Imm;
1052 if (isIntS16Immediate(CN, Imm)) {
1053 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001054 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1055 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001056 return true;
1057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001059 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001061 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1062 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001064 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1066 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1067 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001068 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001069 return true;
1070 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 }
1072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001074 Disp = DAG.getTargetConstant(0, getPointerTy());
1075 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1076 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1077 else
1078 Base = N;
1079 return true; // [r+0]
1080}
1081
1082
1083/// getPreIndexedAddressParts - returns true by value, base pointer and
1084/// offset pointer and addressing mode by reference if the node's address
1085/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001086bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1087 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001088 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001089 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001090 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001093 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1095 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001096 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001097
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001098 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001099 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001100 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001101 } else
1102 return false;
1103
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001104 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001105 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001106 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Hal Finkelac81cc32012-06-19 02:34:32 +00001108 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
1109 if (isa<StoreSDNode>(N)) {
1110 AM = ISD::PRE_INC;
1111 return true;
1112 }
1113
1114 // FIXME: reg+reg preinc loads
1115 return false;
1116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Chris Lattner0851b4f2006-11-15 19:55:13 +00001118 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001119 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001120 // reg + imm
1121 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1122 return false;
1123 } else {
1124 // reg + imm * 4.
1125 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1126 return false;
1127 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001128
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001129 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001130 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1131 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001133 LD->getExtensionType() == ISD::SEXTLOAD &&
1134 isa<ConstantSDNode>(Offset))
1135 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001136 }
1137
Chris Lattner4eab7142006-11-10 02:08:47 +00001138 AM = ISD::PRE_INC;
1139 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140}
1141
1142//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001143// LowerOperation implementation
1144//===----------------------------------------------------------------------===//
1145
Chris Lattner1e61e692010-11-15 02:46:57 +00001146/// GetLabelAccessInfo - Return true if we should reference labels using a
1147/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1148static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001149 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1150 HiOpFlags = PPCII::MO_HA16;
1151 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001152
Chris Lattner1e61e692010-11-15 02:46:57 +00001153 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1154 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001156 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001157 if (isPIC) {
1158 HiOpFlags |= PPCII::MO_PIC_FLAG;
1159 LoOpFlags |= PPCII::MO_PIC_FLAG;
1160 }
1161
1162 // If this is a reference to a global value that requires a non-lazy-ptr, make
1163 // sure that instruction lowering adds it.
1164 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1165 HiOpFlags |= PPCII::MO_NLP_FLAG;
1166 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001167
Chris Lattner6d2ff122010-11-15 03:13:19 +00001168 if (GV->hasHiddenVisibility()) {
1169 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1170 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1171 }
1172 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173
Chris Lattner1e61e692010-11-15 02:46:57 +00001174 return isPIC;
1175}
1176
1177static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1178 SelectionDAG &DAG) {
1179 EVT PtrVT = HiPart.getValueType();
1180 SDValue Zero = DAG.getConstant(0, PtrVT);
1181 DebugLoc DL = HiPart.getDebugLoc();
1182
1183 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1184 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001185
Chris Lattner1e61e692010-11-15 02:46:57 +00001186 // With PIC, the first instruction is actually "GR+hi(&G)".
1187 if (isPIC)
1188 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1189 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001190
Chris Lattner1e61e692010-11-15 02:46:57 +00001191 // Generate non-pic code that has direct accesses to the constant pool.
1192 // The address of the global is just (hi(&g)+lo(&g)).
1193 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1194}
1195
Scott Michelfdc40a02009-02-17 22:15:04 +00001196SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001197 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001198 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001199 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001200 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001201
Chris Lattner1e61e692010-11-15 02:46:57 +00001202 unsigned MOHiFlag, MOLoFlag;
1203 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1204 SDValue CPIHi =
1205 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1206 SDValue CPILo =
1207 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1208 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001209}
1210
Dan Gohmand858e902010-04-17 15:26:15 +00001211SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001212 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001213 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001214
Chris Lattner1e61e692010-11-15 02:46:57 +00001215 unsigned MOHiFlag, MOLoFlag;
1216 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1217 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1218 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1219 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001220}
1221
Dan Gohmand858e902010-04-17 15:26:15 +00001222SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1223 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001224 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001225
Dan Gohman46510a72010-04-15 01:51:59 +00001226 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001227
Chris Lattner1e61e692010-11-15 02:46:57 +00001228 unsigned MOHiFlag, MOLoFlag;
1229 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1230 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1231 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1232 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1233}
1234
Roman Divackyfd42ed62012-06-04 17:36:38 +00001235SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1236 SelectionDAG &DAG) const {
1237
1238 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1239 DebugLoc dl = GA->getDebugLoc();
1240 const GlobalValue *GV = GA->getGlobal();
1241 EVT PtrVT = getPointerTy();
1242 bool is64bit = PPCSubTarget.isPPC64();
1243
1244 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1245
1246 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1247 PPCII::MO_TPREL16_HA);
1248 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1249 PPCII::MO_TPREL16_LO);
1250
1251 if (model != TLSModel::LocalExec)
1252 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001253 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1254 is64bit ? MVT::i64 : MVT::i32);
1255 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001256 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1257}
1258
Chris Lattner1e61e692010-11-15 02:46:57 +00001259SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1260 SelectionDAG &DAG) const {
1261 EVT PtrVT = Op.getValueType();
1262 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1263 DebugLoc DL = GSDN->getDebugLoc();
1264 const GlobalValue *GV = GSDN->getGlobal();
1265
Chris Lattner1e61e692010-11-15 02:46:57 +00001266 // 64-bit SVR4 ABI code is always position-independent.
1267 // The actual address of the GlobalValue is stored in the TOC.
1268 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1269 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1270 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1271 DAG.getRegister(PPC::X2, MVT::i64));
1272 }
1273
Chris Lattner6d2ff122010-11-15 03:13:19 +00001274 unsigned MOHiFlag, MOLoFlag;
1275 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001276
Chris Lattner6d2ff122010-11-15 03:13:19 +00001277 SDValue GAHi =
1278 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1279 SDValue GALo =
1280 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001281
Chris Lattner6d2ff122010-11-15 03:13:19 +00001282 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001283
Chris Lattner6d2ff122010-11-15 03:13:19 +00001284 // If the global reference is actually to a non-lazy-pointer, we have to do an
1285 // extra load to get the address of the global.
1286 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1287 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001288 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001289 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001290}
1291
Dan Gohmand858e902010-04-17 15:26:15 +00001292SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001293 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001294 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner1a635d62006-04-14 06:01:58 +00001296 // If we're comparing for equality to zero, expose the fact that this is
1297 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1298 // fold the new nodes.
1299 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1300 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001301 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001302 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001303 if (VT.bitsLT(MVT::i32)) {
1304 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001305 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001307 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001308 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1309 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 DAG.getConstant(Log2b, MVT::i32));
1311 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001313 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001314 // optimized. FIXME: revisit this when we can custom lower all setcc
1315 // optimizations.
1316 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001317 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001319
Chris Lattner1a635d62006-04-14 06:01:58 +00001320 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001321 // by xor'ing the rhs with the lhs, which is faster than setting a
1322 // condition register, reading it back out, and masking the correct bit. The
1323 // normal approach here uses sub to do this instead of xor. Using xor exposes
1324 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001325 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001326 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001327 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001328 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001329 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001330 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001331 }
Dan Gohman475871a2008-07-27 21:46:04 +00001332 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001333}
1334
Dan Gohman475871a2008-07-27 21:46:04 +00001335SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001336 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001337 SDNode *Node = Op.getNode();
1338 EVT VT = Node->getValueType(0);
1339 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1340 SDValue InChain = Node->getOperand(0);
1341 SDValue VAListPtr = Node->getOperand(1);
1342 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1343 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001344
Roman Divackybdb226e2011-06-28 15:30:42 +00001345 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1346
1347 // gpr_index
1348 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1349 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1350 false, false, 0);
1351 InChain = GprIndex.getValue(1);
1352
1353 if (VT == MVT::i64) {
1354 // Check if GprIndex is even
1355 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1356 DAG.getConstant(1, MVT::i32));
1357 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1358 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1359 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1360 DAG.getConstant(1, MVT::i32));
1361 // Align GprIndex to be even if it isn't
1362 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1363 GprIndex);
1364 }
1365
1366 // fpr index is 1 byte after gpr
1367 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1368 DAG.getConstant(1, MVT::i32));
1369
1370 // fpr
1371 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1372 FprPtr, MachinePointerInfo(SV), MVT::i8,
1373 false, false, 0);
1374 InChain = FprIndex.getValue(1);
1375
1376 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1377 DAG.getConstant(8, MVT::i32));
1378
1379 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1380 DAG.getConstant(4, MVT::i32));
1381
1382 // areas
1383 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001384 MachinePointerInfo(), false, false,
1385 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001386 InChain = OverflowArea.getValue(1);
1387
1388 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001389 MachinePointerInfo(), false, false,
1390 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001391 InChain = RegSaveArea.getValue(1);
1392
1393 // select overflow_area if index > 8
1394 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1395 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1396
Roman Divackybdb226e2011-06-28 15:30:42 +00001397 // adjustment constant gpr_index * 4/8
1398 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1399 VT.isInteger() ? GprIndex : FprIndex,
1400 DAG.getConstant(VT.isInteger() ? 4 : 8,
1401 MVT::i32));
1402
1403 // OurReg = RegSaveArea + RegConstant
1404 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1405 RegConstant);
1406
1407 // Floating types are 32 bytes into RegSaveArea
1408 if (VT.isFloatingPoint())
1409 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1410 DAG.getConstant(32, MVT::i32));
1411
1412 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1413 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1414 VT.isInteger() ? GprIndex : FprIndex,
1415 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1416 MVT::i32));
1417
1418 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1419 VT.isInteger() ? VAListPtr : FprPtr,
1420 MachinePointerInfo(SV),
1421 MVT::i8, false, false, 0);
1422
1423 // determine if we should load from reg_save_area or overflow_area
1424 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1425
1426 // increase overflow_area by 4/8 if gpr/fpr > 8
1427 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1428 DAG.getConstant(VT.isInteger() ? 4 : 8,
1429 MVT::i32));
1430
1431 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1432 OverflowAreaPlusN);
1433
1434 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1435 OverflowAreaPtr,
1436 MachinePointerInfo(),
1437 MVT::i32, false, false, 0);
1438
Pete Cooperd752e0f2011-11-08 18:42:53 +00001439 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1440 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001441}
1442
Duncan Sands4a544a72011-09-06 13:37:06 +00001443SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1444 SelectionDAG &DAG) const {
1445 return Op.getOperand(0);
1446}
1447
1448SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1449 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001450 SDValue Chain = Op.getOperand(0);
1451 SDValue Trmp = Op.getOperand(1); // trampoline
1452 SDValue FPtr = Op.getOperand(2); // nested function
1453 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001454 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001455
Owen Andersone50ed302009-08-10 22:56:29 +00001456 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001458 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001459 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1460 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001461
Scott Michelfdc40a02009-02-17 22:15:04 +00001462 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001463 TargetLowering::ArgListEntry Entry;
1464
1465 Entry.Ty = IntPtrTy;
1466 Entry.Node = Trmp; Args.push_back(Entry);
1467
1468 // TrampSize == (isPPC64 ? 48 : 40);
1469 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001470 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001471 Args.push_back(Entry);
1472
1473 Entry.Node = FPtr; Args.push_back(Entry);
1474 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Bill Wendling77959322008-09-17 00:30:57 +00001476 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001477 TargetLowering::CallLoweringInfo CLI(Chain,
1478 Type::getVoidTy(*DAG.getContext()),
1479 false, false, false, false, 0,
1480 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001481 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001482 /*doesNotRet=*/false,
1483 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001484 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001485 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001486 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001487
Duncan Sands4a544a72011-09-06 13:37:06 +00001488 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001489}
1490
Dan Gohman475871a2008-07-27 21:46:04 +00001491SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001492 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001493 MachineFunction &MF = DAG.getMachineFunction();
1494 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1495
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001496 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001497
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001498 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001499 // vastart just stores the address of the VarArgsFrameIndex slot into the
1500 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001501 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001502 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001503 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001504 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1505 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001506 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001507 }
1508
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001509 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001510 // We suppose the given va_list is already allocated.
1511 //
1512 // typedef struct {
1513 // char gpr; /* index into the array of 8 GPRs
1514 // * stored in the register save area
1515 // * gpr=0 corresponds to r3,
1516 // * gpr=1 to r4, etc.
1517 // */
1518 // char fpr; /* index into the array of 8 FPRs
1519 // * stored in the register save area
1520 // * fpr=0 corresponds to f1,
1521 // * fpr=1 to f2, etc.
1522 // */
1523 // char *overflow_arg_area;
1524 // /* location on stack that holds
1525 // * the next overflow argument
1526 // */
1527 // char *reg_save_area;
1528 // /* where r3:r10 and f1:f8 (if saved)
1529 // * are stored
1530 // */
1531 // } va_list[1];
1532
1533
Dan Gohman1e93df62010-04-17 14:41:14 +00001534 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1535 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001536
Nicolas Geoffray01119992007-04-03 13:59:52 +00001537
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001539
Dan Gohman1e93df62010-04-17 14:41:14 +00001540 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1541 PtrVT);
1542 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1543 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
Duncan Sands83ec4b62008-06-06 12:08:01 +00001545 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001546 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001547
Duncan Sands83ec4b62008-06-06 12:08:01 +00001548 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001549 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001550
1551 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001552 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001553
Dan Gohman69de1932008-02-06 22:27:42 +00001554 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001555
Nicolas Geoffray01119992007-04-03 13:59:52 +00001556 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001557 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001558 Op.getOperand(1),
1559 MachinePointerInfo(SV),
1560 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001561 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001562 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001563 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Nicolas Geoffray01119992007-04-03 13:59:52 +00001565 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001566 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001567 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1568 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001569 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001570 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001571 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001572
Nicolas Geoffray01119992007-04-03 13:59:52 +00001573 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001574 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001575 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1576 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001577 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001578 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001579 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001580
1581 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001582 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1583 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001584 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001585
Chris Lattner1a635d62006-04-14 06:01:58 +00001586}
1587
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001588#include "PPCGenCallingConv.inc"
1589
Duncan Sands1e96bab2010-11-04 10:49:57 +00001590static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001591 CCValAssign::LocInfo &LocInfo,
1592 ISD::ArgFlagsTy &ArgFlags,
1593 CCState &State) {
1594 return true;
1595}
1596
Duncan Sands1e96bab2010-11-04 10:49:57 +00001597static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001598 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001599 CCValAssign::LocInfo &LocInfo,
1600 ISD::ArgFlagsTy &ArgFlags,
1601 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001602 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001603 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1604 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1605 };
1606 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001607
Tilmann Schellerffd02002009-07-03 06:45:56 +00001608 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1609
1610 // Skip one register if the first unallocated register has an even register
1611 // number and there are still argument registers available which have not been
1612 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1613 // need to skip a register if RegNum is odd.
1614 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1615 State.AllocateReg(ArgRegs[RegNum]);
1616 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001617
Tilmann Schellerffd02002009-07-03 06:45:56 +00001618 // Always return false here, as this function only makes sure that the first
1619 // unallocated register has an odd register number and does not actually
1620 // allocate a register for the current argument.
1621 return false;
1622}
1623
Duncan Sands1e96bab2010-11-04 10:49:57 +00001624static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001625 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001626 CCValAssign::LocInfo &LocInfo,
1627 ISD::ArgFlagsTy &ArgFlags,
1628 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001629 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001630 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1631 PPC::F8
1632 };
1633
1634 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635
Tilmann Schellerffd02002009-07-03 06:45:56 +00001636 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1637
1638 // If there is only one Floating-point register left we need to put both f64
1639 // values of a split ppc_fp128 value on the stack.
1640 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1641 State.AllocateReg(ArgRegs[RegNum]);
1642 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001643
Tilmann Schellerffd02002009-07-03 06:45:56 +00001644 // Always return false here, as this function only makes sure that the two f64
1645 // values a ppc_fp128 value is split into are both passed in registers or both
1646 // passed on the stack and does not actually allocate a register for the
1647 // current argument.
1648 return false;
1649}
1650
Chris Lattner9f0bc652007-02-25 05:34:32 +00001651/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001652/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001653static const uint16_t *GetFPR() {
1654 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001655 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001656 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001657 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001658
Chris Lattner9f0bc652007-02-25 05:34:32 +00001659 return FPR;
1660}
1661
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001662/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1663/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001664static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001665 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001666 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001667 if (Flags.isByVal())
1668 ArgSize = Flags.getByValSize();
1669 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1670
1671 return ArgSize;
1672}
1673
Dan Gohman475871a2008-07-27 21:46:04 +00001674SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001676 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 const SmallVectorImpl<ISD::InputArg>
1678 &Ins,
1679 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001680 SmallVectorImpl<SDValue> &InVals)
1681 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001682 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1684 dl, DAG, InVals);
1685 } else {
1686 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1687 dl, DAG, InVals);
1688 }
1689}
1690
1691SDValue
1692PPCTargetLowering::LowerFormalArguments_SVR4(
1693 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001694 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 const SmallVectorImpl<ISD::InputArg>
1696 &Ins,
1697 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001698 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001700 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 // +-----------------------------------+
1702 // +--> | Back chain |
1703 // | +-----------------------------------+
1704 // | | Floating-point register save area |
1705 // | +-----------------------------------+
1706 // | | General register save area |
1707 // | +-----------------------------------+
1708 // | | CR save word |
1709 // | +-----------------------------------+
1710 // | | VRSAVE save word |
1711 // | +-----------------------------------+
1712 // | | Alignment padding |
1713 // | +-----------------------------------+
1714 // | | Vector register save area |
1715 // | +-----------------------------------+
1716 // | | Local variable space |
1717 // | +-----------------------------------+
1718 // | | Parameter list area |
1719 // | +-----------------------------------+
1720 // | | LR save word |
1721 // | +-----------------------------------+
1722 // SP--> +--- | Back chain |
1723 // +-----------------------------------+
1724 //
1725 // Specifications:
1726 // System V Application Binary Interface PowerPC Processor Supplement
1727 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001728
Tilmann Schellerffd02002009-07-03 06:45:56 +00001729 MachineFunction &MF = DAG.getMachineFunction();
1730 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001731 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001732
Owen Andersone50ed302009-08-10 22:56:29 +00001733 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001734 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001735 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1736 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737 unsigned PtrByteSize = 4;
1738
1739 // Assign locations to all of the incoming arguments.
1740 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001741 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001742 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001743
1744 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001745 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001748
Tilmann Schellerffd02002009-07-03 06:45:56 +00001749 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1750 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751
Tilmann Schellerffd02002009-07-03 06:45:56 +00001752 // Arguments stored in registers.
1753 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001754 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001755 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001761 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001762 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001764 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001765 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001767 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 case MVT::v16i8:
1770 case MVT::v8i16:
1771 case MVT::v4i32:
1772 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001773 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774 break;
1775 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001778 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 } else {
1783 // Argument stored in memory.
1784 assert(VA.isMemLoc());
1785
1786 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1787 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001788 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001789
1790 // Create load nodes to retrieve arguments from the stack.
1791 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001792 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1793 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001794 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001795 }
1796 }
1797
1798 // Assign locations to all of the incoming aggregate by value arguments.
1799 // Aggregates passed by value are stored in the local variable space of the
1800 // caller's stack frame, right above the parameter list area.
1801 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001802 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001803 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001804
1805 // Reserve stack space for the allocations in CCInfo.
1806 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1807
Dan Gohman98ca4f22009-08-05 01:29:28 +00001808 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809
1810 // Area that is at least reserved in the caller of this function.
1811 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001812
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 // Set the size that is at least reserved in caller of this function. Tail
1814 // call optimized function's reserved stack space needs to be aligned so that
1815 // taking the difference between two stack areas will result in an aligned
1816 // stack.
1817 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1818
1819 MinReservedArea =
1820 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001821 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001822
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001823 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 getStackAlignment();
1825 unsigned AlignMask = TargetAlign-1;
1826 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001827
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828 FI->setMinReservedArea(MinReservedArea);
1829
1830 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001831
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832 // If the function takes variable number of arguments, make a frame index for
1833 // the start of the first vararg value... for expansion of llvm.va_start.
1834 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001835 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1837 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1838 };
1839 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1840
Craig Topperc5eaae42012-03-11 07:57:25 +00001841 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001842 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1843 PPC::F8
1844 };
1845 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1846
Dan Gohman1e93df62010-04-17 14:41:14 +00001847 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1848 NumGPArgRegs));
1849 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1850 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851
1852 // Make room for NumGPArgRegs and NumFPArgRegs.
1853 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001855
Dan Gohman1e93df62010-04-17 14:41:14 +00001856 FuncInfo->setVarArgsStackOffset(
1857 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001858 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001859
Dan Gohman1e93df62010-04-17 14:41:14 +00001860 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1861 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001862
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001863 // The fixed integer arguments of a variadic function are stored to the
1864 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1865 // the result of va_next.
1866 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1867 // Get an existing live-in vreg, or add a new one.
1868 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1869 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001870 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871
Dan Gohman98ca4f22009-08-05 01:29:28 +00001872 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001873 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1874 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001875 MemOps.push_back(Store);
1876 // Increment the address by four for the next argument to store
1877 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1878 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1879 }
1880
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001881 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1882 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001883 // The double arguments are stored to the VarArgsFrameIndex
1884 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001885 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1886 // Get an existing live-in vreg, or add a new one.
1887 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1888 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001889 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001890
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001892 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1893 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001894 MemOps.push_back(Store);
1895 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 PtrVT);
1898 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1899 }
1900 }
1901
1902 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001905
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001907}
1908
1909SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910PPCTargetLowering::LowerFormalArguments_Darwin(
1911 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001912 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 const SmallVectorImpl<ISD::InputArg>
1914 &Ins,
1915 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001916 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001917 // TODO: add description of PPC stack frame format, or at least some docs.
1918 //
1919 MachineFunction &MF = DAG.getMachineFunction();
1920 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001921 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001922
Owen Andersone50ed302009-08-10 22:56:29 +00001923 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001925 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001926 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1927 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001928 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001929
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001930 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001931 // Area that is at least reserved in caller of this function.
1932 unsigned MinReservedArea = ArgOffset;
1933
Craig Topperb78ca422012-03-11 07:16:55 +00001934 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001935 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1936 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1937 };
Craig Topperb78ca422012-03-11 07:16:55 +00001938 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001939 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1940 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1941 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001942
Craig Topperb78ca422012-03-11 07:16:55 +00001943 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001944
Craig Topperb78ca422012-03-11 07:16:55 +00001945 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001946 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1947 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1948 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001949
Owen Anderson718cb662007-09-07 04:06:50 +00001950 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001951 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001952 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001953
1954 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001955
Craig Topperb78ca422012-03-11 07:16:55 +00001956 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001958 // In 32-bit non-varargs functions, the stack space for vectors is after the
1959 // stack space for non-vectors. We do not use this space unless we have
1960 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001961 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001962 // that out...for the pathological case, compute VecArgOffset as the
1963 // start of the vector parameter area. Computing VecArgOffset is the
1964 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001965 unsigned VecArgOffset = ArgOffset;
1966 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001968 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001969 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001971
Duncan Sands276dcbd2008-03-21 09:14:45 +00001972 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001973 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001974 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001975 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001976 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1977 VecArgOffset += ArgSize;
1978 continue;
1979 }
1980
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001982 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 case MVT::i32:
1984 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001985 VecArgOffset += isPPC64 ? 8 : 4;
1986 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 case MVT::i64: // PPC64
1988 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001989 VecArgOffset += 8;
1990 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 case MVT::v4f32:
1992 case MVT::v4i32:
1993 case MVT::v8i16:
1994 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001995 // Nothing to do, we're only looking at Nonvector args here.
1996 break;
1997 }
1998 }
1999 }
2000 // We've found where the vector parameter area in memory is. Skip the
2001 // first 12 parameters; these don't use that memory.
2002 VecArgOffset = ((VecArgOffset+15)/16)*16;
2003 VecArgOffset += 12*16;
2004
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002005 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002006 // entry to a function on PPC, the arguments start after the linkage area,
2007 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002008
Dan Gohman475871a2008-07-27 21:46:04 +00002009 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002010 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002013 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002014 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002015 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002016 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002018
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002019 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002020
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002021 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2023 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 if (isVarArg || isPPC64) {
2025 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002027 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 PtrByteSize);
2029 } else nAltivecParamsAtEnd++;
2030 } else
2031 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002033 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002034 PtrByteSize);
2035
Dale Johannesen8419dd62008-03-07 20:27:40 +00002036 // FIXME the codegen can be much improved in some cases.
2037 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002038 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002039 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002040 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002041 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002042 // Objects of size 1 and 2 are right justified, everything else is
2043 // left justified. This means the memory address is adjusted forwards.
2044 if (ObjSize==1 || ObjSize==2) {
2045 CurArgOffset = CurArgOffset + (4 - ObjSize);
2046 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002047 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002048 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002049 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002050 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002051 if (ObjSize==1 || ObjSize==2) {
2052 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002053 unsigned VReg;
2054 if (isPPC64)
2055 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2056 else
2057 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002059 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002060 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002061 ObjSize==1 ? MVT::i8 : MVT::i16,
2062 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002063 MemOps.push_back(Store);
2064 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002065 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002066
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002067 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002068
Dale Johannesen7f96f392008-03-08 01:41:42 +00002069 continue;
2070 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002071 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2072 // Store whatever pieces of the object are in registers
2073 // to memory. ArgVal will be address of the beginning of
2074 // the object.
2075 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002076 unsigned VReg;
2077 if (isPPC64)
2078 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2079 else
2080 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002081 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002082 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002084 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2085 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002086 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002087 MemOps.push_back(Store);
2088 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002089 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002090 } else {
2091 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2092 break;
2093 }
2094 }
2095 continue;
2096 }
2097
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002099 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002101 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002102 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002103 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002105 ++GPR_idx;
2106 } else {
2107 needsLoad = true;
2108 ArgSize = PtrByteSize;
2109 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002110 // All int arguments reserve stack space in the Darwin ABI.
2111 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002112 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002113 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002114 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002116 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002117 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002119
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002121 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002123 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002125 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002126 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002128 DAG.getValueType(ObjectVT));
2129
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002131 }
2132
Chris Lattnerc91a4752006-06-26 22:48:35 +00002133 ++GPR_idx;
2134 } else {
2135 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002136 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002137 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002138 // All int arguments reserve stack space in the Darwin ABI.
2139 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002140 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002141
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 case MVT::f32:
2143 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002144 // Every 4 bytes of argument space consumes one of the GPRs available for
2145 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002146 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002147 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002148 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002149 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002150 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002151 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002152 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002153
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002155 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002156 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002157 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002158
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002160 ++FPR_idx;
2161 } else {
2162 needsLoad = true;
2163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002164
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002165 // All FP arguments reserve stack space in the Darwin ABI.
2166 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002167 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 case MVT::v4f32:
2169 case MVT::v4i32:
2170 case MVT::v8i16:
2171 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002172 // Note that vector arguments in registers don't reserve stack space,
2173 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002174 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002175 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002177 if (isVarArg) {
2178 while ((ArgOffset % 16) != 0) {
2179 ArgOffset += PtrByteSize;
2180 if (GPR_idx != Num_GPR_Regs)
2181 GPR_idx++;
2182 }
2183 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002184 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002185 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002186 ++VR_idx;
2187 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002188 if (!isVarArg && !isPPC64) {
2189 // Vectors go after all the nonvectors.
2190 CurArgOffset = VecArgOffset;
2191 VecArgOffset += 16;
2192 } else {
2193 // Vectors are aligned.
2194 ArgOffset = ((ArgOffset+15)/16)*16;
2195 CurArgOffset = ArgOffset;
2196 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002197 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002198 needsLoad = true;
2199 }
2200 break;
2201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002202
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002203 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002204 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002205 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002206 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002207 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002208 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002210 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002211 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002213
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002215 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002216
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002217 // Set the size that is at least reserved in caller of this function. Tail
2218 // call optimized function's reserved stack space needs to be aligned so that
2219 // taking the difference between two stack areas will result in an aligned
2220 // stack.
2221 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2222 // Add the Altivec parameters at the end, if needed.
2223 if (nAltivecParamsAtEnd) {
2224 MinReservedArea = ((MinReservedArea+15)/16)*16;
2225 MinReservedArea += 16*nAltivecParamsAtEnd;
2226 }
2227 MinReservedArea =
2228 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002229 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2230 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002231 getStackAlignment();
2232 unsigned AlignMask = TargetAlign-1;
2233 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2234 FI->setMinReservedArea(MinReservedArea);
2235
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002236 // If the function takes variable number of arguments, make a frame index for
2237 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002238 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002239 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Dan Gohman1e93df62010-04-17 14:41:14 +00002241 FuncInfo->setVarArgsFrameIndex(
2242 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002243 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002244 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002245
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002246 // If this function is vararg, store any remaining integer argument regs
2247 // to their spots on the stack so that they may be loaded by deferencing the
2248 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002249 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002250 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002251
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002252 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002253 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002254 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002255 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002256
Dan Gohman98ca4f22009-08-05 01:29:28 +00002257 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002258 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2259 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002260 MemOps.push_back(Store);
2261 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002262 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002263 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002264 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002265 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002266
Dale Johannesen8419dd62008-03-07 20:27:40 +00002267 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002268 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002270
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002272}
2273
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002274/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002275/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276static unsigned
2277CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2278 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 bool isVarArg,
2280 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281 const SmallVectorImpl<ISD::OutputArg>
2282 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002283 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002284 unsigned &nAltivecParamsAtEnd) {
2285 // Count how many bytes are to be pushed on the stack, including the linkage
2286 // area, and parameter passing area. We start with 24/48 bytes, which is
2287 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002288 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002290 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2291
2292 // Add up all the space actually used.
2293 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2294 // they all go in registers, but we must reserve stack space for them for
2295 // possible use by the caller. In varargs or 64-bit calls, parameters are
2296 // assigned stack space in order, with padding so Altivec parameters are
2297 // 16-byte aligned.
2298 nAltivecParamsAtEnd = 0;
2299 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002301 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002302 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2304 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 if (!isVarArg && !isPPC64) {
2306 // Non-varargs Altivec parameters go after all the non-Altivec
2307 // parameters; handle those later so we know how much padding we need.
2308 nAltivecParamsAtEnd++;
2309 continue;
2310 }
2311 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2312 NumBytes = ((NumBytes+15)/16)*16;
2313 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002314 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002315 }
2316
2317 // Allow for Altivec parameters at the end, if needed.
2318 if (nAltivecParamsAtEnd) {
2319 NumBytes = ((NumBytes+15)/16)*16;
2320 NumBytes += 16*nAltivecParamsAtEnd;
2321 }
2322
2323 // The prolog code of the callee may store up to 8 GPR argument registers to
2324 // the stack, allowing va_start to index over them in memory if its varargs.
2325 // Because we cannot tell if this is needed on the caller side, we have to
2326 // conservatively assume that it is needed. As such, make sure we have at
2327 // least enough stack space for the caller to store the 8 GPRs.
2328 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002329 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002330
2331 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002332 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2333 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2334 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335 unsigned AlignMask = TargetAlign-1;
2336 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2337 }
2338
2339 return NumBytes;
2340}
2341
2342/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002343/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002344static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002345 unsigned ParamSize) {
2346
Dale Johannesenb60d5192009-11-24 01:09:07 +00002347 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002348
2349 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2350 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2351 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2352 // Remember only if the new adjustement is bigger.
2353 if (SPDiff < FI->getTailCallSPDelta())
2354 FI->setTailCallSPDelta(SPDiff);
2355
2356 return SPDiff;
2357}
2358
Dan Gohman98ca4f22009-08-05 01:29:28 +00002359/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2360/// for tail call optimization. Targets which want to do tail call
2361/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002362bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002363PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002364 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 bool isVarArg,
2366 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002368 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002369 return false;
2370
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002371 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002372 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002373 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002376 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002377 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2378 // Functions containing by val parameters are not supported.
2379 for (unsigned i = 0; i != Ins.size(); i++) {
2380 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2381 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002383
2384 // Non PIC/GOT tail calls are supported.
2385 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2386 return true;
2387
2388 // At the moment we can only do local tail calls (in same module, hidden
2389 // or protected) if we are generating PIC.
2390 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2391 return G->getGlobal()->hasHiddenVisibility()
2392 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 }
2394
2395 return false;
2396}
2397
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002398/// isCallCompatibleAddress - Return the immediate to use if the specified
2399/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002400static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002401 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2402 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002403
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002404 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002405 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2406 (Addr << 6 >> 6) != Addr)
2407 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002408
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002409 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002410 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002411}
2412
Dan Gohman844731a2008-05-13 00:00:25 +00002413namespace {
2414
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002415struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue Arg;
2417 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002418 int FrameIdx;
2419
2420 TailCallArgumentInfo() : FrameIdx(0) {}
2421};
2422
Dan Gohman844731a2008-05-13 00:00:25 +00002423}
2424
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002425/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2426static void
2427StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002428 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002429 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002430 SmallVector<SDValue, 8> &MemOpChains,
2431 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002432 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002433 SDValue Arg = TailCallArgs[i].Arg;
2434 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002435 int FI = TailCallArgs[i].FrameIdx;
2436 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002437 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002438 MachinePointerInfo::getFixedStack(FI),
2439 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002440 }
2441}
2442
2443/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2444/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002445static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002446 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002447 SDValue Chain,
2448 SDValue OldRetAddr,
2449 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002450 int SPDiff,
2451 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002452 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002453 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002454 if (SPDiff) {
2455 // Calculate the new stack slot for the return address.
2456 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002457 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002458 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002459 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002460 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002462 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002463 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002464 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002465 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002466
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002467 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2468 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002469 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002470 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002471 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002472 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002473 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002474 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2475 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002476 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002477 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002478 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002479 }
2480 return Chain;
2481}
2482
2483/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2484/// the position of the argument.
2485static void
2486CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002487 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002488 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2489 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002490 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002491 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002493 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 TailCallArgumentInfo Info;
2495 Info.Arg = Arg;
2496 Info.FrameIdxOp = FIN;
2497 Info.FrameIdx = FI;
2498 TailCallArguments.push_back(Info);
2499}
2500
2501/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2502/// stack slot. Returns the chain as result and the loaded frame pointers in
2503/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002504SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002505 int SPDiff,
2506 SDValue Chain,
2507 SDValue &LROpOut,
2508 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002509 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002510 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002511 if (SPDiff) {
2512 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002514 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002515 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002516 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002517 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002518
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002519 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2520 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002521 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002522 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002523 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002524 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002525 Chain = SDValue(FPOpOut.getNode(), 1);
2526 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002527 }
2528 return Chain;
2529}
2530
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002531/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002532/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002533/// specified by the specific parameter attribute. The copy will be passed as
2534/// a byval function parameter.
2535/// Sometimes what we are copying is the end of a larger object, the part that
2536/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002537static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002538CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002539 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002540 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002542 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002543 false, false, MachinePointerInfo(0),
2544 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002545}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002546
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002547/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2548/// tail calls.
2549static void
Dan Gohman475871a2008-07-27 21:46:04 +00002550LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2551 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002552 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002553 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002554 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002555 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002556 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557 if (!isTailCall) {
2558 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002559 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002560 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002562 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002564 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565 DAG.getConstant(ArgOffset, PtrVT));
2566 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002567 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2568 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002569 // Calculate and remember argument location.
2570 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2571 TailCallArguments);
2572}
2573
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002574static
2575void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2576 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2577 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2578 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2579 MachineFunction &MF = DAG.getMachineFunction();
2580
2581 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2582 // might overwrite each other in case of tail call optimization.
2583 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002584 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002585 InFlag = SDValue();
2586 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2587 MemOpChains2, dl);
2588 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002589 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002590 &MemOpChains2[0], MemOpChains2.size());
2591
2592 // Store the return address to the appropriate stack slot.
2593 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2594 isPPC64, isDarwinABI, dl);
2595
2596 // Emit callseq_end just before tailcall node.
2597 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2598 DAG.getIntPtrConstant(0, true), InFlag);
2599 InFlag = Chain.getValue(1);
2600}
2601
2602static
2603unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2604 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2605 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002606 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002607 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002608
Chris Lattnerb9082582010-11-14 23:42:06 +00002609 bool isPPC64 = PPCSubTarget.isPPC64();
2610 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2611
Owen Andersone50ed302009-08-10 22:56:29 +00002612 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002613 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002614 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002615
2616 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2617
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002618 bool needIndirectCall = true;
2619 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002620 // If this is an absolute destination address, use the munged value.
2621 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002622 needIndirectCall = false;
2623 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002624
Chris Lattnerb9082582010-11-14 23:42:06 +00002625 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2626 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2627 // Use indirect calls for ALL functions calls in JIT mode, since the
2628 // far-call stubs may be outside relocation limits for a BL instruction.
2629 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2630 unsigned OpFlags = 0;
2631 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002632 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002633 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002634 (G->getGlobal()->isDeclaration() ||
2635 G->getGlobal()->isWeakForLinker())) {
2636 // PC-relative references to external symbols should go through $stub,
2637 // unless we're building with the leopard linker or later, which
2638 // automatically synthesizes these stubs.
2639 OpFlags = PPCII::MO_DARWIN_STUB;
2640 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002641
Chris Lattnerb9082582010-11-14 23:42:06 +00002642 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2643 // every direct call is) turn it into a TargetGlobalAddress /
2644 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002645 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002646 Callee.getValueType(),
2647 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002648 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002649 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002650 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002651
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002652 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002653 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002654
Chris Lattnerb9082582010-11-14 23:42:06 +00002655 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002656 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002657 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002658 // PC-relative references to external symbols should go through $stub,
2659 // unless we're building with the leopard linker or later, which
2660 // automatically synthesizes these stubs.
2661 OpFlags = PPCII::MO_DARWIN_STUB;
2662 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002663
Chris Lattnerb9082582010-11-14 23:42:06 +00002664 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2665 OpFlags);
2666 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002667 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002668
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002669 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002670 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2671 // to do the call, we can't use PPCISD::CALL.
2672 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002673
2674 if (isSVR4ABI && isPPC64) {
2675 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2676 // entry point, but to the function descriptor (the function entry point
2677 // address is part of the function descriptor though).
2678 // The function descriptor is a three doubleword structure with the
2679 // following fields: function entry point, TOC base address and
2680 // environment pointer.
2681 // Thus for a call through a function pointer, the following actions need
2682 // to be performed:
2683 // 1. Save the TOC of the caller in the TOC save area of its stack
2684 // frame (this is done in LowerCall_Darwin()).
2685 // 2. Load the address of the function entry point from the function
2686 // descriptor.
2687 // 3. Load the TOC of the callee from the function descriptor into r2.
2688 // 4. Load the environment pointer from the function descriptor into
2689 // r11.
2690 // 5. Branch to the function entry point address.
2691 // 6. On return of the callee, the TOC of the caller needs to be
2692 // restored (this is done in FinishCall()).
2693 //
2694 // All those operations are flagged together to ensure that no other
2695 // operations can be scheduled in between. E.g. without flagging the
2696 // operations together, a TOC access in the caller could be scheduled
2697 // between the load of the callee TOC and the branch to the callee, which
2698 // results in the TOC access going through the TOC of the callee instead
2699 // of going through the TOC of the caller, which leads to incorrect code.
2700
2701 // Load the address of the function entry point from the function
2702 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002703 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002704 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2705 InFlag.getNode() ? 3 : 2);
2706 Chain = LoadFuncPtr.getValue(1);
2707 InFlag = LoadFuncPtr.getValue(2);
2708
2709 // Load environment pointer into r11.
2710 // Offset of the environment pointer within the function descriptor.
2711 SDValue PtrOff = DAG.getIntPtrConstant(16);
2712
2713 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2714 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2715 InFlag);
2716 Chain = LoadEnvPtr.getValue(1);
2717 InFlag = LoadEnvPtr.getValue(2);
2718
2719 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2720 InFlag);
2721 Chain = EnvVal.getValue(0);
2722 InFlag = EnvVal.getValue(1);
2723
2724 // Load TOC of the callee into r2. We are using a target-specific load
2725 // with r2 hard coded, because the result of a target-independent load
2726 // would never go directly into r2, since r2 is a reserved register (which
2727 // prevents the register allocator from allocating it), resulting in an
2728 // additional register being allocated and an unnecessary move instruction
2729 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002730 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002731 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2732 Callee, InFlag);
2733 Chain = LoadTOCPtr.getValue(0);
2734 InFlag = LoadTOCPtr.getValue(1);
2735
2736 MTCTROps[0] = Chain;
2737 MTCTROps[1] = LoadFuncPtr;
2738 MTCTROps[2] = InFlag;
2739 }
2740
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002741 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2742 2 + (InFlag.getNode() != 0));
2743 InFlag = Chain.getValue(1);
2744
2745 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002746 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002747 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002748 Ops.push_back(Chain);
2749 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2750 Callee.setNode(0);
2751 // Add CTR register as callee so a bctr can be emitted later.
2752 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002753 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002754 }
2755
2756 // If this is a direct call, pass the chain and the callee.
2757 if (Callee.getNode()) {
2758 Ops.push_back(Chain);
2759 Ops.push_back(Callee);
2760 }
2761 // If this is a tail call add stack pointer delta.
2762 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002763 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002764
2765 // Add argument registers to the end of the list so that they are known live
2766 // into the call.
2767 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2768 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2769 RegsToPass[i].second.getValueType()));
2770
2771 return CallOpc;
2772}
2773
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774SDValue
2775PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002776 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002777 const SmallVectorImpl<ISD::InputArg> &Ins,
2778 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002779 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002780
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002781 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002782 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002783 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002784 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002785
2786 // Copy all of the result registers out of their specified physreg.
2787 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2788 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002789 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002790 assert(VA.isRegLoc() && "Can only return in registers!");
2791 Chain = DAG.getCopyFromReg(Chain, dl,
2792 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002793 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002794 InFlag = Chain.getValue(2);
2795 }
2796
Dan Gohman98ca4f22009-08-05 01:29:28 +00002797 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002798}
2799
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002801PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2802 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002803 SelectionDAG &DAG,
2804 SmallVector<std::pair<unsigned, SDValue>, 8>
2805 &RegsToPass,
2806 SDValue InFlag, SDValue Chain,
2807 SDValue &Callee,
2808 int SPDiff, unsigned NumBytes,
2809 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002810 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002811 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002812 SmallVector<SDValue, 8> Ops;
2813 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2814 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002815 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002816
2817 // When performing tail call optimization the callee pops its arguments off
2818 // the stack. Account for this here so these bytes can be pushed back on in
2819 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2820 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002821 (CallConv == CallingConv::Fast &&
2822 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002823
Roman Divackye46137f2012-03-06 16:41:49 +00002824 // Add a register mask operand representing the call-preserved registers.
2825 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2826 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2827 assert(Mask && "Missing call preserved mask for calling convention");
2828 Ops.push_back(DAG.getRegisterMask(Mask));
2829
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002830 if (InFlag.getNode())
2831 Ops.push_back(InFlag);
2832
2833 // Emit tail call.
2834 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002835 // If this is the first return lowered for this function, add the regs
2836 // to the liveout set for the function.
2837 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2838 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002839 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002840 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002841 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2842 for (unsigned i = 0; i != RVLocs.size(); ++i)
2843 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2844 }
2845
2846 assert(((Callee.getOpcode() == ISD::Register &&
2847 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2848 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2849 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2850 isa<ConstantSDNode>(Callee)) &&
2851 "Expecting an global address, external symbol, absolute value or register");
2852
Owen Anderson825b72b2009-08-11 20:47:22 +00002853 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002854 }
2855
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002856 // Add a NOP immediately after the branch instruction when using the 64-bit
2857 // SVR4 ABI. At link time, if caller and callee are in a different module and
2858 // thus have a different TOC, the call will be replaced with a call to a stub
2859 // function which saves the current TOC, loads the TOC of the callee and
2860 // branches to the callee. The NOP will be replaced with a load instruction
2861 // which restores the TOC of the caller from the TOC save slot of the current
2862 // stack frame. If caller and callee belong to the same module (and have the
2863 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002864
2865 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002866 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002867 if (CallOpc == PPCISD::BCTRL_SVR4) {
2868 // This is a call through a function pointer.
2869 // Restore the caller TOC from the save area into R2.
2870 // See PrepareCall() for more information about calls through function
2871 // pointers in the 64-bit SVR4 ABI.
2872 // We are using a target-specific load with r2 hard coded, because the
2873 // result of a target-independent load would never go directly into r2,
2874 // since r2 is a reserved register (which prevents the register allocator
2875 // from allocating it), resulting in an additional register being
2876 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002877 needsTOCRestore = true;
2878 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002879 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002880 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002881 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002882 }
2883
Hal Finkel5b00cea2012-03-31 14:45:15 +00002884 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2885 InFlag = Chain.getValue(1);
2886
2887 if (needsTOCRestore) {
2888 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2889 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2890 InFlag = Chain.getValue(1);
2891 }
2892
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002893 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2894 DAG.getIntPtrConstant(BytesCalleePops, true),
2895 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002896 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002897 InFlag = Chain.getValue(1);
2898
Dan Gohman98ca4f22009-08-05 01:29:28 +00002899 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2900 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002901}
2902
Dan Gohman98ca4f22009-08-05 01:29:28 +00002903SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002904PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002905 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002906 SelectionDAG &DAG = CLI.DAG;
2907 DebugLoc &dl = CLI.DL;
2908 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2909 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2910 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2911 SDValue Chain = CLI.Chain;
2912 SDValue Callee = CLI.Callee;
2913 bool &isTailCall = CLI.IsTailCall;
2914 CallingConv::ID CallConv = CLI.CallConv;
2915 bool isVarArg = CLI.IsVarArg;
2916
Evan Cheng0c439eb2010-01-27 00:07:07 +00002917 if (isTailCall)
2918 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2919 Ins, DAG);
2920
Chris Lattnerb9082582010-11-14 23:42:06 +00002921 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002922 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002923 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002924 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002925
2926 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2927 isTailCall, Outs, OutVals, Ins,
2928 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929}
2930
2931SDValue
2932PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002933 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002934 bool isTailCall,
2935 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002936 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937 const SmallVectorImpl<ISD::InputArg> &Ins,
2938 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002939 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002941 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002942
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 assert((CallConv == CallingConv::C ||
2944 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002945
Tilmann Schellerffd02002009-07-03 06:45:56 +00002946 unsigned PtrByteSize = 4;
2947
2948 MachineFunction &MF = DAG.getMachineFunction();
2949
2950 // Mark this function as potentially containing a function that contains a
2951 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2952 // and restoring the callers stack pointer in this functions epilog. This is
2953 // done because by tail calling the called function might overwrite the value
2954 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002955 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2956 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002957 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002958
Tilmann Schellerffd02002009-07-03 06:45:56 +00002959 // Count how many bytes are to be pushed on the stack, including the linkage
2960 // area, parameter list area and the part of the local variable space which
2961 // contains copies of aggregates which are passed by value.
2962
2963 // Assign locations to all of the outgoing arguments.
2964 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002965 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002966 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002967
2968 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002969 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002970
2971 if (isVarArg) {
2972 // Handle fixed and variable vector arguments differently.
2973 // Fixed vector arguments go into registers as long as registers are
2974 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002975 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002976
Tilmann Schellerffd02002009-07-03 06:45:56 +00002977 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002978 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002979 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002980 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002981
Dan Gohman98ca4f22009-08-05 01:29:28 +00002982 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002983 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2984 CCInfo);
2985 } else {
2986 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2987 ArgFlags, CCInfo);
2988 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002989
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002991#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002992 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002993 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002994#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002995 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002996 }
2997 }
2998 } else {
2999 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003000 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003001 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003002
Tilmann Schellerffd02002009-07-03 06:45:56 +00003003 // Assign locations to all of the outgoing aggregate by value arguments.
3004 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003005 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003006 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003007
3008 // Reserve stack space for the allocations in CCInfo.
3009 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3010
Dan Gohman98ca4f22009-08-05 01:29:28 +00003011 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003012
3013 // Size of the linkage area, parameter list area and the part of the local
3014 // space variable where copies of aggregates which are passed by value are
3015 // stored.
3016 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017
Tilmann Schellerffd02002009-07-03 06:45:56 +00003018 // Calculate by how many bytes the stack has to be adjusted in case of tail
3019 // call optimization.
3020 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3021
3022 // Adjust the stack pointer for the new arguments...
3023 // These operations are automatically eliminated by the prolog/epilog pass
3024 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3025 SDValue CallSeqStart = Chain;
3026
3027 // Load the return address and frame pointer so it can be moved somewhere else
3028 // later.
3029 SDValue LROp, FPOp;
3030 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3031 dl);
3032
3033 // Set up a copy of the stack pointer for use loading and storing any
3034 // arguments that may not fit in the registers available for argument
3035 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003036 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003037
Tilmann Schellerffd02002009-07-03 06:45:56 +00003038 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3039 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3040 SmallVector<SDValue, 8> MemOpChains;
3041
Roman Divacky0aaa9192011-08-30 17:04:16 +00003042 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003043 // Walk the register/memloc assignments, inserting copies/loads.
3044 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3045 i != e;
3046 ++i) {
3047 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003048 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003049 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003050
Tilmann Schellerffd02002009-07-03 06:45:56 +00003051 if (Flags.isByVal()) {
3052 // Argument is an aggregate which is passed by value, thus we need to
3053 // create a copy of it in the local variable space of the current stack
3054 // frame (which is the stack frame of the caller) and pass the address of
3055 // this copy to the callee.
3056 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3057 CCValAssign &ByValVA = ByValArgLocs[j++];
3058 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003059
Tilmann Schellerffd02002009-07-03 06:45:56 +00003060 // Memory reserved in the local variable space of the callers stack frame.
3061 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003062
Tilmann Schellerffd02002009-07-03 06:45:56 +00003063 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3064 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003065
Tilmann Schellerffd02002009-07-03 06:45:56 +00003066 // Create a copy of the argument in the local area of the current
3067 // stack frame.
3068 SDValue MemcpyCall =
3069 CreateCopyOfByValArgument(Arg, PtrOff,
3070 CallSeqStart.getNode()->getOperand(0),
3071 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003072
Tilmann Schellerffd02002009-07-03 06:45:56 +00003073 // This must go outside the CALLSEQ_START..END.
3074 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3075 CallSeqStart.getNode()->getOperand(1));
3076 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3077 NewCallSeqStart.getNode());
3078 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003079
Tilmann Schellerffd02002009-07-03 06:45:56 +00003080 // Pass the address of the aggregate copy on the stack either in a
3081 // physical register or in the parameter list area of the current stack
3082 // frame to the callee.
3083 Arg = PtrOff;
3084 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003085
Tilmann Schellerffd02002009-07-03 06:45:56 +00003086 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003087 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003088 // Put argument in a physical register.
3089 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3090 } else {
3091 // Put argument in the parameter list area of the current stack frame.
3092 assert(VA.isMemLoc());
3093 unsigned LocMemOffset = VA.getLocMemOffset();
3094
3095 if (!isTailCall) {
3096 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3097 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3098
3099 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003100 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003101 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003102 } else {
3103 // Calculate and remember argument location.
3104 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3105 TailCallArguments);
3106 }
3107 }
3108 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109
Tilmann Schellerffd02002009-07-03 06:45:56 +00003110 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003112 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003113
Roman Divacky0aaa9192011-08-30 17:04:16 +00003114 // Set CR6 to true if this is a vararg call with floating args passed in
3115 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003116 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003117 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3118 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003119 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3120 }
3121
Tilmann Schellerffd02002009-07-03 06:45:56 +00003122 // Build a sequence of copy-to-reg nodes chained together with token chain
3123 // and flag operands which copy the outgoing args into the appropriate regs.
3124 SDValue InFlag;
3125 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3126 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3127 RegsToPass[i].second, InFlag);
3128 InFlag = Chain.getValue(1);
3129 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003130
Chris Lattnerb9082582010-11-14 23:42:06 +00003131 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003132 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3133 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003134
Dan Gohman98ca4f22009-08-05 01:29:28 +00003135 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3136 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3137 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003138}
3139
Dan Gohman98ca4f22009-08-05 01:29:28 +00003140SDValue
3141PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003142 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003143 bool isTailCall,
3144 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003145 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003146 const SmallVectorImpl<ISD::InputArg> &Ins,
3147 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003148 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003149
3150 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003151
Owen Andersone50ed302009-08-10 22:56:29 +00003152 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003154 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003156 MachineFunction &MF = DAG.getMachineFunction();
3157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003158 // Mark this function as potentially containing a function that contains a
3159 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3160 // and restoring the callers stack pointer in this functions epilog. This is
3161 // done because by tail calling the called function might overwrite the value
3162 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003163 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3164 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003165 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3166
3167 unsigned nAltivecParamsAtEnd = 0;
3168
Chris Lattnerabde4602006-05-16 22:56:08 +00003169 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003170 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003171 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003172 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003173 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003174 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003175 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003176
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003177 // Calculate by how many bytes the stack has to be adjusted in case of tail
3178 // call optimization.
3179 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003180
Dan Gohman98ca4f22009-08-05 01:29:28 +00003181 // To protect arguments on the stack from being clobbered in a tail call,
3182 // force all the loads to happen before doing any other lowering.
3183 if (isTailCall)
3184 Chain = DAG.getStackArgumentTokenFactor(Chain);
3185
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003186 // Adjust the stack pointer for the new arguments...
3187 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003188 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003190
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003191 // Load the return address and frame pointer so it can be move somewhere else
3192 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003193 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003194 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3195 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003196
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003197 // Set up a copy of the stack pointer for use loading and storing any
3198 // arguments that may not fit in the registers available for argument
3199 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003200 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003201 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003203 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003205
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003206 // Figure out which arguments are going to go in registers, and which in
3207 // memory. Also, if this is a vararg function, floating point operations
3208 // must be stored to our stack, and loaded into integer regs as well, if
3209 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003210 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003211 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003212
Craig Topperb78ca422012-03-11 07:16:55 +00003213 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003214 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3215 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3216 };
Craig Topperb78ca422012-03-11 07:16:55 +00003217 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003218 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3219 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3220 };
Craig Topperb78ca422012-03-11 07:16:55 +00003221 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003222
Craig Topperb78ca422012-03-11 07:16:55 +00003223 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003224 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3225 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3226 };
Owen Anderson718cb662007-09-07 04:06:50 +00003227 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003228 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003229 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003230
Craig Topperb78ca422012-03-11 07:16:55 +00003231 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003232
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003233 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003234 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3235
Dan Gohman475871a2008-07-27 21:46:04 +00003236 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003237 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003238 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003239 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003240
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003241 // PtrOff will be used to store the current argument to the stack if a
3242 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003243 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003244
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003245 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003246
Dale Johannesen39355f92009-02-04 02:34:38 +00003247 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003248
3249 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003251 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3252 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003254 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003255
Dale Johannesen8419dd62008-03-07 20:27:40 +00003256 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003257 if (Flags.isByVal()) {
3258 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003259 if (Size==1 || Size==2) {
3260 // Very small objects are passed right-justified.
3261 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003263 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003264 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003265 MachinePointerInfo(), VT,
3266 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003267 MemOpChains.push_back(Load.getValue(1));
3268 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003269
3270 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003271 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003272 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003273 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003274 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003275 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003276 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003277 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003278 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003279 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003280 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3281 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003282 Chain = CallSeqStart = NewCallSeqStart;
3283 ArgOffset += PtrByteSize;
3284 }
3285 continue;
3286 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003287 // Copy entire object into memory. There are cases where gcc-generated
3288 // code assumes it is there, even if it could be put entirely into
3289 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003290 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003291 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003292 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003293 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003294 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003295 CallSeqStart.getNode()->getOperand(1));
3296 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003297 Chain = CallSeqStart = NewCallSeqStart;
3298 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003299 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003300 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003301 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003302 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003303 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3304 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003305 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003306 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003307 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003308 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003309 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003310 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003311 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003312 }
3313 }
3314 continue;
3315 }
3316
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003318 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 case MVT::i32:
3320 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003321 if (GPR_idx != NumGPRs) {
3322 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003323 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003324 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3325 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003326 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003327 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003328 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003329 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 case MVT::f32:
3331 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003332 if (FPR_idx != NumFPRs) {
3333 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3334
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003335 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003336 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3337 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003338 MemOpChains.push_back(Store);
3339
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003340 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003341 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003342 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003343 MachinePointerInfo(), false, false,
3344 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003345 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003346 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003347 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003350 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003351 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3352 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003353 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003354 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003355 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003356 }
3357 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003358 // If we have any FPRs remaining, we may also have GPRs remaining.
3359 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3360 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003361 if (GPR_idx != NumGPRs)
3362 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003364 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3365 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003366 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003367 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003368 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3369 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003370 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003371 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003372 if (isPPC64)
3373 ArgOffset += 8;
3374 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003376 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 case MVT::v4f32:
3378 case MVT::v4i32:
3379 case MVT::v8i16:
3380 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003381 if (isVarArg) {
3382 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003383 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003384 // V registers; in fact gcc does this only for arguments that are
3385 // prototyped, not for those that match the ... We do it for all
3386 // arguments, seems to work.
3387 while (ArgOffset % 16 !=0) {
3388 ArgOffset += PtrByteSize;
3389 if (GPR_idx != NumGPRs)
3390 GPR_idx++;
3391 }
3392 // We could elide this store in the case where the object fits
3393 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003394 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003395 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003396 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3397 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003398 MemOpChains.push_back(Store);
3399 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003400 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003401 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003402 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003403 MemOpChains.push_back(Load.getValue(1));
3404 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3405 }
3406 ArgOffset += 16;
3407 for (unsigned i=0; i<16; i+=PtrByteSize) {
3408 if (GPR_idx == NumGPRs)
3409 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003410 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003411 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003412 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003413 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003414 MemOpChains.push_back(Load.getValue(1));
3415 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3416 }
3417 break;
3418 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003419
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003420 // Non-varargs Altivec params generally go in registers, but have
3421 // stack space allocated at the end.
3422 if (VR_idx != NumVRs) {
3423 // Doesn't have GPR space allocated.
3424 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3425 } else if (nAltivecParamsAtEnd==0) {
3426 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003427 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3428 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003429 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003430 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003431 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003432 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003433 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003434 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003435 // If all Altivec parameters fit in registers, as they usually do,
3436 // they get stack space following the non-Altivec parameters. We
3437 // don't track this here because nobody below needs it.
3438 // If there are more Altivec parameters than fit in registers emit
3439 // the stores here.
3440 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3441 unsigned j = 0;
3442 // Offset is aligned; skip 1st 12 params which go in V registers.
3443 ArgOffset = ((ArgOffset+15)/16)*16;
3444 ArgOffset += 12*16;
3445 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003446 SDValue Arg = OutVals[i];
3447 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3449 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003450 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003451 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003452 // We are emitting Altivec params in order.
3453 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3454 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003455 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003456 ArgOffset += 16;
3457 }
3458 }
3459 }
3460 }
3461
Chris Lattner9a2a4972006-05-17 06:01:33 +00003462 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003464 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003465
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003466 // Check if this is an indirect call (MTCTR/BCTRL).
3467 // See PrepareCall() for more information about calls through function
3468 // pointers in the 64-bit SVR4 ABI.
3469 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3470 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3471 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3472 !isBLACompatibleAddress(Callee, DAG)) {
3473 // Load r2 into a virtual register and store it to the TOC save area.
3474 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3475 // TOC save area offset.
3476 SDValue PtrOff = DAG.getIntPtrConstant(40);
3477 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003478 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003479 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003480 }
3481
Dale Johannesenf7b73042010-03-09 20:15:42 +00003482 // On Darwin, R12 must contain the address of an indirect callee. This does
3483 // not mean the MTCTR instruction must use R12; it's easier to model this as
3484 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003485 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003486 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3487 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3488 !isBLACompatibleAddress(Callee, DAG))
3489 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3490 PPC::R12), Callee));
3491
Chris Lattner9a2a4972006-05-17 06:01:33 +00003492 // Build a sequence of copy-to-reg nodes chained together with token chain
3493 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003494 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003495 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003496 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003497 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003498 InFlag = Chain.getValue(1);
3499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003500
Chris Lattnerb9082582010-11-14 23:42:06 +00003501 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003502 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3503 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003504
Dan Gohman98ca4f22009-08-05 01:29:28 +00003505 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3506 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3507 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003508}
3509
Hal Finkeld712f932011-10-14 19:51:36 +00003510bool
3511PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3512 MachineFunction &MF, bool isVarArg,
3513 const SmallVectorImpl<ISD::OutputArg> &Outs,
3514 LLVMContext &Context) const {
3515 SmallVector<CCValAssign, 16> RVLocs;
3516 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3517 RVLocs, Context);
3518 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3519}
3520
Dan Gohman98ca4f22009-08-05 01:29:28 +00003521SDValue
3522PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003523 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003524 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003525 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003526 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003527
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003528 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003529 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003530 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003531 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003532
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003533 // If this is the first return lowered for this function, add the regs to the
3534 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003535 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003536 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003537 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003538 }
3539
Dan Gohman475871a2008-07-27 21:46:04 +00003540 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003541
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003542 // Copy the result values into the output registers.
3543 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3544 CCValAssign &VA = RVLocs[i];
3545 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003546 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003547 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003548 Flag = Chain.getValue(1);
3549 }
3550
Gabor Greifba36cb52008-08-28 21:40:38 +00003551 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003553 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003555}
3556
Dan Gohman475871a2008-07-27 21:46:04 +00003557SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003558 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003559 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003560 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003561
Jim Laskeyefc7e522006-12-04 22:04:42 +00003562 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003563 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003564
3565 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003566 bool isPPC64 = Subtarget.isPPC64();
3567 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003568 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003569
3570 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003571 SDValue Chain = Op.getOperand(0);
3572 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003573
Jim Laskeyefc7e522006-12-04 22:04:42 +00003574 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003575 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3576 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003577 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003578
Jim Laskeyefc7e522006-12-04 22:04:42 +00003579 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003580 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003581
Jim Laskeyefc7e522006-12-04 22:04:42 +00003582 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003583 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003584 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003585}
3586
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003587
3588
Dan Gohman475871a2008-07-27 21:46:04 +00003589SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003590PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003591 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003592 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003593 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003594 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003595
3596 // Get current frame pointer save index. The users of this index will be
3597 // primarily DYNALLOC instructions.
3598 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3599 int RASI = FI->getReturnAddrSaveIndex();
3600
3601 // If the frame pointer save index hasn't been defined yet.
3602 if (!RASI) {
3603 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003604 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003605 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003606 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003607 // Save the result.
3608 FI->setReturnAddrSaveIndex(RASI);
3609 }
3610 return DAG.getFrameIndex(RASI, PtrVT);
3611}
3612
Dan Gohman475871a2008-07-27 21:46:04 +00003613SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003614PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3615 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003616 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003617 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003618 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003619
3620 // Get current frame pointer save index. The users of this index will be
3621 // primarily DYNALLOC instructions.
3622 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3623 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003624
Jim Laskey2f616bf2006-11-16 22:43:37 +00003625 // If the frame pointer save index hasn't been defined yet.
3626 if (!FPSI) {
3627 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003628 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003629 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003630
Jim Laskey2f616bf2006-11-16 22:43:37 +00003631 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003632 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003633 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003634 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003635 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003636 return DAG.getFrameIndex(FPSI, PtrVT);
3637}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003638
Dan Gohman475871a2008-07-27 21:46:04 +00003639SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003640 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003641 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003642 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003643 SDValue Chain = Op.getOperand(0);
3644 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003645 DebugLoc dl = Op.getDebugLoc();
3646
Jim Laskey2f616bf2006-11-16 22:43:37 +00003647 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003648 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003649 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003650 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003651 DAG.getConstant(0, PtrVT), Size);
3652 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003653 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003654 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003655 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003657 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003658}
3659
Chris Lattner1a635d62006-04-14 06:01:58 +00003660/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3661/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003662SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003663 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003664 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3665 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003666 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003667
Chris Lattner1a635d62006-04-14 06:01:58 +00003668 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003669
Chris Lattner1a635d62006-04-14 06:01:58 +00003670 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003671 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Owen Andersone50ed302009-08-10 22:56:29 +00003673 EVT ResVT = Op.getValueType();
3674 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3676 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003677 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003678
Chris Lattner1a635d62006-04-14 06:01:58 +00003679 // If the RHS of the comparison is a 0.0, we don't need to do the
3680 // subtraction at all.
3681 if (isFloatingPointZero(RHS))
3682 switch (CC) {
3683 default: break; // SETUO etc aren't handled by fsel.
3684 case ISD::SETULT:
3685 case ISD::SETLT:
3686 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003687 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003688 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3690 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003691 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003692 case ISD::SETUGT:
3693 case ISD::SETGT:
3694 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003695 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003696 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3698 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003699 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003701 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003702
Dan Gohman475871a2008-07-27 21:46:04 +00003703 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003704 switch (CC) {
3705 default: break; // SETUO etc aren't handled by fsel.
3706 case ISD::SETULT:
3707 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003708 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3710 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003711 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003712 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003713 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003714 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3716 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003717 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003718 case ISD::SETUGT:
3719 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003720 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3722 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003723 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003724 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003725 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003726 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3728 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003729 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003730 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003731 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003732}
3733
Chris Lattner1f873002007-11-28 18:44:47 +00003734// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003735SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003736 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003737 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003738 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 if (Src.getValueType() == MVT::f32)
3740 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003741
Dan Gohman475871a2008-07-27 21:46:04 +00003742 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003744 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003746 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003747 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003749 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 case MVT::i64:
3751 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003752 break;
3753 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003754
Chris Lattner1a635d62006-04-14 06:01:58 +00003755 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003757
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003758 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003759 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3760 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003761
3762 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3763 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003765 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003766 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003767 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003768 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003769}
3770
Dan Gohmand858e902010-04-17 15:26:15 +00003771SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3772 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003773 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003774 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003776 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003777
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003779 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3781 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003782 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003784 return FP;
3785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003786
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003788 "Unhandled SINT_TO_FP type in custom expander!");
3789 // Since we only generate this in 64-bit mode, we can take advantage of
3790 // 64-bit registers. In particular, sign extend the input value into the
3791 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3792 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003793 MachineFunction &MF = DAG.getMachineFunction();
3794 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003795 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003796 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003797 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003798
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003800 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003801
Chris Lattner1a635d62006-04-14 06:01:58 +00003802 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003803 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003804 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003805 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003806 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3807 SDValue Store =
3808 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3809 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003810 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003811 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003812 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003813
Chris Lattner1a635d62006-04-14 06:01:58 +00003814 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3816 if (Op.getValueType() == MVT::f32)
3817 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003818 return FP;
3819}
3820
Dan Gohmand858e902010-04-17 15:26:15 +00003821SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3822 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003823 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003824 /*
3825 The rounding mode is in bits 30:31 of FPSR, and has the following
3826 settings:
3827 00 Round to nearest
3828 01 Round to 0
3829 10 Round to +inf
3830 11 Round to -inf
3831
3832 FLT_ROUNDS, on the other hand, expects the following:
3833 -1 Undefined
3834 0 Round to 0
3835 1 Round to nearest
3836 2 Round to +inf
3837 3 Round to -inf
3838
3839 To perform the conversion, we do:
3840 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3841 */
3842
3843 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003844 EVT VT = Op.getValueType();
3845 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3846 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003847 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003848
3849 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003851 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003852 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003853
3854 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003855 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003856 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003857 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003858 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003859
3860 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003861 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003862 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003863 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003864 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003865
3866 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003867 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 DAG.getNode(ISD::AND, dl, MVT::i32,
3869 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003870 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 DAG.getNode(ISD::SRL, dl, MVT::i32,
3872 DAG.getNode(ISD::AND, dl, MVT::i32,
3873 DAG.getNode(ISD::XOR, dl, MVT::i32,
3874 CWD, DAG.getConstant(3, MVT::i32)),
3875 DAG.getConstant(3, MVT::i32)),
3876 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003877
Dan Gohman475871a2008-07-27 21:46:04 +00003878 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003880
Duncan Sands83ec4b62008-06-06 12:08:01 +00003881 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003882 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003883}
3884
Dan Gohmand858e902010-04-17 15:26:15 +00003885SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003886 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003887 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003888 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003889 assert(Op.getNumOperands() == 3 &&
3890 VT == Op.getOperand(1).getValueType() &&
3891 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003892
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003893 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003894 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003895 SDValue Lo = Op.getOperand(0);
3896 SDValue Hi = Op.getOperand(1);
3897 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003898 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003899
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003900 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003901 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003902 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3903 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3904 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3905 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003906 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003907 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3908 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3909 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003910 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003911 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003912}
3913
Dan Gohmand858e902010-04-17 15:26:15 +00003914SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003915 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003916 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003917 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003918 assert(Op.getNumOperands() == 3 &&
3919 VT == Op.getOperand(1).getValueType() &&
3920 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003921
Dan Gohman9ed06db2008-03-07 20:36:53 +00003922 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003923 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003924 SDValue Lo = Op.getOperand(0);
3925 SDValue Hi = Op.getOperand(1);
3926 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003927 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003928
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003929 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003930 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003931 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3932 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3933 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3934 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003935 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003936 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3937 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3938 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003939 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003940 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003941}
3942
Dan Gohmand858e902010-04-17 15:26:15 +00003943SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003944 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003945 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003946 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003947 assert(Op.getNumOperands() == 3 &&
3948 VT == Op.getOperand(1).getValueType() &&
3949 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003950
Dan Gohman9ed06db2008-03-07 20:36:53 +00003951 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003952 SDValue Lo = Op.getOperand(0);
3953 SDValue Hi = Op.getOperand(1);
3954 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003955 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003956
Dale Johannesenf5d97892009-02-04 01:48:28 +00003957 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003958 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003959 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3960 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3961 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3962 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003963 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003964 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3965 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3966 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003967 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003968 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003969 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003970}
3971
3972//===----------------------------------------------------------------------===//
3973// Vector related lowering.
3974//
3975
Chris Lattner4a998b92006-04-17 06:00:21 +00003976/// BuildSplatI - Build a canonical splati of Val with an element size of
3977/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003978static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003979 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003980 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003981
Owen Andersone50ed302009-08-10 22:56:29 +00003982 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003984 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003985
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003987
Chris Lattner70fa4932006-12-01 01:45:39 +00003988 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3989 if (Val == -1)
3990 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003991
Owen Andersone50ed302009-08-10 22:56:29 +00003992 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003993
Chris Lattner4a998b92006-04-17 06:00:21 +00003994 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003995 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003996 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003997 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003998 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3999 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004000 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004001}
4002
Chris Lattnere7c768e2006-04-18 03:24:30 +00004003/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004004/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004005static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004006 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 EVT DestVT = MVT::Other) {
4008 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004009 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004011}
4012
Chris Lattnere7c768e2006-04-18 03:24:30 +00004013/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4014/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004015static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004016 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 DebugLoc dl, EVT DestVT = MVT::Other) {
4018 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004019 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004021}
4022
4023
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004024/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4025/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004026static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004027 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004028 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004029 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4030 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004031
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004033 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004036 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004037}
4038
Chris Lattnerf1b47082006-04-14 05:19:18 +00004039// If this is a case we can't handle, return null and let the default
4040// expansion code take care of it. If we CAN select this case, and if it
4041// selects to a single instruction, return Op. Otherwise, if we can codegen
4042// this case more efficiently than a constant pool load, lower it to the
4043// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004044SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4045 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004046 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004047 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4048 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004049
Bob Wilson24e338e2009-03-02 23:24:16 +00004050 // Check if this is a splat of a constant value.
4051 APInt APSplatBits, APSplatUndef;
4052 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004053 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004054 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004055 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004056 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004057
Bob Wilsonf2950b02009-03-03 19:26:27 +00004058 unsigned SplatBits = APSplatBits.getZExtValue();
4059 unsigned SplatUndef = APSplatUndef.getZExtValue();
4060 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004061
Bob Wilsonf2950b02009-03-03 19:26:27 +00004062 // First, handle single instruction cases.
4063
4064 // All zeros?
4065 if (SplatBits == 0) {
4066 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4068 SDValue Z = DAG.getConstant(0, MVT::i32);
4069 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004070 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004071 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004072 return Op;
4073 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004074
Bob Wilsonf2950b02009-03-03 19:26:27 +00004075 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4076 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4077 (32-SplatBitSize));
4078 if (SextVal >= -16 && SextVal <= 15)
4079 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004080
4081
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004083
Bob Wilsonf2950b02009-03-03 19:26:27 +00004084 // If this value is in the range [-32,30] and is even, use:
4085 // tmp = VSPLTI[bhw], result = add tmp, tmp
4086 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004088 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004089 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004090 }
4091
4092 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4093 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4094 // for fneg/fabs.
4095 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4096 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004098
4099 // Make the VSLW intrinsic, computing 0x8000_0000.
4100 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4101 OnesV, DAG, dl);
4102
4103 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004105 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004106 }
4107
4108 // Check to see if this is a wide variety of vsplti*, binop self cases.
4109 static const signed char SplatCsts[] = {
4110 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4111 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4112 };
4113
4114 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4115 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4116 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4117 int i = SplatCsts[idx];
4118
4119 // Figure out what shift amount will be used by altivec if shifted by i in
4120 // this splat size.
4121 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4122
4123 // vsplti + shl self.
4124 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004126 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4127 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4128 Intrinsic::ppc_altivec_vslw
4129 };
4130 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004131 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004133
Bob Wilsonf2950b02009-03-03 19:26:27 +00004134 // vsplti + srl self.
4135 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004137 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4138 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4139 Intrinsic::ppc_altivec_vsrw
4140 };
4141 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004142 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004143 }
4144
Bob Wilsonf2950b02009-03-03 19:26:27 +00004145 // vsplti + sra self.
4146 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004148 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4149 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4150 Intrinsic::ppc_altivec_vsraw
4151 };
4152 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004153 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Bob Wilsonf2950b02009-03-03 19:26:27 +00004156 // vsplti + rol self.
4157 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4158 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004160 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4161 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4162 Intrinsic::ppc_altivec_vrlw
4163 };
4164 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004165 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004167
Bob Wilsonf2950b02009-03-03 19:26:27 +00004168 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004169 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004171 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004172 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004173 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004174 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004176 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004177 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004178 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004179 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004181 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4182 }
4183 }
4184
4185 // Three instruction sequences.
4186
4187 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4188 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4190 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004191 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004192 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004193 }
4194 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4195 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4197 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004198 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004199 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004201
Dan Gohman475871a2008-07-27 21:46:04 +00004202 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004203}
4204
Chris Lattner59138102006-04-17 05:28:54 +00004205/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4206/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004207static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004208 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004209 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004210 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004211 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004212 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004213
Chris Lattner59138102006-04-17 05:28:54 +00004214 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004215 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004216 OP_VMRGHW,
4217 OP_VMRGLW,
4218 OP_VSPLTISW0,
4219 OP_VSPLTISW1,
4220 OP_VSPLTISW2,
4221 OP_VSPLTISW3,
4222 OP_VSLDOI4,
4223 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004224 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004225 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004226
Chris Lattner59138102006-04-17 05:28:54 +00004227 if (OpNum == OP_COPY) {
4228 if (LHSID == (1*9+2)*9+3) return LHS;
4229 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4230 return RHS;
4231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004232
Dan Gohman475871a2008-07-27 21:46:04 +00004233 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004234 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4235 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004236
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004238 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004239 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004240 case OP_VMRGHW:
4241 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4242 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4243 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4244 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4245 break;
4246 case OP_VMRGLW:
4247 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4248 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4249 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4250 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4251 break;
4252 case OP_VSPLTISW0:
4253 for (unsigned i = 0; i != 16; ++i)
4254 ShufIdxs[i] = (i&3)+0;
4255 break;
4256 case OP_VSPLTISW1:
4257 for (unsigned i = 0; i != 16; ++i)
4258 ShufIdxs[i] = (i&3)+4;
4259 break;
4260 case OP_VSPLTISW2:
4261 for (unsigned i = 0; i != 16; ++i)
4262 ShufIdxs[i] = (i&3)+8;
4263 break;
4264 case OP_VSPLTISW3:
4265 for (unsigned i = 0; i != 16; ++i)
4266 ShufIdxs[i] = (i&3)+12;
4267 break;
4268 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004269 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004270 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004271 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004272 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004273 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004274 }
Owen Andersone50ed302009-08-10 22:56:29 +00004275 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004276 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4277 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004279 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004280}
4281
Chris Lattnerf1b47082006-04-14 05:19:18 +00004282/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4283/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4284/// return the code it can be lowered into. Worst case, it can always be
4285/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004286SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004287 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004288 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004289 SDValue V1 = Op.getOperand(0);
4290 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004292 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004293
Chris Lattnerf1b47082006-04-14 05:19:18 +00004294 // Cases that are handled by instructions that take permute immediates
4295 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4296 // selected by the instruction selector.
4297 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4299 PPC::isSplatShuffleMask(SVOp, 2) ||
4300 PPC::isSplatShuffleMask(SVOp, 4) ||
4301 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4302 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4303 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4304 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4305 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4306 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4307 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4308 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4309 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004310 return Op;
4311 }
4312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004313
Chris Lattnerf1b47082006-04-14 05:19:18 +00004314 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4315 // and produce a fixed permutation. If any of these match, do not lower to
4316 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4318 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4319 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4320 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4321 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4322 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4323 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4324 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4325 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004326 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004327
Chris Lattner59138102006-04-17 05:28:54 +00004328 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4329 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004330 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004331
Chris Lattner59138102006-04-17 05:28:54 +00004332 unsigned PFIndexes[4];
4333 bool isFourElementShuffle = true;
4334 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4335 unsigned EltNo = 8; // Start out undef.
4336 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004338 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004339
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004341 if ((ByteSource & 3) != j) {
4342 isFourElementShuffle = false;
4343 break;
4344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004345
Chris Lattner59138102006-04-17 05:28:54 +00004346 if (EltNo == 8) {
4347 EltNo = ByteSource/4;
4348 } else if (EltNo != ByteSource/4) {
4349 isFourElementShuffle = false;
4350 break;
4351 }
4352 }
4353 PFIndexes[i] = EltNo;
4354 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
4356 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004357 // perfect shuffle vector to determine if it is cost effective to do this as
4358 // discrete instructions, or whether we should use a vperm.
4359 if (isFourElementShuffle) {
4360 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004361 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004362 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004363
Chris Lattner59138102006-04-17 05:28:54 +00004364 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4365 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004366
Chris Lattner59138102006-04-17 05:28:54 +00004367 // Determining when to avoid vperm is tricky. Many things affect the cost
4368 // of vperm, particularly how many times the perm mask needs to be computed.
4369 // For example, if the perm mask can be hoisted out of a loop or is already
4370 // used (perhaps because there are multiple permutes with the same shuffle
4371 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4372 // the loop requires an extra register.
4373 //
4374 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004375 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004376 // available, if this block is within a loop, we should avoid using vperm
4377 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004378 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004379 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004380 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004381
Chris Lattnerf1b47082006-04-14 05:19:18 +00004382 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4383 // vector that will get spilled to the constant pool.
4384 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004385
Chris Lattnerf1b47082006-04-14 05:19:18 +00004386 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4387 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004388 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004389 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004390
Dan Gohman475871a2008-07-27 21:46:04 +00004391 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4393 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004394
Chris Lattnerf1b47082006-04-14 05:19:18 +00004395 for (unsigned j = 0; j != BytesPerElement; ++j)
4396 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004398 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004399
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004401 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004402 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004403}
4404
Chris Lattner90564f22006-04-18 17:59:36 +00004405/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4406/// altivec comparison. If it is, return true and fill in Opc/isDot with
4407/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004408static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004409 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004410 unsigned IntrinsicID =
4411 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004412 CompareOpc = -1;
4413 isDot = false;
4414 switch (IntrinsicID) {
4415 default: return false;
4416 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004417 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4418 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4419 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4420 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4421 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4422 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4423 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4424 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4425 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4426 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4427 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4428 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4429 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004430
Chris Lattner1a635d62006-04-14 06:01:58 +00004431 // Normal Comparisons.
4432 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4433 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4434 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4435 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4436 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4437 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4438 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4439 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4440 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4441 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4442 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4443 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4444 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4445 }
Chris Lattner90564f22006-04-18 17:59:36 +00004446 return true;
4447}
4448
4449/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4450/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004451SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004452 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004453 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4454 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004455 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004456 int CompareOpc;
4457 bool isDot;
4458 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004459 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004460
Chris Lattner90564f22006-04-18 17:59:36 +00004461 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004462 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004463 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004464 Op.getOperand(1), Op.getOperand(2),
4465 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004466 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004467 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004468
Chris Lattner1a635d62006-04-14 06:01:58 +00004469 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004470 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004471 Op.getOperand(2), // LHS
4472 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004474 };
Owen Andersone50ed302009-08-10 22:56:29 +00004475 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004476 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004477 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004478 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004479
Chris Lattner1a635d62006-04-14 06:01:58 +00004480 // Now that we have the comparison, emit a copy from the CR to a GPR.
4481 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4483 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004484 CompNode.getValue(1));
4485
Chris Lattner1a635d62006-04-14 06:01:58 +00004486 // Unpack the result based on how the target uses it.
4487 unsigned BitNo; // Bit # of CR6.
4488 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004489 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004490 default: // Can't happen, don't crash on invalid number though.
4491 case 0: // Return the value of the EQ bit of CR6.
4492 BitNo = 0; InvertBit = false;
4493 break;
4494 case 1: // Return the inverted value of the EQ bit of CR6.
4495 BitNo = 0; InvertBit = true;
4496 break;
4497 case 2: // Return the value of the LT bit of CR6.
4498 BitNo = 2; InvertBit = false;
4499 break;
4500 case 3: // Return the inverted value of the LT bit of CR6.
4501 BitNo = 2; InvertBit = true;
4502 break;
4503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004504
Chris Lattner1a635d62006-04-14 06:01:58 +00004505 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4507 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004508 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4510 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004511
Chris Lattner1a635d62006-04-14 06:01:58 +00004512 // If we are supposed to, toggle the bit.
4513 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4515 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004516 return Flags;
4517}
4518
Scott Michelfdc40a02009-02-17 22:15:04 +00004519SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004520 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004521 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004522 // Create a stack slot that is 16-byte aligned.
4523 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004524 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004525 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004526 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004527
Chris Lattner1a635d62006-04-14 06:01:58 +00004528 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004529 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004530 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004531 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004532 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004533 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004534 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004535}
4536
Dan Gohmand858e902010-04-17 15:26:15 +00004537SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004538 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004540 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004541
Owen Anderson825b72b2009-08-11 20:47:22 +00004542 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4543 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004544
Dan Gohman475871a2008-07-27 21:46:04 +00004545 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004546 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004547
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004548 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004549 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4550 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4551 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004553 // Low parts multiplied together, generating 32-bit results (we ignore the
4554 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004555 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004556 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004557
Dan Gohman475871a2008-07-27 21:46:04 +00004558 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004560 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004561 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004562 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4564 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004565 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004566
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004568
Chris Lattnercea2aa72006-04-18 04:28:57 +00004569 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004570 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004571 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004572 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004573
Chris Lattner19a81522006-04-18 03:57:35 +00004574 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004575 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004577 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004578
Chris Lattner19a81522006-04-18 03:57:35 +00004579 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004580 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004582 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004583
Chris Lattner19a81522006-04-18 03:57:35 +00004584 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004586 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 Ops[i*2 ] = 2*i+1;
4588 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004589 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004591 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004592 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004593 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004594}
4595
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004596/// LowerOperation - Provide custom lowering hooks for some operations.
4597///
Dan Gohmand858e902010-04-17 15:26:15 +00004598SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004599 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004600 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004601 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004602 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004603 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004604 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004605 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004606 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004607 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4608 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004609 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004610 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004611
4612 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004613 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004614
Jim Laskeyefc7e522006-12-04 22:04:42 +00004615 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004616 case ISD::DYNAMIC_STACKALLOC:
4617 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004618
Chris Lattner1a635d62006-04-14 06:01:58 +00004619 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004620 case ISD::FP_TO_UINT:
4621 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004622 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004623 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004624 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004625
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004627 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4628 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4629 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004630
Chris Lattner1a635d62006-04-14 06:01:58 +00004631 // Vector-related lowering.
4632 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4633 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4634 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4635 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004636 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004637
Chris Lattner3fc027d2007-12-08 06:59:59 +00004638 // Frame & Return address.
4639 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004640 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004641 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004642}
4643
Duncan Sands1607f052008-12-01 11:39:25 +00004644void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4645 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004646 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004647 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004648 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004649 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004650 default:
Craig Topperbc219812012-02-07 02:50:20 +00004651 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004652 case ISD::VAARG: {
4653 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4654 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4655 return;
4656
4657 EVT VT = N->getValueType(0);
4658
4659 if (VT == MVT::i64) {
4660 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4661
4662 Results.push_back(NewNode);
4663 Results.push_back(NewNode.getValue(1));
4664 }
4665 return;
4666 }
Duncan Sands1607f052008-12-01 11:39:25 +00004667 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 assert(N->getValueType(0) == MVT::ppcf128);
4669 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004670 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004672 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004673 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004675 DAG.getIntPtrConstant(1));
4676
4677 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4678 // of the long double, and puts FPSCR back the way it was. We do not
4679 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004680 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004681 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4682
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004684 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004685 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004686 MFFSreg = Result.getValue(0);
4687 InFlag = Result.getValue(1);
4688
4689 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004690 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004691 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004692 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004693 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004694 InFlag = Result.getValue(0);
4695
4696 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004697 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004699 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004700 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004701 InFlag = Result.getValue(0);
4702
4703 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004705 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004706 Ops[0] = Lo;
4707 Ops[1] = Hi;
4708 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004709 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004710 FPreg = Result.getValue(0);
4711 InFlag = Result.getValue(1);
4712
4713 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 NodeTys.push_back(MVT::f64);
4715 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004716 Ops[1] = MFFSreg;
4717 Ops[2] = FPreg;
4718 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004719 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004720 FPreg = Result.getValue(0);
4721
4722 // We know the low half is about to be thrown away, so just use something
4723 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004725 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004726 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004727 }
Duncan Sands1607f052008-12-01 11:39:25 +00004728 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004729 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004730 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004731 }
4732}
4733
4734
Chris Lattner1a635d62006-04-14 06:01:58 +00004735//===----------------------------------------------------------------------===//
4736// Other Lowering Code
4737//===----------------------------------------------------------------------===//
4738
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004739MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004740PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004741 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004742 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004743 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4744
4745 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4746 MachineFunction *F = BB->getParent();
4747 MachineFunction::iterator It = BB;
4748 ++It;
4749
4750 unsigned dest = MI->getOperand(0).getReg();
4751 unsigned ptrA = MI->getOperand(1).getReg();
4752 unsigned ptrB = MI->getOperand(2).getReg();
4753 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004754 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004755
4756 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4757 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4758 F->insert(It, loopMBB);
4759 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004760 exitMBB->splice(exitMBB->begin(), BB,
4761 llvm::next(MachineBasicBlock::iterator(MI)),
4762 BB->end());
4763 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004764
4765 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004766 unsigned TmpReg = (!BinOpcode) ? incr :
4767 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004768 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4769 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004770
4771 // thisMBB:
4772 // ...
4773 // fallthrough --> loopMBB
4774 BB->addSuccessor(loopMBB);
4775
4776 // loopMBB:
4777 // l[wd]arx dest, ptr
4778 // add r0, dest, incr
4779 // st[wd]cx. r0, ptr
4780 // bne- loopMBB
4781 // fallthrough --> exitMBB
4782 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004783 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004784 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004785 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004786 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4787 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004788 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004789 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004790 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004791 BB->addSuccessor(loopMBB);
4792 BB->addSuccessor(exitMBB);
4793
4794 // exitMBB:
4795 // ...
4796 BB = exitMBB;
4797 return BB;
4798}
4799
4800MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004801PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004802 MachineBasicBlock *BB,
4803 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004804 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004805 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004806 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4807 // In 64 bit mode we have to use 64 bits for addresses, even though the
4808 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4809 // registers without caring whether they're 32 or 64, but here we're
4810 // doing actual arithmetic on the addresses.
4811 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004812 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004813
4814 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4815 MachineFunction *F = BB->getParent();
4816 MachineFunction::iterator It = BB;
4817 ++It;
4818
4819 unsigned dest = MI->getOperand(0).getReg();
4820 unsigned ptrA = MI->getOperand(1).getReg();
4821 unsigned ptrB = MI->getOperand(2).getReg();
4822 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004823 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004824
4825 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4826 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4827 F->insert(It, loopMBB);
4828 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004829 exitMBB->splice(exitMBB->begin(), BB,
4830 llvm::next(MachineBasicBlock::iterator(MI)),
4831 BB->end());
4832 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004833
4834 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004835 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004836 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4837 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004838 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4839 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4840 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4841 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4842 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4843 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4844 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4845 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4846 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4847 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004848 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004849 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004850 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004851
4852 // thisMBB:
4853 // ...
4854 // fallthrough --> loopMBB
4855 BB->addSuccessor(loopMBB);
4856
4857 // The 4-byte load must be aligned, while a char or short may be
4858 // anywhere in the word. Hence all this nasty bookkeeping code.
4859 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4860 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004861 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004862 // rlwinm ptr, ptr1, 0, 0, 29
4863 // slw incr2, incr, shift
4864 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4865 // slw mask, mask2, shift
4866 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004867 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004868 // add tmp, tmpDest, incr2
4869 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004870 // and tmp3, tmp, mask
4871 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004872 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004873 // bne- loopMBB
4874 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004875 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004876 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004877 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004878 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004879 .addReg(ptrA).addReg(ptrB);
4880 } else {
4881 Ptr1Reg = ptrB;
4882 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004883 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004884 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004885 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004886 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4887 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004888 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004889 .addReg(Ptr1Reg).addImm(0).addImm(61);
4890 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004891 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004892 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004893 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004894 .addReg(incr).addReg(ShiftReg);
4895 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004896 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004897 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004898 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4899 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004900 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004901 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004902 .addReg(Mask2Reg).addReg(ShiftReg);
4903
4904 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004905 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004906 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004907 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004908 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004909 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004910 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004911 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004912 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004913 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004914 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004915 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004916 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004917 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004918 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004919 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004920 BB->addSuccessor(loopMBB);
4921 BB->addSuccessor(exitMBB);
4922
4923 // exitMBB:
4924 // ...
4925 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004926 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4927 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004928 return BB;
4929}
4930
4931MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004932PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004933 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004934 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004935
4936 // To "insert" these instructions we actually have to insert their
4937 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004938 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004939 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004940 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004941
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004942 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004943
4944 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4945 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4946 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4947 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4948 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4949
4950 // The incoming instruction knows the destination vreg to set, the
4951 // condition code register to branch on, the true/false values to
4952 // select between, and a branch opcode to use.
4953
4954 // thisMBB:
4955 // ...
4956 // TrueVal = ...
4957 // cmpTY ccX, r1, r2
4958 // bCC copy1MBB
4959 // fallthrough --> copy0MBB
4960 MachineBasicBlock *thisMBB = BB;
4961 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4962 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4963 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004964 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004965 F->insert(It, copy0MBB);
4966 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004967
4968 // Transfer the remainder of BB and its successor edges to sinkMBB.
4969 sinkMBB->splice(sinkMBB->begin(), BB,
4970 llvm::next(MachineBasicBlock::iterator(MI)),
4971 BB->end());
4972 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4973
Evan Cheng53301922008-07-12 02:23:19 +00004974 // Next, add the true and fallthrough blocks as its successors.
4975 BB->addSuccessor(copy0MBB);
4976 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004977
Dan Gohman14152b42010-07-06 20:24:04 +00004978 BuildMI(BB, dl, TII->get(PPC::BCC))
4979 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4980
Evan Cheng53301922008-07-12 02:23:19 +00004981 // copy0MBB:
4982 // %FalseValue = ...
4983 // # fallthrough to sinkMBB
4984 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004985
Evan Cheng53301922008-07-12 02:23:19 +00004986 // Update machine-CFG edges
4987 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004988
Evan Cheng53301922008-07-12 02:23:19 +00004989 // sinkMBB:
4990 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4991 // ...
4992 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004993 BuildMI(*BB, BB->begin(), dl,
4994 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004995 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4996 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4997 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004998 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4999 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5000 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5001 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005002 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5003 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5004 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5005 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005006
5007 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5008 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5009 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5010 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005011 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5012 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5013 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5014 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005015
5016 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5017 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5018 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5019 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005020 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5021 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5022 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5023 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005024
5025 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5026 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5027 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5028 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005029 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5030 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5031 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5032 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005033
5034 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005035 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005036 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005037 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005038 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005039 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005040 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005041 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005042
5043 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5044 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5045 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5046 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005047 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5048 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5049 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5050 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005051
Dale Johannesen0e55f062008-08-29 18:29:46 +00005052 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5053 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5054 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5055 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5056 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5057 BB = EmitAtomicBinary(MI, BB, false, 0);
5058 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5059 BB = EmitAtomicBinary(MI, BB, true, 0);
5060
Evan Cheng53301922008-07-12 02:23:19 +00005061 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5062 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5063 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5064
5065 unsigned dest = MI->getOperand(0).getReg();
5066 unsigned ptrA = MI->getOperand(1).getReg();
5067 unsigned ptrB = MI->getOperand(2).getReg();
5068 unsigned oldval = MI->getOperand(3).getReg();
5069 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005070 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005071
Dale Johannesen65e39732008-08-25 18:53:26 +00005072 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5073 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5074 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005075 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005076 F->insert(It, loop1MBB);
5077 F->insert(It, loop2MBB);
5078 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005079 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005080 exitMBB->splice(exitMBB->begin(), BB,
5081 llvm::next(MachineBasicBlock::iterator(MI)),
5082 BB->end());
5083 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005084
5085 // thisMBB:
5086 // ...
5087 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005088 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005089
Dale Johannesen65e39732008-08-25 18:53:26 +00005090 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005091 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005092 // cmp[wd] dest, oldval
5093 // bne- midMBB
5094 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005095 // st[wd]cx. newval, ptr
5096 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005097 // b exitBB
5098 // midMBB:
5099 // st[wd]cx. dest, ptr
5100 // exitBB:
5101 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005102 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005103 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005104 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005105 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005106 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005107 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5108 BB->addSuccessor(loop2MBB);
5109 BB->addSuccessor(midMBB);
5110
5111 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005112 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005113 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005114 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005115 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005116 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005117 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005118 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005119
Dale Johannesen65e39732008-08-25 18:53:26 +00005120 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005121 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005122 .addReg(dest).addReg(ptrA).addReg(ptrB);
5123 BB->addSuccessor(exitMBB);
5124
Evan Cheng53301922008-07-12 02:23:19 +00005125 // exitMBB:
5126 // ...
5127 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005128 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5129 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5130 // We must use 64-bit registers for addresses when targeting 64-bit,
5131 // since we're actually doing arithmetic on them. Other registers
5132 // can be 32-bit.
5133 bool is64bit = PPCSubTarget.isPPC64();
5134 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5135
5136 unsigned dest = MI->getOperand(0).getReg();
5137 unsigned ptrA = MI->getOperand(1).getReg();
5138 unsigned ptrB = MI->getOperand(2).getReg();
5139 unsigned oldval = MI->getOperand(3).getReg();
5140 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005141 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005142
5143 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5144 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5145 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5146 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5147 F->insert(It, loop1MBB);
5148 F->insert(It, loop2MBB);
5149 F->insert(It, midMBB);
5150 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005151 exitMBB->splice(exitMBB->begin(), BB,
5152 llvm::next(MachineBasicBlock::iterator(MI)),
5153 BB->end());
5154 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005155
5156 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005157 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005158 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5159 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005160 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5161 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5162 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5163 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5164 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5165 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5166 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5167 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5168 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5169 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5170 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5171 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5172 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5173 unsigned Ptr1Reg;
5174 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005175 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005176 // thisMBB:
5177 // ...
5178 // fallthrough --> loopMBB
5179 BB->addSuccessor(loop1MBB);
5180
5181 // The 4-byte load must be aligned, while a char or short may be
5182 // anywhere in the word. Hence all this nasty bookkeeping code.
5183 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5184 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005185 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005186 // rlwinm ptr, ptr1, 0, 0, 29
5187 // slw newval2, newval, shift
5188 // slw oldval2, oldval,shift
5189 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5190 // slw mask, mask2, shift
5191 // and newval3, newval2, mask
5192 // and oldval3, oldval2, mask
5193 // loop1MBB:
5194 // lwarx tmpDest, ptr
5195 // and tmp, tmpDest, mask
5196 // cmpw tmp, oldval3
5197 // bne- midMBB
5198 // loop2MBB:
5199 // andc tmp2, tmpDest, mask
5200 // or tmp4, tmp2, newval3
5201 // stwcx. tmp4, ptr
5202 // bne- loop1MBB
5203 // b exitBB
5204 // midMBB:
5205 // stwcx. tmpDest, ptr
5206 // exitBB:
5207 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005208 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005209 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005210 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005211 .addReg(ptrA).addReg(ptrB);
5212 } else {
5213 Ptr1Reg = ptrB;
5214 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005215 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005216 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005217 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005218 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5219 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005220 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005221 .addReg(Ptr1Reg).addImm(0).addImm(61);
5222 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005223 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005224 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005225 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005226 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005227 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005228 .addReg(oldval).addReg(ShiftReg);
5229 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005230 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005231 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005232 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5233 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5234 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005235 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005236 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005237 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005238 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005239 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005240 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005241 .addReg(OldVal2Reg).addReg(MaskReg);
5242
5243 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005244 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005245 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005246 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5247 .addReg(TmpDestReg).addReg(MaskReg);
5248 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005249 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005250 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005251 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5252 BB->addSuccessor(loop2MBB);
5253 BB->addSuccessor(midMBB);
5254
5255 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005256 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5257 .addReg(TmpDestReg).addReg(MaskReg);
5258 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5259 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5260 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005261 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005262 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005263 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005264 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005265 BB->addSuccessor(loop1MBB);
5266 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005267
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005268 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005269 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005270 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005271 BB->addSuccessor(exitMBB);
5272
5273 // exitMBB:
5274 // ...
5275 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005276 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5277 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005278 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005279 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005280 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005281
Dan Gohman14152b42010-07-06 20:24:04 +00005282 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005283 return BB;
5284}
5285
Chris Lattner1a635d62006-04-14 06:01:58 +00005286//===----------------------------------------------------------------------===//
5287// Target Optimization Hooks
5288//===----------------------------------------------------------------------===//
5289
Duncan Sands25cf2272008-11-24 14:53:14 +00005290SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5291 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005292 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005293 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005294 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005295 switch (N->getOpcode()) {
5296 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005297 case PPCISD::SHL:
5298 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005299 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005300 return N->getOperand(0);
5301 }
5302 break;
5303 case PPCISD::SRL:
5304 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005305 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005306 return N->getOperand(0);
5307 }
5308 break;
5309 case PPCISD::SRA:
5310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005311 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005312 C->isAllOnesValue()) // -1 >>s V -> -1.
5313 return N->getOperand(0);
5314 }
5315 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005316
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005317 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005318 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005319 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5320 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5321 // We allow the src/dst to be either f32/f64, but the intermediate
5322 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005323 if (N->getOperand(0).getValueType() == MVT::i64 &&
5324 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005325 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 if (Val.getValueType() == MVT::f32) {
5327 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005328 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005330
Owen Anderson825b72b2009-08-11 20:47:22 +00005331 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005332 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005333 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005334 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005335 if (N->getValueType(0) == MVT::f32) {
5336 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005337 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005338 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005339 }
5340 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005342 // If the intermediate type is i32, we can avoid the load/store here
5343 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005344 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005345 }
5346 }
5347 break;
Chris Lattner51269842006-03-01 05:50:56 +00005348 case ISD::STORE:
5349 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5350 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005351 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005352 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 N->getOperand(1).getValueType() == MVT::i32 &&
5354 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005355 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005356 if (Val.getValueType() == MVT::f32) {
5357 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005358 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005359 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005361 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005362
Owen Anderson825b72b2009-08-11 20:47:22 +00005363 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005364 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005365 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005366 return Val;
5367 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005368
Chris Lattnerd9989382006-07-10 20:56:58 +00005369 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005370 if (cast<StoreSDNode>(N)->isUnindexed() &&
5371 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005372 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 (N->getOperand(1).getValueType() == MVT::i32 ||
5374 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005375 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005376 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 if (BSwapOp.getValueType() == MVT::i16)
5378 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005379
Dan Gohmanc76909a2009-09-25 20:36:54 +00005380 SDValue Ops[] = {
5381 N->getOperand(0), BSwapOp, N->getOperand(2),
5382 DAG.getValueType(N->getOperand(1).getValueType())
5383 };
5384 return
5385 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5386 Ops, array_lengthof(Ops),
5387 cast<StoreSDNode>(N)->getMemoryVT(),
5388 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005389 }
5390 break;
5391 case ISD::BSWAP:
5392 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005393 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005394 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005395 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005396 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005397 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005398 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005399 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005400 LD->getChain(), // Chain
5401 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005402 DAG.getValueType(N->getValueType(0)) // VT
5403 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005404 SDValue BSLoad =
5405 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5406 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5407 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005408
Scott Michelfdc40a02009-02-17 22:15:04 +00005409 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 if (N->getValueType(0) == MVT::i16)
5412 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005413
Chris Lattnerd9989382006-07-10 20:56:58 +00005414 // First, combine the bswap away. This makes the value produced by the
5415 // load dead.
5416 DCI.CombineTo(N, ResVal);
5417
5418 // Next, combine the load away, we give it a bogus result value but a real
5419 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005420 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005421
Chris Lattnerd9989382006-07-10 20:56:58 +00005422 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005423 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005424 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005425
Chris Lattner51269842006-03-01 05:50:56 +00005426 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005427 case PPCISD::VCMP: {
5428 // If a VCMPo node already exists with exactly the same operands as this
5429 // node, use its result instead of this node (VCMPo computes both a CR6 and
5430 // a normal output).
5431 //
5432 if (!N->getOperand(0).hasOneUse() &&
5433 !N->getOperand(1).hasOneUse() &&
5434 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005435
Chris Lattner4468c222006-03-31 06:02:07 +00005436 // Scan all of the users of the LHS, looking for VCMPo's that match.
5437 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005438
Gabor Greifba36cb52008-08-28 21:40:38 +00005439 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005440 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5441 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005442 if (UI->getOpcode() == PPCISD::VCMPo &&
5443 UI->getOperand(1) == N->getOperand(1) &&
5444 UI->getOperand(2) == N->getOperand(2) &&
5445 UI->getOperand(0) == N->getOperand(0)) {
5446 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005447 break;
5448 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005449
Chris Lattner00901202006-04-18 18:28:22 +00005450 // If there is no VCMPo node, or if the flag value has a single use, don't
5451 // transform this.
5452 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5453 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005454
5455 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005456 // chain, this transformation is more complex. Note that multiple things
5457 // could use the value result, which we should ignore.
5458 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005459 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005460 FlagUser == 0; ++UI) {
5461 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005462 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005463 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005464 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005465 FlagUser = User;
5466 break;
5467 }
5468 }
5469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005470
Chris Lattner00901202006-04-18 18:28:22 +00005471 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5472 // give up for right now.
5473 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005474 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005475 }
5476 break;
5477 }
Chris Lattner90564f22006-04-18 17:59:36 +00005478 case ISD::BR_CC: {
5479 // If this is a branch on an altivec predicate comparison, lower this so
5480 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5481 // lowering is done pre-legalize, because the legalizer lowers the predicate
5482 // compare down to code that is difficult to reassemble.
5483 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005484 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005485 int CompareOpc;
5486 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Chris Lattner90564f22006-04-18 17:59:36 +00005488 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5489 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5490 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5491 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattner90564f22006-04-18 17:59:36 +00005493 // If this is a comparison against something other than 0/1, then we know
5494 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005495 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005496 if (Val != 0 && Val != 1) {
5497 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5498 return N->getOperand(0);
5499 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005501 N->getOperand(0), N->getOperand(4));
5502 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005503
Chris Lattner90564f22006-04-18 17:59:36 +00005504 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Chris Lattner90564f22006-04-18 17:59:36 +00005506 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005507 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005508 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005509 LHS.getOperand(2), // LHS of compare
5510 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005511 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005512 };
Chris Lattner90564f22006-04-18 17:59:36 +00005513 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005514 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005515 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Chris Lattner90564f22006-04-18 17:59:36 +00005517 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005518 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005519 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005520 default: // Can't happen, don't crash on invalid number though.
5521 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005522 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005523 break;
5524 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005525 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005526 break;
5527 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005528 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005529 break;
5530 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005531 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005532 break;
5533 }
5534
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5536 DAG.getConstant(CompOpc, MVT::i32),
5537 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005538 N->getOperand(4), CompNode.getValue(1));
5539 }
5540 break;
5541 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005542 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005543
Dan Gohman475871a2008-07-27 21:46:04 +00005544 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005545}
5546
Chris Lattner1a635d62006-04-14 06:01:58 +00005547//===----------------------------------------------------------------------===//
5548// Inline Assembly Support
5549//===----------------------------------------------------------------------===//
5550
Dan Gohman475871a2008-07-27 21:46:04 +00005551void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005552 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005553 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005554 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005555 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005556 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005557 switch (Op.getOpcode()) {
5558 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005559 case PPCISD::LBRX: {
5560 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005561 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005562 KnownZero = 0xFFFF0000;
5563 break;
5564 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005565 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005566 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005567 default: break;
5568 case Intrinsic::ppc_altivec_vcmpbfp_p:
5569 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5570 case Intrinsic::ppc_altivec_vcmpequb_p:
5571 case Intrinsic::ppc_altivec_vcmpequh_p:
5572 case Intrinsic::ppc_altivec_vcmpequw_p:
5573 case Intrinsic::ppc_altivec_vcmpgefp_p:
5574 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5575 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5576 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5577 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5578 case Intrinsic::ppc_altivec_vcmpgtub_p:
5579 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5580 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5581 KnownZero = ~1U; // All bits but the low one are known to be zero.
5582 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005583 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005584 }
5585 }
5586}
5587
5588
Chris Lattner4234f572007-03-25 02:14:49 +00005589/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005590/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005591PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005592PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5593 if (Constraint.size() == 1) {
5594 switch (Constraint[0]) {
5595 default: break;
5596 case 'b':
5597 case 'r':
5598 case 'f':
5599 case 'v':
5600 case 'y':
5601 return C_RegisterClass;
5602 }
5603 }
5604 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005605}
5606
John Thompson44ab89e2010-10-29 17:29:13 +00005607/// Examine constraint type and operand type and determine a weight value.
5608/// This object must already have been set up with the operand type
5609/// and the current alternative constraint selected.
5610TargetLowering::ConstraintWeight
5611PPCTargetLowering::getSingleConstraintMatchWeight(
5612 AsmOperandInfo &info, const char *constraint) const {
5613 ConstraintWeight weight = CW_Invalid;
5614 Value *CallOperandVal = info.CallOperandVal;
5615 // If we don't have a value, we can't do a match,
5616 // but allow it at the lowest weight.
5617 if (CallOperandVal == NULL)
5618 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005619 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005620 // Look at the constraint type.
5621 switch (*constraint) {
5622 default:
5623 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5624 break;
5625 case 'b':
5626 if (type->isIntegerTy())
5627 weight = CW_Register;
5628 break;
5629 case 'f':
5630 if (type->isFloatTy())
5631 weight = CW_Register;
5632 break;
5633 case 'd':
5634 if (type->isDoubleTy())
5635 weight = CW_Register;
5636 break;
5637 case 'v':
5638 if (type->isVectorTy())
5639 weight = CW_Register;
5640 break;
5641 case 'y':
5642 weight = CW_Register;
5643 break;
5644 }
5645 return weight;
5646}
5647
Scott Michelfdc40a02009-02-17 22:15:04 +00005648std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005649PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005650 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005651 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005652 // GCC RS6000 Constraint Letters
5653 switch (Constraint[0]) {
5654 case 'b': // R1-R31
5655 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005657 return std::make_pair(0U, &PPC::G8RCRegClass);
5658 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005659 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005661 return std::make_pair(0U, &PPC::F4RCRegClass);
5662 if (VT == MVT::f64)
5663 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005664 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005665 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005666 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005667 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005668 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005669 }
5670 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005671
Chris Lattner331d1bc2006-11-02 01:44:04 +00005672 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005673}
Chris Lattner763317d2006-02-07 00:47:13 +00005674
Chris Lattner331d1bc2006-11-02 01:44:04 +00005675
Chris Lattner48884cd2007-08-25 00:47:38 +00005676/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005677/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005678void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005679 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005680 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005681 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005682 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005683
Eric Christopher100c8332011-06-02 23:16:42 +00005684 // Only support length 1 constraints.
5685 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005686
Eric Christopher100c8332011-06-02 23:16:42 +00005687 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005688 switch (Letter) {
5689 default: break;
5690 case 'I':
5691 case 'J':
5692 case 'K':
5693 case 'L':
5694 case 'M':
5695 case 'N':
5696 case 'O':
5697 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005698 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005699 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005700 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005701 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005702 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005703 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005704 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005705 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005706 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005707 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5708 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005709 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005710 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005711 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005712 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005713 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005714 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005715 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005716 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005717 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005718 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005719 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005720 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005721 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005722 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005723 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005724 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005725 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005726 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005727 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005728 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005729 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005730 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005731 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005732 }
5733 break;
5734 }
5735 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005736
Gabor Greifba36cb52008-08-28 21:40:38 +00005737 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005738 Ops.push_back(Result);
5739 return;
5740 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005741
Chris Lattner763317d2006-02-07 00:47:13 +00005742 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005743 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005744}
Evan Chengc4c62572006-03-13 23:20:37 +00005745
Chris Lattnerc9addb72007-03-30 23:15:24 +00005746// isLegalAddressingMode - Return true if the addressing mode represented
5747// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005748bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005749 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005750 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005751
Chris Lattnerc9addb72007-03-30 23:15:24 +00005752 // PPC allows a sign-extended 16-bit immediate field.
5753 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5754 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005755
Chris Lattnerc9addb72007-03-30 23:15:24 +00005756 // No global is ever allowed as a base.
5757 if (AM.BaseGV)
5758 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005759
5760 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005761 switch (AM.Scale) {
5762 case 0: // "r+i" or just "i", depending on HasBaseReg.
5763 break;
5764 case 1:
5765 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5766 return false;
5767 // Otherwise we have r+r or r+i.
5768 break;
5769 case 2:
5770 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5771 return false;
5772 // Allow 2*r as r+r.
5773 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005774 default:
5775 // No other scales are supported.
5776 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005778
Chris Lattnerc9addb72007-03-30 23:15:24 +00005779 return true;
5780}
5781
Evan Chengc4c62572006-03-13 23:20:37 +00005782/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005783/// as the offset of the target addressing mode for load / store of the
5784/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005785bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005786 // PPC allows a sign-extended 16-bit immediate field.
5787 return (V > -(1 << 16) && V < (1 << 16)-1);
5788}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005789
Craig Topperc89c7442012-03-27 07:21:54 +00005790bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005791 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005792}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005793
Dan Gohmand858e902010-04-17 15:26:15 +00005794SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5795 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005796 MachineFunction &MF = DAG.getMachineFunction();
5797 MachineFrameInfo *MFI = MF.getFrameInfo();
5798 MFI->setReturnAddressIsTaken(true);
5799
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005800 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005801 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005802
Dale Johannesen08673d22010-05-03 22:59:34 +00005803 // Make sure the function does not optimize away the store of the RA to
5804 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005805 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005806 FuncInfo->setLRStoreRequired();
5807 bool isPPC64 = PPCSubTarget.isPPC64();
5808 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5809
5810 if (Depth > 0) {
5811 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5812 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005813
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005814 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005815 isPPC64? MVT::i64 : MVT::i32);
5816 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5817 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5818 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005819 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005820 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005821
Chris Lattner3fc027d2007-12-08 06:59:59 +00005822 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005823 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005824 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005825 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005826}
5827
Dan Gohmand858e902010-04-17 15:26:15 +00005828SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5829 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005830 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005831 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005832
Owen Andersone50ed302009-08-10 22:56:29 +00005833 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005835
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005836 MachineFunction &MF = DAG.getMachineFunction();
5837 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005838 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005839 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5840 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005841 MFI->getStackSize() &&
5842 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5843 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5844 (is31 ? PPC::R31 : PPC::R1);
5845 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5846 PtrVT);
5847 while (Depth--)
5848 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005849 FrameAddr, MachinePointerInfo(), false, false,
5850 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005851 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005852}
Dan Gohman54aeea32008-10-21 03:41:46 +00005853
5854bool
5855PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5856 // The PowerPC target isn't yet aware of offsets.
5857 return false;
5858}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005859
Evan Cheng42642d02010-04-01 20:10:42 +00005860/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005861/// and store operations as a result of memset, memcpy, and memmove
5862/// lowering. If DstAlign is zero that means it's safe to destination
5863/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5864/// means there isn't a need to check it against alignment requirement,
5865/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005866/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005867/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005868/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5869/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005870/// It returns EVT::Other if the type should be determined using generic
5871/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005872EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5873 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005874 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005875 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005876 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005877 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005879 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005881 }
5882}
Hal Finkel3f31d492012-04-01 19:23:08 +00005883
5884Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005885 if (DisableILPPref)
5886 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005887
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005888 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005889}
5890