blob: 99d8b3af649ca3d1e38ef0e4ccc32cc60f8ac36f [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbach862019c2011-10-18 23:02:30 +000077def VecListOneDAsmOperand : AsmOperandClass {
78 let Name = "VecListOneD";
79 let ParserMethod = "parseVectorList";
80}
81def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
82 let ParserMatchClass = VecListOneDAsmOperand;
83}
Jim Grosbach280dfad2011-10-21 18:54:25 +000084// Register list of two sequential D registers.
85def VecListTwoDAsmOperand : AsmOperandClass {
86 let Name = "VecListTwoD";
87 let ParserMethod = "parseVectorList";
88}
89def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
90 let ParserMatchClass = VecListTwoDAsmOperand;
91}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000092// Register list of three sequential D registers.
93def VecListThreeDAsmOperand : AsmOperandClass {
94 let Name = "VecListThreeD";
95 let ParserMethod = "parseVectorList";
96}
97def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
98 let ParserMatchClass = VecListThreeDAsmOperand;
99}
Jim Grosbachb6310312011-10-21 20:35:01 +0000100// Register list of four sequential D registers.
101def VecListFourDAsmOperand : AsmOperandClass {
102 let Name = "VecListFourD";
103 let ParserMethod = "parseVectorList";
104}
105def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
106 let ParserMatchClass = VecListFourDAsmOperand;
107}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000108// Register list of two D registers spaced by 2 (two sequential Q registers).
109def VecListTwoQAsmOperand : AsmOperandClass {
110 let Name = "VecListTwoQ";
111 let ParserMethod = "parseVectorList";
112}
113def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
114 let ParserMatchClass = VecListTwoQAsmOperand;
115}
Jim Grosbach862019c2011-10-18 23:02:30 +0000116
Bob Wilson5bafff32009-06-22 23:27:02 +0000117//===----------------------------------------------------------------------===//
118// NEON-specific DAG Nodes.
119//===----------------------------------------------------------------------===//
120
121def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000122def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000123
124def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000125def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
128def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
130def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000131def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
132def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000133def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
134def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
135
136// Types for vector shift by immediates. The "SHX" version is for long and
137// narrow operations where the source and destination vectors have different
138// types. The "SHINS" version is for shift and insert operations.
139def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisVT<2, i32>]>;
141def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
142 SDTCisVT<2, i32>]>;
143def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
144 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
145
146def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
147def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
148def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
149def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
150def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
151def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
152def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
153
154def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
155def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
156def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
157
158def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
159def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
160def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
161def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
162def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
163def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
164
165def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
166def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
167def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
168
169def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
170def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
171
172def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
173 SDTCisVT<2, i32>]>;
174def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
175def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
176
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000177def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
178def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
179def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000180def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000181
Owen Andersond9668172010-11-03 22:44:51 +0000182def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
183 SDTCisVT<2, i32>]>;
184def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000185def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000186
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000187def NEONvbsl : SDNode<"ARMISD::VBSL",
188 SDTypeProfile<1, 3, [SDTCisVec<0>,
189 SDTCisSameAs<0, 1>,
190 SDTCisSameAs<0, 2>,
191 SDTCisSameAs<0, 3>]>>;
192
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000193def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
194
Bob Wilson0ce37102009-08-14 05:08:32 +0000195// VDUPLANE can produce a quad-register result from a double-register source,
196// so the result is not constrained to match the source.
197def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
198 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
199 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000200
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000201def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
202 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
203def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
204
Bob Wilsond8e17572009-08-12 22:31:50 +0000205def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
206def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
207def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
208def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
209
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000210def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000211 SDTCisSameAs<0, 2>,
212 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000213def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
214def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
215def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000216
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000217def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
218 SDTCisSameAs<1, 2>]>;
219def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
220def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
221
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000222def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
223 SDTCisSameAs<0, 2>]>;
224def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
225def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
226
Bob Wilsoncba270d2010-07-13 21:16:48 +0000227def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
228 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000229 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000230 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
231 return (EltBits == 32 && EltVal == 0);
232}]>;
233
234def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
235 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000236 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000237 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
238 return (EltBits == 8 && EltVal == 0xff);
239}]>;
240
Bob Wilson5bafff32009-06-22 23:27:02 +0000241//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000242// NEON load / store instructions
243//===----------------------------------------------------------------------===//
244
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000245// Use VLDM to load a Q register as a D register pair.
246// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247def VLDMQIA
248 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
249 IIC_fpLoad_m, "",
250 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000251
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000252// Use VSTM to store a Q register as a D register pair.
253// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000254def VSTMQIA
255 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
256 IIC_fpStore_m, "",
257 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000258
Bob Wilsonffde0802010-09-02 16:00:54 +0000259// Classes for VLD* pseudo-instructions with multi-register operands.
260// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000261class VLDQPseudo<InstrItinClass itin>
262 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
263class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000264 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000265 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000266 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000267class VLDQWBfixedPseudo<InstrItinClass itin>
268 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
269 (ins addrmode6:$addr), itin,
270 "$addr.addr = $wb">;
271class VLDQWBregisterPseudo<InstrItinClass itin>
272 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
273 (ins addrmode6:$addr, rGPR:$offset), itin,
274 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000275class VLDQQPseudo<InstrItinClass itin>
276 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
277class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000278 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000280 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000281class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000282 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
283 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000284class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000285 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000286 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000287 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000288
Bob Wilson2a0e9742010-11-27 06:35:16 +0000289let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
290
Bob Wilson205a5ca2009-07-08 18:11:30 +0000291// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000292class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000293 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000294 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000295 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000296 let Rm = 0b1111;
297 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000298 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000299}
Bob Wilson621f1952010-03-23 05:25:43 +0000300class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000301 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000302 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000303 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000304 let Rm = 0b1111;
305 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000306 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000307}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
310def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
311def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
312def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000313
Owen Andersond9aa7d32010-11-02 00:05:05 +0000314def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
315def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
316def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
317def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000318
Evan Chengd2ca8132010-10-09 01:03:04 +0000319def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
320def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
321def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
322def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000323
Bob Wilson99493b22010-03-20 17:59:03 +0000324// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000325multiclass VLD1DWB<bits<4> op7_4, string Dt> {
326 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
327 (ins addrmode6:$Rn), IIC_VLD1u,
328 "vld1", Dt, "$Vd, $Rn!",
329 "$Rn.addr = $wb", []> {
330 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
331 let Inst{4} = Rn{4};
332 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000333 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000334 }
335 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
336 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
337 "vld1", Dt, "$Vd, $Rn, $Rm",
338 "$Rn.addr = $wb", []> {
339 let Inst{4} = Rn{4};
340 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000341 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000342 }
Owen Andersone85bd772010-11-02 00:24:52 +0000343}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000344multiclass VLD1QWB<bits<4> op7_4, string Dt> {
345 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
346 (ins addrmode6:$Rn), IIC_VLD1x2u,
347 "vld1", Dt, "$Vd, $Rn!",
348 "$Rn.addr = $wb", []> {
349 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
350 let Inst{5-4} = Rn{5-4};
351 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000352 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000353 }
354 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
355 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
356 "vld1", Dt, "$Vd, $Rn, $Rm",
357 "$Rn.addr = $wb", []> {
358 let Inst{5-4} = Rn{5-4};
359 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000360 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000361 }
Owen Andersone85bd772010-11-02 00:24:52 +0000362}
Bob Wilson99493b22010-03-20 17:59:03 +0000363
Jim Grosbach10b90a92011-10-24 21:45:13 +0000364defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
365defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
366defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
367defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
368defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
369defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
370defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
371defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000372
Jim Grosbach10b90a92011-10-24 21:45:13 +0000373def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
374def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
375def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
376def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
377def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
378def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
379def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
380def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000381
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000382// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000383class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000384 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000385 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000386 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000387 let Rm = 0b1111;
388 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000390}
Jim Grosbach59216752011-10-24 23:26:05 +0000391multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
392 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
393 (ins addrmode6:$Rn), IIC_VLD1x2u,
394 "vld1", Dt, "$Vd, $Rn!",
395 "$Rn.addr = $wb", []> {
396 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000397 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000398 let DecoderMethod = "DecodeVLDInstruction";
399 let AsmMatchConverter = "cvtVLDwbFixed";
400 }
401 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
402 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
403 "vld1", Dt, "$Vd, $Rn, $Rm",
404 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000405 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000406 let DecoderMethod = "DecodeVLDInstruction";
407 let AsmMatchConverter = "cvtVLDwbRegister";
408 }
Owen Andersone85bd772010-11-02 00:24:52 +0000409}
Bob Wilson052ba452010-03-22 18:22:06 +0000410
Owen Andersone85bd772010-11-02 00:24:52 +0000411def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
412def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
413def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
414def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000415
Jim Grosbach59216752011-10-24 23:26:05 +0000416defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
417defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
418defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
419defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000420
Jim Grosbach59216752011-10-24 23:26:05 +0000421def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000422
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000423// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000424class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000425 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000426 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000427 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000428 let Rm = 0b1111;
429 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000431}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000432multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
433 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
434 (ins addrmode6:$Rn), IIC_VLD1x2u,
435 "vld1", Dt, "$Vd, $Rn!",
436 "$Rn.addr = $wb", []> {
437 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
438 let Inst{5-4} = Rn{5-4};
439 let DecoderMethod = "DecodeVLDInstruction";
440 let AsmMatchConverter = "cvtVLDwbFixed";
441 }
442 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
443 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
444 "vld1", Dt, "$Vd, $Rn, $Rm",
445 "$Rn.addr = $wb", []> {
446 let Inst{5-4} = Rn{5-4};
447 let DecoderMethod = "DecodeVLDInstruction";
448 let AsmMatchConverter = "cvtVLDwbRegister";
449 }
Owen Andersone85bd772010-11-02 00:24:52 +0000450}
Johnny Chend7283d92010-02-23 20:51:23 +0000451
Owen Andersone85bd772010-11-02 00:24:52 +0000452def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
453def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
454def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
455def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000456
Jim Grosbach399cdca2011-10-25 00:14:01 +0000457defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
458defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
459defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
460defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000461
Jim Grosbach399cdca2011-10-25 00:14:01 +0000462def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000463
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000464// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000465class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
466 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000467 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000468 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000469 let Rm = 0b1111;
470 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000472}
Jim Grosbach224180e2011-10-21 23:58:57 +0000473class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000474 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000475 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000476 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000477 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000478 let Rm = 0b1111;
479 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000481}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000482
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000483def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
484def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
485def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000486
Jim Grosbach224180e2011-10-21 23:58:57 +0000487def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
488def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
489def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000490
Bob Wilson9d84fb32010-09-14 20:59:49 +0000491def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
492def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
493def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000494
Evan Chengd2ca8132010-10-09 01:03:04 +0000495def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
496def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
497def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000498
Bob Wilson92cb9322010-03-20 20:10:51 +0000499// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000500class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
501 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000502 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000503 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000504 "$Rn.addr = $wb", []> {
505 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000507}
Jim Grosbach224180e2011-10-21 23:58:57 +0000508class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000509 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000510 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000511 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000512 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000513 "$Rn.addr = $wb", []> {
514 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000515 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000516}
Bob Wilson92cb9322010-03-20 20:10:51 +0000517
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000518def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
519def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
520def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000521
Jim Grosbach224180e2011-10-21 23:58:57 +0000522def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
523def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
524def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000525
Evan Chengd2ca8132010-10-09 01:03:04 +0000526def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
527def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
528def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000529
Evan Chengd2ca8132010-10-09 01:03:04 +0000530def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
531def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
532def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000533
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000534// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000535def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
536def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
537def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
538def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
539def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
540def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000541
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000542// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000543class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000544 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000545 (ins addrmode6:$Rn), IIC_VLD3,
546 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
547 let Rm = 0b1111;
548 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000549 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000550}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000551
Owen Andersoncf667be2010-11-02 01:24:55 +0000552def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
553def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
554def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000555
Bob Wilson9d84fb32010-09-14 20:59:49 +0000556def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
557def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
558def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000559
Bob Wilson92cb9322010-03-20 20:10:51 +0000560// ...with address register writeback:
561class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
562 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000563 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
565 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
566 "$Rn.addr = $wb", []> {
567 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000568 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000569}
Bob Wilson92cb9322010-03-20 20:10:51 +0000570
Owen Andersoncf667be2010-11-02 01:24:55 +0000571def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
572def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
573def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000574
Evan Cheng84f69e82010-10-09 01:45:34 +0000575def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
576def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
577def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000578
Bob Wilson7de68142011-02-07 17:43:15 +0000579// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000580def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
581def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
582def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
583def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
584def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
585def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000586
Evan Cheng84f69e82010-10-09 01:45:34 +0000587def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
588def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
589def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000590
Bob Wilson92cb9322010-03-20 20:10:51 +0000591// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000592def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
593def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
594def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
595
Evan Cheng84f69e82010-10-09 01:45:34 +0000596def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
597def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
598def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000599
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000600// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000601class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
602 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000603 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000604 (ins addrmode6:$Rn), IIC_VLD4,
605 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
606 let Rm = 0b1111;
607 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000608 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000609}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000610
Owen Andersoncf667be2010-11-02 01:24:55 +0000611def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
612def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
613def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000614
Bob Wilson9d84fb32010-09-14 20:59:49 +0000615def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
616def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
617def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000618
Bob Wilson92cb9322010-03-20 20:10:51 +0000619// ...with address register writeback:
620class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
621 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000622 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000623 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000624 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
625 "$Rn.addr = $wb", []> {
626 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000627 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000628}
Bob Wilson92cb9322010-03-20 20:10:51 +0000629
Owen Andersoncf667be2010-11-02 01:24:55 +0000630def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
631def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
632def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000633
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000634def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
635def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
636def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000637
Bob Wilson7de68142011-02-07 17:43:15 +0000638// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000639def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
640def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
641def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
642def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
643def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
644def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000645
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000646def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
647def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
648def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000649
Bob Wilson92cb9322010-03-20 20:10:51 +0000650// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000651def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
652def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
653def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
654
655def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
656def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
657def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000658
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000659} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
660
Bob Wilson8466fa12010-09-13 23:01:35 +0000661// Classes for VLD*LN pseudo-instructions with multi-register operands.
662// These are expanded to real instructions after register allocation.
663class VLDQLNPseudo<InstrItinClass itin>
664 : PseudoNLdSt<(outs QPR:$dst),
665 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
666 itin, "$src = $dst">;
667class VLDQLNWBPseudo<InstrItinClass itin>
668 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
669 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
670 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
671class VLDQQLNPseudo<InstrItinClass itin>
672 : PseudoNLdSt<(outs QQPR:$dst),
673 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
674 itin, "$src = $dst">;
675class VLDQQLNWBPseudo<InstrItinClass itin>
676 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
677 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
678 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
679class VLDQQQQLNPseudo<InstrItinClass itin>
680 : PseudoNLdSt<(outs QQQQPR:$dst),
681 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
682 itin, "$src = $dst">;
683class VLDQQQQLNWBPseudo<InstrItinClass itin>
684 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
685 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
686 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
687
Bob Wilsonb07c1712009-10-07 21:53:04 +0000688// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000689class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
690 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000691 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000692 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
693 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000694 "$src = $Vd",
695 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000696 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000698 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000699 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700}
Mon P Wang183c6272011-05-09 17:47:27 +0000701class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
702 PatFrag LoadOp>
703 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
704 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
705 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
706 "$src = $Vd",
707 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
708 (i32 (LoadOp addrmode6oneL32:$Rn)),
709 imm:$lane))]> {
710 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000711 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000712}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000713class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
714 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
715 (i32 (LoadOp addrmode6:$addr)),
716 imm:$lane))];
717}
718
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000719def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
720 let Inst{7-5} = lane{2-0};
721}
722def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
723 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Mon P Wang183c6272011-05-09 17:47:27 +0000726def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 let Inst{5} = Rn{4};
729 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000731
732def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
733def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
734def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
735
Bob Wilson746fa172010-12-10 22:13:32 +0000736def : Pat<(vector_insert (v2f32 DPR:$src),
737 (f32 (load addrmode6:$addr)), imm:$lane),
738 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
739def : Pat<(vector_insert (v4f32 QPR:$src),
740 (f32 (load addrmode6:$addr)), imm:$lane),
741 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
742
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000743let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
744
745// ...with address register writeback:
746class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000747 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000749 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000750 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000751 "$src = $Vd, $Rn.addr = $wb", []> {
752 let DecoderMethod = "DecodeVLD1LN";
753}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000754
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000755def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
756 let Inst{7-5} = lane{2-0};
757}
758def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
759 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
762def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
763 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{5} = Rn{4};
765 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000767
768def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
769def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
770def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000771
Bob Wilson243fcc52009-09-01 04:26:28 +0000772// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000773class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000774 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
776 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000777 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000778 let Rm = 0b1111;
779 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000780 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000781}
Bob Wilson243fcc52009-09-01 04:26:28 +0000782
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000783def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
784 let Inst{7-5} = lane{2-0};
785}
786def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
787 let Inst{7-6} = lane{1-0};
788}
789def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
790 let Inst{7} = lane{0};
791}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000792
Evan Chengd2ca8132010-10-09 01:03:04 +0000793def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
794def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
795def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000796
Bob Wilson41315282010-03-20 20:39:53 +0000797// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000798def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
799 let Inst{7-6} = lane{1-0};
800}
801def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
802 let Inst{7} = lane{0};
803}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000804
Evan Chengd2ca8132010-10-09 01:03:04 +0000805def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
806def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000807
Bob Wilsona1023642010-03-20 20:47:18 +0000808// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000809class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000810 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000811 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000812 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000813 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
814 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
815 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000816 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000817}
Bob Wilsona1023642010-03-20 20:47:18 +0000818
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000819def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
820 let Inst{7-5} = lane{2-0};
821}
822def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
823 let Inst{7-6} = lane{1-0};
824}
825def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
826 let Inst{7} = lane{0};
827}
Bob Wilsona1023642010-03-20 20:47:18 +0000828
Evan Chengd2ca8132010-10-09 01:03:04 +0000829def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
830def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
831def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000832
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
834 let Inst{7-6} = lane{1-0};
835}
836def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
837 let Inst{7} = lane{0};
838}
Bob Wilsona1023642010-03-20 20:47:18 +0000839
Evan Chengd2ca8132010-10-09 01:03:04 +0000840def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
841def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000842
Bob Wilson243fcc52009-09-01 04:26:28 +0000843// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000844class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000845 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000846 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000847 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000848 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000849 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000850 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000851 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852}
Bob Wilson243fcc52009-09-01 04:26:28 +0000853
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000854def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
855 let Inst{7-5} = lane{2-0};
856}
857def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
858 let Inst{7-6} = lane{1-0};
859}
860def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
861 let Inst{7} = lane{0};
862}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000863
Evan Cheng84f69e82010-10-09 01:45:34 +0000864def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
865def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
866def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000867
Bob Wilson41315282010-03-20 20:39:53 +0000868// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000869def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
870 let Inst{7-6} = lane{1-0};
871}
872def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
873 let Inst{7} = lane{0};
874}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000875
Evan Cheng84f69e82010-10-09 01:45:34 +0000876def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
877def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000878
Bob Wilsona1023642010-03-20 20:47:18 +0000879// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000880class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000881 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000882 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000883 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000884 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000885 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000886 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
887 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000888 []> {
889 let DecoderMethod = "DecodeVLD3LN";
890}
Bob Wilsona1023642010-03-20 20:47:18 +0000891
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000892def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
893 let Inst{7-5} = lane{2-0};
894}
895def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
896 let Inst{7-6} = lane{1-0};
897}
898def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
899 let Inst{7} = lane{0};
900}
Bob Wilsona1023642010-03-20 20:47:18 +0000901
Evan Cheng84f69e82010-10-09 01:45:34 +0000902def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
903def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
904def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000905
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000906def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
907 let Inst{7-6} = lane{1-0};
908}
909def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
910 let Inst{7} = lane{0};
911}
Bob Wilsona1023642010-03-20 20:47:18 +0000912
Evan Cheng84f69e82010-10-09 01:45:34 +0000913def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
914def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000915
Bob Wilson243fcc52009-09-01 04:26:28 +0000916// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000917class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000918 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000919 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000920 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000921 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000922 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000923 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000924 let Rm = 0b1111;
925 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000926 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000927}
Bob Wilson243fcc52009-09-01 04:26:28 +0000928
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000929def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
930 let Inst{7-5} = lane{2-0};
931}
932def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
933 let Inst{7-6} = lane{1-0};
934}
935def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
936 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000937 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000938}
Bob Wilson62e053e2009-10-08 22:53:57 +0000939
Evan Cheng10dc63f2010-10-09 04:07:58 +0000940def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
941def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
942def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000943
Bob Wilson41315282010-03-20 20:39:53 +0000944// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000945def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
946 let Inst{7-6} = lane{1-0};
947}
948def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
949 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000950 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000951}
Bob Wilson62e053e2009-10-08 22:53:57 +0000952
Evan Cheng10dc63f2010-10-09 04:07:58 +0000953def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
954def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000955
Bob Wilsona1023642010-03-20 20:47:18 +0000956// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000957class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000958 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000959 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000960 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000961 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000962 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000963"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
964"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000966 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000967 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000968}
Bob Wilsona1023642010-03-20 20:47:18 +0000969
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000970def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
971 let Inst{7-5} = lane{2-0};
972}
973def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
974 let Inst{7-6} = lane{1-0};
975}
976def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
977 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000978 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000979}
Bob Wilsona1023642010-03-20 20:47:18 +0000980
Evan Cheng10dc63f2010-10-09 04:07:58 +0000981def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
982def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
983def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000984
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000985def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
986 let Inst{7-6} = lane{1-0};
987}
988def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
989 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000990 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000991}
Bob Wilsona1023642010-03-20 20:47:18 +0000992
Evan Cheng10dc63f2010-10-09 04:07:58 +0000993def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
994def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000995
Bob Wilson2a0e9742010-11-27 06:35:16 +0000996} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
997
Bob Wilsonb07c1712009-10-07 21:53:04 +0000998// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000999class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001000 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +00001001 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001002 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001003 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001004 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001005 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001006}
1007class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1008 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001009 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001010}
1011
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001012def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1013def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1014def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001015
1016def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1017def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1018def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1019
Bob Wilson746fa172010-12-10 22:13:32 +00001020def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1021 (VLD1DUPd32 addrmode6:$addr)>;
1022def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1023 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1024
Bob Wilson2a0e9742010-11-27 06:35:16 +00001025let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1026
Bob Wilson20d55152010-12-10 22:13:24 +00001027class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001028 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001029 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001030 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1031 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001032 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001033 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001034}
1035
Bob Wilson20d55152010-12-10 22:13:24 +00001036def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1037def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1038def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001039
1040// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001041class VLD1DUPWB<bits<4> op7_4, string Dt>
1042 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001043 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001044 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1045 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001046 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001047}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001048class VLD1QDUPWB<bits<4> op7_4, string Dt>
1049 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001050 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001051 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1052 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001053 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001054}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001055
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001056def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1057def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1058def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001059
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001060def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1061def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1062def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001063
1064def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1065def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1066def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1067
Bob Wilsonb07c1712009-10-07 21:53:04 +00001068// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001069class VLD2DUP<bits<4> op7_4, string Dt>
1070 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001071 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001072 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1073 let Rm = 0b1111;
1074 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001075 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001076}
1077
1078def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1079def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1080def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1081
1082def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1083def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1084def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1085
1086// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001087def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1088def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1089def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001090
1091// ...with address register writeback:
1092class VLD2DUPWB<bits<4> op7_4, string Dt>
1093 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001094 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001095 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1096 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001097 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001098}
1099
1100def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1101def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1102def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1103
Bob Wilson173fb142010-11-30 00:00:38 +00001104def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1105def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1106def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001107
1108def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1109def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1110def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1111
Bob Wilsonb07c1712009-10-07 21:53:04 +00001112// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001113class VLD3DUP<bits<4> op7_4, string Dt>
1114 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001115 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001116 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1117 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001118 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001119 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001120}
1121
1122def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1123def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1124def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1125
1126def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1127def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1128def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1129
1130// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001131def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1132def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1133def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001134
1135// ...with address register writeback:
1136class VLD3DUPWB<bits<4> op7_4, string Dt>
1137 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001138 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001139 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1140 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001141 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001142 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001143}
1144
1145def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1146def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1147def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1148
Bob Wilson173fb142010-11-30 00:00:38 +00001149def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1150def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1151def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001152
1153def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1154def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1155def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1156
Bob Wilsonb07c1712009-10-07 21:53:04 +00001157// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001158class VLD4DUP<bits<4> op7_4, string Dt>
1159 : NLdSt<1, 0b10, 0b1111, op7_4,
1160 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001161 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001162 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1163 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001164 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001165 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001166}
1167
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001168def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1169def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1170def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001171
1172def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1173def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1174def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1175
1176// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001177def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1178def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1179def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001180
1181// ...with address register writeback:
1182class VLD4DUPWB<bits<4> op7_4, string Dt>
1183 : NLdSt<1, 0b10, 0b1111, op7_4,
1184 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001185 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001186 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001187 "$Rn.addr = $wb", []> {
1188 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001189 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001190}
1191
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001192def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1193def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1194def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1195
1196def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1197def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1198def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001199
1200def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1201def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1202def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1203
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001204} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001205
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001206let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001207
Bob Wilson709d5922010-08-25 23:27:42 +00001208// Classes for VST* pseudo-instructions with multi-register operands.
1209// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001210class VSTQPseudo<InstrItinClass itin>
1211 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1212class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001213 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001214 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001215 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001216class VSTQWBfixedPseudo<InstrItinClass itin>
1217 : PseudoNLdSt<(outs GPR:$wb),
1218 (ins addrmode6:$addr, QPR:$src), itin,
1219 "$addr.addr = $wb">;
1220class VSTQWBregisterPseudo<InstrItinClass itin>
1221 : PseudoNLdSt<(outs GPR:$wb),
1222 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1223 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001224class VSTQQPseudo<InstrItinClass itin>
1225 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1226class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001227 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001228 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001229 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001230class VSTQQQQPseudo<InstrItinClass itin>
1231 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001232class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001233 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001234 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001235 "$addr.addr = $wb">;
1236
Bob Wilson11d98992010-03-23 06:20:33 +00001237// VST1 : Vector Store (multiple single elements)
1238class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001239 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1240 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001241 let Rm = 0b1111;
1242 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001243 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001244}
Bob Wilson11d98992010-03-23 06:20:33 +00001245class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001246 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1247 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 let Rm = 0b1111;
1249 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001250 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001251}
Bob Wilson11d98992010-03-23 06:20:33 +00001252
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001253def VST1d8 : VST1D<{0,0,0,?}, "8">;
1254def VST1d16 : VST1D<{0,1,0,?}, "16">;
1255def VST1d32 : VST1D<{1,0,0,?}, "32">;
1256def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001257
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001258def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1259def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1260def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1261def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001262
Evan Cheng60ff8792010-10-11 22:03:18 +00001263def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1264def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1265def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1266def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001267
Bob Wilson25eb5012010-03-20 20:54:36 +00001268// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001269multiclass VST1DWB<bits<4> op7_4, string Dt> {
1270 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1271 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1272 "vst1", Dt, "$Vd, $Rn!",
1273 "$Rn.addr = $wb", []> {
1274 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1275 let Inst{4} = Rn{4};
1276 let DecoderMethod = "DecodeVSTInstruction";
1277 let AsmMatchConverter = "cvtVSTwbFixed";
1278 }
1279 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1280 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1281 IIC_VLD1u,
1282 "vst1", Dt, "$Vd, $Rn, $Rm",
1283 "$Rn.addr = $wb", []> {
1284 let Inst{4} = Rn{4};
1285 let DecoderMethod = "DecodeVSTInstruction";
1286 let AsmMatchConverter = "cvtVSTwbRegister";
1287 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001288}
Jim Grosbach4334e032011-10-31 21:50:31 +00001289multiclass VST1QWB<bits<4> op7_4, string Dt> {
1290 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1291 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1292 "vst1", Dt, "$Vd, $Rn!",
1293 "$Rn.addr = $wb", []> {
1294 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1295 let Inst{5-4} = Rn{5-4};
1296 let DecoderMethod = "DecodeVSTInstruction";
1297 let AsmMatchConverter = "cvtVSTwbFixed";
1298 }
1299 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1300 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1301 IIC_VLD1x2u,
1302 "vst1", Dt, "$Vd, $Rn, $Rm",
1303 "$Rn.addr = $wb", []> {
1304 let Inst{5-4} = Rn{5-4};
1305 let DecoderMethod = "DecodeVSTInstruction";
1306 let AsmMatchConverter = "cvtVSTwbRegister";
1307 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001308}
Bob Wilson25eb5012010-03-20 20:54:36 +00001309
Jim Grosbach4334e032011-10-31 21:50:31 +00001310defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1311defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1312defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1313defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001314
Jim Grosbach4334e032011-10-31 21:50:31 +00001315defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1316defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1317defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1318defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001319
Jim Grosbach4334e032011-10-31 21:50:31 +00001320def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1321def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1322def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1323def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1324def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1325def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1326def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1327def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001328
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001329// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001330class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001331 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001332 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1333 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001334 let Rm = 0b1111;
1335 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001336 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001337}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001338multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1339 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1340 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1341 "vst1", Dt, "$Vd, $Rn!",
1342 "$Rn.addr = $wb", []> {
1343 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1344 let Inst{5-4} = Rn{5-4};
1345 let DecoderMethod = "DecodeVSTInstruction";
1346 let AsmMatchConverter = "cvtVSTwbFixed";
1347 }
1348 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1349 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1350 IIC_VLD1x3u,
1351 "vst1", Dt, "$Vd, $Rn, $Rm",
1352 "$Rn.addr = $wb", []> {
1353 let Inst{5-4} = Rn{5-4};
1354 let DecoderMethod = "DecodeVSTInstruction";
1355 let AsmMatchConverter = "cvtVSTwbRegister";
1356 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001357}
Bob Wilson052ba452010-03-22 18:22:06 +00001358
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001359def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1360def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1361def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1362def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001363
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001364defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1365defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1366defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1367defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001368
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001369def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1370def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1371def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001372
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001373// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001374class VST1D4<bits<4> op7_4, string Dt>
1375 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001376 (ins addrmode6:$Rn, VecListFourD:$Vd),
1377 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001378 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001379 let Rm = 0b1111;
1380 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001381 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001382}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001383multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1384 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1385 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1386 "vst1", Dt, "$Vd, $Rn!",
1387 "$Rn.addr = $wb", []> {
1388 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1389 let Inst{5-4} = Rn{5-4};
1390 let DecoderMethod = "DecodeVSTInstruction";
1391 let AsmMatchConverter = "cvtVSTwbFixed";
1392 }
1393 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1394 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1395 IIC_VLD1x4u,
1396 "vst1", Dt, "$Vd, $Rn, $Rm",
1397 "$Rn.addr = $wb", []> {
1398 let Inst{5-4} = Rn{5-4};
1399 let DecoderMethod = "DecodeVSTInstruction";
1400 let AsmMatchConverter = "cvtVSTwbRegister";
1401 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001402}
Bob Wilson25eb5012010-03-20 20:54:36 +00001403
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001404def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1405def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1406def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1407def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001408
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001409defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1410defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1411defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1412defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001413
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001414def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1415def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1416def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001417
Bob Wilsonb36ec862009-08-06 18:47:44 +00001418// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001419class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1420 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001421 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1422 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1423 let Rm = 0b1111;
1424 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001425 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001426}
Bob Wilson95808322010-03-18 20:18:39 +00001427class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001428 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001429 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1430 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001431 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001432 let Rm = 0b1111;
1433 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001434 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001435}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001436
Owen Andersond2f37942010-11-02 21:16:58 +00001437def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1438def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1439def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001440
Owen Andersond2f37942010-11-02 21:16:58 +00001441def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1442def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1443def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001444
Evan Cheng60ff8792010-10-11 22:03:18 +00001445def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1446def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1447def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001448
Evan Cheng60ff8792010-10-11 22:03:18 +00001449def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1450def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1451def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001452
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001453// ...with address register writeback:
1454class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1455 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001456 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1457 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1458 "$Rn.addr = $wb", []> {
1459 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001460 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001461}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001462class VST2QWB<bits<4> op7_4, string Dt>
1463 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001464 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001465 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001466 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1467 "$Rn.addr = $wb", []> {
1468 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001469 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001470}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001471
Owen Andersond2f37942010-11-02 21:16:58 +00001472def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1473def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1474def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001475
Owen Andersond2f37942010-11-02 21:16:58 +00001476def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1477def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1478def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001479
Evan Cheng60ff8792010-10-11 22:03:18 +00001480def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1481def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1482def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001483
Evan Cheng60ff8792010-10-11 22:03:18 +00001484def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1485def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1486def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001487
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001488// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001489def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1490def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1491def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1492def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1493def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1494def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001495
Bob Wilsonb36ec862009-08-06 18:47:44 +00001496// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001497class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1498 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001499 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1500 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1501 let Rm = 0b1111;
1502 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001503 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001504}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001505
Owen Andersona1a45fd2010-11-02 21:47:03 +00001506def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1507def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1508def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001509
Evan Cheng60ff8792010-10-11 22:03:18 +00001510def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1511def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1512def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001513
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001514// ...with address register writeback:
1515class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1516 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001517 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001518 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001519 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1520 "$Rn.addr = $wb", []> {
1521 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001522 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001523}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001524
Owen Andersona1a45fd2010-11-02 21:47:03 +00001525def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1526def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1527def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001528
Evan Cheng60ff8792010-10-11 22:03:18 +00001529def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1530def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1531def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001532
Bob Wilson7de68142011-02-07 17:43:15 +00001533// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001534def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1535def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1536def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1537def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1538def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1539def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001540
Evan Cheng60ff8792010-10-11 22:03:18 +00001541def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1542def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1543def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001544
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001545// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001546def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1547def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1548def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1549
Evan Cheng60ff8792010-10-11 22:03:18 +00001550def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1551def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1552def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001553
Bob Wilsonb36ec862009-08-06 18:47:44 +00001554// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001555class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1556 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001557 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1558 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001559 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001560 let Rm = 0b1111;
1561 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001562 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001563}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001564
Owen Andersona1a45fd2010-11-02 21:47:03 +00001565def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1566def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1567def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001568
Evan Cheng60ff8792010-10-11 22:03:18 +00001569def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1570def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1571def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001572
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001573// ...with address register writeback:
1574class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1575 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001576 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001577 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001578 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1579 "$Rn.addr = $wb", []> {
1580 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001581 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001582}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001583
Owen Andersona1a45fd2010-11-02 21:47:03 +00001584def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1585def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1586def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001587
Evan Cheng60ff8792010-10-11 22:03:18 +00001588def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1589def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1590def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001591
Bob Wilson7de68142011-02-07 17:43:15 +00001592// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001593def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1594def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1595def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1596def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1597def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1598def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001599
Evan Cheng60ff8792010-10-11 22:03:18 +00001600def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1601def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1602def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001603
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001604// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001605def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1606def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1607def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1608
Evan Cheng60ff8792010-10-11 22:03:18 +00001609def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1610def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1611def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001612
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001613} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1614
Bob Wilson8466fa12010-09-13 23:01:35 +00001615// Classes for VST*LN pseudo-instructions with multi-register operands.
1616// These are expanded to real instructions after register allocation.
1617class VSTQLNPseudo<InstrItinClass itin>
1618 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1619 itin, "">;
1620class VSTQLNWBPseudo<InstrItinClass itin>
1621 : PseudoNLdSt<(outs GPR:$wb),
1622 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1623 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1624class VSTQQLNPseudo<InstrItinClass itin>
1625 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1626 itin, "">;
1627class VSTQQLNWBPseudo<InstrItinClass itin>
1628 : PseudoNLdSt<(outs GPR:$wb),
1629 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1630 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1631class VSTQQQQLNPseudo<InstrItinClass itin>
1632 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1633 itin, "">;
1634class VSTQQQQLNWBPseudo<InstrItinClass itin>
1635 : PseudoNLdSt<(outs GPR:$wb),
1636 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1637 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1638
Bob Wilsonb07c1712009-10-07 21:53:04 +00001639// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001640class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1641 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001642 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001643 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001644 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1645 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001646 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001647 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001648}
Mon P Wang183c6272011-05-09 17:47:27 +00001649class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1650 PatFrag StoreOp, SDNode ExtractOp>
1651 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1652 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1653 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001654 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001655 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001656 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001657}
Bob Wilsond168cef2010-11-03 16:24:53 +00001658class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1659 : VSTQLNPseudo<IIC_VST1ln> {
1660 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1661 addrmode6:$addr)];
1662}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001663
Bob Wilsond168cef2010-11-03 16:24:53 +00001664def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1665 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001666 let Inst{7-5} = lane{2-0};
1667}
Bob Wilsond168cef2010-11-03 16:24:53 +00001668def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1669 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001670 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001671 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001672}
Mon P Wang183c6272011-05-09 17:47:27 +00001673
1674def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001675 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001676 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001677}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001678
Bob Wilsond168cef2010-11-03 16:24:53 +00001679def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1680def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1681def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001682
Bob Wilson746fa172010-12-10 22:13:32 +00001683def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1684 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1685def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1686 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1687
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001688// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001689class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1690 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001691 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001692 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001693 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001694 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001695 "$Rn.addr = $wb",
1696 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001697 addrmode6:$Rn, am6offset:$Rm))]> {
1698 let DecoderMethod = "DecodeVST1LN";
1699}
Bob Wilsonda525062011-02-25 06:42:42 +00001700class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1701 : VSTQLNWBPseudo<IIC_VST1lnu> {
1702 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1703 addrmode6:$addr, am6offset:$offset))];
1704}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001705
Bob Wilsonda525062011-02-25 06:42:42 +00001706def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1707 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001708 let Inst{7-5} = lane{2-0};
1709}
Bob Wilsonda525062011-02-25 06:42:42 +00001710def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1711 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001712 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001713 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001714}
Bob Wilsonda525062011-02-25 06:42:42 +00001715def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1716 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001717 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001718 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001719}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001720
Bob Wilsonda525062011-02-25 06:42:42 +00001721def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1722def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1723def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1724
1725let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001726
Bob Wilson8a3198b2009-09-01 18:51:56 +00001727// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001728class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001729 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001730 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1731 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001732 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001733 let Rm = 0b1111;
1734 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001735 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001736}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001737
Owen Andersonb20594f2010-11-02 22:18:18 +00001738def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1739 let Inst{7-5} = lane{2-0};
1740}
1741def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1742 let Inst{7-6} = lane{1-0};
1743}
1744def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1745 let Inst{7} = lane{0};
1746}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001747
Evan Cheng60ff8792010-10-11 22:03:18 +00001748def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1749def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1750def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001751
Bob Wilson41315282010-03-20 20:39:53 +00001752// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001753def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1754 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001755 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001756}
1757def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1758 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001759 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001760}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001761
Evan Cheng60ff8792010-10-11 22:03:18 +00001762def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1763def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001764
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001765// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001766class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001767 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001768 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001769 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001770 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001771 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001772 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001773 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001774}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001775
Owen Andersonb20594f2010-11-02 22:18:18 +00001776def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1777 let Inst{7-5} = lane{2-0};
1778}
1779def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1780 let Inst{7-6} = lane{1-0};
1781}
1782def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1783 let Inst{7} = lane{0};
1784}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001785
Evan Cheng60ff8792010-10-11 22:03:18 +00001786def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1787def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1788def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001789
Owen Andersonb20594f2010-11-02 22:18:18 +00001790def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1791 let Inst{7-6} = lane{1-0};
1792}
1793def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1794 let Inst{7} = lane{0};
1795}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001796
Evan Cheng60ff8792010-10-11 22:03:18 +00001797def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1798def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001799
Bob Wilson8a3198b2009-09-01 18:51:56 +00001800// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001801class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001802 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001803 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001804 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001805 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1806 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001807 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001808}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001809
Owen Andersonb20594f2010-11-02 22:18:18 +00001810def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1811 let Inst{7-5} = lane{2-0};
1812}
1813def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1814 let Inst{7-6} = lane{1-0};
1815}
1816def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1817 let Inst{7} = lane{0};
1818}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001819
Evan Cheng60ff8792010-10-11 22:03:18 +00001820def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1821def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1822def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001823
Bob Wilson41315282010-03-20 20:39:53 +00001824// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001825def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1826 let Inst{7-6} = lane{1-0};
1827}
1828def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1829 let Inst{7} = lane{0};
1830}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001831
Evan Cheng60ff8792010-10-11 22:03:18 +00001832def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1833def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001834
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001835// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001836class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001837 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001838 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001839 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001840 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001841 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001842 "$Rn.addr = $wb", []> {
1843 let DecoderMethod = "DecodeVST3LN";
1844}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001845
Owen Andersonb20594f2010-11-02 22:18:18 +00001846def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1847 let Inst{7-5} = lane{2-0};
1848}
1849def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1850 let Inst{7-6} = lane{1-0};
1851}
1852def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1853 let Inst{7} = lane{0};
1854}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001855
Evan Cheng60ff8792010-10-11 22:03:18 +00001856def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1857def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1858def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001859
Owen Andersonb20594f2010-11-02 22:18:18 +00001860def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1861 let Inst{7-6} = lane{1-0};
1862}
1863def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1864 let Inst{7} = lane{0};
1865}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001866
Evan Cheng60ff8792010-10-11 22:03:18 +00001867def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1868def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001869
Bob Wilson8a3198b2009-09-01 18:51:56 +00001870// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001871class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001872 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001873 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001874 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001875 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001876 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001877 let Rm = 0b1111;
1878 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001879 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001880}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001881
Owen Andersonb20594f2010-11-02 22:18:18 +00001882def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1883 let Inst{7-5} = lane{2-0};
1884}
1885def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1886 let Inst{7-6} = lane{1-0};
1887}
1888def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1889 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001890 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001891}
Bob Wilson56311392009-10-09 00:01:36 +00001892
Evan Cheng60ff8792010-10-11 22:03:18 +00001893def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1894def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1895def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001896
Bob Wilson41315282010-03-20 20:39:53 +00001897// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001898def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1899 let Inst{7-6} = lane{1-0};
1900}
1901def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1902 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001903 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001904}
Bob Wilson56311392009-10-09 00:01:36 +00001905
Evan Cheng60ff8792010-10-11 22:03:18 +00001906def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1907def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001908
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001909// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001910class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001911 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001912 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001913 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001914 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001915 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1916 "$Rn.addr = $wb", []> {
1917 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001918 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001919}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001920
Owen Andersonb20594f2010-11-02 22:18:18 +00001921def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1922 let Inst{7-5} = lane{2-0};
1923}
1924def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1925 let Inst{7-6} = lane{1-0};
1926}
1927def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1928 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001929 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001930}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001931
Evan Cheng60ff8792010-10-11 22:03:18 +00001932def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1933def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1934def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001935
Owen Andersonb20594f2010-11-02 22:18:18 +00001936def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1937 let Inst{7-6} = lane{1-0};
1938}
1939def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1940 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001941 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001942}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001943
Evan Cheng60ff8792010-10-11 22:03:18 +00001944def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1945def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001946
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001947} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001948
Bob Wilson205a5ca2009-07-08 18:11:30 +00001949
Bob Wilson5bafff32009-06-22 23:27:02 +00001950//===----------------------------------------------------------------------===//
1951// NEON pattern fragments
1952//===----------------------------------------------------------------------===//
1953
1954// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001955def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001956 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1957 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001958}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001959def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001960 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1961 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001962}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001963def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001964 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1965 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001966}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001967def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001968 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1969 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001970}]>;
1971
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001972// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001973def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001974 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1975 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001976}]>;
1977
Bob Wilson5bafff32009-06-22 23:27:02 +00001978// Translate lane numbers from Q registers to D subregs.
1979def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001981}]>;
1982def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001984}]>;
1985def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001987}]>;
1988
1989//===----------------------------------------------------------------------===//
1990// Instruction Classes
1991//===----------------------------------------------------------------------===//
1992
Bob Wilson4711d5c2010-12-13 23:02:37 +00001993// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001994class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001995 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1996 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001997 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1998 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1999 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002000class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002001 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2002 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002003 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2004 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2005 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002006
Bob Wilson69bfbd62010-02-17 22:42:54 +00002007// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002008class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002009 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002010 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002011 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002012 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2013 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2014 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002015class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002016 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002017 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002018 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002019 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2020 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2021 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002022
Bob Wilson973a0742010-08-30 20:02:30 +00002023// Narrow 2-register operations.
2024class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2025 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2026 InstrItinClass itin, string OpcodeStr, string Dt,
2027 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002028 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2029 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2030 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002031
Bob Wilson5bafff32009-06-22 23:27:02 +00002032// Narrow 2-register intrinsics.
2033class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2034 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002035 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002036 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002037 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2038 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2039 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002040
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002041// Long 2-register operations (currently only used for VMOVL).
2042class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2043 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2044 InstrItinClass itin, string OpcodeStr, string Dt,
2045 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002046 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2047 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2048 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002049
Bob Wilson04063562010-12-15 22:14:12 +00002050// Long 2-register intrinsics.
2051class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2052 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2053 InstrItinClass itin, string OpcodeStr, string Dt,
2054 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2055 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2056 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2057 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2058
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002059// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002060class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002061 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002062 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002063 OpcodeStr, Dt, "$Vd, $Vm",
2064 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002065class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002066 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002067 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2068 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2069 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002070
Bob Wilson4711d5c2010-12-13 23:02:37 +00002071// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002072class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002073 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002074 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002075 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002076 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2077 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2078 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002079 let isCommutable = Commutable;
2080}
2081// Same as N3VD but no data type.
2082class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2083 InstrItinClass itin, string OpcodeStr,
2084 ValueType ResTy, ValueType OpTy,
2085 SDNode OpNode, bit Commutable>
2086 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002087 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2088 OpcodeStr, "$Vd, $Vn, $Vm", "",
2089 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002090 let isCommutable = Commutable;
2091}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002092
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002093class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002094 InstrItinClass itin, string OpcodeStr, string Dt,
2095 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002096 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002097 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2098 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002099 [(set (Ty DPR:$Vd),
2100 (Ty (ShOp (Ty DPR:$Vn),
2101 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002102 let isCommutable = 0;
2103}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002104class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002105 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002106 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002107 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2108 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002109 [(set (Ty DPR:$Vd),
2110 (Ty (ShOp (Ty DPR:$Vn),
2111 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002112 let isCommutable = 0;
2113}
2114
Bob Wilson5bafff32009-06-22 23:27:02 +00002115class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002117 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002119 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2120 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2121 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002122 let isCommutable = Commutable;
2123}
2124class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2125 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002126 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002127 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002128 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2129 OpcodeStr, "$Vd, $Vn, $Vm", "",
2130 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002131 let isCommutable = Commutable;
2132}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002133class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002134 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002135 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002136 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002137 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2138 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002139 [(set (ResTy QPR:$Vd),
2140 (ResTy (ShOp (ResTy QPR:$Vn),
2141 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002142 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002143 let isCommutable = 0;
2144}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002145class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002146 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002147 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002148 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2149 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002150 [(set (ResTy QPR:$Vd),
2151 (ResTy (ShOp (ResTy QPR:$Vn),
2152 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002153 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002154 let isCommutable = 0;
2155}
Bob Wilson5bafff32009-06-22 23:27:02 +00002156
2157// Basic 3-register intrinsics, both double- and quad-register.
2158class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002159 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002160 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002161 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002162 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2163 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2164 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002165 let isCommutable = Commutable;
2166}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002167class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002168 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002169 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002170 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2171 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002172 [(set (Ty DPR:$Vd),
2173 (Ty (IntOp (Ty DPR:$Vn),
2174 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002175 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002176 let isCommutable = 0;
2177}
David Goodwin658ea602009-09-25 18:38:29 +00002178class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002179 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002180 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002181 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2182 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002183 [(set (Ty DPR:$Vd),
2184 (Ty (IntOp (Ty DPR:$Vn),
2185 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002186 let isCommutable = 0;
2187}
Owen Anderson3557d002010-10-26 20:56:57 +00002188class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2189 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002190 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002191 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2192 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2193 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2194 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002195 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002196}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002197
Bob Wilson5bafff32009-06-22 23:27:02 +00002198class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002199 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002200 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002201 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002202 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2203 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2204 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002205 let isCommutable = Commutable;
2206}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002207class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002208 string OpcodeStr, string Dt,
2209 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002210 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002211 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2212 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002213 [(set (ResTy QPR:$Vd),
2214 (ResTy (IntOp (ResTy QPR:$Vn),
2215 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002216 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002217 let isCommutable = 0;
2218}
David Goodwin658ea602009-09-25 18:38:29 +00002219class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002220 string OpcodeStr, string Dt,
2221 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002222 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002223 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2224 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002225 [(set (ResTy QPR:$Vd),
2226 (ResTy (IntOp (ResTy QPR:$Vn),
2227 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002228 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002229 let isCommutable = 0;
2230}
Owen Anderson3557d002010-10-26 20:56:57 +00002231class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2232 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002233 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002234 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2235 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2236 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2237 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002238 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002239}
Bob Wilson5bafff32009-06-22 23:27:02 +00002240
Bob Wilson4711d5c2010-12-13 23:02:37 +00002241// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002242class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002244 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002245 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002246 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2247 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2248 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2249 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2250
David Goodwin658ea602009-09-25 18:38:29 +00002251class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002253 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002254 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002255 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002256 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002257 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002258 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002259 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002260 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002261 (Ty (MulOp DPR:$Vn,
2262 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002263 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002264class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002265 string OpcodeStr, string Dt,
2266 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002267 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002268 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002269 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002270 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002271 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002272 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002273 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002274 (Ty (MulOp DPR:$Vn,
2275 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002276 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002277
Bob Wilson5bafff32009-06-22 23:27:02 +00002278class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002280 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002281 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002282 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2283 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2284 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2285 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002286class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002287 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002288 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002289 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002290 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002291 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002292 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002293 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002294 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002295 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002296 (ResTy (MulOp QPR:$Vn,
2297 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002298 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002299class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002300 string OpcodeStr, string Dt,
2301 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002302 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002303 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002304 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002305 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002306 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002307 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002308 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002309 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002310 (ResTy (MulOp QPR:$Vn,
2311 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002312 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002313
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002314// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2315class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2316 InstrItinClass itin, string OpcodeStr, string Dt,
2317 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2318 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002319 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2320 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2321 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2322 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002323class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2324 InstrItinClass itin, string OpcodeStr, string Dt,
2325 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2326 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002327 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2328 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2329 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2330 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002331
Bob Wilson5bafff32009-06-22 23:27:02 +00002332// Neon 3-argument intrinsics, both double- and quad-register.
2333// The destination register is also used as the first source operand register.
2334class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002335 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002336 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002337 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002338 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2339 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2340 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2341 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002342class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002344 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002345 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002346 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2347 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2348 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2349 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002350
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002351// Long Multiply-Add/Sub operations.
2352class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2353 InstrItinClass itin, string OpcodeStr, string Dt,
2354 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2355 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002356 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2357 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2358 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2359 (TyQ (MulOp (TyD DPR:$Vn),
2360 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002361class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2362 InstrItinClass itin, string OpcodeStr, string Dt,
2363 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002364 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002365 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002366 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002367 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002368 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002369 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002370 (TyQ (MulOp (TyD DPR:$Vn),
2371 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002372 imm:$lane))))))]>;
2373class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2374 InstrItinClass itin, string OpcodeStr, string Dt,
2375 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002376 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002377 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002378 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002379 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002380 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002381 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002382 (TyQ (MulOp (TyD DPR:$Vn),
2383 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002384 imm:$lane))))))]>;
2385
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002386// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2387class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2388 InstrItinClass itin, string OpcodeStr, string Dt,
2389 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2390 SDNode OpNode>
2391 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002392 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2393 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2394 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2395 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2396 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002397
Bob Wilson5bafff32009-06-22 23:27:02 +00002398// Neon Long 3-argument intrinsic. The destination register is
2399// a quad-register and is also used as the first source operand register.
2400class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002402 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002403 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002404 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2405 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2406 [(set QPR:$Vd,
2407 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002408class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002409 string OpcodeStr, string Dt,
2410 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002411 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002412 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002413 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002414 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002415 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002416 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002417 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002418 (OpTy DPR:$Vn),
2419 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002420 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002421class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2422 InstrItinClass itin, string OpcodeStr, string Dt,
2423 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002424 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002425 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002426 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002427 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002428 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002429 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002430 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002431 (OpTy DPR:$Vn),
2432 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002433 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002434
Bob Wilson5bafff32009-06-22 23:27:02 +00002435// Narrowing 3-register intrinsics.
2436class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 Intrinsic IntOp, bit Commutable>
2439 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002440 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2441 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2442 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002443 let isCommutable = Commutable;
2444}
2445
Bob Wilson04d6c282010-08-29 05:57:34 +00002446// Long 3-register operations.
2447class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2448 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002449 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2450 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002451 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2452 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2453 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002454 let isCommutable = Commutable;
2455}
2456class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2457 InstrItinClass itin, string OpcodeStr, string Dt,
2458 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002459 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002460 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2461 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002462 [(set QPR:$Vd,
2463 (TyQ (OpNode (TyD DPR:$Vn),
2464 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002465class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2466 InstrItinClass itin, string OpcodeStr, string Dt,
2467 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002468 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002469 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2470 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002471 [(set QPR:$Vd,
2472 (TyQ (OpNode (TyD DPR:$Vn),
2473 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002474
2475// Long 3-register operations with explicitly extended operands.
2476class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2477 InstrItinClass itin, string OpcodeStr, string Dt,
2478 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2479 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002480 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002481 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2482 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2483 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2484 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002485 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002486}
2487
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002488// Long 3-register intrinsics with explicit extend (VABDL).
2489class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2490 InstrItinClass itin, string OpcodeStr, string Dt,
2491 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2492 bit Commutable>
2493 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002494 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2495 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2496 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2497 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002498 let isCommutable = Commutable;
2499}
2500
Bob Wilson5bafff32009-06-22 23:27:02 +00002501// Long 3-register intrinsics.
2502class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002503 InstrItinClass itin, string OpcodeStr, string Dt,
2504 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002505 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002506 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2507 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2508 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002509 let isCommutable = Commutable;
2510}
David Goodwin658ea602009-09-25 18:38:29 +00002511class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002512 string OpcodeStr, string Dt,
2513 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002514 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002515 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2516 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002517 [(set (ResTy QPR:$Vd),
2518 (ResTy (IntOp (OpTy DPR:$Vn),
2519 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002520 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002521class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2522 InstrItinClass itin, string OpcodeStr, string Dt,
2523 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002524 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002525 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2526 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002527 [(set (ResTy QPR:$Vd),
2528 (ResTy (IntOp (OpTy DPR:$Vn),
2529 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002530 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002531
Bob Wilson04d6c282010-08-29 05:57:34 +00002532// Wide 3-register operations.
2533class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2534 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2535 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2538 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2539 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2540 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002541 let isCommutable = Commutable;
2542}
2543
2544// Pairwise long 2-register intrinsics, both double- and quad-register.
2545class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002546 bits<2> op17_16, bits<5> op11_7, bit op4,
2547 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002548 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002549 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2550 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2551 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002552class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 bits<2> op17_16, bits<5> op11_7, bit op4,
2554 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002555 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002556 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2557 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2558 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002559
2560// Pairwise long 2-register accumulate intrinsics,
2561// both double- and quad-register.
2562// The destination register is also used as the first source operand register.
2563class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002564 bits<2> op17_16, bits<5> op11_7, bit op4,
2565 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002566 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2567 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002568 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2569 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2570 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002571class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002572 bits<2> op17_16, bits<5> op11_7, bit op4,
2573 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2575 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002576 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2577 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2578 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002579
2580// Shift by immediate,
2581// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002582class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002583 Format f, InstrItinClass itin, Operand ImmTy,
2584 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002585 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002586 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002587 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2588 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002589class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002590 Format f, InstrItinClass itin, Operand ImmTy,
2591 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002592 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002593 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002594 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2595 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002596
Johnny Chen6c8648b2010-03-17 23:26:50 +00002597// Long shift by immediate.
2598class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2599 string OpcodeStr, string Dt,
2600 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2601 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002602 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2603 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2604 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002605 (i32 imm:$SIMM))))]>;
2606
Bob Wilson5bafff32009-06-22 23:27:02 +00002607// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002608class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002610 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002611 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002612 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002613 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2614 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002615 (i32 imm:$SIMM))))]>;
2616
2617// Shift right by immediate and accumulate,
2618// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002619class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002620 Operand ImmTy, string OpcodeStr, string Dt,
2621 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002622 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002623 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002624 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2625 [(set DPR:$Vd, (Ty (add DPR:$src1,
2626 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002627class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002628 Operand ImmTy, string OpcodeStr, string Dt,
2629 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002630 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002631 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002632 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2633 [(set QPR:$Vd, (Ty (add QPR:$src1,
2634 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002635
2636// Shift by immediate and insert,
2637// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002638class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002639 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2640 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002641 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002642 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002643 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2644 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002645class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002646 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2647 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002648 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002649 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002650 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2651 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653// Convert, with fractional bits immediate,
2654// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002655class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002656 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002657 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002658 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002659 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2660 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2661 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002662class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002663 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002664 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002665 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002666 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2667 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2668 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669
2670//===----------------------------------------------------------------------===//
2671// Multiclasses
2672//===----------------------------------------------------------------------===//
2673
Bob Wilson916ac5b2009-10-03 04:44:16 +00002674// Abbreviations used in multiclass suffixes:
2675// Q = quarter int (8 bit) elements
2676// H = half int (16 bit) elements
2677// S = single int (32 bit) elements
2678// D = double int (64 bit) elements
2679
Bob Wilson094dd802010-12-18 00:42:58 +00002680// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002681
Bob Wilson094dd802010-12-18 00:42:58 +00002682// Neon 2-register comparisons.
2683// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002684multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2685 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002686 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002687 // 64-bit vector types.
2688 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002689 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002690 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002691 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002692 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002693 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002694 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002695 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002696 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002697 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002698 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002699 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002700 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002701 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002702 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002703 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002704 let Inst{10} = 1; // overwrite F = 1
2705 }
2706
2707 // 128-bit vector types.
2708 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002709 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002710 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002711 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002712 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002713 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002714 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002715 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002716 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002717 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002718 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002719 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002720 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002721 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002722 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002723 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002724 let Inst{10} = 1; // overwrite F = 1
2725 }
2726}
2727
Bob Wilson094dd802010-12-18 00:42:58 +00002728
2729// Neon 2-register vector intrinsics,
2730// element sizes of 8, 16 and 32 bits:
2731multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2732 bits<5> op11_7, bit op4,
2733 InstrItinClass itinD, InstrItinClass itinQ,
2734 string OpcodeStr, string Dt, Intrinsic IntOp> {
2735 // 64-bit vector types.
2736 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2737 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2738 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2739 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2740 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2741 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2742
2743 // 128-bit vector types.
2744 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2745 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2746 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2747 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2748 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2749 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2750}
2751
2752
2753// Neon Narrowing 2-register vector operations,
2754// source operand element sizes of 16, 32 and 64 bits:
2755multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2756 bits<5> op11_7, bit op6, bit op4,
2757 InstrItinClass itin, string OpcodeStr, string Dt,
2758 SDNode OpNode> {
2759 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2760 itin, OpcodeStr, !strconcat(Dt, "16"),
2761 v8i8, v8i16, OpNode>;
2762 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2763 itin, OpcodeStr, !strconcat(Dt, "32"),
2764 v4i16, v4i32, OpNode>;
2765 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2766 itin, OpcodeStr, !strconcat(Dt, "64"),
2767 v2i32, v2i64, OpNode>;
2768}
2769
2770// Neon Narrowing 2-register vector intrinsics,
2771// source operand element sizes of 16, 32 and 64 bits:
2772multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2773 bits<5> op11_7, bit op6, bit op4,
2774 InstrItinClass itin, string OpcodeStr, string Dt,
2775 Intrinsic IntOp> {
2776 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2777 itin, OpcodeStr, !strconcat(Dt, "16"),
2778 v8i8, v8i16, IntOp>;
2779 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2780 itin, OpcodeStr, !strconcat(Dt, "32"),
2781 v4i16, v4i32, IntOp>;
2782 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2783 itin, OpcodeStr, !strconcat(Dt, "64"),
2784 v2i32, v2i64, IntOp>;
2785}
2786
2787
2788// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2789// source operand element sizes of 16, 32 and 64 bits:
2790multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2791 string OpcodeStr, string Dt, SDNode OpNode> {
2792 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2793 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2794 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2795 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2796 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2797 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2798}
2799
2800
Bob Wilson5bafff32009-06-22 23:27:02 +00002801// Neon 3-register vector operations.
2802
2803// First with only element sizes of 8, 16 and 32 bits:
2804multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002805 InstrItinClass itinD16, InstrItinClass itinD32,
2806 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 string OpcodeStr, string Dt,
2808 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002809 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002810 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 OpcodeStr, !strconcat(Dt, "8"),
2812 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002813 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002814 OpcodeStr, !strconcat(Dt, "16"),
2815 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002816 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002817 OpcodeStr, !strconcat(Dt, "32"),
2818 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002819
2820 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002821 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002822 OpcodeStr, !strconcat(Dt, "8"),
2823 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002824 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002825 OpcodeStr, !strconcat(Dt, "16"),
2826 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002827 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002828 OpcodeStr, !strconcat(Dt, "32"),
2829 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002830}
2831
Evan Chengf81bf152009-11-23 21:57:23 +00002832multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2833 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2834 v4i16, ShOp>;
2835 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002836 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002837 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002838 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002839 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002840 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002841}
2842
Bob Wilson5bafff32009-06-22 23:27:02 +00002843// ....then also with element size 64 bits:
2844multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002845 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002846 string OpcodeStr, string Dt,
2847 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002848 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002849 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002850 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002851 OpcodeStr, !strconcat(Dt, "64"),
2852 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002853 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002854 OpcodeStr, !strconcat(Dt, "64"),
2855 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002856}
2857
2858
Bob Wilson5bafff32009-06-22 23:27:02 +00002859// Neon 3-register vector intrinsics.
2860
2861// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002862multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002863 InstrItinClass itinD16, InstrItinClass itinD32,
2864 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002865 string OpcodeStr, string Dt,
2866 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002868 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002869 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002871 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002872 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002873 v2i32, v2i32, IntOp, Commutable>;
2874
2875 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002876 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002878 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002879 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002880 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002881 v4i32, v4i32, IntOp, Commutable>;
2882}
Owen Anderson3557d002010-10-26 20:56:57 +00002883multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2884 InstrItinClass itinD16, InstrItinClass itinD32,
2885 InstrItinClass itinQ16, InstrItinClass itinQ32,
2886 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002887 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002888 // 64-bit vector types.
2889 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2890 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002891 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002892 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2893 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002894 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002895
2896 // 128-bit vector types.
2897 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2898 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002899 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002900 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2901 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002902 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002903}
Bob Wilson5bafff32009-06-22 23:27:02 +00002904
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002905multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002906 InstrItinClass itinD16, InstrItinClass itinD32,
2907 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002908 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002909 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002910 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002911 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002913 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002914 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002915 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002916 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002917}
2918
Bob Wilson5bafff32009-06-22 23:27:02 +00002919// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002920multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002921 InstrItinClass itinD16, InstrItinClass itinD32,
2922 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002923 string OpcodeStr, string Dt,
2924 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002925 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002927 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002928 OpcodeStr, !strconcat(Dt, "8"),
2929 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002930 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002931 OpcodeStr, !strconcat(Dt, "8"),
2932 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002933}
Owen Anderson3557d002010-10-26 20:56:57 +00002934multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2935 InstrItinClass itinD16, InstrItinClass itinD32,
2936 InstrItinClass itinQ16, InstrItinClass itinQ32,
2937 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002938 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002939 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002940 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002941 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2942 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002943 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002944 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2945 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002946 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002947}
2948
Bob Wilson5bafff32009-06-22 23:27:02 +00002949
2950// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002951multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002952 InstrItinClass itinD16, InstrItinClass itinD32,
2953 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 string OpcodeStr, string Dt,
2955 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002956 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002957 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002958 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002959 OpcodeStr, !strconcat(Dt, "64"),
2960 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002961 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002962 OpcodeStr, !strconcat(Dt, "64"),
2963 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002964}
Owen Anderson3557d002010-10-26 20:56:57 +00002965multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2966 InstrItinClass itinD16, InstrItinClass itinD32,
2967 InstrItinClass itinQ16, InstrItinClass itinQ32,
2968 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002969 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002970 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002971 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002972 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2973 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002974 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002975 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2976 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002977 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002978}
Bob Wilson5bafff32009-06-22 23:27:02 +00002979
Bob Wilson5bafff32009-06-22 23:27:02 +00002980// Neon Narrowing 3-register vector intrinsics,
2981// source operand element sizes of 16, 32 and 64 bits:
2982multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 string OpcodeStr, string Dt,
2984 Intrinsic IntOp, bit Commutable = 0> {
2985 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2986 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002987 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002988 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2989 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002990 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002991 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2992 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002993 v2i32, v2i64, IntOp, Commutable>;
2994}
2995
2996
Bob Wilson04d6c282010-08-29 05:57:34 +00002997// Neon Long 3-register vector operations.
2998
2999multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3000 InstrItinClass itin16, InstrItinClass itin32,
3001 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003002 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003003 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3004 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003005 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003006 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003007 OpcodeStr, !strconcat(Dt, "16"),
3008 v4i32, v4i16, OpNode, Commutable>;
3009 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3010 OpcodeStr, !strconcat(Dt, "32"),
3011 v2i64, v2i32, OpNode, Commutable>;
3012}
3013
3014multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3015 InstrItinClass itin, string OpcodeStr, string Dt,
3016 SDNode OpNode> {
3017 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3018 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3019 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3020 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3021}
3022
3023multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3024 InstrItinClass itin16, InstrItinClass itin32,
3025 string OpcodeStr, string Dt,
3026 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3027 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3028 OpcodeStr, !strconcat(Dt, "8"),
3029 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003030 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003031 OpcodeStr, !strconcat(Dt, "16"),
3032 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3033 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3034 OpcodeStr, !strconcat(Dt, "32"),
3035 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003036}
3037
Bob Wilson5bafff32009-06-22 23:27:02 +00003038// Neon Long 3-register vector intrinsics.
3039
3040// First with only element sizes of 16 and 32 bits:
3041multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003042 InstrItinClass itin16, InstrItinClass itin32,
3043 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003044 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003045 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 OpcodeStr, !strconcat(Dt, "16"),
3047 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003048 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003049 OpcodeStr, !strconcat(Dt, "32"),
3050 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003051}
3052
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003053multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003054 InstrItinClass itin, string OpcodeStr, string Dt,
3055 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003056 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003058 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003060}
3061
Bob Wilson5bafff32009-06-22 23:27:02 +00003062// ....then also with element size of 8 bits:
3063multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003064 InstrItinClass itin16, InstrItinClass itin32,
3065 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003066 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003067 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003068 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003069 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003070 OpcodeStr, !strconcat(Dt, "8"),
3071 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003072}
3073
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003074// ....with explicit extend (VABDL).
3075multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3076 InstrItinClass itin, string OpcodeStr, string Dt,
3077 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3078 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3079 OpcodeStr, !strconcat(Dt, "8"),
3080 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003081 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003082 OpcodeStr, !strconcat(Dt, "16"),
3083 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3084 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3085 OpcodeStr, !strconcat(Dt, "32"),
3086 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3087}
3088
Bob Wilson5bafff32009-06-22 23:27:02 +00003089
3090// Neon Wide 3-register vector intrinsics,
3091// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003092multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3093 string OpcodeStr, string Dt,
3094 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3095 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3096 OpcodeStr, !strconcat(Dt, "8"),
3097 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3098 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3099 OpcodeStr, !strconcat(Dt, "16"),
3100 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3101 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3102 OpcodeStr, !strconcat(Dt, "32"),
3103 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003104}
3105
3106
3107// Neon Multiply-Op vector operations,
3108// element sizes of 8, 16 and 32 bits:
3109multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003110 InstrItinClass itinD16, InstrItinClass itinD32,
3111 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003113 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003114 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003115 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003116 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003118 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003119 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003120
3121 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003122 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003123 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003124 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003126 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003128}
3129
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003130multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003131 InstrItinClass itinD16, InstrItinClass itinD32,
3132 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003133 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003134 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003136 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003138 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003139 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3140 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003141 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003142 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3143 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003144}
Bob Wilson5bafff32009-06-22 23:27:02 +00003145
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003146// Neon Intrinsic-Op vector operations,
3147// element sizes of 8, 16 and 32 bits:
3148multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3149 InstrItinClass itinD, InstrItinClass itinQ,
3150 string OpcodeStr, string Dt, Intrinsic IntOp,
3151 SDNode OpNode> {
3152 // 64-bit vector types.
3153 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3154 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3155 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3156 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3157 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3158 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3159
3160 // 128-bit vector types.
3161 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3162 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3163 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3164 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3165 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3166 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3167}
3168
Bob Wilson5bafff32009-06-22 23:27:02 +00003169// Neon 3-argument intrinsics,
3170// element sizes of 8, 16 and 32 bits:
3171multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003172 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003175 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003176 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003177 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003178 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003179 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003180 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003181
3182 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003183 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003184 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003185 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003186 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003187 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003188 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003189}
3190
3191
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003192// Neon Long Multiply-Op vector operations,
3193// element sizes of 8, 16 and 32 bits:
3194multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3195 InstrItinClass itin16, InstrItinClass itin32,
3196 string OpcodeStr, string Dt, SDNode MulOp,
3197 SDNode OpNode> {
3198 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3199 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3200 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3201 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3202 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3203 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3204}
3205
3206multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3207 string Dt, SDNode MulOp, SDNode OpNode> {
3208 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3209 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3210 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3211 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3212}
3213
3214
Bob Wilson5bafff32009-06-22 23:27:02 +00003215// Neon Long 3-argument intrinsics.
3216
3217// First with only element sizes of 16 and 32 bits:
3218multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003219 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003221 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003223 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003224 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003225}
3226
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003227multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003228 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003229 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003230 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003231 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003232 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003233}
3234
Bob Wilson5bafff32009-06-22 23:27:02 +00003235// ....then also with element size of 8 bits:
3236multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003237 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003238 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003239 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3240 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003242}
3243
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003244// ....with explicit extend (VABAL).
3245multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3246 InstrItinClass itin, string OpcodeStr, string Dt,
3247 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3248 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3249 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3250 IntOp, ExtOp, OpNode>;
3251 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3252 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3253 IntOp, ExtOp, OpNode>;
3254 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3255 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3256 IntOp, ExtOp, OpNode>;
3257}
3258
Bob Wilson5bafff32009-06-22 23:27:02 +00003259
Bob Wilson5bafff32009-06-22 23:27:02 +00003260// Neon Pairwise long 2-register intrinsics,
3261// element sizes of 8, 16 and 32 bits:
3262multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3263 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003265 // 64-bit vector types.
3266 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003270 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003272
3273 // 128-bit vector types.
3274 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003276 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003277 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003278 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003279 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003280}
3281
3282
3283// Neon Pairwise long 2-register accumulate intrinsics,
3284// element sizes of 8, 16 and 32 bits:
3285multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3286 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003287 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003288 // 64-bit vector types.
3289 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003290 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003291 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003292 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003293 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003295
3296 // 128-bit vector types.
3297 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003299 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003300 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003301 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003302 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003303}
3304
3305
3306// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003307// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003308// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003309multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3310 InstrItinClass itin, string OpcodeStr, string Dt,
3311 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003312 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003313 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003314 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003315 let Inst{21-19} = 0b001; // imm6 = 001xxx
3316 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003317 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003318 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003319 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3320 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003321 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003322 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003323 let Inst{21} = 0b1; // imm6 = 1xxxxx
3324 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003325 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003326 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003327 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003328
3329 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003330 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003331 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003332 let Inst{21-19} = 0b001; // imm6 = 001xxx
3333 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003334 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003336 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3337 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003338 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003339 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003340 let Inst{21} = 0b1; // imm6 = 1xxxxx
3341 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003342 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3343 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3344 // imm6 = xxxxxx
3345}
3346multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3347 InstrItinClass itin, string OpcodeStr, string Dt,
3348 SDNode OpNode> {
3349 // 64-bit vector types.
3350 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3351 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3352 let Inst{21-19} = 0b001; // imm6 = 001xxx
3353 }
3354 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3355 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3356 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3357 }
3358 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3359 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3360 let Inst{21} = 0b1; // imm6 = 1xxxxx
3361 }
3362 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3363 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3364 // imm6 = xxxxxx
3365
3366 // 128-bit vector types.
3367 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3368 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3369 let Inst{21-19} = 0b001; // imm6 = 001xxx
3370 }
3371 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3372 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3373 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3374 }
3375 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3376 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3377 let Inst{21} = 0b1; // imm6 = 1xxxxx
3378 }
3379 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003381 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003382}
3383
Bob Wilson5bafff32009-06-22 23:27:02 +00003384// Neon Shift-Accumulate vector operations,
3385// element sizes of 8, 16, 32 and 64 bits:
3386multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003387 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003388 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003389 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003391 let Inst{21-19} = 0b001; // imm6 = 001xxx
3392 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003393 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003394 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003395 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3396 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003397 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003398 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003399 let Inst{21} = 0b1; // imm6 = 1xxxxx
3400 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003401 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003402 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003403 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003404
3405 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003406 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003408 let Inst{21-19} = 0b001; // imm6 = 001xxx
3409 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003410 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003411 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003412 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3413 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003414 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003415 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003416 let Inst{21} = 0b1; // imm6 = 1xxxxx
3417 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003418 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003419 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003420 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003421}
3422
Bob Wilson5bafff32009-06-22 23:27:02 +00003423// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003424// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003425// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003426multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3427 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003428 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003429 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3430 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003431 let Inst{21-19} = 0b001; // imm6 = 001xxx
3432 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003433 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3434 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003435 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3436 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003437 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3438 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003439 let Inst{21} = 0b1; // imm6 = 1xxxxx
3440 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003441 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3442 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003443 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003444
3445 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003446 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3447 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003448 let Inst{21-19} = 0b001; // imm6 = 001xxx
3449 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003450 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3451 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003452 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3453 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003454 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3455 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003456 let Inst{21} = 0b1; // imm6 = 1xxxxx
3457 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003458 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3459 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3460 // imm6 = xxxxxx
3461}
3462multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3463 string OpcodeStr> {
3464 // 64-bit vector types.
3465 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3466 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3467 let Inst{21-19} = 0b001; // imm6 = 001xxx
3468 }
3469 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3470 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3471 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3472 }
3473 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3474 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3475 let Inst{21} = 0b1; // imm6 = 1xxxxx
3476 }
3477 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3478 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3479 // imm6 = xxxxxx
3480
3481 // 128-bit vector types.
3482 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3483 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3484 let Inst{21-19} = 0b001; // imm6 = 001xxx
3485 }
3486 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3487 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3488 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3489 }
3490 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3491 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3492 let Inst{21} = 0b1; // imm6 = 1xxxxx
3493 }
3494 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3495 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003496 // imm6 = xxxxxx
3497}
3498
3499// Neon Shift Long operations,
3500// element sizes of 8, 16, 32 bits:
3501multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003502 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003503 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003504 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003505 let Inst{21-19} = 0b001; // imm6 = 001xxx
3506 }
3507 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003508 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003509 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3510 }
3511 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003512 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003513 let Inst{21} = 0b1; // imm6 = 1xxxxx
3514 }
3515}
3516
3517// Neon Shift Narrow operations,
3518// element sizes of 16, 32, 64 bits:
3519multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003520 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003521 SDNode OpNode> {
3522 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003523 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003524 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003525 let Inst{21-19} = 0b001; // imm6 = 001xxx
3526 }
3527 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003528 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003529 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003530 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3531 }
3532 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003533 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003534 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003535 let Inst{21} = 0b1; // imm6 = 1xxxxx
3536 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003537}
3538
3539//===----------------------------------------------------------------------===//
3540// Instruction Definitions.
3541//===----------------------------------------------------------------------===//
3542
3543// Vector Add Operations.
3544
3545// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003546defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003547 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003548def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003549 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003550def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003551 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003552// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003553defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3554 "vaddl", "s", add, sext, 1>;
3555defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3556 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003557// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003558defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3559defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003560// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003561defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3562 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3563 "vhadd", "s", int_arm_neon_vhadds, 1>;
3564defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3565 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3566 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003567// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003568defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3569 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3570 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3571defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3572 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3573 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003574// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003575defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3576 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3577 "vqadd", "s", int_arm_neon_vqadds, 1>;
3578defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3579 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3580 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003581// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003582defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3583 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003584// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003585defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3586 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003587
3588// Vector Multiply Operations.
3589
3590// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003591defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003592 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003593def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3594 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3595def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3596 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003597def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003598 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003599def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003600 v4f32, v4f32, fmul, 1>;
3601defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3602def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3603def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3604 v2f32, fmul>;
3605
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003606def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3607 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3608 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3609 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003610 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003611 (SubReg_i16_lane imm:$lane)))>;
3612def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3613 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3614 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3615 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003616 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003617 (SubReg_i32_lane imm:$lane)))>;
3618def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3619 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3620 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3621 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003622 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003623 (SubReg_i32_lane imm:$lane)))>;
3624
Bob Wilson5bafff32009-06-22 23:27:02 +00003625// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003626defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003627 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003629defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3630 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003631 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003632def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003633 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3634 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003635 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3636 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003637 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003638 (SubReg_i16_lane imm:$lane)))>;
3639def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003640 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3641 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003642 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3643 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003644 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003645 (SubReg_i32_lane imm:$lane)))>;
3646
Bob Wilson5bafff32009-06-22 23:27:02 +00003647// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003648defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3649 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003650 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003651defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3652 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003653 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003654def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003655 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3656 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003657 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3658 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003659 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003660 (SubReg_i16_lane imm:$lane)))>;
3661def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003662 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3663 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003664 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3665 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003666 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003667 (SubReg_i32_lane imm:$lane)))>;
3668
Bob Wilson5bafff32009-06-22 23:27:02 +00003669// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003670defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3671 "vmull", "s", NEONvmulls, 1>;
3672defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3673 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003674def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003675 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003676defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3677defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003678
Bob Wilson5bafff32009-06-22 23:27:02 +00003679// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003680defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3681 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3682defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3683 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003684
3685// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3686
3687// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003688defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003689 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3690def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003691 v2f32, fmul_su, fadd_mlx>,
3692 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003693def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003694 v4f32, fmul_su, fadd_mlx>,
3695 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003696defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003697 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3698def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003699 v2f32, fmul_su, fadd_mlx>,
3700 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003701def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003702 v4f32, v2f32, fmul_su, fadd_mlx>,
3703 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003704
3705def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003706 (mul (v8i16 QPR:$src2),
3707 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3708 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003709 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003710 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003711 (SubReg_i16_lane imm:$lane)))>;
3712
3713def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003714 (mul (v4i32 QPR:$src2),
3715 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3716 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003717 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003718 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003719 (SubReg_i32_lane imm:$lane)))>;
3720
Evan Cheng48575f62010-12-05 22:04:16 +00003721def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3722 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003723 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003724 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3725 (v4f32 QPR:$src2),
3726 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003727 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003728 (SubReg_i32_lane imm:$lane)))>,
3729 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003730
Bob Wilson5bafff32009-06-22 23:27:02 +00003731// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003732defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3733 "vmlal", "s", NEONvmulls, add>;
3734defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3735 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003736
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003737defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3738defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003739
Bob Wilson5bafff32009-06-22 23:27:02 +00003740// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003741defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003742 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003743defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003744
Bob Wilson5bafff32009-06-22 23:27:02 +00003745// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003746defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003747 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3748def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003749 v2f32, fmul_su, fsub_mlx>,
3750 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003751def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003752 v4f32, fmul_su, fsub_mlx>,
3753 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003754defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003755 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3756def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003757 v2f32, fmul_su, fsub_mlx>,
3758 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003759def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003760 v4f32, v2f32, fmul_su, fsub_mlx>,
3761 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003762
3763def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003764 (mul (v8i16 QPR:$src2),
3765 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3766 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003767 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003768 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003769 (SubReg_i16_lane imm:$lane)))>;
3770
3771def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003772 (mul (v4i32 QPR:$src2),
3773 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3774 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003775 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003776 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003777 (SubReg_i32_lane imm:$lane)))>;
3778
Evan Cheng48575f62010-12-05 22:04:16 +00003779def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3780 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003781 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3782 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003783 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003784 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003785 (SubReg_i32_lane imm:$lane)))>,
3786 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003787
Bob Wilson5bafff32009-06-22 23:27:02 +00003788// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003789defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3790 "vmlsl", "s", NEONvmulls, sub>;
3791defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3792 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003793
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003794defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3795defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003796
Bob Wilson5bafff32009-06-22 23:27:02 +00003797// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003798defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003799 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003800defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003801
3802// Vector Subtract Operations.
3803
3804// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003805defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003806 "vsub", "i", sub, 0>;
3807def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003808 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003809def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003810 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003811// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003812defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3813 "vsubl", "s", sub, sext, 0>;
3814defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3815 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003816// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003817defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3818defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003819// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003820defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003821 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003822 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003823defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003824 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003825 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003826// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003827defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003828 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003829 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003830defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003831 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003832 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003833// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003834defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3835 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003836// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003837defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3838 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003839
3840// Vector Comparisons.
3841
3842// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003843defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3844 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003845def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003846 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003847def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003848 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003849
Johnny Chen363ac582010-02-23 01:42:58 +00003850defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003851 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003852
Bob Wilson5bafff32009-06-22 23:27:02 +00003853// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003854defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3855 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003856defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003857 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003858def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3859 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003860def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003861 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003862
Johnny Chen363ac582010-02-23 01:42:58 +00003863defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003864 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003865defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003866 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003867
Bob Wilson5bafff32009-06-22 23:27:02 +00003868// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003869defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3870 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3871defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3872 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003873def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003874 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003875def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003876 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003877
Johnny Chen363ac582010-02-23 01:42:58 +00003878defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003879 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003880defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003881 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003882
Bob Wilson5bafff32009-06-22 23:27:02 +00003883// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003884def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3885 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3886def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3887 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003889def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3890 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3891def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3892 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003893// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003894defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003895 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003896
3897// Vector Bitwise Operations.
3898
Bob Wilsoncba270d2010-07-13 21:16:48 +00003899def vnotd : PatFrag<(ops node:$in),
3900 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3901def vnotq : PatFrag<(ops node:$in),
3902 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003903
3904
Bob Wilson5bafff32009-06-22 23:27:02 +00003905// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003906def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3907 v2i32, v2i32, and, 1>;
3908def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3909 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003910
3911// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003912def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3913 v2i32, v2i32, xor, 1>;
3914def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3915 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003916
3917// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003918def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3919 v2i32, v2i32, or, 1>;
3920def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3921 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003922
Owen Andersond9668172010-11-03 22:44:51 +00003923def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003924 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003925 IIC_VMOVImm,
3926 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3927 [(set DPR:$Vd,
3928 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3929 let Inst{9} = SIMM{9};
3930}
3931
Owen Anderson080c0922010-11-05 19:27:46 +00003932def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003933 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003934 IIC_VMOVImm,
3935 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3936 [(set DPR:$Vd,
3937 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003938 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003939}
3940
3941def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003942 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003943 IIC_VMOVImm,
3944 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3945 [(set QPR:$Vd,
3946 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3947 let Inst{9} = SIMM{9};
3948}
3949
Owen Anderson080c0922010-11-05 19:27:46 +00003950def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003951 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003952 IIC_VMOVImm,
3953 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3954 [(set QPR:$Vd,
3955 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003956 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003957}
3958
3959
Bob Wilson5bafff32009-06-22 23:27:02 +00003960// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003961def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3962 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3963 "vbic", "$Vd, $Vn, $Vm", "",
3964 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3965 (vnotd DPR:$Vm))))]>;
3966def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3967 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3968 "vbic", "$Vd, $Vn, $Vm", "",
3969 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3970 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003971
Owen Anderson080c0922010-11-05 19:27:46 +00003972def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003973 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003974 IIC_VMOVImm,
3975 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3976 [(set DPR:$Vd,
3977 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3978 let Inst{9} = SIMM{9};
3979}
3980
3981def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003982 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003983 IIC_VMOVImm,
3984 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3985 [(set DPR:$Vd,
3986 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3987 let Inst{10-9} = SIMM{10-9};
3988}
3989
3990def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003991 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003992 IIC_VMOVImm,
3993 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3994 [(set QPR:$Vd,
3995 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3996 let Inst{9} = SIMM{9};
3997}
3998
3999def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004000 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004001 IIC_VMOVImm,
4002 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4003 [(set QPR:$Vd,
4004 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4005 let Inst{10-9} = SIMM{10-9};
4006}
4007
Bob Wilson5bafff32009-06-22 23:27:02 +00004008// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004009def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4010 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4011 "vorn", "$Vd, $Vn, $Vm", "",
4012 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4013 (vnotd DPR:$Vm))))]>;
4014def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4015 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4016 "vorn", "$Vd, $Vn, $Vm", "",
4017 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4018 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004019
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004020// VMVN : Vector Bitwise NOT (Immediate)
4021
4022let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004023
Owen Andersonca6945e2010-12-01 00:28:25 +00004024def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004025 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004026 "vmvn", "i16", "$Vd, $SIMM", "",
4027 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004028 let Inst{9} = SIMM{9};
4029}
4030
Owen Andersonca6945e2010-12-01 00:28:25 +00004031def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004032 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004033 "vmvn", "i16", "$Vd, $SIMM", "",
4034 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004035 let Inst{9} = SIMM{9};
4036}
4037
Owen Andersonca6945e2010-12-01 00:28:25 +00004038def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004039 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004040 "vmvn", "i32", "$Vd, $SIMM", "",
4041 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004042 let Inst{11-8} = SIMM{11-8};
4043}
4044
Owen Andersonca6945e2010-12-01 00:28:25 +00004045def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004046 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004047 "vmvn", "i32", "$Vd, $SIMM", "",
4048 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004049 let Inst{11-8} = SIMM{11-8};
4050}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004051}
4052
Bob Wilson5bafff32009-06-22 23:27:02 +00004053// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004054def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004055 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4056 "vmvn", "$Vd, $Vm", "",
4057 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004058def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004059 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4060 "vmvn", "$Vd, $Vm", "",
4061 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004062def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4063def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004064
4065// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004066def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4067 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004068 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004069 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004070 [(set DPR:$Vd,
4071 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004072
4073def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4074 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4075 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4076
Owen Anderson4110b432010-10-25 20:13:13 +00004077def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4078 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004079 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004080 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004081 [(set QPR:$Vd,
4082 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004083
4084def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4085 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4086 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004087
4088// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004089// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004090// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004091def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004092 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004093 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004094 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004095 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004096def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004097 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004098 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004099 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004100 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004101
Bob Wilson5bafff32009-06-22 23:27:02 +00004102// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004103// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004104// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004105def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004106 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004107 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004108 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004109 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004110def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004111 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004112 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004113 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004114 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004115
4116// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004117// for equivalent operations with different register constraints; it just
4118// inserts copies.
4119
4120// Vector Absolute Differences.
4121
4122// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004123defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004124 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004125 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004126defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004127 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004128 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004129def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004130 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004131def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004132 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004133
4134// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004135defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4136 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4137defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4138 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004139
4140// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004141defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4142 "vaba", "s", int_arm_neon_vabds, add>;
4143defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4144 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004145
4146// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004147defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4148 "vabal", "s", int_arm_neon_vabds, zext, add>;
4149defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4150 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004151
4152// Vector Maximum and Minimum.
4153
4154// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004155defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004156 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004157 "vmax", "s", int_arm_neon_vmaxs, 1>;
4158defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004159 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004160 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004161def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4162 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004163 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004164def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4165 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004166 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4167
4168// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004169defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4170 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4171 "vmin", "s", int_arm_neon_vmins, 1>;
4172defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4173 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4174 "vmin", "u", int_arm_neon_vminu, 1>;
4175def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4176 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004177 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004178def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4179 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004180 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004181
4182// Vector Pairwise Operations.
4183
4184// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004185def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4186 "vpadd", "i8",
4187 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4188def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4189 "vpadd", "i16",
4190 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4191def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4192 "vpadd", "i32",
4193 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004194def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004195 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004196 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004199defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004200 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004201defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004202 int_arm_neon_vpaddlu>;
4203
4204// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004205defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004206 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004207defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004208 int_arm_neon_vpadalu>;
4209
4210// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004211def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004212 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004213def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004214 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004215def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004216 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004217def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004218 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004219def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004220 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004221def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004222 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004223def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004224 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004225
4226// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004227def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004228 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004229def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004230 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004231def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004232 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004233def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004234 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004235def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004236 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004237def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004238 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004239def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004240 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004241
4242// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4243
4244// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004245def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004246 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004247 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004248def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004249 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004250 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004251def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004252 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004253 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004254def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004255 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004256 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004257
4258// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004259def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004260 IIC_VRECSD, "vrecps", "f32",
4261 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004262def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004263 IIC_VRECSQ, "vrecps", "f32",
4264 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004265
4266// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004267def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004268 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004269 v2i32, v2i32, int_arm_neon_vrsqrte>;
4270def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004271 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004272 v4i32, v4i32, int_arm_neon_vrsqrte>;
4273def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004274 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004275 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004276def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004277 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004278 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004279
4280// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004281def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004282 IIC_VRECSD, "vrsqrts", "f32",
4283 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004284def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004285 IIC_VRECSQ, "vrsqrts", "f32",
4286 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004287
4288// Vector Shifts.
4289
4290// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004291defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004292 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004293 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004294defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004295 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004296 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004297
Bob Wilson5bafff32009-06-22 23:27:02 +00004298// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004299defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4300
Bob Wilson5bafff32009-06-22 23:27:02 +00004301// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004302defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4303defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004304
4305// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004306defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4307defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004308
4309// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004310class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004311 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004312 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004313 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4314 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004315 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004316 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004317}
Evan Chengf81bf152009-11-23 21:57:23 +00004318def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004319 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004320def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004321 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004322def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004323 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004324
4325// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004326defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004327 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004328
4329// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004330defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004331 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004332 "vrshl", "s", int_arm_neon_vrshifts>;
4333defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004334 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004335 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004336// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004337defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4338defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004339
4340// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004341defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004342 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004343
4344// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004345defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004346 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004347 "vqshl", "s", int_arm_neon_vqshifts>;
4348defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004349 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004350 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004351// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004352defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4353defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4354
Bob Wilson5bafff32009-06-22 23:27:02 +00004355// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004356defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004357
4358// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004359defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004360 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004361defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004362 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004363
4364// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004365defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004366 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004367
4368// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004369defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004370 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004371 "vqrshl", "s", int_arm_neon_vqrshifts>;
4372defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004373 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004374 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004375
4376// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004377defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004378 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004379defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004380 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004381
4382// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004383defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004384 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004385
4386// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004387defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4388defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004389// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004390defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4391defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004392
4393// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004394defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4395
Bob Wilson5bafff32009-06-22 23:27:02 +00004396// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004397defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004398
4399// Vector Absolute and Saturating Absolute.
4400
4401// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004402defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004403 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004404 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004405def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004406 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004407 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004408def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004409 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004410 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004411
4412// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004413defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004414 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004415 int_arm_neon_vqabs>;
4416
4417// Vector Negate.
4418
Bob Wilsoncba270d2010-07-13 21:16:48 +00004419def vnegd : PatFrag<(ops node:$in),
4420 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4421def vnegq : PatFrag<(ops node:$in),
4422 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004423
Evan Chengf81bf152009-11-23 21:57:23 +00004424class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004425 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4426 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4427 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004428class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004429 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4430 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4431 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004432
Chris Lattner0a00ed92010-03-28 08:39:10 +00004433// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004434def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4435def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4436def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4437def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4438def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4439def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004440
4441// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004442def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004443 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4444 "vneg", "f32", "$Vd, $Vm", "",
4445 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004446def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004447 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4448 "vneg", "f32", "$Vd, $Vm", "",
4449 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004450
Bob Wilsoncba270d2010-07-13 21:16:48 +00004451def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4452def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4453def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4454def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4455def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4456def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004457
4458// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004459defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004460 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004461 int_arm_neon_vqneg>;
4462
4463// Vector Bit Counting Operations.
4464
4465// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004466defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004467 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004468 int_arm_neon_vcls>;
4469// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004470defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004471 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004472 int_arm_neon_vclz>;
4473// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004474def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004475 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004476 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004477def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004478 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004479 v16i8, v16i8, int_arm_neon_vcnt>;
4480
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004481// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004482def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004483 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4484 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004485def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004486 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4487 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004488
Bob Wilson5bafff32009-06-22 23:27:02 +00004489// Vector Move Operations.
4490
4491// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004492def : InstAlias<"vmov${p} $Vd, $Vm",
4493 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4494def : InstAlias<"vmov${p} $Vd, $Vm",
4495 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Jim Grosbach5b2fb202011-11-15 22:54:42 +00004496defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4497 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4498defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4499 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
Bob Wilson5bafff32009-06-22 23:27:02 +00004501// VMOV : Vector Move (Immediate)
4502
Evan Cheng47006be2010-05-17 21:54:50 +00004503let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004504def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004505 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004506 "vmov", "i8", "$Vd, $SIMM", "",
4507 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4508def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004509 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004510 "vmov", "i8", "$Vd, $SIMM", "",
4511 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004512
Owen Andersonca6945e2010-12-01 00:28:25 +00004513def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004514 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004515 "vmov", "i16", "$Vd, $SIMM", "",
4516 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004517 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004518}
4519
Owen Andersonca6945e2010-12-01 00:28:25 +00004520def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004521 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004522 "vmov", "i16", "$Vd, $SIMM", "",
4523 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004524 let Inst{9} = SIMM{9};
4525}
Bob Wilson5bafff32009-06-22 23:27:02 +00004526
Owen Andersonca6945e2010-12-01 00:28:25 +00004527def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004528 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004529 "vmov", "i32", "$Vd, $SIMM", "",
4530 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004531 let Inst{11-8} = SIMM{11-8};
4532}
4533
Owen Andersonca6945e2010-12-01 00:28:25 +00004534def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004535 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004536 "vmov", "i32", "$Vd, $SIMM", "",
4537 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004538 let Inst{11-8} = SIMM{11-8};
4539}
Bob Wilson5bafff32009-06-22 23:27:02 +00004540
Owen Andersonca6945e2010-12-01 00:28:25 +00004541def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004542 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004543 "vmov", "i64", "$Vd, $SIMM", "",
4544 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4545def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004546 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004547 "vmov", "i64", "$Vd, $SIMM", "",
4548 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004549
4550def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4551 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4552 "vmov", "f32", "$Vd, $SIMM", "",
4553 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4554def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4555 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4556 "vmov", "f32", "$Vd, $SIMM", "",
4557 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004558} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004559
4560// VMOV : Vector Get Lane (move scalar to ARM core register)
4561
Johnny Chen131c4a52009-11-23 17:48:17 +00004562def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004563 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4564 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004565 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4566 imm:$lane))]> {
4567 let Inst{21} = lane{2};
4568 let Inst{6-5} = lane{1-0};
4569}
Johnny Chen131c4a52009-11-23 17:48:17 +00004570def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004571 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4572 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004573 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4574 imm:$lane))]> {
4575 let Inst{21} = lane{1};
4576 let Inst{6} = lane{0};
4577}
Johnny Chen131c4a52009-11-23 17:48:17 +00004578def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004579 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4580 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004581 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4582 imm:$lane))]> {
4583 let Inst{21} = lane{2};
4584 let Inst{6-5} = lane{1-0};
4585}
Johnny Chen131c4a52009-11-23 17:48:17 +00004586def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004587 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4588 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004589 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4590 imm:$lane))]> {
4591 let Inst{21} = lane{1};
4592 let Inst{6} = lane{0};
4593}
Johnny Chen131c4a52009-11-23 17:48:17 +00004594def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004595 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4596 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004597 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4598 imm:$lane))]> {
4599 let Inst{21} = lane{0};
4600}
Bob Wilson5bafff32009-06-22 23:27:02 +00004601// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4602def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4603 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004604 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004605 (SubReg_i8_lane imm:$lane))>;
4606def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4607 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004608 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004609 (SubReg_i16_lane imm:$lane))>;
4610def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4611 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004612 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004613 (SubReg_i8_lane imm:$lane))>;
4614def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4615 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004616 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004617 (SubReg_i16_lane imm:$lane))>;
4618def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4619 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004620 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004621 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004622def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004623 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004624 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004625def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004626 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004627 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004628//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004629// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004630def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004631 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004632
4633
4634// VMOV : Vector Set Lane (move ARM core register to scalar)
4635
Owen Andersond2fbdb72010-10-27 21:28:09 +00004636let Constraints = "$src1 = $V" in {
4637def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004638 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4639 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004640 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4641 GPR:$R, imm:$lane))]> {
4642 let Inst{21} = lane{2};
4643 let Inst{6-5} = lane{1-0};
4644}
4645def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004646 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4647 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004648 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4649 GPR:$R, imm:$lane))]> {
4650 let Inst{21} = lane{1};
4651 let Inst{6} = lane{0};
4652}
4653def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004654 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4655 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004656 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4657 GPR:$R, imm:$lane))]> {
4658 let Inst{21} = lane{0};
4659}
Bob Wilson5bafff32009-06-22 23:27:02 +00004660}
4661def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004662 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004663 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004664 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004665 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004666 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004667def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004668 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004669 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004670 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004671 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004672 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004673def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004674 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004675 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004676 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004677 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004678 (DSubReg_i32_reg imm:$lane)))>;
4679
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004680def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004681 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4682 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004683def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004684 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4685 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004686
4687//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004688// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004689def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004690 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004691
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004692def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004693 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004694def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004695 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004696def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004697 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004698
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004699def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4700 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4701def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4702 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4703def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4704 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4705
4706def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4707 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4708 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004709 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004710def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4711 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4712 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004713 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004714def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4715 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4716 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004717 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004718
Bob Wilson5bafff32009-06-22 23:27:02 +00004719// VDUP : Vector Duplicate (from ARM core register to all elements)
4720
Evan Chengf81bf152009-11-23 21:57:23 +00004721class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004722 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4723 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4724 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004725class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004726 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4727 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4728 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004729
Evan Chengf81bf152009-11-23 21:57:23 +00004730def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4731def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4732def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4733def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4734def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4735def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004736
Jim Grosbach958108a2011-03-11 20:44:08 +00004737def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4738def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004739
4740// VDUP : Vector Duplicate Lane (from scalar to all elements)
4741
Johnny Chene4614f72010-03-25 17:01:27 +00004742class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004743 ValueType Ty, Operand IdxTy>
4744 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4745 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004746 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004747
Johnny Chene4614f72010-03-25 17:01:27 +00004748class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004749 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4750 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4751 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004752 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004753 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004754
Bob Wilson507df402009-10-21 02:15:46 +00004755// Inst{19-16} is partially specified depending on the element size.
4756
Jim Grosbach460a9052011-10-07 23:56:00 +00004757def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4758 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004759 let Inst{19-17} = lane{2-0};
4760}
Jim Grosbach460a9052011-10-07 23:56:00 +00004761def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4762 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004763 let Inst{19-18} = lane{1-0};
4764}
Jim Grosbach460a9052011-10-07 23:56:00 +00004765def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4766 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004767 let Inst{19} = lane{0};
4768}
Jim Grosbach460a9052011-10-07 23:56:00 +00004769def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4770 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004771 let Inst{19-17} = lane{2-0};
4772}
Jim Grosbach460a9052011-10-07 23:56:00 +00004773def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4774 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004775 let Inst{19-18} = lane{1-0};
4776}
Jim Grosbach460a9052011-10-07 23:56:00 +00004777def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4778 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004779 let Inst{19} = lane{0};
4780}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004781
4782def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4783 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4784
4785def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4786 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004787
Bob Wilson0ce37102009-08-14 05:08:32 +00004788def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4789 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4790 (DSubReg_i8_reg imm:$lane))),
4791 (SubReg_i8_lane imm:$lane)))>;
4792def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4793 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4794 (DSubReg_i16_reg imm:$lane))),
4795 (SubReg_i16_lane imm:$lane)))>;
4796def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4797 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4798 (DSubReg_i32_reg imm:$lane))),
4799 (SubReg_i32_lane imm:$lane)))>;
4800def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004801 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004802 (DSubReg_i32_reg imm:$lane))),
4803 (SubReg_i32_lane imm:$lane)))>;
4804
Jim Grosbach65dc3032010-10-06 21:16:16 +00004805def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004806 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004807def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004808 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004809
Bob Wilson5bafff32009-06-22 23:27:02 +00004810// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004811defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004812 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004813// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004814defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4815 "vqmovn", "s", int_arm_neon_vqmovns>;
4816defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4817 "vqmovn", "u", int_arm_neon_vqmovnu>;
4818defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4819 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004820// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004821defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4822defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004823
4824// Vector Conversions.
4825
Johnny Chen9e088762010-03-17 17:52:21 +00004826// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004827def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4828 v2i32, v2f32, fp_to_sint>;
4829def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4830 v2i32, v2f32, fp_to_uint>;
4831def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4832 v2f32, v2i32, sint_to_fp>;
4833def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4834 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004835
Johnny Chen6c8648b2010-03-17 23:26:50 +00004836def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4837 v4i32, v4f32, fp_to_sint>;
4838def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4839 v4i32, v4f32, fp_to_uint>;
4840def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4841 v4f32, v4i32, sint_to_fp>;
4842def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4843 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004844
4845// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004846let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004847def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004848 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004849def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004850 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004851def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004852 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004853def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004854 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004855}
Bob Wilson5bafff32009-06-22 23:27:02 +00004856
Owen Andersonb589be92011-11-15 19:55:00 +00004857let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004858def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004859 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004860def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004861 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004862def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004863 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004864def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004865 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004866}
Bob Wilson5bafff32009-06-22 23:27:02 +00004867
Bob Wilson04063562010-12-15 22:14:12 +00004868// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4869def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4870 IIC_VUNAQ, "vcvt", "f16.f32",
4871 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4872 Requires<[HasNEON, HasFP16]>;
4873def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4874 IIC_VUNAQ, "vcvt", "f32.f16",
4875 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4876 Requires<[HasNEON, HasFP16]>;
4877
Bob Wilsond8e17572009-08-12 22:31:50 +00004878// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004879
4880// VREV64 : Vector Reverse elements within 64-bit doublewords
4881
Evan Chengf81bf152009-11-23 21:57:23 +00004882class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004883 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4884 (ins DPR:$Vm), IIC_VMOVD,
4885 OpcodeStr, Dt, "$Vd, $Vm", "",
4886 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004887class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004888 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4889 (ins QPR:$Vm), IIC_VMOVQ,
4890 OpcodeStr, Dt, "$Vd, $Vm", "",
4891 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004892
Evan Chengf81bf152009-11-23 21:57:23 +00004893def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4894def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4895def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004896def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004897
Evan Chengf81bf152009-11-23 21:57:23 +00004898def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4899def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4900def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004901def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004902
4903// VREV32 : Vector Reverse elements within 32-bit words
4904
Evan Chengf81bf152009-11-23 21:57:23 +00004905class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004906 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4907 (ins DPR:$Vm), IIC_VMOVD,
4908 OpcodeStr, Dt, "$Vd, $Vm", "",
4909 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004910class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004911 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4912 (ins QPR:$Vm), IIC_VMOVQ,
4913 OpcodeStr, Dt, "$Vd, $Vm", "",
4914 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004915
Evan Chengf81bf152009-11-23 21:57:23 +00004916def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4917def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004918
Evan Chengf81bf152009-11-23 21:57:23 +00004919def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4920def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004921
4922// VREV16 : Vector Reverse elements within 16-bit halfwords
4923
Evan Chengf81bf152009-11-23 21:57:23 +00004924class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004925 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4926 (ins DPR:$Vm), IIC_VMOVD,
4927 OpcodeStr, Dt, "$Vd, $Vm", "",
4928 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004929class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004930 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4931 (ins QPR:$Vm), IIC_VMOVQ,
4932 OpcodeStr, Dt, "$Vd, $Vm", "",
4933 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004934
Evan Chengf81bf152009-11-23 21:57:23 +00004935def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4936def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004937
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004938// Other Vector Shuffles.
4939
Bob Wilson5e8b8332011-01-07 04:59:04 +00004940// Aligned extractions: really just dropping registers
4941
4942class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4943 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4944 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4945
4946def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4947
4948def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4949
4950def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4951
4952def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4953
4954def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4955
4956
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004957// VEXT : Vector Extract
4958
Evan Chengf81bf152009-11-23 21:57:23 +00004959class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004960 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4961 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4962 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4963 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4964 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004965 bits<4> index;
4966 let Inst{11-8} = index{3-0};
4967}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004968
Evan Chengf81bf152009-11-23 21:57:23 +00004969class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004970 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4971 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4972 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4973 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4974 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004975 bits<4> index;
4976 let Inst{11-8} = index{3-0};
4977}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004978
Owen Anderson7a258252010-11-03 18:16:27 +00004979def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4980 let Inst{11-8} = index{3-0};
4981}
4982def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4983 let Inst{11-9} = index{2-0};
4984 let Inst{8} = 0b0;
4985}
4986def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4987 let Inst{11-10} = index{1-0};
4988 let Inst{9-8} = 0b00;
4989}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004990def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4991 (v2f32 DPR:$Vm),
4992 (i32 imm:$index))),
4993 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004994
Owen Anderson7a258252010-11-03 18:16:27 +00004995def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4996 let Inst{11-8} = index{3-0};
4997}
4998def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4999 let Inst{11-9} = index{2-0};
5000 let Inst{8} = 0b0;
5001}
5002def VEXTq32 : VEXTq<"vext", "32", v4i32> {
5003 let Inst{11-10} = index{1-0};
5004 let Inst{9-8} = 0b00;
5005}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005006def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5007 (v4f32 QPR:$Vm),
5008 (i32 imm:$index))),
5009 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005010
Bob Wilson64efd902009-08-08 05:53:00 +00005011// VTRN : Vector Transpose
5012
Evan Chengf81bf152009-11-23 21:57:23 +00005013def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5014def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5015def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005016
Evan Chengf81bf152009-11-23 21:57:23 +00005017def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5018def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5019def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005020
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005021// VUZP : Vector Unzip (Deinterleave)
5022
Evan Chengf81bf152009-11-23 21:57:23 +00005023def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5024def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5025def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005026
Evan Chengf81bf152009-11-23 21:57:23 +00005027def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5028def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5029def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005030
5031// VZIP : Vector Zip (Interleave)
5032
Evan Chengf81bf152009-11-23 21:57:23 +00005033def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5034def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5035def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005036
Evan Chengf81bf152009-11-23 21:57:23 +00005037def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5038def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5039def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005040
Bob Wilson114a2662009-08-12 20:51:55 +00005041// Vector Table Lookup and Table Extension.
5042
5043// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005044let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005045def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005046 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005047 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5048 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5049 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005050let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005051def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005052 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5053 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5054 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005055def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005056 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5057 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5058 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005059def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005060 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5061 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005062 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005063 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005064} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005065
Bob Wilsonbd916c52010-09-13 23:55:10 +00005066def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005067 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005068def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005069 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005070def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005071 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005072
Bob Wilson114a2662009-08-12 20:51:55 +00005073// VTBX : Vector Table Extension
5074def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005075 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005076 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5077 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005078 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005079 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005080let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005081def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005082 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5083 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5084 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005085def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005086 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5087 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005088 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005089 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5090 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005091def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005092 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5093 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5094 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5095 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005096} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005097
Bob Wilsonbd916c52010-09-13 23:55:10 +00005098def VTBX2Pseudo
5099 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005100 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005101def VTBX3Pseudo
5102 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005103 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005104def VTBX4Pseudo
5105 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005106 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005107} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005108
Bob Wilson5bafff32009-06-22 23:27:02 +00005109//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005110// NEON instructions for single-precision FP math
5111//===----------------------------------------------------------------------===//
5112
Bob Wilson0e6d5402010-12-13 23:02:31 +00005113class N2VSPat<SDNode OpNode, NeonI Inst>
5114 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005115 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005116 (v2f32 (COPY_TO_REGCLASS (Inst
5117 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005118 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5119 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005120
5121class N3VSPat<SDNode OpNode, NeonI Inst>
5122 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005123 (EXTRACT_SUBREG
5124 (v2f32 (COPY_TO_REGCLASS (Inst
5125 (INSERT_SUBREG
5126 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5127 SPR:$a, ssub_0),
5128 (INSERT_SUBREG
5129 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5130 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005131
5132class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5133 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005134 (EXTRACT_SUBREG
5135 (v2f32 (COPY_TO_REGCLASS (Inst
5136 (INSERT_SUBREG
5137 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5138 SPR:$acc, ssub_0),
5139 (INSERT_SUBREG
5140 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5141 SPR:$a, ssub_0),
5142 (INSERT_SUBREG
5143 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5144 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005145
Bob Wilson4711d5c2010-12-13 23:02:37 +00005146def : N3VSPat<fadd, VADDfd>;
5147def : N3VSPat<fsub, VSUBfd>;
5148def : N3VSPat<fmul, VMULfd>;
5149def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005150 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005151def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005152 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005153def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005154def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005155def : N3VSPat<NEONfmax, VMAXfd>;
5156def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005157def : N2VSPat<arm_ftosi, VCVTf2sd>;
5158def : N2VSPat<arm_ftoui, VCVTf2ud>;
5159def : N2VSPat<arm_sitof, VCVTs2fd>;
5160def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005161
Evan Cheng1d2426c2009-08-07 19:30:41 +00005162//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005163// Non-Instruction Patterns
5164//===----------------------------------------------------------------------===//
5165
5166// bit_convert
5167def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5168def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5169def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5170def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5171def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5172def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5173def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5174def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5175def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5176def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5177def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5178def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5179def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5180def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5181def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5182def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5183def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5184def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5185def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5186def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5187def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5188def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5189def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5190def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5191def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5192def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5193def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5194def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5195def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5196def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5197
5198def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5199def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5200def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5201def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5202def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5203def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5204def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5205def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5206def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5207def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5208def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5209def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5210def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5211def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5212def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5213def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5214def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5215def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5216def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5217def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5218def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5219def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5220def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5221def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5222def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5223def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5224def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5225def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5226def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5227def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005228
5229
5230//===----------------------------------------------------------------------===//
5231// Assembler aliases
5232//
5233
Jim Grosbach04db7f72011-11-14 23:21:09 +00005234// VAND/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005235defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5236 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5237defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5238 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5239defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5240 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5241defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5242 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5243defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5244 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5245defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5246 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005247
5248// VLD1 requires a size suffix, but also accepts type specific variants.
5249// Load one D register.
5250defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5251 (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5252defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5253 (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5254defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5255 (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5256defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5257 (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005258// with writeback, fixed stride
5259defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5260 (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5261defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5262 (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5263defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5264 (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5265defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5266 (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005267// with writeback, register stride
5268defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5269 (VLD1d8wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5270 rGPR:$Rm, pred:$p)>;
5271defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5272 (VLD1d16wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5273 rGPR:$Rm, pred:$p)>;
5274defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5275 (VLD1d32wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5276 rGPR:$Rm, pred:$p)>;
5277defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5278 (VLD1d64wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5279 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005280
5281// Load two D registers.
5282defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5283 (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5284defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5285 (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5286defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5287 (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5288defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5289 (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005290// with writeback, fixed stride
5291defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5292 (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5293defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5294 (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5295defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5296 (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5297defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5298 (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005299// with writeback, register stride
5300defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5301 (VLD1q8wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5302 rGPR:$Rm, pred:$p)>;
5303defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5304 (VLD1q16wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5305 rGPR:$Rm, pred:$p)>;
5306defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5307 (VLD1q32wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5308 rGPR:$Rm, pred:$p)>;
5309defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5310 (VLD1q64wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5311 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005312
5313// Load three D registers.
5314defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5315 (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5316defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5317 (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5318defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5319 (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5320defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5321 (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005322// with writeback, fixed stride
5323defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5324 (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg,
5325 addrmode6:$Rn, pred:$p)>;
5326defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5327 (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg,
5328 addrmode6:$Rn, pred:$p)>;
5329defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5330 (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg,
5331 addrmode6:$Rn, pred:$p)>;
5332defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5333 (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg,
5334 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005335// with writeback, register stride
5336defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5337 (VLD1d8Twb_register VecListThreeD:$Vd, zero_reg,
5338 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5339defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5340 (VLD1d16Twb_register VecListThreeD:$Vd, zero_reg,
5341 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5342defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5343 (VLD1d32Twb_register VecListThreeD:$Vd, zero_reg,
5344 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5345defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5346 (VLD1d64Twb_register VecListThreeD:$Vd, zero_reg,
5347 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005348
Jim Grosbache052b9a2011-11-14 23:32:59 +00005349
5350// Load four D registers.
5351defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5352 (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5353defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5354 (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5355defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5356 (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5357defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5358 (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005359// with writeback, fixed stride
5360defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5361 (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg,
5362 addrmode6:$Rn, pred:$p)>;
5363defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5364 (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg,
5365 addrmode6:$Rn, pred:$p)>;
5366defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5367 (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg,
5368 addrmode6:$Rn, pred:$p)>;
5369defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5370 (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg,
5371 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005372// with writeback, register stride
5373defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5374 (VLD1d8Qwb_register VecListFourD:$Vd, zero_reg,
5375 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5376defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5377 (VLD1d16Qwb_register VecListFourD:$Vd, zero_reg,
5378 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5379defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5380 (VLD1d32Qwb_register VecListFourD:$Vd, zero_reg,
5381 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5382defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5383 (VLD1d64Qwb_register VecListFourD:$Vd, zero_reg,
5384 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005385
5386// VST1 requires a size suffix, but also accepts type specific variants.
Jim Grosbachbfc94292011-11-15 01:46:57 +00005387// Store one D register.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005388defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5389 (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5390defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5391 (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5392defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5393 (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5394defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5395 (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005396// with writeback, fixed stride
5397defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5398 (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5399defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5400 (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5401defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5402 (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5403defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5404 (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005405// with writeback, register stride
5406defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5407 (VST1d8wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5408 VecListOneD:$Vd, pred:$p)>;
5409defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5410 (VST1d16wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5411 VecListOneD:$Vd, pred:$p)>;
5412defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5413 (VST1d32wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5414 VecListOneD:$Vd, pred:$p)>;
5415defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5416 (VST1d64wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5417 VecListOneD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005418
Jim Grosbachbfc94292011-11-15 01:46:57 +00005419// Store two D registers.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005420defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5421 (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5422defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5423 (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5424defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5425 (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5426defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5427 (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005428// with writeback, fixed stride
5429defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5430 (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5431defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5432 (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5433defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5434 (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5435defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5436 (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005437// with writeback, register stride
5438defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5439 (VST1q8wb_register zero_reg, addrmode6:$Rn,
5440 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5441defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5442 (VST1q16wb_register zero_reg, addrmode6:$Rn,
5443 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5444defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5445 (VST1q32wb_register zero_reg, addrmode6:$Rn,
5446 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5447defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5448 (VST1q64wb_register zero_reg, addrmode6:$Rn,
5449 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005450
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005451// Load three D registers.
Jim Grosbach1ec7bf0c2011-11-29 23:21:31 +00005452defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5453 (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5454defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5455 (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5456defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5457 (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5458defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5459 (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5460defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5461 (VST1d8Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5462defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5463 (VST1d16Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5464defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5465 (VST1d32Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5466defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5467 (VST1d64Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5468defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5469 (VST1d8Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5470 VecListThreeD:$Vd, pred:$p)>;
5471defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5472 (VST1d16Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5473 VecListThreeD:$Vd, pred:$p)>;
5474defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5475 (VST1d32Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5476 VecListThreeD:$Vd, pred:$p)>;
5477defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5478 (VST1d64Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5479 VecListThreeD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005480
5481// Load four D registers.
Jim Grosbach1ec7bf0c2011-11-29 23:21:31 +00005482defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5483 (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5484defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5485 (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5486defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5487 (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5488defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5489 (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5490defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5491 (VST1d8Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5492defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5493 (VST1d16Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5494defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5495 (VST1d32Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5496defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5497 (VST1d64Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5498defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5499 (VST1d8Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5500 VecListFourD:$Vd, pred:$p)>;
5501defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5502 (VST1d16Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5503 VecListFourD:$Vd, pred:$p)>;
5504defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5505 (VST1d32Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5506 VecListFourD:$Vd, pred:$p)>;
5507defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5508 (VST1d64Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5509 VecListFourD:$Vd, pred:$p)>;
Jim Grosbach19885de2011-11-15 20:49:46 +00005510
5511
5512// VTRN instructions data type suffix aliases for more-specific types.
5513defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Dd, $Dm",
5514 (VTRNd8 DPR:$Dd, DPR:$Dm, pred:$p)>;
5515defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5516 (VTRNd16 DPR:$Dd, DPR:$Dm, pred:$p)>;
5517defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5518 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
5519
5520defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Qd, $Qm",
5521 (VTRNq8 QPR:$Qd, QPR:$Qm, pred:$p)>;
5522defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5523 (VTRNq16 QPR:$Qd, QPR:$Qm, pred:$p)>;
5524defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5525 (VTRNq32 QPR:$Qd, QPR:$Qm, pred:$p)>;