blob: 4d76181f9215104fda4f27c1b34efd12d14ef9d3 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka2b861be2012-10-19 21:47:33 +000040STATISTIC(NumTailCalls, "Number of tail calls");
41
42static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000043LargeGOT("mxgot", cl::Hidden,
44 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
45
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000046static const uint16_t O32IntRegs[4] = {
47 Mips::A0, Mips::A1, Mips::A2, Mips::A3
48};
49
50static const uint16_t Mips64IntRegs[8] = {
51 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
52 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
53};
54
55static const uint16_t Mips64DPRegs[8] = {
56 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
57 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
58};
59
Jia Liubb481f82012-02-28 07:46:26 +000060// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000061// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000062// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000063static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000064 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000065 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000066
Akira Hatanakad6bc5232011-12-05 21:26:34 +000067 Size = CountPopulation_64(I);
68 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000069 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000070}
71
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000072SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000073 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
74 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
75}
76
Akira Hatanaka6b28b802012-11-21 20:26:38 +000077static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
78 EVT Ty = Op.getValueType();
79
80 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
81 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
82 Flag);
83 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
84 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
85 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
86 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
87 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
88 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
89 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
90 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
91 N->getOffset(), Flag);
92
93 llvm_unreachable("Unexpected node type.");
94 return SDValue();
95}
96
97static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
98 DebugLoc DL = Op.getDebugLoc();
99 EVT Ty = Op.getValueType();
100 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
101 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
102 return DAG.getNode(ISD::ADD, DL, Ty,
103 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
104 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
105}
106
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000107SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
108 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000109 DebugLoc DL = Op.getDebugLoc();
110 EVT Ty = Op.getValueType();
111 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000112 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000113 getTargetNode(Op, DAG, GOTFlag));
114 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
115 MachinePointerInfo::getGOT(), false, false, false,
116 0);
117 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
118 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
119 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
120}
121
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000122SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
123 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000124 DebugLoc DL = Op.getDebugLoc();
125 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000126 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000127 getTargetNode(Op, DAG, Flag));
128 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
129 MachinePointerInfo::getGOT(), false, false, false, 0);
130}
131
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000132SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
133 unsigned HiFlag,
134 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000135 DebugLoc DL = Op.getDebugLoc();
136 EVT Ty = Op.getValueType();
137 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000138 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000139 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
140 getTargetNode(Op, DAG, LoFlag));
141 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
142 MachinePointerInfo::getGOT(), false, false, false, 0);
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
146 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000147 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000148 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000149 case MipsISD::Hi: return "MipsISD::Hi";
150 case MipsISD::Lo: return "MipsISD::Lo";
151 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000152 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000153 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000154 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000155 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
156 case MipsISD::FPCmp: return "MipsISD::FPCmp";
157 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
158 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
159 case MipsISD::FPRound: return "MipsISD::FPRound";
Akira Hatanakadd958922013-03-30 01:14:04 +0000160 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
161 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
162 case MipsISD::Mult: return "MipsISD::Mult";
163 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::MAdd: return "MipsISD::MAdd";
165 case MipsISD::MAddu: return "MipsISD::MAddu";
166 case MipsISD::MSub: return "MipsISD::MSub";
167 case MipsISD::MSubu: return "MipsISD::MSubu";
168 case MipsISD::DivRem: return "MipsISD::DivRem";
169 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000170 case MipsISD::DivRem16: return "MipsISD::DivRem16";
171 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000172 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
173 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000174 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000175 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000176 case MipsISD::Ext: return "MipsISD::Ext";
177 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000178 case MipsISD::LWL: return "MipsISD::LWL";
179 case MipsISD::LWR: return "MipsISD::LWR";
180 case MipsISD::SWL: return "MipsISD::SWL";
181 case MipsISD::SWR: return "MipsISD::SWR";
182 case MipsISD::LDL: return "MipsISD::LDL";
183 case MipsISD::LDR: return "MipsISD::LDR";
184 case MipsISD::SDL: return "MipsISD::SDL";
185 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000186 case MipsISD::EXTP: return "MipsISD::EXTP";
187 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
188 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
189 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
190 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
191 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
192 case MipsISD::SHILO: return "MipsISD::SHILO";
193 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
194 case MipsISD::MULT: return "MipsISD::MULT";
195 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000196 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000197 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
198 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
199 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka97a62bf2013-04-19 23:21:32 +0000200 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
201 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
202 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000203 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
204 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000205 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206 }
207}
208
209MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000210MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000211 : TargetLowering(TM, new MipsTargetObjectFile()),
212 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000213 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
214 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000217 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000218 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000220 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
222 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
223 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224
Eli Friedman6055a6a2009-07-17 04:07:24 +0000225 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
227 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000228
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000229 // Used by legalize types to correctly generate the setcc result.
230 // Without this, every float setcc comes with a AND/OR with the result,
231 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000232 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000234
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000235 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000236 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000238 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
240 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
241 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
242 setOperationAction(ISD::SELECT, MVT::f32, Custom);
243 setOperationAction(ISD::SELECT, MVT::f64, Custom);
244 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000245 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
246 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000247 setOperationAction(ISD::SETCC, MVT::f32, Custom);
248 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000250 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000251 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
252 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000253
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000254 if (!TM.Options.NoNaNsFPMath) {
255 setOperationAction(ISD::FABS, MVT::f32, Custom);
256 setOperationAction(ISD::FABS, MVT::f64, Custom);
257 }
258
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000259 if (HasMips64) {
260 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
261 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
262 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
263 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
264 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
265 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000266 setOperationAction(ISD::LOAD, MVT::i64, Custom);
267 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000268 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000269
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000270 if (!HasMips64) {
271 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
272 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
273 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
274 }
275
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000276 setOperationAction(ISD::ADD, MVT::i32, Custom);
277 if (HasMips64)
278 setOperationAction(ISD::ADD, MVT::i64, Custom);
279
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000280 setOperationAction(ISD::SDIV, MVT::i32, Expand);
281 setOperationAction(ISD::SREM, MVT::i32, Expand);
282 setOperationAction(ISD::UDIV, MVT::i32, Expand);
283 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000284 setOperationAction(ISD::SDIV, MVT::i64, Expand);
285 setOperationAction(ISD::SREM, MVT::i64, Expand);
286 setOperationAction(ISD::UDIV, MVT::i64, Expand);
287 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000288
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000289 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000290 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
291 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
292 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
293 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
295 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000296 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000298 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
300 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000301 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000303 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000304 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
305 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
306 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
307 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000309 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000310 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000312
Akira Hatanaka56633442011-09-20 23:53:09 +0000313 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000314 setOperationAction(ISD::ROTR, MVT::i32, Expand);
315
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000316 if (!Subtarget->hasMips64r2())
317 setOperationAction(ISD::ROTR, MVT::i64, Expand);
318
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000320 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000322 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000323 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
324 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
326 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000327 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FLOG, MVT::f32, Expand);
329 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
330 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
331 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000332 setOperationAction(ISD::FMA, MVT::f32, Expand);
333 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000334 setOperationAction(ISD::FREM, MVT::f32, Expand);
335 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000336
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000337 if (!TM.Options.NoNaNsFPMath) {
338 setOperationAction(ISD::FNEG, MVT::f32, Expand);
339 setOperationAction(ISD::FNEG, MVT::f64, Expand);
340 }
341
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000342 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000343 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000344 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000345 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000346
Akira Hatanaka544cc212013-01-30 00:26:49 +0000347 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
348
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000349 setOperationAction(ISD::VAARG, MVT::Other, Expand);
350 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
351 setOperationAction(ISD::VAEND, MVT::Other, Expand);
352
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000353 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
355 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000356
Jia Liubb481f82012-02-28 07:46:26 +0000357 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
358 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
359 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
360 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000361
Eli Friedman26689ac2011-08-03 21:06:02 +0000362 setInsertFencesForAtomic(true);
363
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000364 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000367 }
368
Akira Hatanakac79507a2011-12-21 00:20:27 +0000369 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000371 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
372 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000373
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000374 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000376 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
377 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000378
Akira Hatanaka7664f052012-06-02 00:04:42 +0000379 if (HasMips64) {
380 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
381 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
382 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
383 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
384 }
385
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000386 setTargetDAGCombine(ISD::SDIVREM);
387 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000388 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000389 setTargetDAGCombine(ISD::AND);
390 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000391 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000392
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000393 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000394
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000395 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000396
Akira Hatanaka590baca2012-02-02 03:13:40 +0000397 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
398 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000399
Jim Grosbach3450f802013-02-20 21:13:59 +0000400 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000401}
402
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000403const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
404 if (TM.getSubtargetImpl()->inMips16Mode())
405 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000406
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000407 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000408}
409
Duncan Sands28b77e92011-09-06 19:07:46 +0000410EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000411 if (!VT.isVector())
412 return MVT::i32;
413 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000414}
415
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000416static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000417 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000418 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000419 if (DCI.isBeforeLegalizeOps())
420 return SDValue();
421
Akira Hatanakadda4a072011-10-03 21:06:13 +0000422 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000423 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
424 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000425 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
426 MipsISD::DivRemU16;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000427 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000428
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000429 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000430 N->getOperand(0), N->getOperand(1));
431 SDValue InChain = DAG.getEntryNode();
432 SDValue InGlue = DivRem;
433
434 // insert MFLO
435 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000436 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000437 InGlue);
438 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
439 InChain = CopyFromLo.getValue(1);
440 InGlue = CopyFromLo.getValue(2);
441 }
442
443 // insert MFHI
444 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000445 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000446 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000447 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
448 }
449
450 return SDValue();
451}
452
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000453static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000454 switch (CC) {
455 default: llvm_unreachable("Unknown fp condition code!");
456 case ISD::SETEQ:
457 case ISD::SETOEQ: return Mips::FCOND_OEQ;
458 case ISD::SETUNE: return Mips::FCOND_UNE;
459 case ISD::SETLT:
460 case ISD::SETOLT: return Mips::FCOND_OLT;
461 case ISD::SETGT:
462 case ISD::SETOGT: return Mips::FCOND_OGT;
463 case ISD::SETLE:
464 case ISD::SETOLE: return Mips::FCOND_OLE;
465 case ISD::SETGE:
466 case ISD::SETOGE: return Mips::FCOND_OGE;
467 case ISD::SETULT: return Mips::FCOND_ULT;
468 case ISD::SETULE: return Mips::FCOND_ULE;
469 case ISD::SETUGT: return Mips::FCOND_UGT;
470 case ISD::SETUGE: return Mips::FCOND_UGE;
471 case ISD::SETUO: return Mips::FCOND_UN;
472 case ISD::SETO: return Mips::FCOND_OR;
473 case ISD::SETNE:
474 case ISD::SETONE: return Mips::FCOND_ONE;
475 case ISD::SETUEQ: return Mips::FCOND_UEQ;
476 }
477}
478
479
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000480/// This function returns true if the floating point conditional branches and
481/// conditional moves which use condition code CC should be inverted.
482static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000483 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
484 return false;
485
Akira Hatanaka82099682011-12-19 19:52:25 +0000486 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
487 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000488
Akira Hatanaka82099682011-12-19 19:52:25 +0000489 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000490}
491
492// Creates and returns an FPCmp node from a setcc node.
493// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000494static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000495 // must be a SETCC node
496 if (Op.getOpcode() != ISD::SETCC)
497 return Op;
498
499 SDValue LHS = Op.getOperand(0);
500
501 if (!LHS.getValueType().isFloatingPoint())
502 return Op;
503
504 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000505 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000506
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000507 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
508 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000509 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
510
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000511 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000512 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000513}
514
515// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000516static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000517 SDValue False, DebugLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000518 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
519 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000520
521 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
522 True.getValueType(), True, False, Cond);
523}
524
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000525static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000526 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000527 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000528 if (DCI.isBeforeLegalizeOps())
529 return SDValue();
530
531 SDValue SetCC = N->getOperand(0);
532
533 if ((SetCC.getOpcode() != ISD::SETCC) ||
534 !SetCC.getOperand(0).getValueType().isInteger())
535 return SDValue();
536
537 SDValue False = N->getOperand(2);
538 EVT FalseTy = False.getValueType();
539
540 if (!FalseTy.isInteger())
541 return SDValue();
542
543 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
544
545 if (!CN || CN->getZExtValue())
546 return SDValue();
547
548 const DebugLoc DL = N->getDebugLoc();
549 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
550 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000551
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000552 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
553 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000554
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000555 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
556}
557
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000558static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000559 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000560 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000561 // Pattern match EXT.
562 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
563 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000564 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000565 return SDValue();
566
567 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000568 unsigned ShiftRightOpc = ShiftRight.getOpcode();
569
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000570 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000571 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000572 return SDValue();
573
574 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000575 ConstantSDNode *CN;
576 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
577 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000578
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000579 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000580 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000581
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000582 // Op's second operand must be a shifted mask.
583 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000584 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000585 return SDValue();
586
587 // Return if the shifted mask does not start at bit 0 or the sum of its size
588 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000589 EVT ValTy = N->getValueType(0);
590 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000591 return SDValue();
592
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000593 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000594 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000595 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000596}
Jia Liubb481f82012-02-28 07:46:26 +0000597
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000598static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000599 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000600 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000601 // Pattern match INS.
602 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000603 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000604 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000605 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000606 return SDValue();
607
608 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
609 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
610 ConstantSDNode *CN;
611
612 // See if Op's first operand matches (and $src1 , mask0).
613 if (And0.getOpcode() != ISD::AND)
614 return SDValue();
615
616 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000617 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000618 return SDValue();
619
620 // See if Op's second operand matches (and (shl $src, pos), mask1).
621 if (And1.getOpcode() != ISD::AND)
622 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000623
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000625 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000626 return SDValue();
627
628 // The shift masks must have the same position and size.
629 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
630 return SDValue();
631
632 SDValue Shl = And1.getOperand(0);
633 if (Shl.getOpcode() != ISD::SHL)
634 return SDValue();
635
636 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
637 return SDValue();
638
639 unsigned Shamt = CN->getZExtValue();
640
641 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000642 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000643 EVT ValTy = N->getValueType(0);
644 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000646
Akira Hatanaka82099682011-12-19 19:52:25 +0000647 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000648 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000649 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000650}
Jia Liubb481f82012-02-28 07:46:26 +0000651
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000652static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000653 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000654 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000655 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
656
657 if (DCI.isBeforeLegalizeOps())
658 return SDValue();
659
660 SDValue Add = N->getOperand(1);
661
662 if (Add.getOpcode() != ISD::ADD)
663 return SDValue();
664
665 SDValue Lo = Add.getOperand(1);
666
667 if ((Lo.getOpcode() != MipsISD::Lo) ||
668 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
669 return SDValue();
670
671 EVT ValTy = N->getValueType(0);
672 DebugLoc DL = N->getDebugLoc();
673
674 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
675 Add.getOperand(0));
676 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
677}
678
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000679SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000680 const {
681 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000682 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000683
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000684 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000685 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000686 case ISD::SDIVREM:
687 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000688 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000689 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000690 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000691 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000692 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000693 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000694 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000695 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000696 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000697 }
698
699 return SDValue();
700}
701
Akira Hatanakab430cec2012-09-21 23:58:31 +0000702void
703MipsTargetLowering::LowerOperationWrapper(SDNode *N,
704 SmallVectorImpl<SDValue> &Results,
705 SelectionDAG &DAG) const {
706 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
707
708 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
709 Results.push_back(Res.getValue(I));
710}
711
712void
713MipsTargetLowering::ReplaceNodeResults(SDNode *N,
714 SmallVectorImpl<SDValue> &Results,
715 SelectionDAG &DAG) const {
Akira Hatanaka13ec4812013-04-30 21:17:07 +0000716 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakab430cec2012-09-21 23:58:31 +0000717}
718
Dan Gohman475871a2008-07-27 21:46:04 +0000719SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000720LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000721{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000724 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
725 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
726 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
727 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
728 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
729 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
730 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
731 case ISD::SELECT: return lowerSELECT(Op, DAG);
732 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
733 case ISD::SETCC: return lowerSETCC(Op, DAG);
734 case ISD::VASTART: return lowerVASTART(Op, DAG);
735 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
736 case ISD::FABS: return lowerFABS(Op, DAG);
737 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
738 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
739 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000740 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
741 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
742 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
743 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
744 case ISD::LOAD: return lowerLOAD(Op, DAG);
745 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000746 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000747 }
Dan Gohman475871a2008-07-27 21:46:04 +0000748 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000749}
750
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000751//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000753//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000754
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000755// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000756// MachineFunction as a live in value. It also creates a corresponding
757// virtual register for it.
758static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000759addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000760{
Chris Lattner84bc5422007-12-31 04:13:23 +0000761 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
762 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763 return VReg;
764}
765
Akira Hatanaka01f70892012-09-27 02:15:57 +0000766MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000767MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000768 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000769 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000770 default:
771 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000772 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000773 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000774 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000775 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000776 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000777 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000778 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000779 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000780 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000781 case Mips::ATOMIC_LOAD_ADD_I64:
782 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000783 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000784
785 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000786 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000787 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000788 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000789 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000790 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000791 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000792 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000793 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000794 case Mips::ATOMIC_LOAD_AND_I64:
795 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000796 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000797
798 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000799 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000800 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000801 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000802 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000803 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000804 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000805 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000806 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000807 case Mips::ATOMIC_LOAD_OR_I64:
808 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000809 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000810
811 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000812 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000813 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000814 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000815 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000816 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000817 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000818 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000819 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_XOR_I64:
821 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000822 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000823
824 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000825 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000826 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000827 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000828 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000829 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000830 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000832 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_NAND_I64:
834 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000835 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000836
837 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000839 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000841 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000842 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000843 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000845 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_SUB_I64:
847 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000848 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000849
850 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000851 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000852 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000855 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000856 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000858 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_SWAP_I64:
860 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000861 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000862
863 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000865 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000868 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000871 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_CMP_SWAP_I64:
873 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000874 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000875 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000876}
877
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000878// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
879// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
880MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000881MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000882 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000883 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000884 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000885
886 MachineFunction *MF = BB->getParent();
887 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000890 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 unsigned LL, SC, AND, NOR, ZERO, BEQ;
892
893 if (Size == 4) {
894 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
895 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
896 AND = Mips::AND;
897 NOR = Mips::NOR;
898 ZERO = Mips::ZERO;
899 BEQ = Mips::BEQ;
900 }
901 else {
902 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
903 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
904 AND = Mips::AND64;
905 NOR = Mips::NOR64;
906 ZERO = Mips::ZERO_64;
907 BEQ = Mips::BEQ64;
908 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000909
Akira Hatanaka4061da12011-07-19 20:11:17 +0000910 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911 unsigned Ptr = MI->getOperand(1).getReg();
912 unsigned Incr = MI->getOperand(2).getReg();
913
Akira Hatanaka4061da12011-07-19 20:11:17 +0000914 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
915 unsigned AndRes = RegInfo.createVirtualRegister(RC);
916 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000917
918 // insert new blocks after the current block
919 const BasicBlock *LLVM_BB = BB->getBasicBlock();
920 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
921 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
922 MachineFunction::iterator It = BB;
923 ++It;
924 MF->insert(It, loopMBB);
925 MF->insert(It, exitMBB);
926
927 // Transfer the remainder of BB and its successor edges to exitMBB.
928 exitMBB->splice(exitMBB->begin(), BB,
929 llvm::next(MachineBasicBlock::iterator(MI)),
930 BB->end());
931 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
932
933 // thisMBB:
934 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000937 loopMBB->addSuccessor(loopMBB);
938 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000939
940 // loopMBB:
941 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000942 // <binop> storeval, oldval, incr
943 // sc success, storeval, 0(ptr)
944 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000946 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000948 // and andres, oldval, incr
949 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000950 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
951 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000953 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000954 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000956 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000957 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000958 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
959 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000960
961 MI->eraseFromParent(); // The instruction is gone now.
962
Akira Hatanaka939ece12011-07-19 03:42:13 +0000963 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964}
965
966MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000967MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000968 MachineBasicBlock *BB,
969 unsigned Size, unsigned BinOpcode,
970 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000971 assert((Size == 1 || Size == 2) &&
972 "Unsupported size for EmitAtomicBinaryPartial.");
973
974 MachineFunction *MF = BB->getParent();
975 MachineRegisterInfo &RegInfo = MF->getRegInfo();
976 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
977 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000978 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000979 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
980 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981
982 unsigned Dest = MI->getOperand(0).getReg();
983 unsigned Ptr = MI->getOperand(1).getReg();
984 unsigned Incr = MI->getOperand(2).getReg();
985
Akira Hatanaka4061da12011-07-19 20:11:17 +0000986 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
987 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000988 unsigned Mask = RegInfo.createVirtualRegister(RC);
989 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000990 unsigned NewVal = RegInfo.createVirtualRegister(RC);
991 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000993 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
994 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
995 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
996 unsigned AndRes = RegInfo.createVirtualRegister(RC);
997 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000998 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000999 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1000 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1001 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1002 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1003 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004
1005 // insert new blocks after the current block
1006 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1007 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001008 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001009 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1010 MachineFunction::iterator It = BB;
1011 ++It;
1012 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001013 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014 MF->insert(It, exitMBB);
1015
1016 // Transfer the remainder of BB and its successor edges to exitMBB.
1017 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001018 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001019 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1020
Akira Hatanaka81b44112011-07-19 17:09:53 +00001021 BB->addSuccessor(loopMBB);
1022 loopMBB->addSuccessor(loopMBB);
1023 loopMBB->addSuccessor(sinkMBB);
1024 sinkMBB->addSuccessor(exitMBB);
1025
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001026 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001027 // addiu masklsb2,$0,-4 # 0xfffffffc
1028 // and alignedaddr,ptr,masklsb2
1029 // andi ptrlsb2,ptr,3
1030 // sll shiftamt,ptrlsb2,3
1031 // ori maskupper,$0,255 # 0xff
1032 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001033 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001034 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001035
1036 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001037 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001038 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001039 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001040 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001041 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1042 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1043 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001044 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001045 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001046 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001047 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1048 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001049
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001050 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001052 // ll oldval,0(alignedaddr)
1053 // binop binopres,oldval,incr2
1054 // and newval,binopres,mask
1055 // and maskedoldval0,oldval,mask2
1056 // or storeval,maskedoldval0,newval
1057 // sc success,storeval,0(alignedaddr)
1058 // beq success,$0,loopMBB
1059
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001060 // atomic.swap
1061 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001062 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001063 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001064 // and maskedoldval0,oldval,mask2
1065 // or storeval,maskedoldval0,newval
1066 // sc success,storeval,0(alignedaddr)
1067 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001068
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001070 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001071 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001072 // and andres, oldval, incr2
1073 // nor binopres, $0, andres
1074 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001075 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1076 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001077 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001078 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001079 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 // <binop> binopres, oldval, incr2
1081 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001082 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1083 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001084 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001085 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001086 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001087 }
Jia Liubb481f82012-02-28 07:46:26 +00001088
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001089 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001090 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001091 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001092 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001093 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001094 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001095 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001096 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097
Akira Hatanaka939ece12011-07-19 03:42:13 +00001098 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001099 // and maskedoldval1,oldval,mask
1100 // srl srlres,maskedoldval1,shiftamt
1101 // sll sllres,srlres,24
1102 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001103 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001104 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001105
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001106 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001107 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001108 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001109 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001110 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001111 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001112 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114
1115 MI->eraseFromParent(); // The instruction is gone now.
1116
Akira Hatanaka939ece12011-07-19 03:42:13 +00001117 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118}
1119
1120MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001121MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001122 MachineBasicBlock *BB,
1123 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001124 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001125
1126 MachineFunction *MF = BB->getParent();
1127 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001128 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001129 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001130 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001131 unsigned LL, SC, ZERO, BNE, BEQ;
1132
1133 if (Size == 4) {
1134 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1135 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1136 ZERO = Mips::ZERO;
1137 BNE = Mips::BNE;
1138 BEQ = Mips::BEQ;
1139 }
1140 else {
1141 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1142 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1143 ZERO = Mips::ZERO_64;
1144 BNE = Mips::BNE64;
1145 BEQ = Mips::BEQ64;
1146 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001147
1148 unsigned Dest = MI->getOperand(0).getReg();
1149 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001150 unsigned OldVal = MI->getOperand(2).getReg();
1151 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001152
Akira Hatanaka4061da12011-07-19 20:11:17 +00001153 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154
1155 // insert new blocks after the current block
1156 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1157 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1158 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1159 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1160 MachineFunction::iterator It = BB;
1161 ++It;
1162 MF->insert(It, loop1MBB);
1163 MF->insert(It, loop2MBB);
1164 MF->insert(It, exitMBB);
1165
1166 // Transfer the remainder of BB and its successor edges to exitMBB.
1167 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001168 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1170
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 // thisMBB:
1172 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001174 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001175 loop1MBB->addSuccessor(exitMBB);
1176 loop1MBB->addSuccessor(loop2MBB);
1177 loop2MBB->addSuccessor(loop1MBB);
1178 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001179
1180 // loop1MBB:
1181 // ll dest, 0(ptr)
1182 // bne dest, oldval, exitMBB
1183 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001184 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1185 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001186 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001187
1188 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 // sc success, newval, 0(ptr)
1190 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001192 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001193 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001194 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001195 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001196
1197 MI->eraseFromParent(); // The instruction is gone now.
1198
Akira Hatanaka939ece12011-07-19 03:42:13 +00001199 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001200}
1201
1202MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001203MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001204 MachineBasicBlock *BB,
1205 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206 assert((Size == 1 || Size == 2) &&
1207 "Unsupported size for EmitAtomicCmpSwapPartial.");
1208
1209 MachineFunction *MF = BB->getParent();
1210 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1211 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1212 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001213 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001214 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1215 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216
1217 unsigned Dest = MI->getOperand(0).getReg();
1218 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001219 unsigned CmpVal = MI->getOperand(2).getReg();
1220 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221
Akira Hatanaka4061da12011-07-19 20:11:17 +00001222 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1223 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001224 unsigned Mask = RegInfo.createVirtualRegister(RC);
1225 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001226 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1227 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1228 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1229 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1230 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1231 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1232 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1233 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1234 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1235 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1236 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1237 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1238 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1239 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240
1241 // insert new blocks after the current block
1242 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1243 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1244 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001245 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001246 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1247 MachineFunction::iterator It = BB;
1248 ++It;
1249 MF->insert(It, loop1MBB);
1250 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001251 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252 MF->insert(It, exitMBB);
1253
1254 // Transfer the remainder of BB and its successor edges to exitMBB.
1255 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001256 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001257 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1258
Akira Hatanaka81b44112011-07-19 17:09:53 +00001259 BB->addSuccessor(loop1MBB);
1260 loop1MBB->addSuccessor(sinkMBB);
1261 loop1MBB->addSuccessor(loop2MBB);
1262 loop2MBB->addSuccessor(loop1MBB);
1263 loop2MBB->addSuccessor(sinkMBB);
1264 sinkMBB->addSuccessor(exitMBB);
1265
Akira Hatanaka70564a92011-07-19 18:14:26 +00001266 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001267 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001268 // addiu masklsb2,$0,-4 # 0xfffffffc
1269 // and alignedaddr,ptr,masklsb2
1270 // andi ptrlsb2,ptr,3
1271 // sll shiftamt,ptrlsb2,3
1272 // ori maskupper,$0,255 # 0xff
1273 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001274 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001275 // andi maskedcmpval,cmpval,255
1276 // sll shiftedcmpval,maskedcmpval,shiftamt
1277 // andi maskednewval,newval,255
1278 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001280 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001281 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001282 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001283 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001284 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1285 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1286 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001287 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001288 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001289 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001290 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1291 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001292 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001293 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001294 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001295 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001296 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001297 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001298 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001299
1300 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001301 // ll oldval,0(alginedaddr)
1302 // and maskedoldval0,oldval,mask
1303 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001305 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1306 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001307 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001308 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001309 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001310
1311 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001312 // and maskedoldval1,oldval,mask2
1313 // or storeval,maskedoldval1,shiftednewval
1314 // sc success,storeval,0(alignedaddr)
1315 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001316 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001317 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001318 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001319 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001320 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001321 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001322 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001323 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001324 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001325
Akira Hatanaka939ece12011-07-19 03:42:13 +00001326 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001327 // srl srlres,maskedoldval0,shiftamt
1328 // sll sllres,srlres,24
1329 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001330 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001331 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001332
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001333 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001334 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001335 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001336 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001337 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001338 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001339
1340 MI->eraseFromParent(); // The instruction is gone now.
1341
Akira Hatanaka939ece12011-07-19 03:42:13 +00001342 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343}
1344
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001345//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001346// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001347//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001348SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001349 SDValue Chain = Op.getOperand(0);
1350 SDValue Table = Op.getOperand(1);
1351 SDValue Index = Op.getOperand(2);
1352 DebugLoc DL = Op.getDebugLoc();
1353 EVT PTy = getPointerTy();
1354 unsigned EntrySize =
1355 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1356
1357 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1358 DAG.getConstant(EntrySize, PTy));
1359 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1360
1361 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1362 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1363 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1364 0);
1365 Chain = Addr.getValue(1);
1366
1367 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1368 // For PIC, the sequence is:
1369 // BRIND(load(Jumptable + index) + RelocBase)
1370 // RelocBase can be JumpTable, GOT or some sort of global base.
1371 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1372 getPICJumpTableRelocBase(Table, DAG));
1373 }
1374
1375 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1376}
1377
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001378SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001379lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001380{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001381 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001382 // the block to branch to if the condition is true.
1383 SDValue Chain = Op.getOperand(0);
1384 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001385 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001386
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001387 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001388
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001389 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001390 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001391 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001392
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001393 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001394 Mips::CondCode CC =
1395 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001396 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1397 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001398 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001399 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001400}
1401
1402SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001403lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001404{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001405 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001406
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001407 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001408 if (Cond.getOpcode() != MipsISD::FPCmp)
1409 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001410
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001411 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001412 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001413}
1414
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001415SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001416lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001417{
1418 DebugLoc DL = Op.getDebugLoc();
1419 EVT Ty = Op.getOperand(0).getValueType();
1420 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1421 Op.getOperand(0), Op.getOperand(1),
1422 Op.getOperand(4));
1423
1424 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1425 Op.getOperand(3));
1426}
1427
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001428SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1429 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001430
1431 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1432 "Floating point operand expected.");
1433
1434 SDValue True = DAG.getConstant(1, MVT::i32);
1435 SDValue False = DAG.getConstant(0, MVT::i32);
1436
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001437 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001438}
1439
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001440SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001441 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001442 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001443 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001444 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001445
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001446 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001447 const MipsTargetObjectFile &TLOF =
1448 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001449
Chris Lattnere3736f82009-08-13 05:41:27 +00001450 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001451 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001452 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001453 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001454 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001455 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001456 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001457 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001458 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001459
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001460 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001461 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001462 }
1463
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001464 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1465 return getAddrLocal(Op, DAG, HasMips64);
1466
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001467 if (LargeGOT)
1468 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1469 MipsII::MO_GOT_LO16);
1470
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001471 return getAddrGlobal(Op, DAG,
1472 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001473}
1474
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001475SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001476 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001477 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1478 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001479
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001480 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001481}
1482
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001483SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001484lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001485{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001486 // If the relocation model is PIC, use the General Dynamic TLS Model or
1487 // Local Dynamic TLS model, otherwise use the Initial Exec or
1488 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001489
1490 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001491 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001492 const GlobalValue *GV = GA->getGlobal();
1493 EVT PtrVT = getPointerTy();
1494
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001495 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1496
1497 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001498 // General Dynamic and Local Dynamic TLS Model.
1499 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1500 : MipsII::MO_TLSGD;
1501
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001502 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1503 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1504 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001505 unsigned PtrSize = PtrVT.getSizeInBits();
1506 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1507
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001508 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001509
1510 ArgListTy Args;
1511 ArgListEntry Entry;
1512 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001513 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001514 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001515
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001516 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001517 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001518 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001519 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001520 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001521 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001522
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001523 SDValue Ret = CallResult.first;
1524
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001525 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001526 return Ret;
1527
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001528 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001529 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001530 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1531 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001532 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001533 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1534 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1535 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001536 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001537
1538 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001539 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001540 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001541 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001542 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001543 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001544 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001545 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001546 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001547 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001548 } else {
1549 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001550 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001551 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001552 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001553 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001554 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001555 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1556 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1557 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001558 }
1559
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001560 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1561 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001562}
1563
1564SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001565lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001566{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001567 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1568 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001569
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001570 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001571}
1572
Dan Gohman475871a2008-07-27 21:46:04 +00001573SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001574lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001575{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001576 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001578 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001579 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001580 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001581 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1583 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001584 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001585
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001586 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1587 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001588
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001589 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001590}
1591
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001592SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001593 MachineFunction &MF = DAG.getMachineFunction();
1594 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1595
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001596 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001597 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1598 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001599
1600 // vastart just stores the address of the VarArgsFrameIndex slot into the
1601 // memory location argument.
1602 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001603 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001604 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001605}
Jia Liubb481f82012-02-28 07:46:26 +00001606
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001607static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001608 EVT TyX = Op.getOperand(0).getValueType();
1609 EVT TyY = Op.getOperand(1).getValueType();
1610 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1611 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1612 DebugLoc DL = Op.getDebugLoc();
1613 SDValue Res;
1614
1615 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1616 // to i32.
1617 SDValue X = (TyX == MVT::f32) ?
1618 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1619 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1620 Const1);
1621 SDValue Y = (TyY == MVT::f32) ?
1622 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1623 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1624 Const1);
1625
1626 if (HasR2) {
1627 // ext E, Y, 31, 1 ; extract bit31 of Y
1628 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1629 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1630 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1631 } else {
1632 // sll SllX, X, 1
1633 // srl SrlX, SllX, 1
1634 // srl SrlY, Y, 31
1635 // sll SllY, SrlX, 31
1636 // or Or, SrlX, SllY
1637 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1638 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1639 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1640 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1641 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1642 }
1643
1644 if (TyX == MVT::f32)
1645 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1646
1647 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1648 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1649 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001650}
1651
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001652static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001653 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1654 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1655 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1656 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1657 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001658
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001659 // Bitcast to integer nodes.
1660 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1661 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001662
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001663 if (HasR2) {
1664 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1665 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1666 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1667 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001668
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001669 if (WidthX > WidthY)
1670 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1671 else if (WidthY > WidthX)
1672 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001673
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001674 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1675 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1676 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1677 }
1678
1679 // (d)sll SllX, X, 1
1680 // (d)srl SrlX, SllX, 1
1681 // (d)srl SrlY, Y, width(Y)-1
1682 // (d)sll SllY, SrlX, width(Y)-1
1683 // or Or, SrlX, SllY
1684 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1685 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1686 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1687 DAG.getConstant(WidthY - 1, MVT::i32));
1688
1689 if (WidthX > WidthY)
1690 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1691 else if (WidthY > WidthX)
1692 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1693
1694 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1695 DAG.getConstant(WidthX - 1, MVT::i32));
1696 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1697 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001698}
1699
Akira Hatanaka82099682011-12-19 19:52:25 +00001700SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001701MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001702 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001703 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001704
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001705 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001706}
1707
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001708static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001709 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1710 DebugLoc DL = Op.getDebugLoc();
1711
1712 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1713 // to i32.
1714 SDValue X = (Op.getValueType() == MVT::f32) ?
1715 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1716 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1717 Const1);
1718
1719 // Clear MSB.
1720 if (HasR2)
1721 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1722 DAG.getRegister(Mips::ZERO, MVT::i32),
1723 DAG.getConstant(31, MVT::i32), Const1, X);
1724 else {
1725 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1726 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1727 }
1728
1729 if (Op.getValueType() == MVT::f32)
1730 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1731
1732 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1733 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1734 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1735}
1736
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001737static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001738 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1739 DebugLoc DL = Op.getDebugLoc();
1740
1741 // Bitcast to integer node.
1742 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1743
1744 // Clear MSB.
1745 if (HasR2)
1746 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1747 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1748 DAG.getConstant(63, MVT::i32), Const1, X);
1749 else {
1750 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1751 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1752 }
1753
1754 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1755}
1756
1757SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001758MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001759 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001760 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001761
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001762 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001763}
1764
Akira Hatanaka2e591472011-06-02 00:24:44 +00001765SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001766lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001767 // check the depth
1768 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001769 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001770
1771 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1772 MFI->setFrameAddressIsTaken(true);
1773 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001774 DebugLoc DL = Op.getDebugLoc();
1775 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001776 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001777 return FrameAddr;
1778}
1779
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001780SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001781 SelectionDAG &DAG) const {
1782 // check the depth
1783 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1784 "Return address can be determined only for current frame.");
1785
1786 MachineFunction &MF = DAG.getMachineFunction();
1787 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001788 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001789 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1790 MFI->setReturnAddressIsTaken(true);
1791
1792 // Return RA, which contains the return address. Mark it an implicit live-in.
1793 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1794 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1795}
1796
Akira Hatanaka544cc212013-01-30 00:26:49 +00001797// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1798// generated from __builtin_eh_return (offset, handler)
1799// The effect of this is to adjust the stack pointer by "offset"
1800// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001801SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001802 const {
1803 MachineFunction &MF = DAG.getMachineFunction();
1804 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1805
1806 MipsFI->setCallsEhReturn();
1807 SDValue Chain = Op.getOperand(0);
1808 SDValue Offset = Op.getOperand(1);
1809 SDValue Handler = Op.getOperand(2);
1810 DebugLoc DL = Op.getDebugLoc();
1811 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1812
1813 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1814 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1815 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1816 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1817 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1818 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1819 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1820 DAG.getRegister(OffsetReg, Ty),
1821 DAG.getRegister(AddrReg, getPointerTy()),
1822 Chain.getValue(1));
1823}
1824
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001825SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001826 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001827 // FIXME: Need pseudo-fence for 'singlethread' fences
1828 // FIXME: Set SType for weaker fences where supported/appropriate.
1829 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001830 DebugLoc DL = Op.getDebugLoc();
1831 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001832 DAG.getConstant(SType, MVT::i32));
1833}
1834
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001835SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001836 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001837 DebugLoc DL = Op.getDebugLoc();
1838 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1839 SDValue Shamt = Op.getOperand(2);
1840
1841 // if shamt < 32:
1842 // lo = (shl lo, shamt)
1843 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1844 // else:
1845 // lo = 0
1846 // hi = (shl lo, shamt[4:0])
1847 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1848 DAG.getConstant(-1, MVT::i32));
1849 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1850 DAG.getConstant(1, MVT::i32));
1851 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1852 Not);
1853 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1854 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1855 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1856 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1857 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001858 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1859 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001860 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1861
1862 SDValue Ops[2] = {Lo, Hi};
1863 return DAG.getMergeValues(Ops, 2, DL);
1864}
1865
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001866SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001867 bool IsSRA) const {
1868 DebugLoc DL = Op.getDebugLoc();
1869 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1870 SDValue Shamt = Op.getOperand(2);
1871
1872 // if shamt < 32:
1873 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1874 // if isSRA:
1875 // hi = (sra hi, shamt)
1876 // else:
1877 // hi = (srl hi, shamt)
1878 // else:
1879 // if isSRA:
1880 // lo = (sra hi, shamt[4:0])
1881 // hi = (sra hi, 31)
1882 // else:
1883 // lo = (srl hi, shamt[4:0])
1884 // hi = 0
1885 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1886 DAG.getConstant(-1, MVT::i32));
1887 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1888 DAG.getConstant(1, MVT::i32));
1889 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1890 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1891 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1892 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1893 Hi, Shamt);
1894 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1895 DAG.getConstant(0x20, MVT::i32));
1896 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1897 DAG.getConstant(31, MVT::i32));
1898 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1899 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1900 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1901 ShiftRightHi);
1902
1903 SDValue Ops[2] = {Lo, Hi};
1904 return DAG.getMergeValues(Ops, 2, DL);
1905}
1906
Akira Hatanakafee62c12013-04-11 19:07:14 +00001907static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001908 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001909 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001910 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001911 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001912 DebugLoc DL = LD->getDebugLoc();
1913 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1914
1915 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001916 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001917 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001918
1919 SDValue Ops[] = { Chain, Ptr, Src };
1920 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1921 LD->getMemOperand());
1922}
1923
1924// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001925SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001926 LoadSDNode *LD = cast<LoadSDNode>(Op);
1927 EVT MemVT = LD->getMemoryVT();
1928
1929 // Return if load is aligned or if MemVT is neither i32 nor i64.
1930 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1931 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1932 return SDValue();
1933
1934 bool IsLittle = Subtarget->isLittle();
1935 EVT VT = Op.getValueType();
1936 ISD::LoadExtType ExtType = LD->getExtensionType();
1937 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1938
1939 assert((VT == MVT::i32) || (VT == MVT::i64));
1940
1941 // Expand
1942 // (set dst, (i64 (load baseptr)))
1943 // to
1944 // (set tmp, (ldl (add baseptr, 7), undef))
1945 // (set dst, (ldr baseptr, tmp))
1946 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001947 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001948 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001949 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001950 IsLittle ? 0 : 7);
1951 }
1952
Akira Hatanakafee62c12013-04-11 19:07:14 +00001953 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001954 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001955 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001956 IsLittle ? 0 : 3);
1957
1958 // Expand
1959 // (set dst, (i32 (load baseptr))) or
1960 // (set dst, (i64 (sextload baseptr))) or
1961 // (set dst, (i64 (extload baseptr)))
1962 // to
1963 // (set tmp, (lwl (add baseptr, 3), undef))
1964 // (set dst, (lwr baseptr, tmp))
1965 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1966 (ExtType == ISD::EXTLOAD))
1967 return LWR;
1968
1969 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1970
1971 // Expand
1972 // (set dst, (i64 (zextload baseptr)))
1973 // to
1974 // (set tmp0, (lwl (add baseptr, 3), undef))
1975 // (set tmp1, (lwr baseptr, tmp0))
1976 // (set tmp2, (shl tmp1, 32))
1977 // (set dst, (srl tmp2, 32))
1978 DebugLoc DL = LD->getDebugLoc();
1979 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1980 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00001981 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1982 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001983 return DAG.getMergeValues(Ops, 2, DL);
1984}
1985
Akira Hatanakafee62c12013-04-11 19:07:14 +00001986static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001987 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001988 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
1989 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001990 DebugLoc DL = SD->getDebugLoc();
1991 SDVTList VTList = DAG.getVTList(MVT::Other);
1992
1993 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001994 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001995 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001996
1997 SDValue Ops[] = { Chain, Value, Ptr };
1998 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1999 SD->getMemOperand());
2000}
2001
2002// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002003SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002004 StoreSDNode *SD = cast<StoreSDNode>(Op);
2005 EVT MemVT = SD->getMemoryVT();
2006
2007 // Return if store is aligned or if MemVT is neither i32 nor i64.
2008 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2009 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2010 return SDValue();
2011
2012 bool IsLittle = Subtarget->isLittle();
2013 SDValue Value = SD->getValue(), Chain = SD->getChain();
2014 EVT VT = Value.getValueType();
2015
2016 // Expand
2017 // (store val, baseptr) or
2018 // (truncstore val, baseptr)
2019 // to
2020 // (swl val, (add baseptr, 3))
2021 // (swr val, baseptr)
2022 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002023 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002024 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002025 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002026 }
2027
2028 assert(VT == MVT::i64);
2029
2030 // Expand
2031 // (store val, baseptr)
2032 // to
2033 // (sdl val, (add baseptr, 7))
2034 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002035 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2036 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002037}
2038
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002039SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002040 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2041 || cast<ConstantSDNode>
2042 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2043 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2044 return SDValue();
2045
2046 // The pattern
2047 // (add (frameaddr 0), (frame_to_args_offset))
2048 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2049 // (add FrameObject, 0)
2050 // where FrameObject is a fixed StackObject with offset 0 which points to
2051 // the old stack pointer.
2052 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2053 EVT ValTy = Op->getValueType(0);
2054 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2055 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2056 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2057 DAG.getConstant(0, ValTy));
2058}
2059
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002060//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002061// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002062//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002063
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002064//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002065// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002066// Mips O32 ABI rules:
2067// ---
2068// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002069// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002070// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071// f64 - Only passed in two aliased f32 registers if no int reg has been used
2072// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002073// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2074// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002075//
2076// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002077//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002078
Duncan Sands1e96bab2010-11-04 10:49:57 +00002079static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002080 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002081 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2082
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002083 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002084
Craig Topperc5eaae42012-03-11 07:57:25 +00002085 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002086 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2087 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002088 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002089 Mips::F12, Mips::F14
2090 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002091 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002092 Mips::D6, Mips::D7
2093 };
2094
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002095 // Do not process byval args here.
2096 if (ArgFlags.isByVal())
2097 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002098
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002099 // Promote i8 and i16
2100 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2101 LocVT = MVT::i32;
2102 if (ArgFlags.isSExt())
2103 LocInfo = CCValAssign::SExt;
2104 else if (ArgFlags.isZExt())
2105 LocInfo = CCValAssign::ZExt;
2106 else
2107 LocInfo = CCValAssign::AExt;
2108 }
2109
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002110 unsigned Reg;
2111
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002112 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2113 // is true: function is vararg, argument is 3rd or higher, there is previous
2114 // argument which is not f32 or f64.
2115 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2116 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002117 unsigned OrigAlign = ArgFlags.getOrigAlign();
2118 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002119
2120 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002121 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002122 // If this is the first part of an i64 arg,
2123 // the allocated register must be either A0 or A2.
2124 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2125 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002126 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002127 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2128 // Allocate int register and shadow next int register. If first
2129 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002130 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2131 if (Reg == Mips::A1 || Reg == Mips::A3)
2132 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2133 State.AllocateReg(IntRegs, IntRegsSize);
2134 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002135 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2136 // we are guaranteed to find an available float register
2137 if (ValVT == MVT::f32) {
2138 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2139 // Shadow int register
2140 State.AllocateReg(IntRegs, IntRegsSize);
2141 } else {
2142 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2143 // Shadow int registers
2144 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2145 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2146 State.AllocateReg(IntRegs, IntRegsSize);
2147 State.AllocateReg(IntRegs, IntRegsSize);
2148 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002149 } else
2150 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002151
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002152 if (!Reg) {
2153 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2154 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002155 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002156 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002157 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002158
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002159 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002160}
2161
2162#include "MipsGenCallingConv.inc"
2163
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002164//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002166//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002167
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002168static const unsigned O32IntRegsSize = 4;
2169
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002170// Return next O32 integer argument register.
2171static unsigned getNextIntArgReg(unsigned Reg) {
2172 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2173 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2174}
2175
Akira Hatanaka7d712092012-10-30 19:23:25 +00002176SDValue
2177MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2178 SDValue Chain, SDValue Arg, DebugLoc DL,
2179 bool IsTailCall, SelectionDAG &DAG) const {
2180 if (!IsTailCall) {
2181 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2182 DAG.getIntPtrConstant(Offset));
2183 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2184 false, 0);
2185 }
2186
2187 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2188 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2189 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2190 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2191 /*isVolatile=*/ true, false, 0);
2192}
2193
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002194void MipsTargetLowering::
2195getOpndList(SmallVectorImpl<SDValue> &Ops,
2196 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2197 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2198 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2199 // Insert node "GP copy globalreg" before call to function.
2200 //
2201 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2202 // in PIC mode) allow symbols to be resolved via lazy binding.
2203 // The lazy binding stub requires GP to point to the GOT.
2204 if (IsPICCall && !InternalLinkage) {
2205 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2206 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2207 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2208 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002209
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002210 // Build a sequence of copy-to-reg nodes chained together with token
2211 // chain and flag operands which copy the outgoing args into registers.
2212 // The InFlag in necessary since all emitted instructions must be
2213 // stuck together.
2214 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002215
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002216 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2217 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2218 RegsToPass[i].second, InFlag);
2219 InFlag = Chain.getValue(1);
2220 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002221
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002222 // Add argument registers to the end of the list so that they are
2223 // known live into the call.
2224 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2225 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2226 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002227
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002228 // Add a register mask operand representing the call-preserved registers.
2229 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2230 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2231 assert(Mask && "Missing call preserved mask for calling convention");
2232 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2233
2234 if (InFlag.getNode())
2235 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002236}
2237
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002239/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002241MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002242 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002243 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002244 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002245 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2246 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2247 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002248 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002249 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002250 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002251 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002252 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002253
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002254 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002255 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002256 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002257 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002258
2259 // Analyze operands of the call, assigning locations to each operand.
2260 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002261 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002262 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002263 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002264
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002265 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002266 getTargetMachine().Options.UseSoftFloat,
2267 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002268
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002269 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002270 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002271
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002272 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002273 if (IsTailCall)
2274 IsTailCall =
2275 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002276 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002277
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002278 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002279 ++NumTailCalls;
2280
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002281 // Chain is the output chain of the last Load/Store or CopyToReg node.
2282 // ByValChain is the output chain of the last Memcpy node created for copying
2283 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002284 unsigned StackAlignment = TFL->getStackAlignment();
2285 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002286 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002287
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002288 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002289 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002290
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002291 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002292 IsN64 ? Mips::SP_64 : Mips::SP,
2293 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002294
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002295 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002296 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002297 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002298 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002299
2300 // Walk the register/memloc assignments, inserting copies/loads.
2301 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002302 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002303 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002304 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002305 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2306
2307 // ByVal Arg.
2308 if (Flags.isByVal()) {
2309 assert(Flags.getByValSize() &&
2310 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002311 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002312 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002313 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002314 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002315 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2316 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002317 continue;
2318 }
Jia Liubb481f82012-02-28 07:46:26 +00002319
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002320 // Promote the value if needed.
2321 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002322 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002323 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002324 if (VA.isRegLoc()) {
2325 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002326 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2327 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002328 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002329 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002330 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002331 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002332 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002333 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002334 if (!Subtarget->isLittle())
2335 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002336 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002337 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2338 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2339 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002340 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002341 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002342 }
2343 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002344 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002345 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002346 break;
2347 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002348 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002349 break;
2350 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002351 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002352 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002353 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002354
2355 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002356 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002357 if (VA.isRegLoc()) {
2358 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002359 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002360 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002361
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002362 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002363 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002364
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002365 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002366 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002367 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002368 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002369 }
2370
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002371 // Transform all store nodes into one single node because all store
2372 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002373 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002374 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002375 &MemOpChains[0], MemOpChains.size());
2376
Bill Wendling056292f2008-09-16 21:48:12 +00002377 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002378 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2379 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002380 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002381 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002382 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002383
2384 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002385 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002386 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2387
2388 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002389 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002390 else if (LargeGOT)
2391 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2392 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002393 else
2394 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2395 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002396 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002397 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002398 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002399 }
2400 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002401 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002402 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2403 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002404 else if (LargeGOT)
2405 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2406 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002407 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002408 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2409
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002410 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002411 }
2412
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002413 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002414 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002415
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002416 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2417 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002418
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002419 if (IsTailCall)
2420 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002421
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002422 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002423 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002424
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002425 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002426 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002427 DAG.getIntPtrConstant(0, true), InFlag);
2428 InFlag = Chain.getValue(1);
2429
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002430 // Handle result values, copying them out of physregs into vregs that we
2431 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002432 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2433 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002434}
2435
Dan Gohman98ca4f22009-08-05 01:29:28 +00002436/// LowerCallResult - Lower the result values of a call into the
2437/// appropriate copies out of appropriate physical registers.
2438SDValue
2439MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002440 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002441 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002442 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002443 SmallVectorImpl<SDValue> &InVals,
2444 const SDNode *CallNode,
2445 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002446 // Assign locations to each value returned by this call.
2447 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002448 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002449 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002450 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002451
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002452 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2453 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002454
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002455 // Copy all of the result registers out of their specified physreg.
2456 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002457 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002458 RVLocs[i].getLocVT(), InFlag);
2459 Chain = Val.getValue(1);
2460 InFlag = Val.getValue(2);
2461
2462 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002463 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002464
2465 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002466 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002467
Dan Gohman98ca4f22009-08-05 01:29:28 +00002468 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002469}
2470
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002471//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002473//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002474/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002475/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002476SDValue
2477MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002478 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002479 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002480 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002481 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002482 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002483 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002484 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002485 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002486 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002487
Dan Gohman1e93df62010-04-17 14:41:14 +00002488 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002489
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002490 // Used with vargs to acumulate store chains.
2491 std::vector<SDValue> OutChains;
2492
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002493 // Assign locations to all of the incoming arguments.
2494 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002495 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002496 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002497 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002498 Function::const_arg_iterator FuncArg =
2499 DAG.getMachineFunction().getFunction()->arg_begin();
2500 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002501
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002502 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002503 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2504 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002505
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002506 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002507 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002508
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002509 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002510 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002511 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2512 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002513 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002514 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2515 bool IsRegLoc = VA.isRegLoc();
2516
2517 if (Flags.isByVal()) {
2518 assert(Flags.getByValSize() &&
2519 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002520 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002521 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002522 MipsCCInfo, *ByValArg);
2523 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002524 continue;
2525 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002526
2527 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002528 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002529 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002530 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002531 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002532
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002534 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2535 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002536 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002537 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002538 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002539 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002540 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002541 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002542 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002543 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002544
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002545 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002546 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002547 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2548 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002549
2550 // If this is an 8 or 16-bit value, it has been passed promoted
2551 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002552 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002553 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002554 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002555 if (VA.getLocInfo() == CCValAssign::SExt)
2556 Opcode = ISD::AssertSext;
2557 else if (VA.getLocInfo() == CCValAssign::ZExt)
2558 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002559 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002560 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002561 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002562 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002563 }
2564
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002565 // Handle floating point arguments passed in integer registers and
2566 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002567 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002568 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2569 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002570 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002571 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002572 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002573 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002574 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002575 if (!Subtarget->isLittle())
2576 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002577 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002578 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002579 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002580
Dan Gohman98ca4f22009-08-05 01:29:28 +00002581 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002582 } else { // VA.isRegLoc()
2583
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002584 // sanity check
2585 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002586
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002588 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002589 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002590
2591 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002592 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002593 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002594 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002595 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002596 }
2597 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002598
2599 // The mips ABIs for returning structs by value requires that we copy
2600 // the sret argument into $v0 for the return. Save the argument into
2601 // a virtual register so that we can access it from the return points.
2602 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2603 unsigned Reg = MipsFI->getSRetReturnReg();
2604 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002605 Reg = MF.getRegInfo().
2606 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002607 MipsFI->setSRetReturnReg(Reg);
2608 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002609 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2610 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002611 }
2612
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002613 if (IsVarArg)
2614 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002615
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002616 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002617 // the size of Ins and InVals. This only happens when on varg functions
2618 if (!OutChains.empty()) {
2619 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002620 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002621 &OutChains[0], OutChains.size());
2622 }
2623
Dan Gohman98ca4f22009-08-05 01:29:28 +00002624 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002625}
2626
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002627//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002628// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002629//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002630
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002631bool
2632MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002633 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002634 const SmallVectorImpl<ISD::OutputArg> &Outs,
2635 LLVMContext &Context) const {
2636 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002637 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002638 RVLocs, Context);
2639 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2640}
2641
Dan Gohman98ca4f22009-08-05 01:29:28 +00002642SDValue
2643MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002644 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002645 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002646 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002647 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002648 // CCValAssign - represent the assignment of
2649 // the return value to a location
2650 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002651 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002652
2653 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002654 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002655 *DAG.getContext());
2656 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002657
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002658 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002659 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2660 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002661
Dan Gohman475871a2008-07-27 21:46:04 +00002662 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002663 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002664
2665 // Copy the result values into the output registers.
2666 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002667 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002668 CCValAssign &VA = RVLocs[i];
2669 assert(VA.isRegLoc() && "Can only return in registers!");
2670
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002671 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002672 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002673
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002674 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002675
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002676 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002677 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002678 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002679 }
2680
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002681 // The mips ABIs for returning structs by value requires that we copy
2682 // the sret argument into $v0 for the return. We saved the argument into
2683 // a virtual register in the entry block, so now we copy the value out
2684 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002685 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002686 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2687 unsigned Reg = MipsFI->getSRetReturnReg();
2688
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002689 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002690 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002691 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002692 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002693
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002694 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002695 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002696 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002697 }
2698
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002699 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002700
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002701 // Add the flag if we have it.
2702 if (Flag.getNode())
2703 RetOps.push_back(Flag);
2704
2705 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002706 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002707}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002708
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002709//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002710// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002711//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002712
2713/// getConstraintType - Given a constraint letter, return the type of
2714/// constraint it is for this target.
2715MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002716getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002717{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002718 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002719 // GCC config/mips/constraints.md
2720 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002721 // 'd' : An address register. Equivalent to r
2722 // unless generating MIPS16 code.
2723 // 'y' : Equivalent to r; retained for
2724 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002725 // 'c' : A register suitable for use in an indirect
2726 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002727 // 'l' : The lo register. 1 word storage.
2728 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002729 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002730 switch (Constraint[0]) {
2731 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002732 case 'd':
2733 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002734 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002735 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002736 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002737 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002738 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002739 case 'R':
2740 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002741 }
2742 }
2743 return TargetLowering::getConstraintType(Constraint);
2744}
2745
John Thompson44ab89e2010-10-29 17:29:13 +00002746/// Examine constraint type and operand type and determine a weight value.
2747/// This object must already have been set up with the operand type
2748/// and the current alternative constraint selected.
2749TargetLowering::ConstraintWeight
2750MipsTargetLowering::getSingleConstraintMatchWeight(
2751 AsmOperandInfo &info, const char *constraint) const {
2752 ConstraintWeight weight = CW_Invalid;
2753 Value *CallOperandVal = info.CallOperandVal;
2754 // If we don't have a value, we can't do a match,
2755 // but allow it at the lowest weight.
2756 if (CallOperandVal == NULL)
2757 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002758 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002759 // Look at the constraint type.
2760 switch (*constraint) {
2761 default:
2762 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2763 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002764 case 'd':
2765 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002766 if (type->isIntegerTy())
2767 weight = CW_Register;
2768 break;
2769 case 'f':
2770 if (type->isFloatTy())
2771 weight = CW_Register;
2772 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002773 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002774 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002775 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002776 if (type->isIntegerTy())
2777 weight = CW_SpecificReg;
2778 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002779 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002780 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002781 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002782 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002783 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002784 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002785 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002786 if (isa<ConstantInt>(CallOperandVal))
2787 weight = CW_Constant;
2788 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002789 case 'R':
2790 weight = CW_Memory;
2791 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002792 }
2793 return weight;
2794}
2795
Eric Christopher38d64262011-06-29 19:33:04 +00002796/// Given a register class constraint, like 'r', if this corresponds directly
2797/// to an LLVM register class, return a register of 0 and the register class
2798/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002799std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002800getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002801{
2802 if (Constraint.size() == 1) {
2803 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002804 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2805 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002806 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002807 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2808 if (Subtarget->inMips16Mode())
2809 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002810 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002811 }
Jack Carter10de0252012-07-02 23:35:23 +00002812 if (VT == MVT::i64 && !HasMips64)
2813 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002814 if (VT == MVT::i64 && HasMips64)
2815 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2816 // This will generate an error message
2817 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002818 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002819 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002820 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002821 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2822 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002823 return std::make_pair(0U, &Mips::FGR64RegClass);
2824 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002825 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002826 break;
2827 case 'c': // register suitable for indirect jump
2828 if (VT == MVT::i32)
2829 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
2830 assert(VT == MVT::i64 && "Unexpected type.");
2831 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002832 case 'l': // register suitable for indirect jump
2833 if (VT == MVT::i32)
Akira Hatanakac147c1b2013-04-30 23:22:09 +00002834 return std::make_pair((unsigned)Mips::LO, &Mips::LORegsRegClass);
2835 return std::make_pair((unsigned)Mips::LO64, &Mips::LORegs64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002836 case 'x': // register suitable for indirect jump
2837 // Fixme: Not triggering the use of both hi and low
2838 // This will generate an error message
2839 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002840 }
2841 }
2842 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2843}
2844
Eric Christopher50ab0392012-05-07 03:13:32 +00002845/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2846/// vector. If it is invalid, don't add anything to Ops.
2847void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2848 std::string &Constraint,
2849 std::vector<SDValue>&Ops,
2850 SelectionDAG &DAG) const {
2851 SDValue Result(0, 0);
2852
2853 // Only support length 1 constraints for now.
2854 if (Constraint.length() > 1) return;
2855
2856 char ConstraintLetter = Constraint[0];
2857 switch (ConstraintLetter) {
2858 default: break; // This will fall through to the generic implementation
2859 case 'I': // Signed 16 bit constant
2860 // If this fails, the parent routine will give an error
2861 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2862 EVT Type = Op.getValueType();
2863 int64_t Val = C->getSExtValue();
2864 if (isInt<16>(Val)) {
2865 Result = DAG.getTargetConstant(Val, Type);
2866 break;
2867 }
2868 }
2869 return;
Eric Christophere5076d42012-05-07 03:13:42 +00002870 case 'J': // integer zero
2871 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2872 EVT Type = Op.getValueType();
2873 int64_t Val = C->getZExtValue();
2874 if (Val == 0) {
2875 Result = DAG.getTargetConstant(0, Type);
2876 break;
2877 }
2878 }
2879 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00002880 case 'K': // unsigned 16 bit immediate
2881 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2882 EVT Type = Op.getValueType();
2883 uint64_t Val = (uint64_t)C->getZExtValue();
2884 if (isUInt<16>(Val)) {
2885 Result = DAG.getTargetConstant(Val, Type);
2886 break;
2887 }
2888 }
2889 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002890 case 'L': // signed 32 bit immediate where lower 16 bits are 0
2891 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2892 EVT Type = Op.getValueType();
2893 int64_t Val = C->getSExtValue();
2894 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
2895 Result = DAG.getTargetConstant(Val, Type);
2896 break;
2897 }
2898 }
2899 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00002900 case 'N': // immediate in the range of -65535 to -1 (inclusive)
2901 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2902 EVT Type = Op.getValueType();
2903 int64_t Val = C->getSExtValue();
2904 if ((Val >= -65535) && (Val <= -1)) {
2905 Result = DAG.getTargetConstant(Val, Type);
2906 break;
2907 }
2908 }
2909 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00002910 case 'O': // signed 15 bit immediate
2911 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2912 EVT Type = Op.getValueType();
2913 int64_t Val = C->getSExtValue();
2914 if ((isInt<15>(Val))) {
2915 Result = DAG.getTargetConstant(Val, Type);
2916 break;
2917 }
2918 }
2919 return;
Eric Christopher54412a72012-05-07 06:25:02 +00002920 case 'P': // immediate in the range of 1 to 65535 (inclusive)
2921 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2922 EVT Type = Op.getValueType();
2923 int64_t Val = C->getSExtValue();
2924 if ((Val <= 65535) && (Val >= 1)) {
2925 Result = DAG.getTargetConstant(Val, Type);
2926 break;
2927 }
2928 }
2929 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00002930 }
2931
2932 if (Result.getNode()) {
2933 Ops.push_back(Result);
2934 return;
2935 }
2936
2937 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2938}
2939
Dan Gohman6520e202008-10-18 02:06:02 +00002940bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00002941MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
2942 // No global is ever allowed as a base.
2943 if (AM.BaseGV)
2944 return false;
2945
2946 switch (AM.Scale) {
2947 case 0: // "r+i" or just "i", depending on HasBaseReg.
2948 break;
2949 case 1:
2950 if (!AM.HasBaseReg) // allow "r+i".
2951 break;
2952 return false; // disallow "r+r" or "r+r+i".
2953 default:
2954 return false;
2955 }
2956
2957 return true;
2958}
2959
2960bool
Dan Gohman6520e202008-10-18 02:06:02 +00002961MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2962 // The Mips target isn't yet aware of offsets.
2963 return false;
2964}
Evan Chengeb2f9692009-10-27 19:56:55 +00002965
Akira Hatanakae193b322012-06-13 19:33:32 +00002966EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00002967 unsigned SrcAlign,
2968 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00002969 bool MemcpyStrSrc,
2970 MachineFunction &MF) const {
2971 if (Subtarget->hasMips64())
2972 return MVT::i64;
2973
2974 return MVT::i32;
2975}
2976
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002977bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2978 if (VT != MVT::f32 && VT != MVT::f64)
2979 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002980 if (Imm.isNegZero())
2981 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002982 return Imm.isZero();
2983}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002984
2985unsigned MipsTargetLowering::getJumpTableEncoding() const {
2986 if (IsN64)
2987 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002988
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002989 return TargetLowering::getJumpTableEncoding();
2990}
Akira Hatanaka7887c902012-10-26 23:56:38 +00002991
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00002992/// This function returns true if CallSym is a long double emulation routine.
2993static bool isF128SoftLibCall(const char *CallSym) {
2994 const char *const LibCalls[] =
2995 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
2996 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
2997 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
2998 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
2999 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3000 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3001 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3002 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3003 "truncl"};
3004
3005 const char * const *End = LibCalls + array_lengthof(LibCalls);
3006
3007 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003008 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003009
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003010#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003011 for (const char * const *I = LibCalls; I < End - 1; ++I)
3012 assert(Comp(*I, *(I + 1)));
3013#endif
3014
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003015 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003016}
3017
3018/// This function returns true if Ty is fp128 or i128 which was originally a
3019/// fp128.
3020static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3021 if (Ty->isFP128Ty())
3022 return true;
3023
3024 const ExternalSymbolSDNode *ES =
3025 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3026
3027 // If the Ty is i128 and the function being called is a long double emulation
3028 // routine, then the original type is f128.
3029 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3030}
3031
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003032MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3033 CCState &Info)
3034 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003035 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003036 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003037}
3038
3039void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003040analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003041 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3042 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003043 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3044 "CallingConv::Fast shouldn't be used for vararg functions.");
3045
Akira Hatanaka7887c902012-10-26 23:56:38 +00003046 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003047 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003048
3049 for (unsigned I = 0; I != NumOpnds; ++I) {
3050 MVT ArgVT = Args[I].VT;
3051 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3052 bool R;
3053
3054 if (ArgFlags.isByVal()) {
3055 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3056 continue;
3057 }
3058
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003059 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003060 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003061 else {
3062 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3063 IsSoftFloat);
3064 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3065 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003066
3067 if (R) {
3068#ifndef NDEBUG
3069 dbgs() << "Call operand #" << I << " has unhandled type "
3070 << EVT(ArgVT).getEVTString();
3071#endif
3072 llvm_unreachable(0);
3073 }
3074 }
3075}
3076
3077void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003078analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3079 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003080 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003081 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003082 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003083
3084 for (unsigned I = 0; I != NumArgs; ++I) {
3085 MVT ArgVT = Args[I].VT;
3086 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003087 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3088 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003089
3090 if (ArgFlags.isByVal()) {
3091 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3092 continue;
3093 }
3094
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003095 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3096
3097 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003098 continue;
3099
3100#ifndef NDEBUG
3101 dbgs() << "Formal Arg #" << I << " has unhandled type "
3102 << EVT(ArgVT).getEVTString();
3103#endif
3104 llvm_unreachable(0);
3105 }
3106}
3107
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003108template<typename Ty>
3109void MipsTargetLowering::MipsCC::
3110analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3111 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003112 CCAssignFn *Fn;
3113
3114 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3115 Fn = RetCC_F128Soft;
3116 else
3117 Fn = RetCC_Mips;
3118
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003119 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3120 MVT VT = RetVals[I].VT;
3121 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3122 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3123
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003124 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003125#ifndef NDEBUG
3126 dbgs() << "Call result #" << I << " has unhandled type "
3127 << EVT(VT).getEVTString() << '\n';
3128#endif
3129 llvm_unreachable(0);
3130 }
3131 }
3132}
3133
3134void MipsTargetLowering::MipsCC::
3135analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3136 const SDNode *CallNode, const Type *RetTy) const {
3137 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3138}
3139
3140void MipsTargetLowering::MipsCC::
3141analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3142 const Type *RetTy) const {
3143 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3144}
3145
Akira Hatanaka7887c902012-10-26 23:56:38 +00003146void
3147MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3148 MVT LocVT,
3149 CCValAssign::LocInfo LocInfo,
3150 ISD::ArgFlagsTy ArgFlags) {
3151 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3152
3153 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003154 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003155 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3156 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3157 RegSize * 2);
3158
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003159 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003160 allocateRegs(ByVal, ByValSize, Align);
3161
3162 // Allocate space on caller's stack.
3163 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3164 Align);
3165 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3166 LocInfo));
3167 ByValArgs.push_back(ByVal);
3168}
3169
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003170unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3171 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3172}
3173
3174unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3175 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3176}
3177
3178const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3179 return IsO32 ? O32IntRegs : Mips64IntRegs;
3180}
3181
3182llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3183 if (CallConv == CallingConv::Fast)
3184 return CC_Mips_FastCC;
3185
3186 return IsO32 ? CC_MipsO32 : CC_MipsN;
3187}
3188
3189llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3190 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3191}
3192
3193const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3194 return IsO32 ? O32IntRegs : Mips64DPRegs;
3195}
3196
Akira Hatanaka7887c902012-10-26 23:56:38 +00003197void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3198 unsigned ByValSize,
3199 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003200 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3201 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003202 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3203 "Byval argument's size and alignment should be a multiple of"
3204 "RegSize.");
3205
3206 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3207
3208 // If Align > RegSize, the first arg register must be even.
3209 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3210 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3211 ++ByVal.FirstIdx;
3212 }
3213
3214 // Mark the registers allocated.
3215 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3216 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3217 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3218}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003219
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003220MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3221 const SDNode *CallNode,
3222 bool IsSoftFloat) const {
3223 if (IsSoftFloat || IsO32)
3224 return VT;
3225
3226 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003227 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003228 assert(VT == MVT::i64);
3229 return MVT::f64;
3230 }
3231
3232 return VT;
3233}
3234
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003235void MipsTargetLowering::
3236copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3237 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3238 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3239 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3240 MachineFunction &MF = DAG.getMachineFunction();
3241 MachineFrameInfo *MFI = MF.getFrameInfo();
3242 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3243 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3244 int FrameObjOffset;
3245
3246 if (RegAreaSize)
3247 FrameObjOffset = (int)CC.reservedArgArea() -
3248 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3249 else
3250 FrameObjOffset = ByVal.Address;
3251
3252 // Create frame object.
3253 EVT PtrTy = getPointerTy();
3254 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3255 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3256 InVals.push_back(FIN);
3257
3258 if (!ByVal.NumRegs)
3259 return;
3260
3261 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003262 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003263 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3264
3265 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3266 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003267 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003268 unsigned Offset = I * CC.regSize();
3269 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3270 DAG.getConstant(Offset, PtrTy));
3271 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3272 StorePtr, MachinePointerInfo(FuncArg, Offset),
3273 false, false, 0);
3274 OutChains.push_back(Store);
3275 }
3276}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003277
3278// Copy byVal arg to registers and stack.
3279void MipsTargetLowering::
3280passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003281 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003282 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3283 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3284 const MipsCC &CC, const ByValArgInfo &ByVal,
3285 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3286 unsigned ByValSize = Flags.getByValSize();
3287 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3288 unsigned RegSize = CC.regSize();
3289 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3290 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3291
3292 if (ByVal.NumRegs) {
3293 const uint16_t *ArgRegs = CC.intArgRegs();
3294 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3295 unsigned I = 0;
3296
3297 // Copy words to registers.
3298 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3299 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3300 DAG.getConstant(Offset, PtrTy));
3301 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3302 MachinePointerInfo(), false, false, false,
3303 Alignment);
3304 MemOpChains.push_back(LoadVal.getValue(1));
3305 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3306 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3307 }
3308
3309 // Return if the struct has been fully copied.
3310 if (ByValSize == Offset)
3311 return;
3312
3313 // Copy the remainder of the byval argument with sub-word loads and shifts.
3314 if (LeftoverBytes) {
3315 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3316 "Size of the remainder should be smaller than RegSize.");
3317 SDValue Val;
3318
3319 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3320 Offset < ByValSize; LoadSize /= 2) {
3321 unsigned RemSize = ByValSize - Offset;
3322
3323 if (RemSize < LoadSize)
3324 continue;
3325
3326 // Load subword.
3327 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3328 DAG.getConstant(Offset, PtrTy));
3329 SDValue LoadVal =
3330 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3331 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3332 false, false, Alignment);
3333 MemOpChains.push_back(LoadVal.getValue(1));
3334
3335 // Shift the loaded value.
3336 unsigned Shamt;
3337
3338 if (isLittle)
3339 Shamt = TotalSizeLoaded;
3340 else
3341 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3342
3343 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3344 DAG.getConstant(Shamt, MVT::i32));
3345
3346 if (Val.getNode())
3347 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3348 else
3349 Val = Shift;
3350
3351 Offset += LoadSize;
3352 TotalSizeLoaded += LoadSize;
3353 Alignment = std::min(Alignment, LoadSize);
3354 }
3355
3356 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3357 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3358 return;
3359 }
3360 }
3361
3362 // Copy remainder of byval arg to it with memcpy.
3363 unsigned MemCpySize = ByValSize - Offset;
3364 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3365 DAG.getConstant(Offset, PtrTy));
3366 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3367 DAG.getIntPtrConstant(ByVal.Address));
3368 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3369 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3370 /*isVolatile=*/false, /*AlwaysInline=*/false,
3371 MachinePointerInfo(0), MachinePointerInfo(0));
3372 MemOpChains.push_back(Chain);
3373}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003374
3375void
3376MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3377 const MipsCC &CC, SDValue Chain,
3378 DebugLoc DL, SelectionDAG &DAG) const {
3379 unsigned NumRegs = CC.numIntArgRegs();
3380 const uint16_t *ArgRegs = CC.intArgRegs();
3381 const CCState &CCInfo = CC.getCCInfo();
3382 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3383 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003384 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003385 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3386 MachineFunction &MF = DAG.getMachineFunction();
3387 MachineFrameInfo *MFI = MF.getFrameInfo();
3388 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3389
3390 // Offset of the first variable argument from stack pointer.
3391 int VaArgOffset;
3392
3393 if (NumRegs == Idx)
3394 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3395 else
3396 VaArgOffset =
3397 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3398
3399 // Record the frame index of the first variable argument
3400 // which is a value necessary to VASTART.
3401 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3402 MipsFI->setVarArgsFrameIndex(FI);
3403
3404 // Copy the integer registers that have not been used for argument passing
3405 // to the argument register save area. For O32, the save area is allocated
3406 // in the caller's stack frame, while for N32/64, it is allocated in the
3407 // callee's stack frame.
3408 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003409 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003410 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3411 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3412 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3413 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3414 MachinePointerInfo(), false, false, 0);
3415 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3416 OutChains.push_back(Store);
3417 }
3418}