blob: 8a3e2336b2a793ff8d6ef5d31c6389504fff2f7c [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797 // FIXME: This produces lots of inefficiencies in isel since
798 // we then need notice that most of our operands have been implicitly
799 // converted to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
801 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000802 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000803
804 // Do not attempt to promote non-128-bit vectors
805 if (!VT.is128BitVector()) {
806 continue;
807 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000808
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000815 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000817 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000819 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000822
Evan Cheng2c3ae372006-04-12 21:21:57 +0000823 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
825 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
826 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
827 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
833 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000834 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 if (Subtarget->hasSSE41()) {
838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
978 setOperationAction(ISD::SADDO, MVT::i64, Custom);
979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
980 setOperationAction(ISD::UADDO, MVT::i64, Custom);
981 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
982 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
983 setOperationAction(ISD::USUBO, MVT::i32, Custom);
984 setOperationAction(ISD::USUBO, MVT::i64, Custom);
985 setOperationAction(ISD::SMULO, MVT::i32, Custom);
986 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000987
Evan Chengd54f2d52009-03-31 19:38:51 +0000988 if (!Subtarget->is64Bit()) {
989 // These libcalls are not available in 32-bit.
990 setLibcallName(RTLIB::SHL_I128, 0);
991 setLibcallName(RTLIB::SRL_I128, 0);
992 setLibcallName(RTLIB::SRA_I128, 0);
993 }
994
Evan Cheng206ee9d2006-07-07 08:33:52 +0000995 // We have target-specific dag combine patterns for the following nodes:
996 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000997 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000998 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000999 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001000 setTargetDAGCombine(ISD::SHL);
1001 setTargetDAGCombine(ISD::SRA);
1002 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001003 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001004 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001005 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001006 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001007 if (Subtarget->is64Bit())
1008 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001010 computeRegisterProperties();
1011
Evan Cheng87ed7162006-02-14 08:25:08 +00001012 // FIXME: These should be based on subtarget info. Plus, the values should
1013 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001014 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1015 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1016 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001017 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001018 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001019}
1020
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1023 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001024}
1025
1026
Evan Cheng29286502008-01-23 23:17:41 +00001027/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1028/// the desired ByVal argument alignment.
1029static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1030 if (MaxAlign == 16)
1031 return;
1032 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1033 if (VTy->getBitWidth() == 128)
1034 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001035 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1036 unsigned EltAlign = 0;
1037 getMaxByValAlign(ATy->getElementType(), EltAlign);
1038 if (EltAlign > MaxAlign)
1039 MaxAlign = EltAlign;
1040 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1041 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1042 unsigned EltAlign = 0;
1043 getMaxByValAlign(STy->getElementType(i), EltAlign);
1044 if (EltAlign > MaxAlign)
1045 MaxAlign = EltAlign;
1046 if (MaxAlign == 16)
1047 break;
1048 }
1049 }
1050 return;
1051}
1052
1053/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1054/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001055/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1056/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001057unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (Subtarget->is64Bit()) {
1059 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001060 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001061 if (TyAlign > 8)
1062 return TyAlign;
1063 return 8;
1064 }
1065
Evan Cheng29286502008-01-23 23:17:41 +00001066 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001067 if (Subtarget->hasSSE1())
1068 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001069 return Align;
1070}
Chris Lattner2b02a442007-02-25 08:29:00 +00001071
Evan Chengf0df0312008-05-15 08:39:06 +00001072/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001073/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001074/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001075/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001076EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001077X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001078 bool isSrcConst, bool isSrcStr,
1079 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1081 // linux. This is because the stack realignment code can't handle certain
1082 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001083 const Function *F = DAG.getMachineFunction().getFunction();
1084 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1085 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001088 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001090 }
Evan Chengf0df0312008-05-15 08:39:06 +00001091 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::i64;
1093 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001094}
1095
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001096/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1097/// current function. The returned value is a member of the
1098/// MachineJumpTableInfo::JTEntryKind enum.
1099unsigned X86TargetLowering::getJumpTableEncoding() const {
1100 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1101 // symbol.
1102 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1103 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001104 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001105
1106 // Otherwise, use the normal jump table encoding heuristics.
1107 return TargetLowering::getJumpTableEncoding();
1108}
1109
Chris Lattner589c6f62010-01-26 06:28:43 +00001110/// getPICBaseSymbol - Return the X86-32 PIC base.
1111MCSymbol *
1112X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1113 MCContext &Ctx) const {
1114 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner98cdab52010-03-10 02:25:11 +00001115 return Ctx.GetOrCreateTemporarySymbol(Twine(MAI.getPrivateGlobalPrefix())+
1116 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001117}
1118
1119
Chris Lattnerc64daab2010-01-26 05:02:42 +00001120const MCExpr *
1121X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1122 const MachineBasicBlock *MBB,
1123 unsigned uid,MCContext &Ctx) const{
1124 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1125 Subtarget->isPICStyleGOT());
1126 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1127 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001128 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1129 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001130}
1131
Evan Chengcc415862007-11-09 01:32:10 +00001132/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1133/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001134SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001135 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001136 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001137 // This doesn't have DebugLoc associated with it, but is not really the
1138 // same as a Register.
1139 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1140 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001141 return Table;
1142}
1143
Chris Lattner589c6f62010-01-26 06:28:43 +00001144/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1145/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1146/// MCExpr.
1147const MCExpr *X86TargetLowering::
1148getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1149 MCContext &Ctx) const {
1150 // X86-64 uses RIP relative addressing based on the jump table label.
1151 if (Subtarget->isPICStyleRIPRel())
1152 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1153
1154 // Otherwise, the reference is relative to the PIC base.
1155 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1156}
1157
Bill Wendlingb4202b82009-07-01 18:50:55 +00001158/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001159unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001160 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001161}
1162
Chris Lattner2b02a442007-02-25 08:29:00 +00001163//===----------------------------------------------------------------------===//
1164// Return Value Calling Convention Implementation
1165//===----------------------------------------------------------------------===//
1166
Chris Lattner59ed56b2007-02-28 04:55:35 +00001167#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001168
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001169bool
1170X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1171 const SmallVectorImpl<EVT> &OutTys,
1172 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1173 SelectionDAG &DAG) {
1174 SmallVector<CCValAssign, 16> RVLocs;
1175 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1176 RVLocs, *DAG.getContext());
1177 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1178}
1179
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180SDValue
1181X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001182 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 const SmallVectorImpl<ISD::OutputArg> &Outs,
1184 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001185
Chris Lattner9774c912007-02-27 05:28:59 +00001186 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1188 RVLocs, *DAG.getContext());
1189 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001190
Evan Chengdcea1632010-02-04 02:40:39 +00001191 // Add the regs to the liveout set for the function.
1192 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1193 for (unsigned i = 0; i != RVLocs.size(); ++i)
1194 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1195 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Dan Gohman475871a2008-07-27 21:46:04 +00001197 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001198
Dan Gohman475871a2008-07-27 21:46:04 +00001199 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001200 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1201 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001202 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001205 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1206 CCValAssign &VA = RVLocs[i];
1207 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
Chris Lattner447ff682008-03-11 03:23:40 +00001210 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1211 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001212 if (VA.getLocReg() == X86::ST0 ||
1213 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001214 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1215 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001216 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001218 RetOps.push_back(ValToCopy);
1219 // Don't emit a copytoreg.
1220 continue;
1221 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001222
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1224 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001225 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001226 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001227 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001229 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001231 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001232 }
1233
Dale Johannesendd64c412009-02-04 00:33:20 +00001234 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001235 Flag = Chain.getValue(1);
1236 }
Dan Gohman61a92132008-04-21 23:59:07 +00001237
1238 // The x86-64 ABI for returning structs by value requires that we copy
1239 // the sret argument into %rax for the return. We saved the argument into
1240 // a virtual register in the entry block, so now we copy the value out
1241 // and into %rax.
1242 if (Subtarget->is64Bit() &&
1243 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1244 MachineFunction &MF = DAG.getMachineFunction();
1245 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1246 unsigned Reg = FuncInfo->getSRetReturnReg();
1247 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001248 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001249 FuncInfo->setSRetReturnReg(Reg);
1250 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001251 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001252
Dale Johannesendd64c412009-02-04 00:33:20 +00001253 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001254 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001255
1256 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001257 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001259
Chris Lattner447ff682008-03-11 03:23:40 +00001260 RetOps[0] = Chain; // Update chain.
1261
1262 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001263 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001264 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001265
1266 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001267 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001268}
1269
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270/// LowerCallResult - Lower the result values of a call into the
1271/// appropriate copies out of appropriate physical registers.
1272///
1273SDValue
1274X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001275 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276 const SmallVectorImpl<ISD::InputArg> &Ins,
1277 DebugLoc dl, SelectionDAG &DAG,
1278 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001279
Chris Lattnere32bbf62007-02-28 07:09:55 +00001280 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001281 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001282 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001284 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001286
Chris Lattner3085e152007-02-25 08:59:22 +00001287 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001288 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001289 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001290 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001291
Torok Edwin3f142c32009-02-01 18:15:56 +00001292 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001293 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001295 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001296 }
1297
Chris Lattner8e6da152008-03-10 21:08:41 +00001298 // If this is a call to a function that returns an fp value on the floating
1299 // point stack, but where we prefer to use the value in xmm registers, copy
1300 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001301 if ((VA.getLocReg() == X86::ST0 ||
1302 VA.getLocReg() == X86::ST1) &&
1303 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Evan Cheng79fb3b42009-02-20 20:43:02 +00001307 SDValue Val;
1308 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1310 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1311 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001313 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1315 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001316 } else {
1317 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001319 Val = Chain.getValue(0);
1320 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001321 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1322 } else {
1323 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1324 CopyVT, InFlag).getValue(1);
1325 Val = Chain.getValue(0);
1326 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001327 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001328
Dan Gohman37eed792009-02-04 17:28:58 +00001329 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001330 // Round the F80 the right size, which also moves to the appropriate xmm
1331 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001333 // This truncation won't change the value.
1334 DAG.getIntPtrConstant(1));
1335 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001338 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001339
Dan Gohman98ca4f22009-08-05 01:29:28 +00001340 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001341}
1342
1343
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001344//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001345// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001346//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001347// StdCall calling convention seems to be standard for many Windows' API
1348// routines and around. It differs from C calling convention just a little:
1349// callee should clean up the stack, not caller. Symbols should be also
1350// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001351// For info on fast calling convention see Fast Calling Convention (tail call)
1352// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001355/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1357 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001358 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001359
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001361}
1362
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001363/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool
1366ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1367 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001368 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001369
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001371}
1372
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001373/// IsCalleePop - Determines whether the callee is required to pop its
1374/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001375bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001376 if (IsVarArg)
1377 return false;
1378
Dan Gohman095cc292008-09-13 01:54:27 +00001379 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001380 default:
1381 return false;
1382 case CallingConv::X86_StdCall:
1383 return !Subtarget->is64Bit();
1384 case CallingConv::X86_FastCall:
1385 return !Subtarget->is64Bit();
1386 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001387 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001388 case CallingConv::GHC:
1389 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001390 }
1391}
1392
Dan Gohman095cc292008-09-13 01:54:27 +00001393/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1394/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001395CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001396 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001397 if (CC == CallingConv::GHC)
1398 return CC_X86_64_GHC;
1399 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001400 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001401 else
1402 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 }
1404
Gordon Henriksen86737662008-01-05 16:56:59 +00001405 if (CC == CallingConv::X86_FastCall)
1406 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001407 else if (CC == CallingConv::Fast)
1408 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001409 else if (CC == CallingConv::GHC)
1410 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001411 else
1412 return CC_X86_32_C;
1413}
1414
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001415/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1416/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001417/// the specific parameter attribute. The copy will be passed as a byval
1418/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001419static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001420CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001421 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1422 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001423 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001424 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001425 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001426}
1427
Chris Lattner29689432010-03-11 00:22:57 +00001428/// IsTailCallConvention - Return true if the calling convention is one that
1429/// supports tail call optimization.
1430static bool IsTailCallConvention(CallingConv::ID CC) {
1431 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1432}
1433
Evan Cheng0c439eb2010-01-27 00:07:07 +00001434/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1435/// a tailcall target by changing its ABI.
1436static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001437 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001438}
1439
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440SDValue
1441X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001442 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001443 const SmallVectorImpl<ISD::InputArg> &Ins,
1444 DebugLoc dl, SelectionDAG &DAG,
1445 const CCValAssign &VA,
1446 MachineFrameInfo *MFI,
1447 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001448 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001450 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001451 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001452 EVT ValVT;
1453
1454 // If value is passed by pointer we have address passed instead of the value
1455 // itself.
1456 if (VA.getLocInfo() == CCValAssign::Indirect)
1457 ValVT = VA.getLocVT();
1458 else
1459 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001460
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001461 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001462 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001463 // In case of tail call optimization mark all arguments mutable. Since they
1464 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001465 if (Flags.isByVal()) {
1466 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1467 VA.getLocMemOffset(), isImmutable, false);
1468 return DAG.getFrameIndex(FI, getPointerTy());
1469 } else {
1470 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1471 VA.getLocMemOffset(), isImmutable, false);
1472 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1473 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001474 PseudoSourceValue::getFixedStack(FI), 0,
1475 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001476 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001477}
1478
Dan Gohman475871a2008-07-27 21:46:04 +00001479SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001481 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 bool isVarArg,
1483 const SmallVectorImpl<ISD::InputArg> &Ins,
1484 DebugLoc dl,
1485 SelectionDAG &DAG,
1486 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001487 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001488 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001489
Gordon Henriksen86737662008-01-05 16:56:59 +00001490 const Function* Fn = MF.getFunction();
1491 if (Fn->hasExternalLinkage() &&
1492 Subtarget->isTargetCygMing() &&
1493 Fn->getName() == "main")
1494 FuncInfo->setForceFramePointer(true);
1495
Evan Cheng1bc78042006-04-26 01:20:17 +00001496 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001498 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001499
Chris Lattner29689432010-03-11 00:22:57 +00001500 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1501 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001502
Chris Lattner638402b2007-02-28 07:00:42 +00001503 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001504 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1506 ArgLocs, *DAG.getContext());
1507 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001508
Chris Lattnerf39f7712007-02-28 05:46:49 +00001509 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001510 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001511 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1512 CCValAssign &VA = ArgLocs[i];
1513 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1514 // places.
1515 assert(VA.getValNo() != LastVal &&
1516 "Don't support value assigned to multiple locs yet");
1517 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001520 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001521 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001523 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001526 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001527 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001529 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001530 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001531 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001532 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1533 RC = X86::VR64RegisterClass;
1534 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001535 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001536
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001537 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001538 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001539
Chris Lattnerf39f7712007-02-28 05:46:49 +00001540 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1541 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1542 // right size.
1543 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001544 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001545 DAG.getValueType(VA.getValVT()));
1546 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001547 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001549 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001550 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001552 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001553 // Handle MMX values passed in XMM regs.
1554 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1556 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1558 } else
1559 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001560 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001561 } else {
1562 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001564 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001565
1566 // If value is passed via pointer - do a load.
1567 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001568 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1569 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001570
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001573
Dan Gohman61a92132008-04-21 23:59:07 +00001574 // The x86-64 ABI for returning structs by value requires that we copy
1575 // the sret argument into %rax for the return. Save the argument into
1576 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001577 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001578 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1579 unsigned Reg = FuncInfo->getSRetReturnReg();
1580 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001582 FuncInfo->setSRetReturnReg(Reg);
1583 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001584 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001586 }
1587
Chris Lattnerf39f7712007-02-28 05:46:49 +00001588 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001589 // Align stack specially for tail calls.
1590 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001591 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001592
Evan Cheng1bc78042006-04-26 01:20:17 +00001593 // If the function takes variable number of arguments, make a frame index for
1594 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001595 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001597 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001598 }
1599 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001600 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1601
1602 // FIXME: We should really autogenerate these arrays
1603 static const unsigned GPR64ArgRegsWin64[] = {
1604 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001606 static const unsigned XMMArgRegsWin64[] = {
1607 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1608 };
1609 static const unsigned GPR64ArgRegs64Bit[] = {
1610 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1611 };
1612 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001613 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1614 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1615 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001616 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1617
1618 if (IsWin64) {
1619 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1620 GPR64ArgRegs = GPR64ArgRegsWin64;
1621 XMMArgRegs = XMMArgRegsWin64;
1622 } else {
1623 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1624 GPR64ArgRegs = GPR64ArgRegs64Bit;
1625 XMMArgRegs = XMMArgRegs64Bit;
1626 }
1627 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1628 TotalNumIntRegs);
1629 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1630 TotalNumXMMRegs);
1631
Devang Patel578efa92009-06-05 21:57:13 +00001632 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001633 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001634 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001635 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001636 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001637 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001638 // Kernel mode asks for SSE to be disabled, so don't push them
1639 // on the stack.
1640 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001641
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 // For X86-64, if there are vararg parameters that are passed via
1643 // registers, then we must store them to their spots on the stack so they
1644 // may be loaded by deferencing the result of va_next.
1645 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001646 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1647 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001648 TotalNumXMMRegs * 16, 16,
1649 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001650
Gordon Henriksen86737662008-01-05 16:56:59 +00001651 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001652 SmallVector<SDValue, 8> MemOps;
1653 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001654 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001655 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001656 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1657 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001658 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1659 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001661 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001662 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001663 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001664 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001666 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001667 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001668
Dan Gohmanface41a2009-08-16 21:24:25 +00001669 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1670 // Now store the XMM (fp + vector) parameter registers.
1671 SmallVector<SDValue, 11> SaveXMMOps;
1672 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673
Dan Gohmanface41a2009-08-16 21:24:25 +00001674 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1675 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1676 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001677
Dan Gohmanface41a2009-08-16 21:24:25 +00001678 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1679 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1682 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1683 X86::VR128RegisterClass);
1684 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1685 SaveXMMOps.push_back(Val);
1686 }
1687 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1688 MVT::Other,
1689 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001690 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001691
1692 if (!MemOps.empty())
1693 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1694 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001697
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001700 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001701 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001702 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001703 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001704 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001705 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001706 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001707
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 if (!Is64Bit) {
1709 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1712 }
Evan Cheng25caf632006-05-23 21:06:34 +00001713
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001714 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001717}
1718
Dan Gohman475871a2008-07-27 21:46:04 +00001719SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1721 SDValue StackPtr, SDValue Arg,
1722 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001723 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001725 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001726 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001728 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001729 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001730 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001731 }
Dale Johannesenace16102009-02-03 19:33:06 +00001732 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001733 PseudoSourceValue::getStack(), LocMemOffset,
1734 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001735}
1736
Bill Wendling64e87322009-01-16 19:25:27 +00001737/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001738/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001739SDValue
1740X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001741 SDValue &OutRetAddr, SDValue Chain,
1742 bool IsTailCall, bool Is64Bit,
1743 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001745 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001746 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001747
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001748 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001749 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001750 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001751}
1752
1753/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1754/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001755static SDValue
1756EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001757 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001758 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759 // Store the return address to the appropriate stack slot.
1760 if (!FPDiff) return Chain;
1761 // Calculate the new stack slot for the return address.
1762 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001763 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001764 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001767 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001768 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1769 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001770 return Chain;
1771}
1772
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001774X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001775 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001776 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 const SmallVectorImpl<ISD::OutputArg> &Outs,
1778 const SmallVectorImpl<ISD::InputArg> &Ins,
1779 DebugLoc dl, SelectionDAG &DAG,
1780 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 MachineFunction &MF = DAG.getMachineFunction();
1782 bool Is64Bit = Subtarget->is64Bit();
1783 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001784 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785
Evan Cheng5f941932010-02-05 02:21:12 +00001786 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001787 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001788 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1789 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001790 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001791
1792 // Sibcalls are automatically detected tailcalls which do not require
1793 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001794 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001795 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001796
1797 if (isTailCall)
1798 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001799 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001800
Chris Lattner29689432010-03-11 00:22:57 +00001801 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1802 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001803
Chris Lattner638402b2007-02-28 07:00:42 +00001804 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001805 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1807 ArgLocs, *DAG.getContext());
1808 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001809
Chris Lattner423c5f42007-02-28 05:31:48 +00001810 // Get a count of how many bytes are to be pushed on the stack.
1811 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001812 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001813 // This is a sibcall. The memory operands are available in caller's
1814 // own caller's stack.
1815 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001816 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001817 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001818
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001820 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001821 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001822 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1824 FPDiff = NumBytesCallerPushed - NumBytes;
1825
1826 // Set the delta of movement of the returnaddr stackslot.
1827 // But only set if delta is greater than previous delta.
1828 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1829 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1830 }
1831
Evan Chengf22f9b32010-02-06 03:28:46 +00001832 if (!IsSibcall)
1833 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001834
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001836 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001837 if (isTailCall && FPDiff)
1838 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1839 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001840
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1842 SmallVector<SDValue, 8> MemOpChains;
1843 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001844
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001845 // Walk the register/memloc assignments, inserting copies/loads. In the case
1846 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001847 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1848 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001849 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850 SDValue Arg = Outs[i].Val;
1851 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001852 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001853
Chris Lattner423c5f42007-02-28 05:31:48 +00001854 // Promote the value if needed.
1855 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001857 case CCValAssign::Full: break;
1858 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001860 break;
1861 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001863 break;
1864 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1866 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1868 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1869 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 } else
1871 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1872 break;
1873 case CCValAssign::BCvt:
1874 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001875 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 case CCValAssign::Indirect: {
1877 // Store the argument.
1878 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001879 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001880 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001881 PseudoSourceValue::getFixedStack(FI), 0,
1882 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883 Arg = SpillSlot;
1884 break;
1885 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001886 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001887
Chris Lattner423c5f42007-02-28 05:31:48 +00001888 if (VA.isRegLoc()) {
1889 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001890 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001891 assert(VA.isMemLoc());
1892 if (StackPtr.getNode() == 0)
1893 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1894 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1895 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001896 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001897 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001898
Evan Cheng32fe1032006-05-25 00:59:30 +00001899 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001901 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001902
Evan Cheng347d5f72006-04-28 21:29:37 +00001903 // Build a sequence of copy-to-reg nodes chained together with token chain
1904 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001905 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 // Tail call byval lowering might overwrite argument registers so in case of
1907 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001909 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001910 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001911 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001912 InFlag = Chain.getValue(1);
1913 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001914
Chris Lattner88e1fd52009-07-09 04:24:46 +00001915 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001916 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1917 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001919 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1920 DAG.getNode(X86ISD::GlobalBaseReg,
1921 DebugLoc::getUnknownLoc(),
1922 getPointerTy()),
1923 InFlag);
1924 InFlag = Chain.getValue(1);
1925 } else {
1926 // If we are tail calling and generating PIC/GOT style code load the
1927 // address of the callee into ECX. The value in ecx is used as target of
1928 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1929 // for tail calls on PIC/GOT architectures. Normally we would just put the
1930 // address of GOT into ebx and then call target@PLT. But for tail calls
1931 // ebx would be restored (since ebx is callee saved) before jumping to the
1932 // target@PLT.
1933
1934 // Note: The actual moving to ECX is done further down.
1935 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1936 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1937 !G->getGlobal()->hasProtectedVisibility())
1938 Callee = LowerGlobalAddress(Callee, DAG);
1939 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001940 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001941 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001942 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001943
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 if (Is64Bit && isVarArg) {
1945 // From AMD64 ABI document:
1946 // For calls that may call functions that use varargs or stdargs
1947 // (prototype-less calls or calls to functions containing ellipsis (...) in
1948 // the declaration) %al is used as hidden argument to specify the number
1949 // of SSE registers used. The contents of %al do not need to match exactly
1950 // the number of registers, but must be an ubound on the number of SSE
1951 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001952
1953 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001954 // Count the number of XMM registers allocated.
1955 static const unsigned XMMArgRegs[] = {
1956 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1957 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1958 };
1959 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001960 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001962
Dale Johannesendd64c412009-02-04 00:33:20 +00001963 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 InFlag = Chain.getValue(1);
1966 }
1967
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001968
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001969 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 if (isTailCall) {
1971 // Force all the incoming stack arguments to be loaded from the stack
1972 // before any new outgoing arguments are stored to the stack, because the
1973 // outgoing stack slots may alias the incoming argument stack slots, and
1974 // the alias isn't otherwise explicit. This is slightly more conservative
1975 // than necessary, because it means that each store effectively depends
1976 // on every argument instead of just those arguments it would clobber.
1977 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1978
Dan Gohman475871a2008-07-27 21:46:04 +00001979 SmallVector<SDValue, 8> MemOpChains2;
1980 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001981 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001982 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001983 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001984 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001985 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1986 CCValAssign &VA = ArgLocs[i];
1987 if (VA.isRegLoc())
1988 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001989 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 SDValue Arg = Outs[i].Val;
1991 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Create frame index.
1993 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001994 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001995 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001996 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001997
Duncan Sands276dcbd2008-03-21 09:14:45 +00001998 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001999 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002000 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002001 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002002 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002003 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002004 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002005
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2007 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002008 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002010 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002011 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002012 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002013 PseudoSourceValue::getFixedStack(FI), 0,
2014 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002015 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 }
2017 }
2018
2019 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002021 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002022
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 // Copy arguments to their registers.
2024 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002025 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002026 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 InFlag = Chain.getValue(1);
2028 }
Dan Gohman475871a2008-07-27 21:46:04 +00002029 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002030
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002032 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002033 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 }
2035
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002036 bool WasGlobalOrExternal = false;
2037 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2038 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2039 // In the 64-bit large code model, we have to make all calls
2040 // through a register, since the call instruction's 32-bit
2041 // pc-relative offset may not be large enough to hold the whole
2042 // address.
2043 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2044 WasGlobalOrExternal = true;
2045 // If the callee is a GlobalAddress node (quite common, every direct call
2046 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2047 // it.
2048
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002049 // We should use extra load for direct calls to dllimported functions in
2050 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002051 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002052 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002053 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002054
Chris Lattner48a7d022009-07-09 05:02:21 +00002055 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2056 // external symbols most go through the PLT in PIC mode. If the symbol
2057 // has hidden or protected visibility, or if it is static or local, then
2058 // we don't need to use the PLT - we can directly call it.
2059 if (Subtarget->isTargetELF() &&
2060 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002061 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002062 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002063 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2065 Subtarget->getDarwinVers() < 9) {
2066 // PC-relative references to external symbols should go through $stub,
2067 // unless we're building with the leopard linker or later, which
2068 // automatically synthesizes these stubs.
2069 OpFlags = X86II::MO_DARWIN_STUB;
2070 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002071
Chris Lattner74e726e2009-07-09 05:27:35 +00002072 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 G->getOffset(), OpFlags);
2074 }
Bill Wendling056292f2008-09-16 21:48:12 +00002075 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002076 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002077 unsigned char OpFlags = 0;
2078
2079 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2080 // symbols should go through the PLT.
2081 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002082 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002083 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002084 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002085 Subtarget->getDarwinVers() < 9) {
2086 // PC-relative references to external symbols should go through $stub,
2087 // unless we're building with the leopard linker or later, which
2088 // automatically synthesizes these stubs.
2089 OpFlags = X86II::MO_DARWIN_STUB;
2090 }
Eric Christopherfd179292009-08-27 18:07:15 +00002091
Chris Lattner48a7d022009-07-09 05:02:21 +00002092 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2093 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002094 }
2095
Chris Lattnerd96d0722007-02-25 06:40:16 +00002096 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002099
Evan Chengf22f9b32010-02-06 03:28:46 +00002100 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002101 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2102 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002103 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002105
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002106 Ops.push_back(Chain);
2107 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002108
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002111
Gordon Henriksen86737662008-01-05 16:56:59 +00002112 // Add argument registers to the end of the list so that they are known live
2113 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002114 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2115 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2116 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002117
Evan Cheng586ccac2008-03-18 23:36:35 +00002118 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002120 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2121
2122 // Add an implicit use of AL for x86 vararg functions.
2123 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002125
Gabor Greifba36cb52008-08-28 21:40:38 +00002126 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002127 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002128
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 if (isTailCall) {
2130 // If this is the first return lowered for this function, add the regs
2131 // to the liveout set for the function.
2132 if (MF.getRegInfo().liveout_empty()) {
2133 SmallVector<CCValAssign, 16> RVLocs;
2134 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2135 *DAG.getContext());
2136 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2137 for (unsigned i = 0; i != RVLocs.size(); ++i)
2138 if (RVLocs[i].isRegLoc())
2139 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2140 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 return DAG.getNode(X86ISD::TC_RETURN, dl,
2142 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002143 }
2144
Dale Johannesenace16102009-02-03 19:33:06 +00002145 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002146 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002147
Chris Lattner2d297092006-05-23 18:50:38 +00002148 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002152 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002153 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002154 // pops the hidden struct pointer, so we have to push it back.
2155 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002157 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002158 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002159
Gordon Henriksenae636f82008-01-03 16:47:34 +00002160 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002161 if (!IsSibcall) {
2162 Chain = DAG.getCALLSEQ_END(Chain,
2163 DAG.getIntPtrConstant(NumBytes, true),
2164 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2165 true),
2166 InFlag);
2167 InFlag = Chain.getValue(1);
2168 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002169
Chris Lattner3085e152007-02-25 08:59:22 +00002170 // Handle result values, copying them out of physregs into vregs that we
2171 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2173 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002174}
2175
Evan Cheng25ab6902006-09-08 06:48:29 +00002176
2177//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002178// Fast Calling Convention (tail call) implementation
2179//===----------------------------------------------------------------------===//
2180
2181// Like std call, callee cleans arguments, convention except that ECX is
2182// reserved for storing the tail called function address. Only 2 registers are
2183// free for argument passing (inreg). Tail call optimization is performed
2184// provided:
2185// * tailcallopt is enabled
2186// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002187// On X86_64 architecture with GOT-style position independent code only local
2188// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002189// To keep the stack aligned according to platform abi the function
2190// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2191// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002192// If a tail called function callee has more arguments than the caller the
2193// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002194// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002195// original REtADDR, but before the saved framepointer or the spilled registers
2196// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2197// stack layout:
2198// arg1
2199// arg2
2200// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002201// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002202// move area ]
2203// (possible EBP)
2204// ESI
2205// EDI
2206// local1 ..
2207
2208/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2209/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002210unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002212 MachineFunction &MF = DAG.getMachineFunction();
2213 const TargetMachine &TM = MF.getTarget();
2214 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2215 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002217 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002218 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002219 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2220 // Number smaller than 12 so just add the difference.
2221 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2222 } else {
2223 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002224 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002225 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002226 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002227 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002228}
2229
Evan Cheng5f941932010-02-05 02:21:12 +00002230/// MatchingStackOffset - Return true if the given stack call argument is
2231/// already available in the same position (relatively) of the caller's
2232/// incoming argument stack.
2233static
2234bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2235 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2236 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002237 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2238 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002239 if (Arg.getOpcode() == ISD::CopyFromReg) {
2240 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2241 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2242 return false;
2243 MachineInstr *Def = MRI->getVRegDef(VR);
2244 if (!Def)
2245 return false;
2246 if (!Flags.isByVal()) {
2247 if (!TII->isLoadFromStackSlot(Def, FI))
2248 return false;
2249 } else {
2250 unsigned Opcode = Def->getOpcode();
2251 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2252 Def->getOperand(1).isFI()) {
2253 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002254 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002255 } else
2256 return false;
2257 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002258 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2259 if (Flags.isByVal())
2260 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002261 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002262 // define @foo(%struct.X* %A) {
2263 // tail call @bar(%struct.X* byval %A)
2264 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002265 return false;
2266 SDValue Ptr = Ld->getBasePtr();
2267 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2268 if (!FINode)
2269 return false;
2270 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002271 } else
2272 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002273
Evan Cheng4cae1332010-03-05 08:38:04 +00002274 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002275 if (!MFI->isFixedObjectIndex(FI))
2276 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002277 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002278}
2279
Dan Gohman98ca4f22009-08-05 01:29:28 +00002280/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2281/// for tail call optimization. Targets which want to do tail call
2282/// optimization should implement this function.
2283bool
2284X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002285 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002286 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002287 bool isCalleeStructRet,
2288 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002289 const SmallVectorImpl<ISD::OutputArg> &Outs,
2290 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002292 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002293 CalleeCC != CallingConv::C)
2294 return false;
2295
Evan Cheng7096ae42010-01-29 06:45:59 +00002296 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002297 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002298 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002299 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002300 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002301 CallerF->getCallingConv() == CalleeCC)
2302 return true;
2303 return false;
2304 }
2305
Evan Chengb2c92902010-02-02 02:22:50 +00002306 // Look for obvious safe cases to perform tail call optimization that does not
2307 // requite ABI changes. This is what gcc calls sibcall.
2308
Evan Cheng2c12cb42010-03-26 16:26:03 +00002309 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2310 // emit a special epilogue.
2311 if (RegInfo->needsStackRealignment(MF))
2312 return false;
2313
Evan Cheng3c262ee2010-03-26 02:13:13 +00002314 // Do not sibcall optimize vararg calls unless the call site is not passing any
2315 // arguments.
2316 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002317 return false;
2318
Evan Chenga375d472010-03-15 18:54:48 +00002319 // Also avoid sibcall optimization if either caller or callee uses struct
2320 // return semantics.
2321 if (isCalleeStructRet || isCallerStructRet)
2322 return false;
2323
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002324 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2325 // Therefore if it's not used by the call it is not safe to optimize this into
2326 // a sibcall.
2327 bool Unused = false;
2328 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2329 if (!Ins[i].Used) {
2330 Unused = true;
2331 break;
2332 }
2333 }
2334 if (Unused) {
2335 SmallVector<CCValAssign, 16> RVLocs;
2336 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2337 RVLocs, *DAG.getContext());
2338 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2339 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2340 CCValAssign &VA = RVLocs[i];
2341 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2342 return false;
2343 }
2344 }
2345
Evan Chenga6bff982010-01-30 01:22:00 +00002346 // If the callee takes no arguments then go on to check the results of the
2347 // call.
2348 if (!Outs.empty()) {
2349 // Check if stack adjustment is needed. For now, do not do this if any
2350 // argument is passed on the stack.
2351 SmallVector<CCValAssign, 16> ArgLocs;
2352 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2353 ArgLocs, *DAG.getContext());
2354 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002355 if (CCInfo.getNextStackOffset()) {
2356 MachineFunction &MF = DAG.getMachineFunction();
2357 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2358 return false;
2359 if (Subtarget->isTargetWin64())
2360 // Win64 ABI has additional complications.
2361 return false;
2362
2363 // Check if the arguments are already laid out in the right way as
2364 // the caller's fixed stack objects.
2365 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002366 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2367 const X86InstrInfo *TII =
2368 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002369 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2370 CCValAssign &VA = ArgLocs[i];
2371 EVT RegVT = VA.getLocVT();
2372 SDValue Arg = Outs[i].Val;
2373 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002374 if (VA.getLocInfo() == CCValAssign::Indirect)
2375 return false;
2376 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002377 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2378 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002379 return false;
2380 }
2381 }
2382 }
Evan Chenga6bff982010-01-30 01:22:00 +00002383 }
Evan Chengb1712452010-01-27 06:25:16 +00002384
Evan Cheng86809cc2010-02-03 03:28:02 +00002385 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002386}
2387
Dan Gohman3df24e62008-09-03 23:12:08 +00002388FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002389X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2390 DwarfWriter *dw,
2391 DenseMap<const Value *, unsigned> &vm,
2392 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2393 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002394#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002395 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002396#endif
2397 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002398 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002399#ifndef NDEBUG
2400 , cil
2401#endif
2402 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002403}
2404
2405
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002406//===----------------------------------------------------------------------===//
2407// Other Lowering Hooks
2408//===----------------------------------------------------------------------===//
2409
2410
Dan Gohman475871a2008-07-27 21:46:04 +00002411SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002412 MachineFunction &MF = DAG.getMachineFunction();
2413 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2414 int ReturnAddrIndex = FuncInfo->getRAIndex();
2415
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002416 if (ReturnAddrIndex == 0) {
2417 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002418 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002419 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002420 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002421 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002422 }
2423
Evan Cheng25ab6902006-09-08 06:48:29 +00002424 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002425}
2426
2427
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002428bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2429 bool hasSymbolicDisplacement) {
2430 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002431 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002432 return false;
2433
2434 // If we don't have a symbolic displacement - we don't have any extra
2435 // restrictions.
2436 if (!hasSymbolicDisplacement)
2437 return true;
2438
2439 // FIXME: Some tweaks might be needed for medium code model.
2440 if (M != CodeModel::Small && M != CodeModel::Kernel)
2441 return false;
2442
2443 // For small code model we assume that latest object is 16MB before end of 31
2444 // bits boundary. We may also accept pretty large negative constants knowing
2445 // that all objects are in the positive half of address space.
2446 if (M == CodeModel::Small && Offset < 16*1024*1024)
2447 return true;
2448
2449 // For kernel code model we know that all object resist in the negative half
2450 // of 32bits address space. We may not accept negative offsets, since they may
2451 // be just off and we may accept pretty large positive ones.
2452 if (M == CodeModel::Kernel && Offset > 0)
2453 return true;
2454
2455 return false;
2456}
2457
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002458/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2459/// specific condition code, returning the condition code and the LHS/RHS of the
2460/// comparison to make.
2461static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2462 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002463 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002464 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2465 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2466 // X > -1 -> X == 0, jump !sign.
2467 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002468 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002469 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2470 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002471 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002472 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002473 // X < 1 -> X <= 0
2474 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002475 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002476 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002477 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002478
Evan Chengd9558e02006-01-06 00:43:03 +00002479 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002480 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002481 case ISD::SETEQ: return X86::COND_E;
2482 case ISD::SETGT: return X86::COND_G;
2483 case ISD::SETGE: return X86::COND_GE;
2484 case ISD::SETLT: return X86::COND_L;
2485 case ISD::SETLE: return X86::COND_LE;
2486 case ISD::SETNE: return X86::COND_NE;
2487 case ISD::SETULT: return X86::COND_B;
2488 case ISD::SETUGT: return X86::COND_A;
2489 case ISD::SETULE: return X86::COND_BE;
2490 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002491 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002492 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002493
Chris Lattner4c78e022008-12-23 23:42:27 +00002494 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002495
Chris Lattner4c78e022008-12-23 23:42:27 +00002496 // If LHS is a foldable load, but RHS is not, flip the condition.
2497 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2498 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2499 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2500 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002501 }
2502
Chris Lattner4c78e022008-12-23 23:42:27 +00002503 switch (SetCCOpcode) {
2504 default: break;
2505 case ISD::SETOLT:
2506 case ISD::SETOLE:
2507 case ISD::SETUGT:
2508 case ISD::SETUGE:
2509 std::swap(LHS, RHS);
2510 break;
2511 }
2512
2513 // On a floating point condition, the flags are set as follows:
2514 // ZF PF CF op
2515 // 0 | 0 | 0 | X > Y
2516 // 0 | 0 | 1 | X < Y
2517 // 1 | 0 | 0 | X == Y
2518 // 1 | 1 | 1 | unordered
2519 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002520 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002521 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002522 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002523 case ISD::SETOLT: // flipped
2524 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002525 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002526 case ISD::SETOLE: // flipped
2527 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002528 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002529 case ISD::SETUGT: // flipped
2530 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002531 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002532 case ISD::SETUGE: // flipped
2533 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002534 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002535 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002536 case ISD::SETNE: return X86::COND_NE;
2537 case ISD::SETUO: return X86::COND_P;
2538 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002539 case ISD::SETOEQ:
2540 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002541 }
Evan Chengd9558e02006-01-06 00:43:03 +00002542}
2543
Evan Cheng4a460802006-01-11 00:33:36 +00002544/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2545/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002546/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002547static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002548 switch (X86CC) {
2549 default:
2550 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002551 case X86::COND_B:
2552 case X86::COND_BE:
2553 case X86::COND_E:
2554 case X86::COND_P:
2555 case X86::COND_A:
2556 case X86::COND_AE:
2557 case X86::COND_NE:
2558 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002559 return true;
2560 }
2561}
2562
Evan Chengeb2f9692009-10-27 19:56:55 +00002563/// isFPImmLegal - Returns true if the target can instruction select the
2564/// specified FP immediate natively. If false, the legalizer will
2565/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002566bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002567 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2568 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2569 return true;
2570 }
2571 return false;
2572}
2573
Nate Begeman9008ca62009-04-27 18:41:29 +00002574/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2575/// the specified range (L, H].
2576static bool isUndefOrInRange(int Val, int Low, int Hi) {
2577 return (Val < 0) || (Val >= Low && Val < Hi);
2578}
2579
2580/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2581/// specified value.
2582static bool isUndefOrEqual(int Val, int CmpVal) {
2583 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002584 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002586}
2587
Nate Begeman9008ca62009-04-27 18:41:29 +00002588/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2589/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2590/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002591static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002592 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 return (Mask[0] < 2 && Mask[1] < 2);
2596 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002597}
2598
Nate Begeman9008ca62009-04-27 18:41:29 +00002599bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002600 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 N->getMask(M);
2602 return ::isPSHUFDMask(M, N->getValueType(0));
2603}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002604
Nate Begeman9008ca62009-04-27 18:41:29 +00002605/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2606/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002607static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002608 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002609 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002610
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 // Lower quadword copied in order or undef.
2612 for (int i = 0; i != 4; ++i)
2613 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002614 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002615
Evan Cheng506d3df2006-03-29 23:07:14 +00002616 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 for (int i = 4; i != 8; ++i)
2618 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002619 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002620
Evan Cheng506d3df2006-03-29 23:07:14 +00002621 return true;
2622}
2623
Nate Begeman9008ca62009-04-27 18:41:29 +00002624bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002625 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 N->getMask(M);
2627 return ::isPSHUFHWMask(M, N->getValueType(0));
2628}
Evan Cheng506d3df2006-03-29 23:07:14 +00002629
Nate Begeman9008ca62009-04-27 18:41:29 +00002630/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2631/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002632static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002633 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002634 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002635
Rafael Espindola15684b22009-04-24 12:40:33 +00002636 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002637 for (int i = 4; i != 8; ++i)
2638 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002639 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002640
Rafael Espindola15684b22009-04-24 12:40:33 +00002641 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002642 for (int i = 0; i != 4; ++i)
2643 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002644 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002645
Rafael Espindola15684b22009-04-24 12:40:33 +00002646 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002647}
2648
Nate Begeman9008ca62009-04-27 18:41:29 +00002649bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002650 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 N->getMask(M);
2652 return ::isPSHUFLWMask(M, N->getValueType(0));
2653}
2654
Nate Begemana09008b2009-10-19 02:17:23 +00002655/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2656/// is suitable for input to PALIGNR.
2657static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2658 bool hasSSSE3) {
2659 int i, e = VT.getVectorNumElements();
2660
2661 // Do not handle v2i64 / v2f64 shuffles with palignr.
2662 if (e < 4 || !hasSSSE3)
2663 return false;
2664
2665 for (i = 0; i != e; ++i)
2666 if (Mask[i] >= 0)
2667 break;
2668
2669 // All undef, not a palignr.
2670 if (i == e)
2671 return false;
2672
2673 // Determine if it's ok to perform a palignr with only the LHS, since we
2674 // don't have access to the actual shuffle elements to see if RHS is undef.
2675 bool Unary = Mask[i] < (int)e;
2676 bool NeedsUnary = false;
2677
2678 int s = Mask[i] - i;
2679
2680 // Check the rest of the elements to see if they are consecutive.
2681 for (++i; i != e; ++i) {
2682 int m = Mask[i];
2683 if (m < 0)
2684 continue;
2685
2686 Unary = Unary && (m < (int)e);
2687 NeedsUnary = NeedsUnary || (m < s);
2688
2689 if (NeedsUnary && !Unary)
2690 return false;
2691 if (Unary && m != ((s+i) & (e-1)))
2692 return false;
2693 if (!Unary && m != (s+i))
2694 return false;
2695 }
2696 return true;
2697}
2698
2699bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2700 SmallVector<int, 8> M;
2701 N->getMask(M);
2702 return ::isPALIGNRMask(M, N->getValueType(0), true);
2703}
2704
Evan Cheng14aed5e2006-03-24 01:18:28 +00002705/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2706/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002707static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 int NumElems = VT.getVectorNumElements();
2709 if (NumElems != 2 && NumElems != 4)
2710 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002711
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 int Half = NumElems / 2;
2713 for (int i = 0; i < Half; ++i)
2714 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002715 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 for (int i = Half; i < NumElems; ++i)
2717 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002718 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002719
Evan Cheng14aed5e2006-03-24 01:18:28 +00002720 return true;
2721}
2722
Nate Begeman9008ca62009-04-27 18:41:29 +00002723bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2724 SmallVector<int, 8> M;
2725 N->getMask(M);
2726 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002727}
2728
Evan Cheng213d2cf2007-05-17 18:45:50 +00002729/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002730/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2731/// half elements to come from vector 1 (which would equal the dest.) and
2732/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002733static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002735
2736 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002738
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 int Half = NumElems / 2;
2740 for (int i = 0; i < Half; ++i)
2741 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002742 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 for (int i = Half; i < NumElems; ++i)
2744 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002745 return false;
2746 return true;
2747}
2748
Nate Begeman9008ca62009-04-27 18:41:29 +00002749static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2750 SmallVector<int, 8> M;
2751 N->getMask(M);
2752 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002753}
2754
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002755/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2756/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002757bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2758 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002759 return false;
2760
Evan Cheng2064a2b2006-03-28 06:50:32 +00002761 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2763 isUndefOrEqual(N->getMaskElt(1), 7) &&
2764 isUndefOrEqual(N->getMaskElt(2), 2) &&
2765 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002766}
2767
Nate Begeman0b10b912009-11-07 23:17:15 +00002768/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2769/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2770/// <2, 3, 2, 3>
2771bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2772 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2773
2774 if (NumElems != 4)
2775 return false;
2776
2777 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2778 isUndefOrEqual(N->getMaskElt(1), 3) &&
2779 isUndefOrEqual(N->getMaskElt(2), 2) &&
2780 isUndefOrEqual(N->getMaskElt(3), 3);
2781}
2782
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2784/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002785bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2786 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002787
Evan Cheng5ced1d82006-04-06 23:23:56 +00002788 if (NumElems != 2 && NumElems != 4)
2789 return false;
2790
Evan Chengc5cdff22006-04-07 21:53:05 +00002791 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002793 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002794
Evan Chengc5cdff22006-04-07 21:53:05 +00002795 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002797 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002798
2799 return true;
2800}
2801
Nate Begeman0b10b912009-11-07 23:17:15 +00002802/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2803/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2804bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002805 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002806
Evan Cheng5ced1d82006-04-06 23:23:56 +00002807 if (NumElems != 2 && NumElems != 4)
2808 return false;
2809
Evan Chengc5cdff22006-04-07 21:53:05 +00002810 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002812 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002813
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 for (unsigned i = 0; i < NumElems/2; ++i)
2815 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002816 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002817
2818 return true;
2819}
2820
Evan Cheng0038e592006-03-28 00:39:58 +00002821/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2822/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002823static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002824 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002826 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002827 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002828
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2830 int BitI = Mask[i];
2831 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002832 if (!isUndefOrEqual(BitI, j))
2833 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002834 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002835 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002836 return false;
2837 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002838 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002839 return false;
2840 }
Evan Cheng0038e592006-03-28 00:39:58 +00002841 }
Evan Cheng0038e592006-03-28 00:39:58 +00002842 return true;
2843}
2844
Nate Begeman9008ca62009-04-27 18:41:29 +00002845bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2846 SmallVector<int, 8> M;
2847 N->getMask(M);
2848 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002849}
2850
Evan Cheng4fcb9222006-03-28 02:43:26 +00002851/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2852/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002853static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002854 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002856 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002857 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002858
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2860 int BitI = Mask[i];
2861 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002862 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002863 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002864 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002865 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002866 return false;
2867 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002868 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002869 return false;
2870 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002871 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002872 return true;
2873}
2874
Nate Begeman9008ca62009-04-27 18:41:29 +00002875bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2876 SmallVector<int, 8> M;
2877 N->getMask(M);
2878 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002879}
2880
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002881/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2882/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2883/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002884static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002886 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002887 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002888
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2890 int BitI = Mask[i];
2891 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002892 if (!isUndefOrEqual(BitI, j))
2893 return false;
2894 if (!isUndefOrEqual(BitI1, j))
2895 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002896 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002897 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002898}
2899
Nate Begeman9008ca62009-04-27 18:41:29 +00002900bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2901 SmallVector<int, 8> M;
2902 N->getMask(M);
2903 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2904}
2905
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002906/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2907/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2908/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002909static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002911 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2912 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002913
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2915 int BitI = Mask[i];
2916 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002917 if (!isUndefOrEqual(BitI, j))
2918 return false;
2919 if (!isUndefOrEqual(BitI1, j))
2920 return false;
2921 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002922 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002923}
2924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2926 SmallVector<int, 8> M;
2927 N->getMask(M);
2928 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2929}
2930
Evan Cheng017dcc62006-04-21 01:05:10 +00002931/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2932/// specifies a shuffle of elements that is suitable for input to MOVSS,
2933/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002934static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002935 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002936 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002937
2938 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002939
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002941 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002942
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 for (int i = 1; i < NumElts; ++i)
2944 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002945 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002946
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002947 return true;
2948}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002949
Nate Begeman9008ca62009-04-27 18:41:29 +00002950bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2951 SmallVector<int, 8> M;
2952 N->getMask(M);
2953 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002954}
2955
Evan Cheng017dcc62006-04-21 01:05:10 +00002956/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2957/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002958/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002959static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 bool V2IsSplat = false, bool V2IsUndef = false) {
2961 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002962 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002963 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002964
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002966 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002967
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 for (int i = 1; i < NumOps; ++i)
2969 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2970 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2971 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002972 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002973
Evan Cheng39623da2006-04-20 08:58:49 +00002974 return true;
2975}
2976
Nate Begeman9008ca62009-04-27 18:41:29 +00002977static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002978 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 SmallVector<int, 8> M;
2980 N->getMask(M);
2981 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002982}
2983
Evan Chengd9539472006-04-14 21:59:03 +00002984/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2985/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002986bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2987 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002988 return false;
2989
2990 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002991 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 int Elt = N->getMaskElt(i);
2993 if (Elt >= 0 && Elt != 1)
2994 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002995 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002996
2997 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002998 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 int Elt = N->getMaskElt(i);
3000 if (Elt >= 0 && Elt != 3)
3001 return false;
3002 if (Elt == 3)
3003 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003004 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003005 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003007 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003008}
3009
3010/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3011/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003012bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3013 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003014 return false;
3015
3016 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 for (unsigned i = 0; i < 2; ++i)
3018 if (N->getMaskElt(i) > 0)
3019 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003020
3021 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003022 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003023 int Elt = N->getMaskElt(i);
3024 if (Elt >= 0 && Elt != 2)
3025 return false;
3026 if (Elt == 2)
3027 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003030 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003031}
3032
Evan Cheng0b457f02008-09-25 20:50:48 +00003033/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3034/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003035bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3036 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 for (int i = 0; i < e; ++i)
3039 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003040 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 for (int i = 0; i < e; ++i)
3042 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003043 return false;
3044 return true;
3045}
3046
Evan Cheng63d33002006-03-22 08:01:21 +00003047/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003048/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003049unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3051 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3052
Evan Chengb9df0ca2006-03-22 02:53:00 +00003053 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3054 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 for (int i = 0; i < NumOperands; ++i) {
3056 int Val = SVOp->getMaskElt(NumOperands-i-1);
3057 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003058 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003059 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003060 if (i != NumOperands - 1)
3061 Mask <<= Shift;
3062 }
Evan Cheng63d33002006-03-22 08:01:21 +00003063 return Mask;
3064}
3065
Evan Cheng506d3df2006-03-29 23:07:14 +00003066/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003067/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003068unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003070 unsigned Mask = 0;
3071 // 8 nodes, but we only care about the last 4.
3072 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 int Val = SVOp->getMaskElt(i);
3074 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003075 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003076 if (i != 4)
3077 Mask <<= 2;
3078 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003079 return Mask;
3080}
3081
3082/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003083/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003084unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003086 unsigned Mask = 0;
3087 // 8 nodes, but we only care about the first 4.
3088 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 int Val = SVOp->getMaskElt(i);
3090 if (Val >= 0)
3091 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003092 if (i != 0)
3093 Mask <<= 2;
3094 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003095 return Mask;
3096}
3097
Nate Begemana09008b2009-10-19 02:17:23 +00003098/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3099/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3100unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3101 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3102 EVT VVT = N->getValueType(0);
3103 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3104 int Val = 0;
3105
3106 unsigned i, e;
3107 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3108 Val = SVOp->getMaskElt(i);
3109 if (Val >= 0)
3110 break;
3111 }
3112 return (Val - i) * EltSize;
3113}
3114
Evan Cheng37b73872009-07-30 08:33:02 +00003115/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3116/// constant +0.0.
3117bool X86::isZeroNode(SDValue Elt) {
3118 return ((isa<ConstantSDNode>(Elt) &&
3119 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3120 (isa<ConstantFPSDNode>(Elt) &&
3121 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3122}
3123
Nate Begeman9008ca62009-04-27 18:41:29 +00003124/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3125/// their permute mask.
3126static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3127 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003128 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003129 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003131
Nate Begeman5a5ca152009-04-29 05:20:52 +00003132 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 int idx = SVOp->getMaskElt(i);
3134 if (idx < 0)
3135 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003136 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003138 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003140 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3142 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003143}
3144
Evan Cheng779ccea2007-12-07 21:30:01 +00003145/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3146/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003147static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003148 unsigned NumElems = VT.getVectorNumElements();
3149 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 int idx = Mask[i];
3151 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003152 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003153 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003155 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003157 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003158}
3159
Evan Cheng533a0aa2006-04-19 20:35:22 +00003160/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3161/// match movhlps. The lower half elements should come from upper half of
3162/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003163/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003164static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3165 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003166 return false;
3167 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003169 return false;
3170 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003172 return false;
3173 return true;
3174}
3175
Evan Cheng5ced1d82006-04-06 23:23:56 +00003176/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003177/// is promoted to a vector. It also returns the LoadSDNode by reference if
3178/// required.
3179static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003180 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3181 return false;
3182 N = N->getOperand(0).getNode();
3183 if (!ISD::isNON_EXTLoad(N))
3184 return false;
3185 if (LD)
3186 *LD = cast<LoadSDNode>(N);
3187 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003188}
3189
Evan Cheng533a0aa2006-04-19 20:35:22 +00003190/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3191/// match movlp{s|d}. The lower half elements should come from lower half of
3192/// V1 (and in order), and the upper half elements should come from the upper
3193/// half of V2 (and in order). And since V1 will become the source of the
3194/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003195static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3196 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003197 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003198 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003199 // Is V2 is a vector load, don't do this transformation. We will try to use
3200 // load folding shufps op.
3201 if (ISD::isNON_EXTLoad(V2))
3202 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003203
Nate Begeman5a5ca152009-04-29 05:20:52 +00003204 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Evan Cheng533a0aa2006-04-19 20:35:22 +00003206 if (NumElems != 2 && NumElems != 4)
3207 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003208 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003210 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003211 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003213 return false;
3214 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003215}
3216
Evan Cheng39623da2006-04-20 08:58:49 +00003217/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3218/// all the same.
3219static bool isSplatVector(SDNode *N) {
3220 if (N->getOpcode() != ISD::BUILD_VECTOR)
3221 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003222
Dan Gohman475871a2008-07-27 21:46:04 +00003223 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003224 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3225 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003226 return false;
3227 return true;
3228}
3229
Evan Cheng213d2cf2007-05-17 18:45:50 +00003230/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003231/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003232/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003233static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003234 SDValue V1 = N->getOperand(0);
3235 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003236 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3237 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003239 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003241 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3242 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003243 if (Opc != ISD::BUILD_VECTOR ||
3244 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 return false;
3246 } else if (Idx >= 0) {
3247 unsigned Opc = V1.getOpcode();
3248 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3249 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003250 if (Opc != ISD::BUILD_VECTOR ||
3251 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003252 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003253 }
3254 }
3255 return true;
3256}
3257
3258/// getZeroVector - Returns a vector of specified type with all zero elements.
3259///
Owen Andersone50ed302009-08-10 22:56:29 +00003260static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003261 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003262 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003263
Chris Lattner8a594482007-11-25 00:24:49 +00003264 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3265 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003266 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003267 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3269 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003270 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3272 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003273 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3275 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003276 }
Dale Johannesenace16102009-02-03 19:33:06 +00003277 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003278}
3279
Chris Lattner8a594482007-11-25 00:24:49 +00003280/// getOnesVector - Returns a vector of specified type with all bits set.
3281///
Owen Andersone50ed302009-08-10 22:56:29 +00003282static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003283 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003284
Chris Lattner8a594482007-11-25 00:24:49 +00003285 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3286 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003288 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003289 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003291 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003293 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003294}
3295
3296
Evan Cheng39623da2006-04-20 08:58:49 +00003297/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3298/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003299static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003300 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003301 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003302
Evan Cheng39623da2006-04-20 08:58:49 +00003303 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 SmallVector<int, 8> MaskVec;
3305 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003306
Nate Begeman5a5ca152009-04-29 05:20:52 +00003307 for (unsigned i = 0; i != NumElems; ++i) {
3308 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 MaskVec[i] = NumElems;
3310 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003311 }
Evan Cheng39623da2006-04-20 08:58:49 +00003312 }
Evan Cheng39623da2006-04-20 08:58:49 +00003313 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003314 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3315 SVOp->getOperand(1), &MaskVec[0]);
3316 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003317}
3318
Evan Cheng017dcc62006-04-21 01:05:10 +00003319/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3320/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003321static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 SDValue V2) {
3323 unsigned NumElems = VT.getVectorNumElements();
3324 SmallVector<int, 8> Mask;
3325 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003326 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 Mask.push_back(i);
3328 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003329}
3330
Nate Begeman9008ca62009-04-27 18:41:29 +00003331/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003332static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 SDValue V2) {
3334 unsigned NumElems = VT.getVectorNumElements();
3335 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003336 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003337 Mask.push_back(i);
3338 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003339 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003341}
3342
Nate Begeman9008ca62009-04-27 18:41:29 +00003343/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003344static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 SDValue V2) {
3346 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003347 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003349 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003350 Mask.push_back(i + Half);
3351 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003352 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003354}
3355
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003356/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003357static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 bool HasSSE2) {
3359 if (SV->getValueType(0).getVectorNumElements() <= 4)
3360 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003361
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003363 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 DebugLoc dl = SV->getDebugLoc();
3365 SDValue V1 = SV->getOperand(0);
3366 int NumElems = VT.getVectorNumElements();
3367 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003368
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 // unpack elements to the correct location
3370 while (NumElems > 4) {
3371 if (EltNo < NumElems/2) {
3372 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3373 } else {
3374 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3375 EltNo -= NumElems/2;
3376 }
3377 NumElems >>= 1;
3378 }
Eric Christopherfd179292009-08-27 18:07:15 +00003379
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 // Perform the splat.
3381 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003382 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3384 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003385}
3386
Evan Chengba05f722006-04-21 23:03:30 +00003387/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003388/// vector of zero or undef vector. This produces a shuffle where the low
3389/// element of V2 is swizzled into the zero/undef vector, landing at element
3390/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003391static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003392 bool isZero, bool HasSSE2,
3393 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003394 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003395 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3397 unsigned NumElems = VT.getVectorNumElements();
3398 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003399 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 // If this is the insertion idx, put the low elt of V2 here.
3401 MaskVec.push_back(i == Idx ? NumElems : i);
3402 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003403}
3404
Evan Chengf26ffe92008-05-29 08:22:04 +00003405/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3406/// a shuffle that is zero.
3407static
Nate Begeman9008ca62009-04-27 18:41:29 +00003408unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3409 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003410 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003412 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 int Idx = SVOp->getMaskElt(Index);
3414 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003415 ++NumZeros;
3416 continue;
3417 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003419 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003420 ++NumZeros;
3421 else
3422 break;
3423 }
3424 return NumZeros;
3425}
3426
3427/// isVectorShift - Returns true if the shuffle can be implemented as a
3428/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003429/// FIXME: split into pslldqi, psrldqi, palignr variants.
3430static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003431 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003433
3434 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003436 if (!NumZeros) {
3437 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003438 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003439 if (!NumZeros)
3440 return false;
3441 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003442 bool SeenV1 = false;
3443 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 for (int i = NumZeros; i < NumElems; ++i) {
3445 int Val = isLeft ? (i - NumZeros) : i;
3446 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3447 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003448 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003450 SeenV1 = true;
3451 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003453 SeenV2 = true;
3454 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003456 return false;
3457 }
3458 if (SeenV1 && SeenV2)
3459 return false;
3460
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003462 ShAmt = NumZeros;
3463 return true;
3464}
3465
3466
Evan Chengc78d3b42006-04-24 18:01:45 +00003467/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3468///
Dan Gohman475871a2008-07-27 21:46:04 +00003469static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003470 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003471 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003472 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003473 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003474
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003475 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003476 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003477 bool First = true;
3478 for (unsigned i = 0; i < 16; ++i) {
3479 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3480 if (ThisIsNonZero && First) {
3481 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003485 First = false;
3486 }
3487
3488 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003489 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3491 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003492 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003494 }
3495 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3497 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3498 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003499 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003501 } else
3502 ThisElt = LastElt;
3503
Gabor Greifba36cb52008-08-28 21:40:38 +00003504 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003506 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003507 }
3508 }
3509
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003511}
3512
Bill Wendlinga348c562007-03-22 18:42:45 +00003513/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003514///
Dan Gohman475871a2008-07-27 21:46:04 +00003515static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003516 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003517 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003518 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003519 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003520
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003521 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003522 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003523 bool First = true;
3524 for (unsigned i = 0; i < 8; ++i) {
3525 bool isNonZero = (NonZeros & (1 << i)) != 0;
3526 if (isNonZero) {
3527 if (First) {
3528 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003530 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003532 First = false;
3533 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003534 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003536 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003537 }
3538 }
3539
3540 return V;
3541}
3542
Evan Chengf26ffe92008-05-29 08:22:04 +00003543/// getVShift - Return a vector logical shift node.
3544///
Owen Andersone50ed302009-08-10 22:56:29 +00003545static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 unsigned NumBits, SelectionDAG &DAG,
3547 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003548 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003550 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003551 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3552 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3553 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003554 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003555}
3556
Dan Gohman475871a2008-07-27 21:46:04 +00003557SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003558X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3559 SelectionDAG &DAG) {
3560
3561 // Check if the scalar load can be widened into a vector load. And if
3562 // the address is "base + cst" see if the cst can be "absorbed" into
3563 // the shuffle mask.
3564 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3565 SDValue Ptr = LD->getBasePtr();
3566 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3567 return SDValue();
3568 EVT PVT = LD->getValueType(0);
3569 if (PVT != MVT::i32 && PVT != MVT::f32)
3570 return SDValue();
3571
3572 int FI = -1;
3573 int64_t Offset = 0;
3574 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3575 FI = FINode->getIndex();
3576 Offset = 0;
3577 } else if (Ptr.getOpcode() == ISD::ADD &&
3578 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3579 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3580 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3581 Offset = Ptr.getConstantOperandVal(1);
3582 Ptr = Ptr.getOperand(0);
3583 } else {
3584 return SDValue();
3585 }
3586
3587 SDValue Chain = LD->getChain();
3588 // Make sure the stack object alignment is at least 16.
3589 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3590 if (DAG.InferPtrAlignment(Ptr) < 16) {
3591 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003592 // Can't change the alignment. FIXME: It's possible to compute
3593 // the exact stack offset and reference FI + adjust offset instead.
3594 // If someone *really* cares about this. That's the way to implement it.
3595 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003596 } else {
3597 MFI->setObjectAlignment(FI, 16);
3598 }
3599 }
3600
3601 // (Offset % 16) must be multiple of 4. Then address is then
3602 // Ptr + (Offset & ~15).
3603 if (Offset < 0)
3604 return SDValue();
3605 if ((Offset % 16) & 3)
3606 return SDValue();
3607 int64_t StartOffset = Offset & ~15;
3608 if (StartOffset)
3609 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3610 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3611
3612 int EltNo = (Offset - StartOffset) >> 2;
3613 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3614 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003615 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3616 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003617 // Canonicalize it to a v4i32 shuffle.
3618 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3619 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3620 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3621 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3622 }
3623
3624 return SDValue();
3625}
3626
Nate Begeman1449f292010-03-24 22:19:06 +00003627/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3628/// vector of type 'VT', see if the elements can be replaced by a single large
3629/// load which has the same value as a build_vector whose operands are 'elts'.
3630///
3631/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3632///
3633/// FIXME: we'd also like to handle the case where the last elements are zero
3634/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3635/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003636static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3637 DebugLoc &dl, SelectionDAG &DAG) {
3638 EVT EltVT = VT.getVectorElementType();
3639 unsigned NumElems = Elts.size();
3640
Nate Begemanfdea31a2010-03-24 20:49:50 +00003641 LoadSDNode *LDBase = NULL;
3642 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003643
3644 // For each element in the initializer, see if we've found a load or an undef.
3645 // If we don't find an initial load element, or later load elements are
3646 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003647 for (unsigned i = 0; i < NumElems; ++i) {
3648 SDValue Elt = Elts[i];
3649
3650 if (!Elt.getNode() ||
3651 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3652 return SDValue();
3653 if (!LDBase) {
3654 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3655 return SDValue();
3656 LDBase = cast<LoadSDNode>(Elt.getNode());
3657 LastLoadedElt = i;
3658 continue;
3659 }
3660 if (Elt.getOpcode() == ISD::UNDEF)
3661 continue;
3662
3663 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3664 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3665 return SDValue();
3666 LastLoadedElt = i;
3667 }
Nate Begeman1449f292010-03-24 22:19:06 +00003668
3669 // If we have found an entire vector of loads and undefs, then return a large
3670 // load of the entire vector width starting at the base pointer. If we found
3671 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003672 if (LastLoadedElt == NumElems - 1) {
3673 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3674 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3675 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3676 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3677 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3678 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3679 LDBase->isVolatile(), LDBase->isNonTemporal(),
3680 LDBase->getAlignment());
3681 } else if (NumElems == 4 && LastLoadedElt == 1) {
3682 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3683 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3684 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3685 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3686 }
3687 return SDValue();
3688}
3689
Evan Chengc3630942009-12-09 21:00:30 +00003690SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003691X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003692 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003693 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003694 if (ISD::isBuildVectorAllZeros(Op.getNode())
3695 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003696 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3697 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3698 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003700 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003701
Gabor Greifba36cb52008-08-28 21:40:38 +00003702 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003703 return getOnesVector(Op.getValueType(), DAG, dl);
3704 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003705 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003706
Owen Andersone50ed302009-08-10 22:56:29 +00003707 EVT VT = Op.getValueType();
3708 EVT ExtVT = VT.getVectorElementType();
3709 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003710
3711 unsigned NumElems = Op.getNumOperands();
3712 unsigned NumZero = 0;
3713 unsigned NumNonZero = 0;
3714 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003715 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003716 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003717 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003718 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003719 if (Elt.getOpcode() == ISD::UNDEF)
3720 continue;
3721 Values.insert(Elt);
3722 if (Elt.getOpcode() != ISD::Constant &&
3723 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003724 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003725 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003726 NumZero++;
3727 else {
3728 NonZeros |= (1 << i);
3729 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003730 }
3731 }
3732
Dan Gohman7f321562007-06-25 16:23:39 +00003733 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003734 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003735 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003736 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003737
Chris Lattner67f453a2008-03-09 05:42:06 +00003738 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003739 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003740 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003741 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003742
Chris Lattner62098042008-03-09 01:05:04 +00003743 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3744 // the value are obviously zero, truncate the value to i32 and do the
3745 // insertion that way. Only do this if the value is non-constant or if the
3746 // value is a constant being inserted into element 0. It is cheaper to do
3747 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003749 (!IsAllConstants || Idx == 0)) {
3750 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3751 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3753 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003754
Chris Lattner62098042008-03-09 01:05:04 +00003755 // Truncate the value (which may itself be a constant) to i32, and
3756 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003758 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003759 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3760 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003761
Chris Lattner62098042008-03-09 01:05:04 +00003762 // Now we have our 32-bit value zero extended in the low element of
3763 // a vector. If Idx != 0, swizzle it into place.
3764 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003765 SmallVector<int, 4> Mask;
3766 Mask.push_back(Idx);
3767 for (unsigned i = 1; i != VecElts; ++i)
3768 Mask.push_back(i);
3769 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003770 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003771 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003772 }
Dale Johannesenace16102009-02-03 19:33:06 +00003773 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003774 }
3775 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003776
Chris Lattner19f79692008-03-08 22:59:52 +00003777 // If we have a constant or non-constant insertion into the low element of
3778 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3779 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003780 // depending on what the source datatype is.
3781 if (Idx == 0) {
3782 if (NumZero == 0) {
3783 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3785 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003786 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3787 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3788 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3789 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3791 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3792 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003793 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3794 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3795 Subtarget->hasSSE2(), DAG);
3796 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3797 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003798 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003799
3800 // Is it a vector logical left shift?
3801 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003802 X86::isZeroNode(Op.getOperand(0)) &&
3803 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003804 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003805 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003806 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003807 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003808 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003809 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003810
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003811 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003812 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813
Chris Lattner19f79692008-03-08 22:59:52 +00003814 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3815 // is a non-constant being inserted into an element other than the low one,
3816 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3817 // movd/movss) to move this into the low element, then shuffle it into
3818 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003819 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003820 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003821
Evan Cheng0db9fe62006-04-25 20:13:52 +00003822 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003823 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3824 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003826 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 MaskVec.push_back(i == Idx ? 0 : 1);
3828 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003829 }
3830 }
3831
Chris Lattner67f453a2008-03-09 05:42:06 +00003832 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003833 if (Values.size() == 1) {
3834 if (EVTBits == 32) {
3835 // Instead of a shuffle like this:
3836 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3837 // Check if it's possible to issue this instead.
3838 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3839 unsigned Idx = CountTrailingZeros_32(NonZeros);
3840 SDValue Item = Op.getOperand(Idx);
3841 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3842 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3843 }
Dan Gohman475871a2008-07-27 21:46:04 +00003844 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003845 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003846
Dan Gohmana3941172007-07-24 22:55:08 +00003847 // A vector full of immediates; various special cases are already
3848 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003849 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003850 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003851
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003852 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003853 if (EVTBits == 64) {
3854 if (NumNonZero == 1) {
3855 // One half is zero or undef.
3856 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003857 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003858 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003859 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3860 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003861 }
Dan Gohman475871a2008-07-27 21:46:04 +00003862 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003863 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003864
3865 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003866 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003867 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003868 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003869 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003870 }
3871
Bill Wendling826f36f2007-03-28 00:57:11 +00003872 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003873 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003874 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003875 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003876 }
3877
3878 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003879 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003880 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003881 if (NumElems == 4 && NumZero > 0) {
3882 for (unsigned i = 0; i < 4; ++i) {
3883 bool isZero = !(NonZeros & (1 << i));
3884 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003885 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003886 else
Dale Johannesenace16102009-02-03 19:33:06 +00003887 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003888 }
3889
3890 for (unsigned i = 0; i < 2; ++i) {
3891 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3892 default: break;
3893 case 0:
3894 V[i] = V[i*2]; // Must be a zero vector.
3895 break;
3896 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003898 break;
3899 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003901 break;
3902 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003904 break;
3905 }
3906 }
3907
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003909 bool Reverse = (NonZeros & 0x3) == 2;
3910 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003912 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3913 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3915 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003916 }
3917
Nate Begemanfdea31a2010-03-24 20:49:50 +00003918 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3919 // Check for a build vector of consecutive loads.
3920 for (unsigned i = 0; i < NumElems; ++i)
3921 V[i] = Op.getOperand(i);
3922
3923 // Check for elements which are consecutive loads.
3924 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3925 if (LD.getNode())
3926 return LD;
3927
3928 // For SSE 4.1, use inserts into undef.
3929 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 V[0] = DAG.getUNDEF(VT);
3931 for (unsigned i = 0; i < NumElems; ++i)
3932 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3933 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3934 Op.getOperand(i), DAG.getIntPtrConstant(i));
3935 return V[0];
3936 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003937
3938 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003939 // e.g. for v4f32
3940 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3941 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3942 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003943 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003944 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003945 NumElems >>= 1;
3946 while (NumElems != 0) {
3947 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003949 NumElems >>= 1;
3950 }
3951 return V[0];
3952 }
Dan Gohman475871a2008-07-27 21:46:04 +00003953 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003954}
3955
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003956SDValue
3957X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3958 // We support concatenate two MMX registers and place them in a MMX
3959 // register. This is better than doing a stack convert.
3960 DebugLoc dl = Op.getDebugLoc();
3961 EVT ResVT = Op.getValueType();
3962 assert(Op.getNumOperands() == 2);
3963 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3964 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3965 int Mask[2];
3966 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3967 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3968 InVec = Op.getOperand(1);
3969 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3970 unsigned NumElts = ResVT.getVectorNumElements();
3971 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3972 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3973 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3974 } else {
3975 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3976 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3977 Mask[0] = 0; Mask[1] = 2;
3978 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3979 }
3980 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3981}
3982
Nate Begemanb9a47b82009-02-23 08:49:38 +00003983// v8i16 shuffles - Prefer shuffles in the following order:
3984// 1. [all] pshuflw, pshufhw, optional move
3985// 2. [ssse3] 1 x pshufb
3986// 3. [ssse3] 2 x pshufb + 1 x por
3987// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003988static
Nate Begeman9008ca62009-04-27 18:41:29 +00003989SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3990 SelectionDAG &DAG, X86TargetLowering &TLI) {
3991 SDValue V1 = SVOp->getOperand(0);
3992 SDValue V2 = SVOp->getOperand(1);
3993 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003994 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003995
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 // Determine if more than 1 of the words in each of the low and high quadwords
3997 // of the result come from the same quadword of one of the two inputs. Undef
3998 // mask values count as coming from any quadword, for better codegen.
3999 SmallVector<unsigned, 4> LoQuad(4);
4000 SmallVector<unsigned, 4> HiQuad(4);
4001 BitVector InputQuads(4);
4002 for (unsigned i = 0; i < 8; ++i) {
4003 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 MaskVals.push_back(EltIdx);
4006 if (EltIdx < 0) {
4007 ++Quad[0];
4008 ++Quad[1];
4009 ++Quad[2];
4010 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004011 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004012 }
4013 ++Quad[EltIdx / 4];
4014 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004015 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004016
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004018 unsigned MaxQuad = 1;
4019 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004020 if (LoQuad[i] > MaxQuad) {
4021 BestLoQuad = i;
4022 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004023 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004024 }
4025
Nate Begemanb9a47b82009-02-23 08:49:38 +00004026 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004027 MaxQuad = 1;
4028 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004029 if (HiQuad[i] > MaxQuad) {
4030 BestHiQuad = i;
4031 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004032 }
4033 }
4034
Nate Begemanb9a47b82009-02-23 08:49:38 +00004035 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004036 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004037 // single pshufb instruction is necessary. If There are more than 2 input
4038 // quads, disable the next transformation since it does not help SSSE3.
4039 bool V1Used = InputQuads[0] || InputQuads[1];
4040 bool V2Used = InputQuads[2] || InputQuads[3];
4041 if (TLI.getSubtarget()->hasSSSE3()) {
4042 if (InputQuads.count() == 2 && V1Used && V2Used) {
4043 BestLoQuad = InputQuads.find_first();
4044 BestHiQuad = InputQuads.find_next(BestLoQuad);
4045 }
4046 if (InputQuads.count() > 2) {
4047 BestLoQuad = -1;
4048 BestHiQuad = -1;
4049 }
4050 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004051
Nate Begemanb9a47b82009-02-23 08:49:38 +00004052 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4053 // the shuffle mask. If a quad is scored as -1, that means that it contains
4054 // words from all 4 input quadwords.
4055 SDValue NewV;
4056 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 SmallVector<int, 8> MaskV;
4058 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4059 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004060 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4062 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4063 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004064
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4066 // source words for the shuffle, to aid later transformations.
4067 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004068 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004069 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004071 if (idx != (int)i)
4072 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004074 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 AllWordsInNewV = false;
4076 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004077 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004078
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4080 if (AllWordsInNewV) {
4081 for (int i = 0; i != 8; ++i) {
4082 int idx = MaskVals[i];
4083 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004084 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004085 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 if ((idx != i) && idx < 4)
4087 pshufhw = false;
4088 if ((idx != i) && idx > 3)
4089 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004090 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 V1 = NewV;
4092 V2Used = false;
4093 BestLoQuad = 0;
4094 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004095 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004096
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4098 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004099 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004100 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004102 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004103 }
Eric Christopherfd179292009-08-27 18:07:15 +00004104
Nate Begemanb9a47b82009-02-23 08:49:38 +00004105 // If we have SSSE3, and all words of the result are from 1 input vector,
4106 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4107 // is present, fall back to case 4.
4108 if (TLI.getSubtarget()->hasSSSE3()) {
4109 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004110
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004112 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 // mask, and elements that come from V1 in the V2 mask, so that the two
4114 // results can be OR'd together.
4115 bool TwoInputs = V1Used && V2Used;
4116 for (unsigned i = 0; i != 8; ++i) {
4117 int EltIdx = MaskVals[i] * 2;
4118 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4120 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 continue;
4122 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4124 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004127 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004128 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004132
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 // Calculate the shuffle mask for the second input, shuffle it, and
4134 // OR it with the first shuffled input.
4135 pshufbMask.clear();
4136 for (unsigned i = 0; i != 8; ++i) {
4137 int EltIdx = MaskVals[i] * 2;
4138 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4140 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 continue;
4142 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4144 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004145 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004147 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004148 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 MVT::v16i8, &pshufbMask[0], 16));
4150 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4151 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 }
4153
4154 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4155 // and update MaskVals with new element order.
4156 BitVector InOrder(8);
4157 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 for (int i = 0; i != 4; ++i) {
4160 int idx = MaskVals[i];
4161 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004162 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 InOrder.set(i);
4164 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004165 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004166 InOrder.set(i);
4167 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 }
4170 }
4171 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 }
Eric Christopherfd179292009-08-27 18:07:15 +00004176
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4178 // and update MaskVals with the new element order.
4179 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 for (unsigned i = 4; i != 8; ++i) {
4184 int idx = MaskVals[i];
4185 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 InOrder.set(i);
4188 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 InOrder.set(i);
4191 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 }
4194 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 }
Eric Christopherfd179292009-08-27 18:07:15 +00004198
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 // In case BestHi & BestLo were both -1, which means each quadword has a word
4200 // from each of the four input quadwords, calculate the InOrder bitvector now
4201 // before falling through to the insert/extract cleanup.
4202 if (BestLoQuad == -1 && BestHiQuad == -1) {
4203 NewV = V1;
4204 for (int i = 0; i != 8; ++i)
4205 if (MaskVals[i] < 0 || MaskVals[i] == i)
4206 InOrder.set(i);
4207 }
Eric Christopherfd179292009-08-27 18:07:15 +00004208
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 // The other elements are put in the right place using pextrw and pinsrw.
4210 for (unsigned i = 0; i != 8; ++i) {
4211 if (InOrder[i])
4212 continue;
4213 int EltIdx = MaskVals[i];
4214 if (EltIdx < 0)
4215 continue;
4216 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004218 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004222 DAG.getIntPtrConstant(i));
4223 }
4224 return NewV;
4225}
4226
4227// v16i8 shuffles - Prefer shuffles in the following order:
4228// 1. [ssse3] 1 x pshufb
4229// 2. [ssse3] 2 x pshufb + 1 x por
4230// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4231static
Nate Begeman9008ca62009-04-27 18:41:29 +00004232SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4233 SelectionDAG &DAG, X86TargetLowering &TLI) {
4234 SDValue V1 = SVOp->getOperand(0);
4235 SDValue V2 = SVOp->getOperand(1);
4236 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004239
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004241 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 // present, fall back to case 3.
4243 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4244 bool V1Only = true;
4245 bool V2Only = true;
4246 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 if (EltIdx < 0)
4249 continue;
4250 if (EltIdx < 16)
4251 V2Only = false;
4252 else
4253 V1Only = false;
4254 }
Eric Christopherfd179292009-08-27 18:07:15 +00004255
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4257 if (TLI.getSubtarget()->hasSSSE3()) {
4258 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004259
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004261 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 //
4263 // Otherwise, we have elements from both input vectors, and must zero out
4264 // elements that come from V2 in the first mask, and V1 in the second mask
4265 // so that we can OR them together.
4266 bool TwoInputs = !(V1Only || V2Only);
4267 for (unsigned i = 0; i != 16; ++i) {
4268 int EltIdx = MaskVals[i];
4269 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004271 continue;
4272 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 }
4275 // If all the elements are from V2, assign it to V1 and return after
4276 // building the first pshufb.
4277 if (V2Only)
4278 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004280 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004282 if (!TwoInputs)
4283 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004284
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 // Calculate the shuffle mask for the second input, shuffle it, and
4286 // OR it with the first shuffled input.
4287 pshufbMask.clear();
4288 for (unsigned i = 0; i != 16; ++i) {
4289 int EltIdx = MaskVals[i];
4290 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004292 continue;
4293 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004295 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004297 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 MVT::v16i8, &pshufbMask[0], 16));
4299 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 }
Eric Christopherfd179292009-08-27 18:07:15 +00004301
Nate Begemanb9a47b82009-02-23 08:49:38 +00004302 // No SSSE3 - Calculate in place words and then fix all out of place words
4303 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4304 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4306 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004307 SDValue NewV = V2Only ? V2 : V1;
4308 for (int i = 0; i != 8; ++i) {
4309 int Elt0 = MaskVals[i*2];
4310 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004311
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 // This word of the result is all undef, skip it.
4313 if (Elt0 < 0 && Elt1 < 0)
4314 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004315
Nate Begemanb9a47b82009-02-23 08:49:38 +00004316 // This word of the result is already in the correct place, skip it.
4317 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4318 continue;
4319 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4320 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004321
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4323 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4324 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004325
4326 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4327 // using a single extract together, load it and store it.
4328 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004330 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004332 DAG.getIntPtrConstant(i));
4333 continue;
4334 }
4335
Nate Begemanb9a47b82009-02-23 08:49:38 +00004336 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004337 // source byte is not also odd, shift the extracted word left 8 bits
4338 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004339 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004341 DAG.getIntPtrConstant(Elt1 / 2));
4342 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004345 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4347 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 }
4349 // If Elt0 is defined, extract it from the appropriate source. If the
4350 // source byte is not also even, shift the extracted word right 8 bits. If
4351 // Elt1 was also defined, OR the extracted values together before
4352 // inserting them in the result.
4353 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004355 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4356 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004359 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4361 DAG.getConstant(0x00FF, MVT::i16));
4362 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 : InsElt0;
4364 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 DAG.getIntPtrConstant(i));
4367 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004369}
4370
Evan Cheng7a831ce2007-12-15 03:00:47 +00004371/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4372/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4373/// done when every pair / quad of shuffle mask elements point to elements in
4374/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004375/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4376static
Nate Begeman9008ca62009-04-27 18:41:29 +00004377SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4378 SelectionDAG &DAG,
4379 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004380 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 SDValue V1 = SVOp->getOperand(0);
4382 SDValue V2 = SVOp->getOperand(1);
4383 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004384 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004385 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004386 EVT MaskEltVT = MaskVT.getVectorElementType();
4387 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004389 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 case MVT::v4f32: NewVT = MVT::v2f64; break;
4391 case MVT::v4i32: NewVT = MVT::v2i64; break;
4392 case MVT::v8i16: NewVT = MVT::v4i32; break;
4393 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004394 }
4395
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004396 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004397 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004399 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004401 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 int Scale = NumElems / NewWidth;
4403 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004404 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 int StartIdx = -1;
4406 for (int j = 0; j < Scale; ++j) {
4407 int EltIdx = SVOp->getMaskElt(i+j);
4408 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004409 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004411 StartIdx = EltIdx - (EltIdx % Scale);
4412 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004413 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004414 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 if (StartIdx == -1)
4416 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004417 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004419 }
4420
Dale Johannesenace16102009-02-03 19:33:06 +00004421 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4422 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004424}
4425
Evan Chengd880b972008-05-09 21:53:03 +00004426/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004427///
Owen Andersone50ed302009-08-10 22:56:29 +00004428static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 SDValue SrcOp, SelectionDAG &DAG,
4430 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004432 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004433 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004434 LD = dyn_cast<LoadSDNode>(SrcOp);
4435 if (!LD) {
4436 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4437 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004438 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4439 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004440 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4441 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004442 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004443 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004445 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4446 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4447 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4448 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004449 SrcOp.getOperand(0)
4450 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004451 }
4452 }
4453 }
4454
Dale Johannesenace16102009-02-03 19:33:06 +00004455 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4456 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004457 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004458 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004459}
4460
Evan Chengace3c172008-07-22 21:13:36 +00004461/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4462/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004463static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004464LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4465 SDValue V1 = SVOp->getOperand(0);
4466 SDValue V2 = SVOp->getOperand(1);
4467 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004468 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004469
Evan Chengace3c172008-07-22 21:13:36 +00004470 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004471 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 SmallVector<int, 8> Mask1(4U, -1);
4473 SmallVector<int, 8> PermMask;
4474 SVOp->getMask(PermMask);
4475
Evan Chengace3c172008-07-22 21:13:36 +00004476 unsigned NumHi = 0;
4477 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004478 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 int Idx = PermMask[i];
4480 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004481 Locs[i] = std::make_pair(-1, -1);
4482 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4484 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004485 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004487 NumLo++;
4488 } else {
4489 Locs[i] = std::make_pair(1, NumHi);
4490 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004492 NumHi++;
4493 }
4494 }
4495 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004496
Evan Chengace3c172008-07-22 21:13:36 +00004497 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004498 // If no more than two elements come from either vector. This can be
4499 // implemented with two shuffles. First shuffle gather the elements.
4500 // The second shuffle, which takes the first shuffle as both of its
4501 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004503
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004505
Evan Chengace3c172008-07-22 21:13:36 +00004506 for (unsigned i = 0; i != 4; ++i) {
4507 if (Locs[i].first == -1)
4508 continue;
4509 else {
4510 unsigned Idx = (i < 2) ? 0 : 4;
4511 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004513 }
4514 }
4515
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004517 } else if (NumLo == 3 || NumHi == 3) {
4518 // Otherwise, we must have three elements from one vector, call it X, and
4519 // one element from the other, call it Y. First, use a shufps to build an
4520 // intermediate vector with the one element from Y and the element from X
4521 // that will be in the same half in the final destination (the indexes don't
4522 // matter). Then, use a shufps to build the final vector, taking the half
4523 // containing the element from Y from the intermediate, and the other half
4524 // from X.
4525 if (NumHi == 3) {
4526 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004528 std::swap(V1, V2);
4529 }
4530
4531 // Find the element from V2.
4532 unsigned HiIndex;
4533 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004534 int Val = PermMask[HiIndex];
4535 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004536 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004537 if (Val >= 4)
4538 break;
4539 }
4540
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 Mask1[0] = PermMask[HiIndex];
4542 Mask1[1] = -1;
4543 Mask1[2] = PermMask[HiIndex^1];
4544 Mask1[3] = -1;
4545 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004546
4547 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 Mask1[0] = PermMask[0];
4549 Mask1[1] = PermMask[1];
4550 Mask1[2] = HiIndex & 1 ? 6 : 4;
4551 Mask1[3] = HiIndex & 1 ? 4 : 6;
4552 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004553 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004554 Mask1[0] = HiIndex & 1 ? 2 : 0;
4555 Mask1[1] = HiIndex & 1 ? 0 : 2;
4556 Mask1[2] = PermMask[2];
4557 Mask1[3] = PermMask[3];
4558 if (Mask1[2] >= 0)
4559 Mask1[2] += 4;
4560 if (Mask1[3] >= 0)
4561 Mask1[3] += 4;
4562 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004563 }
Evan Chengace3c172008-07-22 21:13:36 +00004564 }
4565
4566 // Break it into (shuffle shuffle_hi, shuffle_lo).
4567 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 SmallVector<int,8> LoMask(4U, -1);
4569 SmallVector<int,8> HiMask(4U, -1);
4570
4571 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004572 unsigned MaskIdx = 0;
4573 unsigned LoIdx = 0;
4574 unsigned HiIdx = 2;
4575 for (unsigned i = 0; i != 4; ++i) {
4576 if (i == 2) {
4577 MaskPtr = &HiMask;
4578 MaskIdx = 1;
4579 LoIdx = 0;
4580 HiIdx = 2;
4581 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 int Idx = PermMask[i];
4583 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004584 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004586 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004588 LoIdx++;
4589 } else {
4590 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004591 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004592 HiIdx++;
4593 }
4594 }
4595
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4597 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4598 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004599 for (unsigned i = 0; i != 4; ++i) {
4600 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004602 } else {
4603 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004605 }
4606 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004608}
4609
Dan Gohman475871a2008-07-27 21:46:04 +00004610SDValue
4611X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004613 SDValue V1 = Op.getOperand(0);
4614 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004615 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004616 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004618 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004619 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4620 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004621 bool V1IsSplat = false;
4622 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004623
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004625 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004626
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 // Promote splats to v4f32.
4628 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004629 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 return Op;
4631 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004632 }
4633
Evan Cheng7a831ce2007-12-15 03:00:47 +00004634 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4635 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004638 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004639 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004640 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004642 // FIXME: Figure out a cleaner way to do this.
4643 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004644 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004646 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004647 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4648 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4649 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004650 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004651 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4653 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004654 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004656 }
4657 }
Eric Christopherfd179292009-08-27 18:07:15 +00004658
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 if (X86::isPSHUFDMask(SVOp))
4660 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004661
Evan Chengf26ffe92008-05-29 08:22:04 +00004662 // Check if this can be converted into a logical shift.
4663 bool isLeft = false;
4664 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004665 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004667 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004668 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004669 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004670 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004671 EVT EltVT = VT.getVectorElementType();
4672 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004673 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004674 }
Eric Christopherfd179292009-08-27 18:07:15 +00004675
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004677 if (V1IsUndef)
4678 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004679 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004680 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004681 if (!isMMX)
4682 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004683 }
Eric Christopherfd179292009-08-27 18:07:15 +00004684
Nate Begeman9008ca62009-04-27 18:41:29 +00004685 // FIXME: fold these into legal mask.
4686 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4687 X86::isMOVSLDUPMask(SVOp) ||
4688 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004689 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004691 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004692
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 if (ShouldXformToMOVHLPS(SVOp) ||
4694 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4695 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004696
Evan Chengf26ffe92008-05-29 08:22:04 +00004697 if (isShift) {
4698 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004699 EVT EltVT = VT.getVectorElementType();
4700 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004701 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004702 }
Eric Christopherfd179292009-08-27 18:07:15 +00004703
Evan Cheng9eca5e82006-10-25 21:49:50 +00004704 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004705 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4706 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004707 V1IsSplat = isSplatVector(V1.getNode());
4708 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004709
Chris Lattner8a594482007-11-25 00:24:49 +00004710 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004711 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004712 Op = CommuteVectorShuffle(SVOp, DAG);
4713 SVOp = cast<ShuffleVectorSDNode>(Op);
4714 V1 = SVOp->getOperand(0);
4715 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004716 std::swap(V1IsSplat, V2IsSplat);
4717 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004718 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004719 }
4720
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4722 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004723 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 return V1;
4725 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4726 // the instruction selector will not match, so get a canonical MOVL with
4727 // swapped operands to undo the commute.
4728 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004729 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004730
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4732 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4733 X86::isUNPCKLMask(SVOp) ||
4734 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004735 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004736
Evan Cheng9bbbb982006-10-25 20:48:19 +00004737 if (V2IsSplat) {
4738 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004739 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004740 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 SDValue NewMask = NormalizeMask(SVOp, DAG);
4742 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4743 if (NSVOp != SVOp) {
4744 if (X86::isUNPCKLMask(NSVOp, true)) {
4745 return NewMask;
4746 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4747 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004748 }
4749 }
4750 }
4751
Evan Cheng9eca5e82006-10-25 21:49:50 +00004752 if (Commuted) {
4753 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004754 // FIXME: this seems wrong.
4755 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4756 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4757 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4758 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4759 X86::isUNPCKLMask(NewSVOp) ||
4760 X86::isUNPCKHMask(NewSVOp))
4761 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004762 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004763
Nate Begemanb9a47b82009-02-23 08:49:38 +00004764 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004765
4766 // Normalize the node to match x86 shuffle ops if needed
4767 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4768 return CommuteVectorShuffle(SVOp, DAG);
4769
4770 // Check for legal shuffle and return?
4771 SmallVector<int, 16> PermMask;
4772 SVOp->getMask(PermMask);
4773 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004774 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004775
Evan Cheng14b32e12007-12-11 01:46:18 +00004776 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004779 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004780 return NewOp;
4781 }
4782
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004784 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004785 if (NewOp.getNode())
4786 return NewOp;
4787 }
Eric Christopherfd179292009-08-27 18:07:15 +00004788
Evan Chengace3c172008-07-22 21:13:36 +00004789 // Handle all 4 wide cases with a number of shuffles except for MMX.
4790 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004791 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004792
Dan Gohman475871a2008-07-27 21:46:04 +00004793 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004794}
4795
Dan Gohman475871a2008-07-27 21:46:04 +00004796SDValue
4797X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004798 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004799 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004800 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004801 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004802 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004803 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004805 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004806 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004807 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004808 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4809 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4810 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4812 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004813 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004815 Op.getOperand(0)),
4816 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004818 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004820 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004821 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004823 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4824 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004825 // result has a single use which is a store or a bitcast to i32. And in
4826 // the case of a store, it's not worth it if the index is a constant 0,
4827 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004828 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004829 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004830 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004831 if ((User->getOpcode() != ISD::STORE ||
4832 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4833 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004834 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004836 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004837 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4838 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004839 Op.getOperand(0)),
4840 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4842 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004843 // ExtractPS works with constant index.
4844 if (isa<ConstantSDNode>(Op.getOperand(1)))
4845 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004846 }
Dan Gohman475871a2008-07-27 21:46:04 +00004847 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004848}
4849
4850
Dan Gohman475871a2008-07-27 21:46:04 +00004851SDValue
4852X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004853 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004854 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855
Evan Cheng62a3f152008-03-24 21:52:23 +00004856 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004857 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004858 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004859 return Res;
4860 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004861
Owen Andersone50ed302009-08-10 22:56:29 +00004862 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004863 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004865 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004866 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004867 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004868 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4870 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004871 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004873 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004874 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004875 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004876 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004877 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004878 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004880 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004881 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004882 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004883 if (Idx == 0)
4884 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004885
Evan Cheng0db9fe62006-04-25 20:13:52 +00004886 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004887 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004888 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004889 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004890 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004891 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004892 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004893 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004894 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4895 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4896 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004897 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004898 if (Idx == 0)
4899 return Op;
4900
4901 // UNPCKHPD the element to the lowest double word, then movsd.
4902 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4903 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004904 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004905 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004906 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004907 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004908 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004909 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004910 }
4911
Dan Gohman475871a2008-07-27 21:46:04 +00004912 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004913}
4914
Dan Gohman475871a2008-07-27 21:46:04 +00004915SDValue
4916X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004917 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004918 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004919 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004920
Dan Gohman475871a2008-07-27 21:46:04 +00004921 SDValue N0 = Op.getOperand(0);
4922 SDValue N1 = Op.getOperand(1);
4923 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004924
Dan Gohman8a55ce42009-09-23 21:02:20 +00004925 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004926 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004927 unsigned Opc;
4928 if (VT == MVT::v8i16)
4929 Opc = X86ISD::PINSRW;
4930 else if (VT == MVT::v4i16)
4931 Opc = X86ISD::MMX_PINSRW;
4932 else if (VT == MVT::v16i8)
4933 Opc = X86ISD::PINSRB;
4934 else
4935 Opc = X86ISD::PINSRB;
4936
Nate Begeman14d12ca2008-02-11 04:19:36 +00004937 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4938 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004939 if (N1.getValueType() != MVT::i32)
4940 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4941 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004942 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004943 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004944 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004945 // Bits [7:6] of the constant are the source select. This will always be
4946 // zero here. The DAG Combiner may combine an extract_elt index into these
4947 // bits. For example (insert (extract, 3), 2) could be matched by putting
4948 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004949 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004950 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004951 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004952 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004953 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004954 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004956 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004957 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004958 // PINSR* works with constant index.
4959 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004960 }
Dan Gohman475871a2008-07-27 21:46:04 +00004961 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004962}
4963
Dan Gohman475871a2008-07-27 21:46:04 +00004964SDValue
4965X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004966 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004967 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004968
4969 if (Subtarget->hasSSE41())
4970 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4971
Dan Gohman8a55ce42009-09-23 21:02:20 +00004972 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004973 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004974
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004975 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004976 SDValue N0 = Op.getOperand(0);
4977 SDValue N1 = Op.getOperand(1);
4978 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004979
Dan Gohman8a55ce42009-09-23 21:02:20 +00004980 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004981 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4982 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004983 if (N1.getValueType() != MVT::i32)
4984 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4985 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004986 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004987 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4988 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004989 }
Dan Gohman475871a2008-07-27 21:46:04 +00004990 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004991}
4992
Dan Gohman475871a2008-07-27 21:46:04 +00004993SDValue
4994X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004995 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 if (Op.getValueType() == MVT::v2f32)
4997 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4998 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4999 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005000 Op.getOperand(0))));
5001
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5003 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005004
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5006 EVT VT = MVT::v2i32;
5007 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005008 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 case MVT::v16i8:
5010 case MVT::v8i16:
5011 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005012 break;
5013 }
Dale Johannesenace16102009-02-03 19:33:06 +00005014 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5015 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016}
5017
Bill Wendling056292f2008-09-16 21:48:12 +00005018// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5019// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5020// one of the above mentioned nodes. It has to be wrapped because otherwise
5021// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5022// be used to form addressing mode. These wrapped nodes will be selected
5023// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005024SDValue
5025X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005027
Chris Lattner41621a22009-06-26 19:22:52 +00005028 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5029 // global base reg.
5030 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005031 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005032 CodeModel::Model M = getTargetMachine().getCodeModel();
5033
Chris Lattner4f066492009-07-11 20:29:19 +00005034 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005035 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005036 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005037 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005038 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005039 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005040 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005041
Evan Cheng1606e8e2009-03-13 07:51:59 +00005042 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005043 CP->getAlignment(),
5044 CP->getOffset(), OpFlag);
5045 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005046 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005047 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005048 if (OpFlag) {
5049 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005050 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005051 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005052 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053 }
5054
5055 return Result;
5056}
5057
Chris Lattner18c59872009-06-27 04:16:01 +00005058SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5059 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005060
Chris Lattner18c59872009-06-27 04:16:01 +00005061 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5062 // global base reg.
5063 unsigned char OpFlag = 0;
5064 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005065 CodeModel::Model M = getTargetMachine().getCodeModel();
5066
Chris Lattner4f066492009-07-11 20:29:19 +00005067 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005068 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005069 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005070 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005071 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005072 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005073 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005074
Chris Lattner18c59872009-06-27 04:16:01 +00005075 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5076 OpFlag);
5077 DebugLoc DL = JT->getDebugLoc();
5078 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005079
Chris Lattner18c59872009-06-27 04:16:01 +00005080 // With PIC, the address is actually $g + Offset.
5081 if (OpFlag) {
5082 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5083 DAG.getNode(X86ISD::GlobalBaseReg,
5084 DebugLoc::getUnknownLoc(), getPointerTy()),
5085 Result);
5086 }
Eric Christopherfd179292009-08-27 18:07:15 +00005087
Chris Lattner18c59872009-06-27 04:16:01 +00005088 return Result;
5089}
5090
5091SDValue
5092X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5093 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005094
Chris Lattner18c59872009-06-27 04:16:01 +00005095 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5096 // global base reg.
5097 unsigned char OpFlag = 0;
5098 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005099 CodeModel::Model M = getTargetMachine().getCodeModel();
5100
Chris Lattner4f066492009-07-11 20:29:19 +00005101 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005102 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005103 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005104 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005105 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005106 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005107 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005108
Chris Lattner18c59872009-06-27 04:16:01 +00005109 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005110
Chris Lattner18c59872009-06-27 04:16:01 +00005111 DebugLoc DL = Op.getDebugLoc();
5112 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005113
5114
Chris Lattner18c59872009-06-27 04:16:01 +00005115 // With PIC, the address is actually $g + Offset.
5116 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005117 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005118 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5119 DAG.getNode(X86ISD::GlobalBaseReg,
5120 DebugLoc::getUnknownLoc(),
5121 getPointerTy()),
5122 Result);
5123 }
Eric Christopherfd179292009-08-27 18:07:15 +00005124
Chris Lattner18c59872009-06-27 04:16:01 +00005125 return Result;
5126}
5127
Dan Gohman475871a2008-07-27 21:46:04 +00005128SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005129X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005130 // Create the TargetBlockAddressAddress node.
5131 unsigned char OpFlags =
5132 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005133 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005134 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5135 DebugLoc dl = Op.getDebugLoc();
5136 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5137 /*isTarget=*/true, OpFlags);
5138
Dan Gohmanf705adb2009-10-30 01:28:02 +00005139 if (Subtarget->isPICStyleRIPRel() &&
5140 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005141 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5142 else
5143 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005144
Dan Gohman29cbade2009-11-20 23:18:13 +00005145 // With PIC, the address is actually $g + Offset.
5146 if (isGlobalRelativeToPICBase(OpFlags)) {
5147 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5148 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5149 Result);
5150 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005151
5152 return Result;
5153}
5154
5155SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005156X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005157 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005158 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005159 // Create the TargetGlobalAddress node, folding in the constant
5160 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005161 unsigned char OpFlags =
5162 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005163 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005164 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005165 if (OpFlags == X86II::MO_NO_FLAG &&
5166 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005167 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005168 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005169 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005170 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005171 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005172 }
Eric Christopherfd179292009-08-27 18:07:15 +00005173
Chris Lattner4f066492009-07-11 20:29:19 +00005174 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005175 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005176 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5177 else
5178 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005179
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005180 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005181 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005182 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5183 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005184 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005186
Chris Lattner36c25012009-07-10 07:34:39 +00005187 // For globals that require a load from a stub to get the address, emit the
5188 // load.
5189 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005190 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005191 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192
Dan Gohman6520e202008-10-18 02:06:02 +00005193 // If there was a non-zero offset that we didn't fold, create an explicit
5194 // addition for it.
5195 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005196 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005197 DAG.getConstant(Offset, getPointerTy()));
5198
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 return Result;
5200}
5201
Evan Chengda43bcf2008-09-24 00:05:32 +00005202SDValue
5203X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5204 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005205 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005206 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005207}
5208
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005209static SDValue
5210GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005211 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005212 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005213 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005215 DebugLoc dl = GA->getDebugLoc();
5216 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5217 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005218 GA->getOffset(),
5219 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005220 if (InFlag) {
5221 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005222 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005223 } else {
5224 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005225 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005226 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005227
5228 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5229 MFI->setHasCalls(true);
5230
Rafael Espindola15f1b662009-04-24 12:59:40 +00005231 SDValue Flag = Chain.getValue(1);
5232 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005233}
5234
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005235// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005236static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005237LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005238 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005239 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005240 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5241 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005242 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005243 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005244 PtrVT), InFlag);
5245 InFlag = Chain.getValue(1);
5246
Chris Lattnerb903bed2009-06-26 21:20:29 +00005247 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005248}
5249
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005250// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005251static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005252LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005253 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005254 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5255 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005256}
5257
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005258// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5259// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005260static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005261 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005262 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005263 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005264 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005265 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5266 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005267 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005269
5270 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005271 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005272
Chris Lattnerb903bed2009-06-26 21:20:29 +00005273 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005274 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5275 // initialexec.
5276 unsigned WrapperKind = X86ISD::Wrapper;
5277 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005278 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005279 } else if (is64Bit) {
5280 assert(model == TLSModel::InitialExec);
5281 OperandFlags = X86II::MO_GOTTPOFF;
5282 WrapperKind = X86ISD::WrapperRIP;
5283 } else {
5284 assert(model == TLSModel::InitialExec);
5285 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005286 }
Eric Christopherfd179292009-08-27 18:07:15 +00005287
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005288 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5289 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005290 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005291 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005292 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005293
Rafael Espindola9a580232009-02-27 13:37:18 +00005294 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005295 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005296 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005297
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005298 // The address of the thread local variable is the add of the thread
5299 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005300 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005301}
5302
Dan Gohman475871a2008-07-27 21:46:04 +00005303SDValue
5304X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005305 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005306 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005307 assert(Subtarget->isTargetELF() &&
5308 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005309 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005310 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005311
Chris Lattnerb903bed2009-06-26 21:20:29 +00005312 // If GV is an alias then use the aliasee for determining
5313 // thread-localness.
5314 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5315 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005316
Chris Lattnerb903bed2009-06-26 21:20:29 +00005317 TLSModel::Model model = getTLSModel(GV,
5318 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005319
Chris Lattnerb903bed2009-06-26 21:20:29 +00005320 switch (model) {
5321 case TLSModel::GeneralDynamic:
5322 case TLSModel::LocalDynamic: // not implemented
5323 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005324 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005325 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005326
Chris Lattnerb903bed2009-06-26 21:20:29 +00005327 case TLSModel::InitialExec:
5328 case TLSModel::LocalExec:
5329 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5330 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005331 }
Eric Christopherfd179292009-08-27 18:07:15 +00005332
Torok Edwinc23197a2009-07-14 16:55:14 +00005333 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005334 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005335}
5336
Evan Cheng0db9fe62006-04-25 20:13:52 +00005337
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005338/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005339/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005340SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005341 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005342 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005343 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005344 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005345 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005346 SDValue ShOpLo = Op.getOperand(0);
5347 SDValue ShOpHi = Op.getOperand(1);
5348 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005349 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005350 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005351 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005352
Dan Gohman475871a2008-07-27 21:46:04 +00005353 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005354 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005355 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5356 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005357 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005358 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5359 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005360 }
Evan Chenge3413162006-01-09 18:33:28 +00005361
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5363 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005364 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005366
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005369 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5370 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005371
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005372 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005373 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5374 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005375 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005376 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5377 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005378 }
5379
Dan Gohman475871a2008-07-27 21:46:04 +00005380 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005381 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005382}
Evan Chenga3195e82006-01-12 22:54:21 +00005383
Dan Gohman475871a2008-07-27 21:46:04 +00005384SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005385 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005386
5387 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005388 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005389 return Op;
5390 }
5391 return SDValue();
5392 }
5393
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005395 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005396
Eli Friedman36df4992009-05-27 00:47:34 +00005397 // These are really Legal; return the operand so the caller accepts it as
5398 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005400 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005401 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005402 Subtarget->is64Bit()) {
5403 return Op;
5404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005406 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005407 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005408 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005409 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005411 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005412 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005413 PseudoSourceValue::getFixedStack(SSFI), 0,
5414 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005415 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5416}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005417
Owen Andersone50ed302009-08-10 22:56:29 +00005418SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005419 SDValue StackSlot,
5420 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005421 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005422 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005423 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005424 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005425 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005427 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005429 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005430 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005431 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005432
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005433 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005434 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005435 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005436
5437 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5438 // shouldn't be necessary except that RFP cannot be live across
5439 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005440 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005441 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005442 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005444 SDValue Ops[] = {
5445 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5446 };
5447 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005448 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005449 PseudoSourceValue::getFixedStack(SSFI), 0,
5450 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005451 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005452
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453 return Result;
5454}
5455
Bill Wendling8b8a6362009-01-17 03:56:04 +00005456// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5457SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5458 // This algorithm is not obvious. Here it is in C code, more or less:
5459 /*
5460 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5461 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5462 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005463
Bill Wendling8b8a6362009-01-17 03:56:04 +00005464 // Copy ints to xmm registers.
5465 __m128i xh = _mm_cvtsi32_si128( hi );
5466 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005467
Bill Wendling8b8a6362009-01-17 03:56:04 +00005468 // Combine into low half of a single xmm register.
5469 __m128i x = _mm_unpacklo_epi32( xh, xl );
5470 __m128d d;
5471 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005472
Bill Wendling8b8a6362009-01-17 03:56:04 +00005473 // Merge in appropriate exponents to give the integer bits the right
5474 // magnitude.
5475 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005476
Bill Wendling8b8a6362009-01-17 03:56:04 +00005477 // Subtract away the biases to deal with the IEEE-754 double precision
5478 // implicit 1.
5479 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005480
Bill Wendling8b8a6362009-01-17 03:56:04 +00005481 // All conversions up to here are exact. The correctly rounded result is
5482 // calculated using the current rounding mode using the following
5483 // horizontal add.
5484 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5485 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5486 // store doesn't really need to be here (except
5487 // maybe to zero the other double)
5488 return sd;
5489 }
5490 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005491
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005492 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005493 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005494
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005495 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005496 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005497 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5498 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5499 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5500 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005501 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005502 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005503
Bill Wendling8b8a6362009-01-17 03:56:04 +00005504 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005505 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005506 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005507 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005508 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005509 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005510 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005511
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5513 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005514 Op.getOperand(0),
5515 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5517 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005518 Op.getOperand(0),
5519 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5521 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005522 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005523 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5525 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5526 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005527 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005528 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005530
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005531 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005532 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5534 DAG.getUNDEF(MVT::v2f64), ShufMask);
5535 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5536 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005537 DAG.getIntPtrConstant(0));
5538}
5539
Bill Wendling8b8a6362009-01-17 03:56:04 +00005540// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5541SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005542 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005543 // FP constant to bias correct the final result.
5544 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005546
5547 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5549 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005550 Op.getOperand(0),
5551 DAG.getIntPtrConstant(0)));
5552
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5554 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005555 DAG.getIntPtrConstant(0));
5556
5557 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5559 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005560 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 MVT::v2f64, Load)),
5562 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005563 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 MVT::v2f64, Bias)));
5565 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5566 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005567 DAG.getIntPtrConstant(0));
5568
5569 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005571
5572 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005573 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005574
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005576 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005577 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005579 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005580 }
5581
5582 // Handle final rounding.
5583 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005584}
5585
5586SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005587 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005588 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005589
Evan Chenga06ec9e2009-01-19 08:08:22 +00005590 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5591 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5592 // the optimization here.
5593 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005594 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005595
Owen Andersone50ed302009-08-10 22:56:29 +00005596 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005598 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005600 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005601
Bill Wendling8b8a6362009-01-17 03:56:04 +00005602 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005604 return LowerUINT_TO_FP_i32(Op, DAG);
5605 }
5606
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005608
5609 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005611 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5612 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5613 getPointerTy(), StackSlot, WordOff);
5614 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005615 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005617 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005619}
5620
Dan Gohman475871a2008-07-27 21:46:04 +00005621std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005622FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005623 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005624
Owen Andersone50ed302009-08-10 22:56:29 +00005625 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005626
5627 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5629 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005630 }
5631
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5633 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005634 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005635
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005636 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005638 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005639 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005640 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005642 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005643 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005644
Evan Cheng87c89352007-10-15 20:11:21 +00005645 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5646 // stack slot.
5647 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005648 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005649 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005650 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005651
Evan Cheng0db9fe62006-04-25 20:13:52 +00005652 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005654 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5656 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5657 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005658 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005659
Dan Gohman475871a2008-07-27 21:46:04 +00005660 SDValue Chain = DAG.getEntryNode();
5661 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005662 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005664 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005665 PseudoSourceValue::getFixedStack(SSFI), 0,
5666 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005668 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005669 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5670 };
Dale Johannesenace16102009-02-03 19:33:06 +00005671 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005672 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005673 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005674 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5675 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005676
Evan Cheng0db9fe62006-04-25 20:13:52 +00005677 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005678 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005680
Chris Lattner27a6c732007-11-24 07:07:01 +00005681 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005682}
5683
Dan Gohman475871a2008-07-27 21:46:04 +00005684SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005685 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 if (Op.getValueType() == MVT::v2i32 &&
5687 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005688 return Op;
5689 }
5690 return SDValue();
5691 }
5692
Eli Friedman948e95a2009-05-23 09:59:16 +00005693 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005694 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005695 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5696 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005697
Chris Lattner27a6c732007-11-24 07:07:01 +00005698 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005699 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005700 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005701}
5702
Eli Friedman948e95a2009-05-23 09:59:16 +00005703SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5704 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5705 SDValue FIST = Vals.first, StackSlot = Vals.second;
5706 assert(FIST.getNode() && "Unexpected failure");
5707
5708 // Load the result.
5709 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005710 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005711}
5712
Dan Gohman475871a2008-07-27 21:46:04 +00005713SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005714 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005715 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005716 EVT VT = Op.getValueType();
5717 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005718 if (VT.isVector())
5719 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005720 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005722 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005723 CV.push_back(C);
5724 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005725 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005726 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005727 CV.push_back(C);
5728 CV.push_back(C);
5729 CV.push_back(C);
5730 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005731 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005732 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005733 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005734 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005735 PseudoSourceValue::getConstantPool(), 0,
5736 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005737 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005738}
5739
Dan Gohman475871a2008-07-27 21:46:04 +00005740SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005741 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005742 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005743 EVT VT = Op.getValueType();
5744 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005745 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005746 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005747 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005748 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005749 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005750 CV.push_back(C);
5751 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005752 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005753 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005754 CV.push_back(C);
5755 CV.push_back(C);
5756 CV.push_back(C);
5757 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005758 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005759 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005760 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005761 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005762 PseudoSourceValue::getConstantPool(), 0,
5763 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005764 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005765 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5767 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005768 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005770 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005771 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005772 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005773}
5774
Dan Gohman475871a2008-07-27 21:46:04 +00005775SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005776 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005777 SDValue Op0 = Op.getOperand(0);
5778 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005779 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005780 EVT VT = Op.getValueType();
5781 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005782
5783 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005784 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005785 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005786 SrcVT = VT;
5787 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005788 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005789 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005790 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005791 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005792 }
5793
5794 // At this point the operands and the result should have the same
5795 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005796
Evan Cheng68c47cb2007-01-05 07:55:56 +00005797 // First get the sign bit of second operand.
5798 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005800 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5801 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005802 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005803 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5804 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5805 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5806 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005807 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005808 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005809 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005810 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005811 PseudoSourceValue::getConstantPool(), 0,
5812 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005813 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005814
5815 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005816 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 // Op0 is MVT::f32, Op1 is MVT::f64.
5818 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5819 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5820 DAG.getConstant(32, MVT::i32));
5821 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5822 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005823 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005824 }
5825
Evan Cheng73d6cf12007-01-05 21:37:56 +00005826 // Clear first operand sign bit.
5827 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005829 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5830 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005831 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005832 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5833 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5834 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5835 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005836 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005837 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005838 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005839 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005840 PseudoSourceValue::getConstantPool(), 0,
5841 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005842 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005843
5844 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005845 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005846}
5847
Dan Gohman076aee32009-03-04 19:44:21 +00005848/// Emit nodes that will be selected as "test Op0,Op0", or something
5849/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005850SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5851 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005852 DebugLoc dl = Op.getDebugLoc();
5853
Dan Gohman31125812009-03-07 01:58:32 +00005854 // CF and OF aren't always set the way we want. Determine which
5855 // of these we need.
5856 bool NeedCF = false;
5857 bool NeedOF = false;
5858 switch (X86CC) {
5859 case X86::COND_A: case X86::COND_AE:
5860 case X86::COND_B: case X86::COND_BE:
5861 NeedCF = true;
5862 break;
5863 case X86::COND_G: case X86::COND_GE:
5864 case X86::COND_L: case X86::COND_LE:
5865 case X86::COND_O: case X86::COND_NO:
5866 NeedOF = true;
5867 break;
5868 default: break;
5869 }
5870
Dan Gohman076aee32009-03-04 19:44:21 +00005871 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005872 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5873 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5874 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005875 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005876 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005877 switch (Op.getNode()->getOpcode()) {
5878 case ISD::ADD:
5879 // Due to an isel shortcoming, be conservative if this add is likely to
5880 // be selected as part of a load-modify-store instruction. When the root
5881 // node in a match is a store, isel doesn't know how to remap non-chain
5882 // non-flag uses of other nodes in the match, such as the ADD in this
5883 // case. This leads to the ADD being left around and reselected, with
5884 // the result being two adds in the output.
5885 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5886 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5887 if (UI->getOpcode() == ISD::STORE)
5888 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005889 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005890 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5891 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005892 if (C->getAPIntValue() == 1) {
5893 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005894 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005895 break;
5896 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005897 // An add of negative one (subtract of one) will be selected as a DEC.
5898 if (C->getAPIntValue().isAllOnesValue()) {
5899 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005900 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005901 break;
5902 }
5903 }
Dan Gohman076aee32009-03-04 19:44:21 +00005904 // Otherwise use a regular EFLAGS-setting add.
5905 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005906 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005907 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005908 case ISD::AND: {
5909 // If the primary and result isn't used, don't bother using X86ISD::AND,
5910 // because a TEST instruction will be better.
5911 bool NonFlagUse = false;
5912 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005913 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5914 SDNode *User = *UI;
5915 unsigned UOpNo = UI.getOperandNo();
5916 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5917 // Look pass truncate.
5918 UOpNo = User->use_begin().getOperandNo();
5919 User = *User->use_begin();
5920 }
5921 if (User->getOpcode() != ISD::BRCOND &&
5922 User->getOpcode() != ISD::SETCC &&
5923 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005924 NonFlagUse = true;
5925 break;
5926 }
Evan Cheng17751da2010-01-07 00:54:06 +00005927 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005928 if (!NonFlagUse)
5929 break;
5930 }
5931 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005932 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005933 case ISD::OR:
5934 case ISD::XOR:
5935 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005936 // likely to be selected as part of a load-modify-store instruction.
5937 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5938 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5939 if (UI->getOpcode() == ISD::STORE)
5940 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005941 // Otherwise use a regular EFLAGS-setting instruction.
5942 switch (Op.getNode()->getOpcode()) {
5943 case ISD::SUB: Opcode = X86ISD::SUB; break;
5944 case ISD::OR: Opcode = X86ISD::OR; break;
5945 case ISD::XOR: Opcode = X86ISD::XOR; break;
5946 case ISD::AND: Opcode = X86ISD::AND; break;
5947 default: llvm_unreachable("unexpected operator!");
5948 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005949 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005950 break;
5951 case X86ISD::ADD:
5952 case X86ISD::SUB:
5953 case X86ISD::INC:
5954 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005955 case X86ISD::OR:
5956 case X86ISD::XOR:
5957 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005958 return SDValue(Op.getNode(), 1);
5959 default:
5960 default_case:
5961 break;
5962 }
5963 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005965 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005966 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005967 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005968 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005969 DAG.ReplaceAllUsesWith(Op, New);
5970 return SDValue(New.getNode(), 1);
5971 }
5972 }
5973
5974 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005975 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005976 DAG.getConstant(0, Op.getValueType()));
5977}
5978
5979/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5980/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005981SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5982 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005983 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5984 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005985 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005986
5987 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005989}
5990
Evan Chengd40d03e2010-01-06 19:38:29 +00005991/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5992/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005993static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005994 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005995 SDValue Op0 = And.getOperand(0);
5996 SDValue Op1 = And.getOperand(1);
5997 if (Op0.getOpcode() == ISD::TRUNCATE)
5998 Op0 = Op0.getOperand(0);
5999 if (Op1.getOpcode() == ISD::TRUNCATE)
6000 Op1 = Op1.getOperand(0);
6001
Evan Chengd40d03e2010-01-06 19:38:29 +00006002 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006003 if (Op1.getOpcode() == ISD::SHL) {
6004 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6005 if (And10C->getZExtValue() == 1) {
6006 LHS = Op0;
6007 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006008 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006009 } else if (Op0.getOpcode() == ISD::SHL) {
6010 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6011 if (And00C->getZExtValue() == 1) {
6012 LHS = Op1;
6013 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006014 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006015 } else if (Op1.getOpcode() == ISD::Constant) {
6016 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6017 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006018 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6019 LHS = AndLHS.getOperand(0);
6020 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006021 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006022 }
Evan Cheng0488db92007-09-25 01:57:46 +00006023
Evan Chengd40d03e2010-01-06 19:38:29 +00006024 if (LHS.getNode()) {
6025 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6026 // instruction. Since the shift amount is in-range-or-undefined, we know
6027 // that doing a bittest on the i16 value is ok. We extend to i32 because
6028 // the encoding for the i16 version is larger than the i32 version.
6029 if (LHS.getValueType() == MVT::i8)
6030 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006031
Evan Chengd40d03e2010-01-06 19:38:29 +00006032 // If the operand types disagree, extend the shift amount to match. Since
6033 // BT ignores high bits (like shifts) we can use anyextend.
6034 if (LHS.getValueType() != RHS.getValueType())
6035 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006036
Evan Chengd40d03e2010-01-06 19:38:29 +00006037 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6038 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6039 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6040 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006041 }
6042
Evan Cheng54de3ea2010-01-05 06:52:31 +00006043 return SDValue();
6044}
6045
6046SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6047 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6048 SDValue Op0 = Op.getOperand(0);
6049 SDValue Op1 = Op.getOperand(1);
6050 DebugLoc dl = Op.getDebugLoc();
6051 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6052
6053 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006054 // Lower (X & (1 << N)) == 0 to BT(X, N).
6055 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6056 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6057 if (Op0.getOpcode() == ISD::AND &&
6058 Op0.hasOneUse() &&
6059 Op1.getOpcode() == ISD::Constant &&
6060 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6061 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6062 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6063 if (NewSetCC.getNode())
6064 return NewSetCC;
6065 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006066
Evan Cheng2c755ba2010-02-27 07:36:59 +00006067 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6068 if (Op0.getOpcode() == X86ISD::SETCC &&
6069 Op1.getOpcode() == ISD::Constant &&
6070 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6071 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6072 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6073 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6074 bool Invert = (CC == ISD::SETNE) ^
6075 cast<ConstantSDNode>(Op1)->isNullValue();
6076 if (Invert)
6077 CCode = X86::GetOppositeBranchCondition(CCode);
6078 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6079 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6080 }
6081
Chris Lattnere55484e2008-12-25 05:34:37 +00006082 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6083 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006084 if (X86CC == X86::COND_INVALID)
6085 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006086
Dan Gohman31125812009-03-07 01:58:32 +00006087 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006088
6089 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006090 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006091 return DAG.getNode(ISD::AND, dl, MVT::i8,
6092 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6093 DAG.getConstant(X86CC, MVT::i8), Cond),
6094 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006095
Owen Anderson825b72b2009-08-11 20:47:22 +00006096 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6097 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006098}
6099
Dan Gohman475871a2008-07-27 21:46:04 +00006100SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6101 SDValue Cond;
6102 SDValue Op0 = Op.getOperand(0);
6103 SDValue Op1 = Op.getOperand(1);
6104 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006105 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006106 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6107 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006108 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006109
6110 if (isFP) {
6111 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006112 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006113 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6114 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006115 bool Swap = false;
6116
6117 switch (SetCCOpcode) {
6118 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006119 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006120 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006121 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006122 case ISD::SETGT: Swap = true; // Fallthrough
6123 case ISD::SETLT:
6124 case ISD::SETOLT: SSECC = 1; break;
6125 case ISD::SETOGE:
6126 case ISD::SETGE: Swap = true; // Fallthrough
6127 case ISD::SETLE:
6128 case ISD::SETOLE: SSECC = 2; break;
6129 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006130 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006131 case ISD::SETNE: SSECC = 4; break;
6132 case ISD::SETULE: Swap = true;
6133 case ISD::SETUGE: SSECC = 5; break;
6134 case ISD::SETULT: Swap = true;
6135 case ISD::SETUGT: SSECC = 6; break;
6136 case ISD::SETO: SSECC = 7; break;
6137 }
6138 if (Swap)
6139 std::swap(Op0, Op1);
6140
Nate Begemanfb8ead02008-07-25 19:05:58 +00006141 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006142 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006143 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006144 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006145 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6146 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006147 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006148 }
6149 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006150 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006151 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6152 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006153 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006154 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006155 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006156 }
6157 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006158 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006160
Nate Begeman30a0de92008-07-17 16:51:19 +00006161 // We are handling one of the integer comparisons here. Since SSE only has
6162 // GT and EQ comparisons for integer, swapping operands and multiple
6163 // operations may be required for some comparisons.
6164 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6165 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006166
Owen Anderson825b72b2009-08-11 20:47:22 +00006167 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006168 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006169 case MVT::v8i8:
6170 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6171 case MVT::v4i16:
6172 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6173 case MVT::v2i32:
6174 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6175 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006177
Nate Begeman30a0de92008-07-17 16:51:19 +00006178 switch (SetCCOpcode) {
6179 default: break;
6180 case ISD::SETNE: Invert = true;
6181 case ISD::SETEQ: Opc = EQOpc; break;
6182 case ISD::SETLT: Swap = true;
6183 case ISD::SETGT: Opc = GTOpc; break;
6184 case ISD::SETGE: Swap = true;
6185 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6186 case ISD::SETULT: Swap = true;
6187 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6188 case ISD::SETUGE: Swap = true;
6189 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6190 }
6191 if (Swap)
6192 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006193
Nate Begeman30a0de92008-07-17 16:51:19 +00006194 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6195 // bits of the inputs before performing those operations.
6196 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006197 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006198 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6199 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006200 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006201 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6202 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006203 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6204 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006206
Dale Johannesenace16102009-02-03 19:33:06 +00006207 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006208
6209 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006210 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006211 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006212
Nate Begeman30a0de92008-07-17 16:51:19 +00006213 return Result;
6214}
Evan Cheng0488db92007-09-25 01:57:46 +00006215
Evan Cheng370e5342008-12-03 08:38:43 +00006216// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006217static bool isX86LogicalCmp(SDValue Op) {
6218 unsigned Opc = Op.getNode()->getOpcode();
6219 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6220 return true;
6221 if (Op.getResNo() == 1 &&
6222 (Opc == X86ISD::ADD ||
6223 Opc == X86ISD::SUB ||
6224 Opc == X86ISD::SMUL ||
6225 Opc == X86ISD::UMUL ||
6226 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006227 Opc == X86ISD::DEC ||
6228 Opc == X86ISD::OR ||
6229 Opc == X86ISD::XOR ||
6230 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006231 return true;
6232
6233 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006234}
6235
Dan Gohman475871a2008-07-27 21:46:04 +00006236SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006237 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006238 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006239 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006240 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006241
Dan Gohman1a492952009-10-20 16:22:37 +00006242 if (Cond.getOpcode() == ISD::SETCC) {
6243 SDValue NewCond = LowerSETCC(Cond, DAG);
6244 if (NewCond.getNode())
6245 Cond = NewCond;
6246 }
Evan Cheng734503b2006-09-11 02:19:56 +00006247
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006248 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6249 SDValue Op1 = Op.getOperand(1);
6250 SDValue Op2 = Op.getOperand(2);
6251 if (Cond.getOpcode() == X86ISD::SETCC &&
6252 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6253 SDValue Cmp = Cond.getOperand(1);
6254 if (Cmp.getOpcode() == X86ISD::CMP) {
6255 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6256 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6257 ConstantSDNode *RHSC =
6258 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6259 if (N1C && N1C->isAllOnesValue() &&
6260 N2C && N2C->isNullValue() &&
6261 RHSC && RHSC->isNullValue()) {
6262 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006263 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006264 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6265 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6266 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6267 }
6268 }
6269 }
6270
Evan Chengad9c0a32009-12-15 00:53:42 +00006271 // Look pass (and (setcc_carry (cmp ...)), 1).
6272 if (Cond.getOpcode() == ISD::AND &&
6273 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6274 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6275 if (C && C->getAPIntValue() == 1)
6276 Cond = Cond.getOperand(0);
6277 }
6278
Evan Cheng3f41d662007-10-08 22:16:29 +00006279 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6280 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006281 if (Cond.getOpcode() == X86ISD::SETCC ||
6282 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006283 CC = Cond.getOperand(0);
6284
Dan Gohman475871a2008-07-27 21:46:04 +00006285 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006286 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006287 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006288
Evan Cheng3f41d662007-10-08 22:16:29 +00006289 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006290 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006291 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006292 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006293
Chris Lattnerd1980a52009-03-12 06:52:53 +00006294 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6295 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006296 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006297 addTest = false;
6298 }
6299 }
6300
6301 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006302 // Look pass the truncate.
6303 if (Cond.getOpcode() == ISD::TRUNCATE)
6304 Cond = Cond.getOperand(0);
6305
6306 // We know the result of AND is compared against zero. Try to match
6307 // it to BT.
6308 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6309 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6310 if (NewSetCC.getNode()) {
6311 CC = NewSetCC.getOperand(0);
6312 Cond = NewSetCC.getOperand(1);
6313 addTest = false;
6314 }
6315 }
6316 }
6317
6318 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006319 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006320 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006321 }
6322
Evan Cheng0488db92007-09-25 01:57:46 +00006323 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6324 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006325 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6326 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006327 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006328}
6329
Evan Cheng370e5342008-12-03 08:38:43 +00006330// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6331// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6332// from the AND / OR.
6333static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6334 Opc = Op.getOpcode();
6335 if (Opc != ISD::OR && Opc != ISD::AND)
6336 return false;
6337 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6338 Op.getOperand(0).hasOneUse() &&
6339 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6340 Op.getOperand(1).hasOneUse());
6341}
6342
Evan Cheng961d6d42009-02-02 08:19:07 +00006343// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6344// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006345static bool isXor1OfSetCC(SDValue Op) {
6346 if (Op.getOpcode() != ISD::XOR)
6347 return false;
6348 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6349 if (N1C && N1C->getAPIntValue() == 1) {
6350 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6351 Op.getOperand(0).hasOneUse();
6352 }
6353 return false;
6354}
6355
Dan Gohman475871a2008-07-27 21:46:04 +00006356SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006357 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006358 SDValue Chain = Op.getOperand(0);
6359 SDValue Cond = Op.getOperand(1);
6360 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006361 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006362 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006363
Dan Gohman1a492952009-10-20 16:22:37 +00006364 if (Cond.getOpcode() == ISD::SETCC) {
6365 SDValue NewCond = LowerSETCC(Cond, DAG);
6366 if (NewCond.getNode())
6367 Cond = NewCond;
6368 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006369#if 0
6370 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006371 else if (Cond.getOpcode() == X86ISD::ADD ||
6372 Cond.getOpcode() == X86ISD::SUB ||
6373 Cond.getOpcode() == X86ISD::SMUL ||
6374 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006375 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006376#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006377
Evan Chengad9c0a32009-12-15 00:53:42 +00006378 // Look pass (and (setcc_carry (cmp ...)), 1).
6379 if (Cond.getOpcode() == ISD::AND &&
6380 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6381 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6382 if (C && C->getAPIntValue() == 1)
6383 Cond = Cond.getOperand(0);
6384 }
6385
Evan Cheng3f41d662007-10-08 22:16:29 +00006386 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6387 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006388 if (Cond.getOpcode() == X86ISD::SETCC ||
6389 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006390 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006391
Dan Gohman475871a2008-07-27 21:46:04 +00006392 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006393 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006394 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006395 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006396 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006397 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006398 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006399 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006400 default: break;
6401 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006402 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006403 // These can only come from an arithmetic instruction with overflow,
6404 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006405 Cond = Cond.getNode()->getOperand(1);
6406 addTest = false;
6407 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006408 }
Evan Cheng0488db92007-09-25 01:57:46 +00006409 }
Evan Cheng370e5342008-12-03 08:38:43 +00006410 } else {
6411 unsigned CondOpc;
6412 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6413 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006414 if (CondOpc == ISD::OR) {
6415 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6416 // two branches instead of an explicit OR instruction with a
6417 // separate test.
6418 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006419 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006420 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006421 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006422 Chain, Dest, CC, Cmp);
6423 CC = Cond.getOperand(1).getOperand(0);
6424 Cond = Cmp;
6425 addTest = false;
6426 }
6427 } else { // ISD::AND
6428 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6429 // two branches instead of an explicit AND instruction with a
6430 // separate test. However, we only do this if this block doesn't
6431 // have a fall-through edge, because this requires an explicit
6432 // jmp when the condition is false.
6433 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006434 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006435 Op.getNode()->hasOneUse()) {
6436 X86::CondCode CCode =
6437 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6438 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006439 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006440 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6441 // Look for an unconditional branch following this conditional branch.
6442 // We need this because we need to reverse the successors in order
6443 // to implement FCMP_OEQ.
6444 if (User.getOpcode() == ISD::BR) {
6445 SDValue FalseBB = User.getOperand(1);
6446 SDValue NewBR =
6447 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6448 assert(NewBR == User);
6449 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006450
Dale Johannesene4d209d2009-02-03 20:21:25 +00006451 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006452 Chain, Dest, CC, Cmp);
6453 X86::CondCode CCode =
6454 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6455 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006456 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006457 Cond = Cmp;
6458 addTest = false;
6459 }
6460 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006461 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006462 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6463 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6464 // It should be transformed during dag combiner except when the condition
6465 // is set by a arithmetics with overflow node.
6466 X86::CondCode CCode =
6467 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6468 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006470 Cond = Cond.getOperand(0).getOperand(1);
6471 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006472 }
Evan Cheng0488db92007-09-25 01:57:46 +00006473 }
6474
6475 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006476 // Look pass the truncate.
6477 if (Cond.getOpcode() == ISD::TRUNCATE)
6478 Cond = Cond.getOperand(0);
6479
6480 // We know the result of AND is compared against zero. Try to match
6481 // it to BT.
6482 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6483 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6484 if (NewSetCC.getNode()) {
6485 CC = NewSetCC.getOperand(0);
6486 Cond = NewSetCC.getOperand(1);
6487 addTest = false;
6488 }
6489 }
6490 }
6491
6492 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006493 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006494 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006495 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006496 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006497 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006498}
6499
Anton Korobeynikove060b532007-04-17 19:34:00 +00006500
6501// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6502// Calls to _alloca is needed to probe the stack when allocating more than 4k
6503// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6504// that the guard pages used by the OS virtual memory manager are allocated in
6505// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006506SDValue
6507X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006508 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006509 assert(Subtarget->isTargetCygMing() &&
6510 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006511 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006512
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006513 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006514 SDValue Chain = Op.getOperand(0);
6515 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006516 // FIXME: Ensure alignment here
6517
Dan Gohman475871a2008-07-27 21:46:04 +00006518 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006519
Owen Andersone50ed302009-08-10 22:56:29 +00006520 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006522
Dale Johannesendd64c412009-02-04 00:33:20 +00006523 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006524 Flag = Chain.getValue(1);
6525
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006526 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006527
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006528 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6529 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006530
Dale Johannesendd64c412009-02-04 00:33:20 +00006531 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006532
Dan Gohman475871a2008-07-27 21:46:04 +00006533 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006534 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006535}
6536
Dan Gohman475871a2008-07-27 21:46:04 +00006537SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006538X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006539 SDValue Chain,
6540 SDValue Dst, SDValue Src,
6541 SDValue Size, unsigned Align,
6542 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006543 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006544 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006545
Bill Wendling6f287b22008-09-30 21:22:07 +00006546 // If not DWORD aligned or size is more than the threshold, call the library.
6547 // The libc version is likely to be faster for these cases. It can use the
6548 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006549 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006550 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006551 ConstantSize->getZExtValue() >
6552 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006553 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006554
6555 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006556 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006557
Bill Wendling6158d842008-10-01 00:59:58 +00006558 if (const char *bzeroEntry = V &&
6559 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006560 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006561 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006562 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006563 TargetLowering::ArgListEntry Entry;
6564 Entry.Node = Dst;
6565 Entry.Ty = IntPtrTy;
6566 Args.push_back(Entry);
6567 Entry.Node = Size;
6568 Args.push_back(Entry);
6569 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006570 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6571 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006572 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006573 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006574 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006575 }
6576
Dan Gohman707e0182008-04-12 04:36:06 +00006577 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006578 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006579 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006580
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006581 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006582 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006583 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006584 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006585 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006586 unsigned BytesLeft = 0;
6587 bool TwoRepStos = false;
6588 if (ValC) {
6589 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006590 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006591
Evan Cheng0db9fe62006-04-25 20:13:52 +00006592 // If the value is a constant, then we can potentially use larger sets.
6593 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006594 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006596 ValReg = X86::AX;
6597 Val = (Val << 8) | Val;
6598 break;
6599 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006601 ValReg = X86::EAX;
6602 Val = (Val << 8) | Val;
6603 Val = (Val << 16) | Val;
6604 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006605 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006606 ValReg = X86::RAX;
6607 Val = (Val << 32) | Val;
6608 }
6609 break;
6610 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006612 ValReg = X86::AL;
6613 Count = DAG.getIntPtrConstant(SizeVal);
6614 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006615 }
6616
Owen Anderson825b72b2009-08-11 20:47:22 +00006617 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006618 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006619 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6620 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006621 }
6622
Dale Johannesen0f502f62009-02-03 22:26:09 +00006623 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624 InFlag);
6625 InFlag = Chain.getValue(1);
6626 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006627 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006628 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006629 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006631 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006632
Scott Michelfdc40a02009-02-17 22:15:04 +00006633 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006634 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006635 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006637 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006638 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006639 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006640 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006641
Owen Anderson825b72b2009-08-11 20:47:22 +00006642 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006643 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6644 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006645
Evan Cheng0db9fe62006-04-25 20:13:52 +00006646 if (TwoRepStos) {
6647 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006648 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006649 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006650 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006651 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6652 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006653 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006654 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006655 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006657 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6658 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006660 // Handle the last 1 - 7 bytes.
6661 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006662 EVT AddrVT = Dst.getValueType();
6663 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006664
Dale Johannesen0f502f62009-02-03 22:26:09 +00006665 Chain = DAG.getMemset(Chain, dl,
6666 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006667 DAG.getConstant(Offset, AddrVT)),
6668 Src,
6669 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006670 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006671 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006672
Dan Gohman707e0182008-04-12 04:36:06 +00006673 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006674 return Chain;
6675}
Evan Cheng11e15b32006-04-03 20:53:28 +00006676
Dan Gohman475871a2008-07-27 21:46:04 +00006677SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006678X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006679 SDValue Chain, SDValue Dst, SDValue Src,
6680 SDValue Size, unsigned Align,
6681 bool AlwaysInline,
6682 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006683 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006684 // This requires the copy size to be a constant, preferrably
6685 // within a subtarget-specific limit.
6686 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6687 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006688 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006689 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006690 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006691 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006692
Evan Cheng1887c1c2008-08-21 21:00:15 +00006693 /// If not DWORD aligned, call the library.
6694 if ((Align & 3) != 0)
6695 return SDValue();
6696
6697 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006698 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006699 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006700 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701
Duncan Sands83ec4b62008-06-06 12:08:01 +00006702 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006703 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006704 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006705 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006706
Dan Gohman475871a2008-07-27 21:46:04 +00006707 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006708 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006709 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006710 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006711 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006712 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006713 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006714 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006715 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006716 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006717 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006718 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719 InFlag = Chain.getValue(1);
6720
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006722 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6723 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6724 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725
Dan Gohman475871a2008-07-27 21:46:04 +00006726 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006727 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006728 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006729 // Handle the last 1 - 7 bytes.
6730 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006731 EVT DstVT = Dst.getValueType();
6732 EVT SrcVT = Src.getValueType();
6733 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006734 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006735 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006736 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006737 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006738 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006739 DAG.getConstant(BytesLeft, SizeVT),
6740 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006741 DstSV, DstSVOff + Offset,
6742 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006743 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744
Owen Anderson825b72b2009-08-11 20:47:22 +00006745 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006746 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006747}
6748
Dan Gohman475871a2008-07-27 21:46:04 +00006749SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006750 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006751 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006752
Evan Cheng25ab6902006-09-08 06:48:29 +00006753 if (!Subtarget->is64Bit()) {
6754 // vastart just stores the address of the VarArgsFrameIndex slot into the
6755 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006756 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006757 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6758 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006759 }
6760
6761 // __va_list_tag:
6762 // gp_offset (0 - 6 * 8)
6763 // fp_offset (48 - 48 + 8 * 16)
6764 // overflow_arg_area (point to parameters coming in memory).
6765 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006766 SmallVector<SDValue, 8> MemOps;
6767 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006768 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006769 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006770 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6771 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006772 MemOps.push_back(Store);
6773
6774 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006775 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006776 FIN, DAG.getIntPtrConstant(4));
6777 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006779 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006780 MemOps.push_back(Store);
6781
6782 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006783 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006784 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006785 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006786 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6787 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006788 MemOps.push_back(Store);
6789
6790 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006791 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006792 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006793 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006794 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6795 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006796 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006798 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799}
6800
Dan Gohman475871a2008-07-27 21:46:04 +00006801SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006802 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6803 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006804 SDValue Chain = Op.getOperand(0);
6805 SDValue SrcPtr = Op.getOperand(1);
6806 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006807
Torok Edwindac237e2009-07-08 20:53:28 +00006808 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006809 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006810}
6811
Dan Gohman475871a2008-07-27 21:46:04 +00006812SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006813 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006814 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006815 SDValue Chain = Op.getOperand(0);
6816 SDValue DstPtr = Op.getOperand(1);
6817 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006818 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6819 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006820 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006821
Dale Johannesendd64c412009-02-04 00:33:20 +00006822 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006823 DAG.getIntPtrConstant(24), 8, false,
6824 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006825}
6826
Dan Gohman475871a2008-07-27 21:46:04 +00006827SDValue
6828X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006829 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006830 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006831 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006832 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006833 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 case Intrinsic::x86_sse_comieq_ss:
6835 case Intrinsic::x86_sse_comilt_ss:
6836 case Intrinsic::x86_sse_comile_ss:
6837 case Intrinsic::x86_sse_comigt_ss:
6838 case Intrinsic::x86_sse_comige_ss:
6839 case Intrinsic::x86_sse_comineq_ss:
6840 case Intrinsic::x86_sse_ucomieq_ss:
6841 case Intrinsic::x86_sse_ucomilt_ss:
6842 case Intrinsic::x86_sse_ucomile_ss:
6843 case Intrinsic::x86_sse_ucomigt_ss:
6844 case Intrinsic::x86_sse_ucomige_ss:
6845 case Intrinsic::x86_sse_ucomineq_ss:
6846 case Intrinsic::x86_sse2_comieq_sd:
6847 case Intrinsic::x86_sse2_comilt_sd:
6848 case Intrinsic::x86_sse2_comile_sd:
6849 case Intrinsic::x86_sse2_comigt_sd:
6850 case Intrinsic::x86_sse2_comige_sd:
6851 case Intrinsic::x86_sse2_comineq_sd:
6852 case Intrinsic::x86_sse2_ucomieq_sd:
6853 case Intrinsic::x86_sse2_ucomilt_sd:
6854 case Intrinsic::x86_sse2_ucomile_sd:
6855 case Intrinsic::x86_sse2_ucomigt_sd:
6856 case Intrinsic::x86_sse2_ucomige_sd:
6857 case Intrinsic::x86_sse2_ucomineq_sd: {
6858 unsigned Opc = 0;
6859 ISD::CondCode CC = ISD::SETCC_INVALID;
6860 switch (IntNo) {
6861 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006862 case Intrinsic::x86_sse_comieq_ss:
6863 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864 Opc = X86ISD::COMI;
6865 CC = ISD::SETEQ;
6866 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006867 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006868 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869 Opc = X86ISD::COMI;
6870 CC = ISD::SETLT;
6871 break;
6872 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006873 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006874 Opc = X86ISD::COMI;
6875 CC = ISD::SETLE;
6876 break;
6877 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006878 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006879 Opc = X86ISD::COMI;
6880 CC = ISD::SETGT;
6881 break;
6882 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006883 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884 Opc = X86ISD::COMI;
6885 CC = ISD::SETGE;
6886 break;
6887 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006888 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006889 Opc = X86ISD::COMI;
6890 CC = ISD::SETNE;
6891 break;
6892 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006893 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006894 Opc = X86ISD::UCOMI;
6895 CC = ISD::SETEQ;
6896 break;
6897 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006898 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006899 Opc = X86ISD::UCOMI;
6900 CC = ISD::SETLT;
6901 break;
6902 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006903 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006904 Opc = X86ISD::UCOMI;
6905 CC = ISD::SETLE;
6906 break;
6907 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006908 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006909 Opc = X86ISD::UCOMI;
6910 CC = ISD::SETGT;
6911 break;
6912 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006913 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006914 Opc = X86ISD::UCOMI;
6915 CC = ISD::SETGE;
6916 break;
6917 case Intrinsic::x86_sse_ucomineq_ss:
6918 case Intrinsic::x86_sse2_ucomineq_sd:
6919 Opc = X86ISD::UCOMI;
6920 CC = ISD::SETNE;
6921 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006922 }
Evan Cheng734503b2006-09-11 02:19:56 +00006923
Dan Gohman475871a2008-07-27 21:46:04 +00006924 SDValue LHS = Op.getOperand(1);
6925 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006926 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006927 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006928 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6929 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6930 DAG.getConstant(X86CC, MVT::i8), Cond);
6931 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006932 }
Eric Christopher71c67532009-07-29 00:28:05 +00006933 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006934 // an integer value, not just an instruction so lower it to the ptest
6935 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006936 case Intrinsic::x86_sse41_ptestz:
6937 case Intrinsic::x86_sse41_ptestc:
6938 case Intrinsic::x86_sse41_ptestnzc:{
6939 unsigned X86CC = 0;
6940 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006941 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006942 case Intrinsic::x86_sse41_ptestz:
6943 // ZF = 1
6944 X86CC = X86::COND_E;
6945 break;
6946 case Intrinsic::x86_sse41_ptestc:
6947 // CF = 1
6948 X86CC = X86::COND_B;
6949 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006950 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006951 // ZF and CF = 0
6952 X86CC = X86::COND_A;
6953 break;
6954 }
Eric Christopherfd179292009-08-27 18:07:15 +00006955
Eric Christopher71c67532009-07-29 00:28:05 +00006956 SDValue LHS = Op.getOperand(1);
6957 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006958 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6959 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6960 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6961 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006962 }
Evan Cheng5759f972008-05-04 09:15:50 +00006963
6964 // Fix vector shift instructions where the last operand is a non-immediate
6965 // i32 value.
6966 case Intrinsic::x86_sse2_pslli_w:
6967 case Intrinsic::x86_sse2_pslli_d:
6968 case Intrinsic::x86_sse2_pslli_q:
6969 case Intrinsic::x86_sse2_psrli_w:
6970 case Intrinsic::x86_sse2_psrli_d:
6971 case Intrinsic::x86_sse2_psrli_q:
6972 case Intrinsic::x86_sse2_psrai_w:
6973 case Intrinsic::x86_sse2_psrai_d:
6974 case Intrinsic::x86_mmx_pslli_w:
6975 case Intrinsic::x86_mmx_pslli_d:
6976 case Intrinsic::x86_mmx_pslli_q:
6977 case Intrinsic::x86_mmx_psrli_w:
6978 case Intrinsic::x86_mmx_psrli_d:
6979 case Intrinsic::x86_mmx_psrli_q:
6980 case Intrinsic::x86_mmx_psrai_w:
6981 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006982 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006983 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006984 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006985
6986 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006988 switch (IntNo) {
6989 case Intrinsic::x86_sse2_pslli_w:
6990 NewIntNo = Intrinsic::x86_sse2_psll_w;
6991 break;
6992 case Intrinsic::x86_sse2_pslli_d:
6993 NewIntNo = Intrinsic::x86_sse2_psll_d;
6994 break;
6995 case Intrinsic::x86_sse2_pslli_q:
6996 NewIntNo = Intrinsic::x86_sse2_psll_q;
6997 break;
6998 case Intrinsic::x86_sse2_psrli_w:
6999 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7000 break;
7001 case Intrinsic::x86_sse2_psrli_d:
7002 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7003 break;
7004 case Intrinsic::x86_sse2_psrli_q:
7005 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7006 break;
7007 case Intrinsic::x86_sse2_psrai_w:
7008 NewIntNo = Intrinsic::x86_sse2_psra_w;
7009 break;
7010 case Intrinsic::x86_sse2_psrai_d:
7011 NewIntNo = Intrinsic::x86_sse2_psra_d;
7012 break;
7013 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007015 switch (IntNo) {
7016 case Intrinsic::x86_mmx_pslli_w:
7017 NewIntNo = Intrinsic::x86_mmx_psll_w;
7018 break;
7019 case Intrinsic::x86_mmx_pslli_d:
7020 NewIntNo = Intrinsic::x86_mmx_psll_d;
7021 break;
7022 case Intrinsic::x86_mmx_pslli_q:
7023 NewIntNo = Intrinsic::x86_mmx_psll_q;
7024 break;
7025 case Intrinsic::x86_mmx_psrli_w:
7026 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7027 break;
7028 case Intrinsic::x86_mmx_psrli_d:
7029 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7030 break;
7031 case Intrinsic::x86_mmx_psrli_q:
7032 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7033 break;
7034 case Intrinsic::x86_mmx_psrai_w:
7035 NewIntNo = Intrinsic::x86_mmx_psra_w;
7036 break;
7037 case Intrinsic::x86_mmx_psrai_d:
7038 NewIntNo = Intrinsic::x86_mmx_psra_d;
7039 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007040 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007041 }
7042 break;
7043 }
7044 }
Mon P Wangefa42202009-09-03 19:56:25 +00007045
7046 // The vector shift intrinsics with scalars uses 32b shift amounts but
7047 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7048 // to be zero.
7049 SDValue ShOps[4];
7050 ShOps[0] = ShAmt;
7051 ShOps[1] = DAG.getConstant(0, MVT::i32);
7052 if (ShAmtVT == MVT::v4i32) {
7053 ShOps[2] = DAG.getUNDEF(MVT::i32);
7054 ShOps[3] = DAG.getUNDEF(MVT::i32);
7055 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7056 } else {
7057 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7058 }
7059
Owen Andersone50ed302009-08-10 22:56:29 +00007060 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007061 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007062 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007064 Op.getOperand(1), ShAmt);
7065 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007066 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007067}
Evan Cheng72261582005-12-20 06:22:03 +00007068
Dan Gohman475871a2008-07-27 21:46:04 +00007069SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007070 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007071 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007072
7073 if (Depth > 0) {
7074 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7075 SDValue Offset =
7076 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007078 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007079 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007080 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007081 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007082 }
7083
7084 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007085 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007086 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007087 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007088}
7089
Dan Gohman475871a2008-07-27 21:46:04 +00007090SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007091 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7092 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007093 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007094 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007095 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7096 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007097 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007098 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007099 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7100 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007101 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007102}
7103
Dan Gohman475871a2008-07-27 21:46:04 +00007104SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007105 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007106 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007107}
7108
Dan Gohman475871a2008-07-27 21:46:04 +00007109SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007110{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007111 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007112 SDValue Chain = Op.getOperand(0);
7113 SDValue Offset = Op.getOperand(1);
7114 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007115 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007116
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007117 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7118 getPointerTy());
7119 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007120
Dale Johannesene4d209d2009-02-03 20:21:25 +00007121 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007122 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007123 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007124 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007125 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007126 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007127
Dale Johannesene4d209d2009-02-03 20:21:25 +00007128 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007129 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007130 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007131}
7132
Dan Gohman475871a2008-07-27 21:46:04 +00007133SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007134 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007135 SDValue Root = Op.getOperand(0);
7136 SDValue Trmp = Op.getOperand(1); // trampoline
7137 SDValue FPtr = Op.getOperand(2); // nested function
7138 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007139 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007140
Dan Gohman69de1932008-02-06 22:27:42 +00007141 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007142
7143 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007144 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007145
7146 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007147 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7148 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007150 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7151 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007152
7153 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7154
7155 // Load the pointer to the nested function into R11.
7156 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007157 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007159 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007160
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7162 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007163 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7164 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007165
7166 // Load the 'nest' parameter value into R10.
7167 // R10 is specified in X86CallingConv.td
7168 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7170 DAG.getConstant(10, MVT::i64));
7171 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007172 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007173
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7175 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007176 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7177 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007178
7179 // Jump to the nested function.
7180 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007181 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7182 DAG.getConstant(20, MVT::i64));
7183 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007184 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007185
7186 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7188 DAG.getConstant(22, MVT::i64));
7189 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007190 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007191
Dan Gohman475871a2008-07-27 21:46:04 +00007192 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007193 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007194 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007195 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007196 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007197 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007198 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007199 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007200
7201 switch (CC) {
7202 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007203 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007204 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205 case CallingConv::X86_StdCall: {
7206 // Pass 'nest' parameter in ECX.
7207 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007208 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007209
7210 // Check that ECX wasn't needed by an 'inreg' parameter.
7211 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007212 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007213
Chris Lattner58d74912008-03-12 17:45:29 +00007214 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007215 unsigned InRegCount = 0;
7216 unsigned Idx = 1;
7217
7218 for (FunctionType::param_iterator I = FTy->param_begin(),
7219 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007220 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007221 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007222 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223
7224 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007225 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007226 }
7227 }
7228 break;
7229 }
7230 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007231 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007232 // Pass 'nest' parameter in EAX.
7233 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007234 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007235 break;
7236 }
7237
Dan Gohman475871a2008-07-27 21:46:04 +00007238 SDValue OutChains[4];
7239 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007240
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7242 DAG.getConstant(10, MVT::i32));
7243 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007244
Chris Lattnera62fe662010-02-05 19:20:30 +00007245 // This is storing the opcode for MOV32ri.
7246 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007247 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007248 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007250 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007251
Owen Anderson825b72b2009-08-11 20:47:22 +00007252 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7253 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007254 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7255 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007256
Chris Lattnera62fe662010-02-05 19:20:30 +00007257 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7259 DAG.getConstant(5, MVT::i32));
7260 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007261 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007262
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7264 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007265 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7266 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007267
Dan Gohman475871a2008-07-27 21:46:04 +00007268 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007270 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007271 }
7272}
7273
Dan Gohman475871a2008-07-27 21:46:04 +00007274SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007275 /*
7276 The rounding mode is in bits 11:10 of FPSR, and has the following
7277 settings:
7278 00 Round to nearest
7279 01 Round to -inf
7280 10 Round to +inf
7281 11 Round to 0
7282
7283 FLT_ROUNDS, on the other hand, expects the following:
7284 -1 Undefined
7285 0 Round to 0
7286 1 Round to nearest
7287 2 Round to +inf
7288 3 Round to -inf
7289
7290 To perform the conversion, we do:
7291 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7292 */
7293
7294 MachineFunction &MF = DAG.getMachineFunction();
7295 const TargetMachine &TM = MF.getTarget();
7296 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7297 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007298 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007299 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007300
7301 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007302 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007303 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007304
Owen Anderson825b72b2009-08-11 20:47:22 +00007305 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007306 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007307
7308 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007309 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7310 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007311
7312 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007313 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007314 DAG.getNode(ISD::SRL, dl, MVT::i16,
7315 DAG.getNode(ISD::AND, dl, MVT::i16,
7316 CWD, DAG.getConstant(0x800, MVT::i16)),
7317 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007318 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 DAG.getNode(ISD::SRL, dl, MVT::i16,
7320 DAG.getNode(ISD::AND, dl, MVT::i16,
7321 CWD, DAG.getConstant(0x400, MVT::i16)),
7322 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007323
Dan Gohman475871a2008-07-27 21:46:04 +00007324 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 DAG.getNode(ISD::AND, dl, MVT::i16,
7326 DAG.getNode(ISD::ADD, dl, MVT::i16,
7327 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7328 DAG.getConstant(1, MVT::i16)),
7329 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007330
7331
Duncan Sands83ec4b62008-06-06 12:08:01 +00007332 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007333 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007334}
7335
Dan Gohman475871a2008-07-27 21:46:04 +00007336SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007337 EVT VT = Op.getValueType();
7338 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007339 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007340 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007341
7342 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007344 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007345 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007346 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007347 }
Evan Cheng18efe262007-12-14 02:13:44 +00007348
Evan Cheng152804e2007-12-14 08:30:15 +00007349 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007351 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007352
7353 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007354 SDValue Ops[] = {
7355 Op,
7356 DAG.getConstant(NumBits+NumBits-1, OpVT),
7357 DAG.getConstant(X86::COND_E, MVT::i8),
7358 Op.getValue(1)
7359 };
7360 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007361
7362 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007363 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007364
Owen Anderson825b72b2009-08-11 20:47:22 +00007365 if (VT == MVT::i8)
7366 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007367 return Op;
7368}
7369
Dan Gohman475871a2008-07-27 21:46:04 +00007370SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007371 EVT VT = Op.getValueType();
7372 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007373 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007374 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007375
7376 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007377 if (VT == MVT::i8) {
7378 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007380 }
Evan Cheng152804e2007-12-14 08:30:15 +00007381
7382 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007384 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007385
7386 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007387 SDValue Ops[] = {
7388 Op,
7389 DAG.getConstant(NumBits, OpVT),
7390 DAG.getConstant(X86::COND_E, MVT::i8),
7391 Op.getValue(1)
7392 };
7393 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007394
Owen Anderson825b72b2009-08-11 20:47:22 +00007395 if (VT == MVT::i8)
7396 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007397 return Op;
7398}
7399
Mon P Wangaf9b9522008-12-18 21:42:19 +00007400SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007401 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007402 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007403 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007404
Mon P Wangaf9b9522008-12-18 21:42:19 +00007405 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7406 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7407 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7408 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7409 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7410 //
7411 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7412 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7413 // return AloBlo + AloBhi + AhiBlo;
7414
7415 SDValue A = Op.getOperand(0);
7416 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007417
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7420 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007421 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7423 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007424 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007425 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007426 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007428 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007429 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007430 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007432 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007433 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7435 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7438 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007439 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7440 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007441 return Res;
7442}
7443
7444
Bill Wendling74c37652008-12-09 22:08:41 +00007445SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7446 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7447 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007448 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7449 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007450 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007451 SDValue LHS = N->getOperand(0);
7452 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007453 unsigned BaseOp = 0;
7454 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007455 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007456
7457 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007458 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007459 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007460 // A subtract of one will be selected as a INC. Note that INC doesn't
7461 // set CF, so we can't do this for UADDO.
7462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7463 if (C->getAPIntValue() == 1) {
7464 BaseOp = X86ISD::INC;
7465 Cond = X86::COND_O;
7466 break;
7467 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007468 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007469 Cond = X86::COND_O;
7470 break;
7471 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007472 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007473 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007474 break;
7475 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007476 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7477 // set CF, so we can't do this for USUBO.
7478 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7479 if (C->getAPIntValue() == 1) {
7480 BaseOp = X86ISD::DEC;
7481 Cond = X86::COND_O;
7482 break;
7483 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007484 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007485 Cond = X86::COND_O;
7486 break;
7487 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007488 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007489 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007490 break;
7491 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007492 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007493 Cond = X86::COND_O;
7494 break;
7495 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007496 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007497 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007498 break;
7499 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007500
Bill Wendling61edeb52008-12-02 01:06:39 +00007501 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007503 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007504
Bill Wendling61edeb52008-12-02 01:06:39 +00007505 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007506 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007508
Bill Wendling61edeb52008-12-02 01:06:39 +00007509 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7510 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007511}
7512
Dan Gohman475871a2008-07-27 21:46:04 +00007513SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007514 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007515 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007516 unsigned Reg = 0;
7517 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007519 default:
7520 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 case MVT::i8: Reg = X86::AL; size = 1; break;
7522 case MVT::i16: Reg = X86::AX; size = 2; break;
7523 case MVT::i32: Reg = X86::EAX; size = 4; break;
7524 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007525 assert(Subtarget->is64Bit() && "Node not type legal!");
7526 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007527 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007528 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007529 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007530 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007531 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007532 Op.getOperand(1),
7533 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007535 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007537 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007538 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007539 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007540 return cpOut;
7541}
7542
Duncan Sands1607f052008-12-01 11:39:25 +00007543SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007544 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007545 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007547 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007548 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007549 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7551 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007552 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7554 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007555 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007557 rdx.getValue(1)
7558 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007559 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007560}
7561
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007562SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7563 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007564 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007565 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007566 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007567 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007568 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007569 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007570 Node->getOperand(0),
7571 Node->getOperand(1), negOp,
7572 cast<AtomicSDNode>(Node)->getSrcValue(),
7573 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007574}
7575
Evan Cheng0db9fe62006-04-25 20:13:52 +00007576/// LowerOperation - Provide custom lowering hooks for some operations.
7577///
Dan Gohman475871a2008-07-27 21:46:04 +00007578SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007579 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007580 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007581 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7582 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007583 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007584 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007585 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7586 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7587 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7588 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7589 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7590 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007591 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007592 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007593 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007594 case ISD::SHL_PARTS:
7595 case ISD::SRA_PARTS:
7596 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7597 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007598 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007600 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007601 case ISD::FABS: return LowerFABS(Op, DAG);
7602 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007603 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007604 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007605 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007606 case ISD::SELECT: return LowerSELECT(Op, DAG);
7607 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007608 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007609 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007610 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007611 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007613 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7614 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007615 case ISD::FRAME_TO_ARGS_OFFSET:
7616 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007617 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007618 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007619 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007620 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007621 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7622 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007623 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007624 case ISD::SADDO:
7625 case ISD::UADDO:
7626 case ISD::SSUBO:
7627 case ISD::USUBO:
7628 case ISD::SMULO:
7629 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007630 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007631 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007632}
7633
Duncan Sands1607f052008-12-01 11:39:25 +00007634void X86TargetLowering::
7635ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7636 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007637 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007638 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007640
7641 SDValue Chain = Node->getOperand(0);
7642 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007644 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007645 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007646 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007647 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007649 SDValue Result =
7650 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7651 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007652 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007654 Results.push_back(Result.getValue(2));
7655}
7656
Duncan Sands126d9072008-07-04 11:47:58 +00007657/// ReplaceNodeResults - Replace a node with an illegal result type
7658/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007659void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7660 SmallVectorImpl<SDValue>&Results,
7661 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007663 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007664 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007665 assert(false && "Do not know how to custom type legalize this operation!");
7666 return;
7667 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007668 std::pair<SDValue,SDValue> Vals =
7669 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007670 SDValue FIST = Vals.first, StackSlot = Vals.second;
7671 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007672 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007673 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007674 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7675 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007676 }
7677 return;
7678 }
7679 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007681 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007682 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007684 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007686 eax.getValue(2));
7687 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7688 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007690 Results.push_back(edx.getValue(1));
7691 return;
7692 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007693 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007694 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007695 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007696 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7698 DAG.getConstant(0, MVT::i32));
7699 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7700 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007701 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7702 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007703 cpInL.getValue(1));
7704 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7706 DAG.getConstant(0, MVT::i32));
7707 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7708 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007709 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007710 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007711 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007712 swapInL.getValue(1));
7713 SDValue Ops[] = { swapInH.getValue(0),
7714 N->getOperand(1),
7715 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007716 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007717 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007718 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007720 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007721 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007722 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007723 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007724 Results.push_back(cpOutH.getValue(1));
7725 return;
7726 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007727 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007728 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7729 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007730 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007731 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7732 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007733 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007734 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7735 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007736 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007737 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7738 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007739 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007740 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7741 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007742 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007743 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7744 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007745 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007746 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7747 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007748 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007749}
7750
Evan Cheng72261582005-12-20 06:22:03 +00007751const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7752 switch (Opcode) {
7753 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007754 case X86ISD::BSF: return "X86ISD::BSF";
7755 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007756 case X86ISD::SHLD: return "X86ISD::SHLD";
7757 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007758 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007759 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007760 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007761 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007762 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007763 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007764 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7765 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7766 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007767 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007768 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007769 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007770 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007771 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007772 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007773 case X86ISD::COMI: return "X86ISD::COMI";
7774 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007775 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007776 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007777 case X86ISD::CMOV: return "X86ISD::CMOV";
7778 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007779 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007780 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7781 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007782 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007783 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007784 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007785 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007786 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007787 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7788 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007789 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007790 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007791 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007792 case X86ISD::FMAX: return "X86ISD::FMAX";
7793 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007794 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7795 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007796 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007797 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007798 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007799 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007800 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007801 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7802 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007803 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7804 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7805 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7806 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7807 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7808 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007809 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7810 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007811 case X86ISD::VSHL: return "X86ISD::VSHL";
7812 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007813 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7814 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7815 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7816 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7817 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7818 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7819 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7820 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7821 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7822 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007823 case X86ISD::ADD: return "X86ISD::ADD";
7824 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007825 case X86ISD::SMUL: return "X86ISD::SMUL";
7826 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007827 case X86ISD::INC: return "X86ISD::INC";
7828 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007829 case X86ISD::OR: return "X86ISD::OR";
7830 case X86ISD::XOR: return "X86ISD::XOR";
7831 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007832 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007833 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007834 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007835 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007836 }
7837}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007838
Chris Lattnerc9addb72007-03-30 23:15:24 +00007839// isLegalAddressingMode - Return true if the addressing mode represented
7840// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007841bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007842 const Type *Ty) const {
7843 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007844 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007845
Chris Lattnerc9addb72007-03-30 23:15:24 +00007846 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007847 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007848 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007849
Chris Lattnerc9addb72007-03-30 23:15:24 +00007850 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007851 unsigned GVFlags =
7852 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007853
Chris Lattnerdfed4132009-07-10 07:38:24 +00007854 // If a reference to this global requires an extra load, we can't fold it.
7855 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007856 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007857
Chris Lattnerdfed4132009-07-10 07:38:24 +00007858 // If BaseGV requires a register for the PIC base, we cannot also have a
7859 // BaseReg specified.
7860 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007861 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007862
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007863 // If lower 4G is not available, then we must use rip-relative addressing.
7864 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7865 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007866 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007867
Chris Lattnerc9addb72007-03-30 23:15:24 +00007868 switch (AM.Scale) {
7869 case 0:
7870 case 1:
7871 case 2:
7872 case 4:
7873 case 8:
7874 // These scales always work.
7875 break;
7876 case 3:
7877 case 5:
7878 case 9:
7879 // These scales are formed with basereg+scalereg. Only accept if there is
7880 // no basereg yet.
7881 if (AM.HasBaseReg)
7882 return false;
7883 break;
7884 default: // Other stuff never works.
7885 return false;
7886 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007887
Chris Lattnerc9addb72007-03-30 23:15:24 +00007888 return true;
7889}
7890
7891
Evan Cheng2bd122c2007-10-26 01:56:11 +00007892bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007893 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007894 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007895 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7896 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007897 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007898 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007899 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007900}
7901
Owen Andersone50ed302009-08-10 22:56:29 +00007902bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007903 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007904 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007905 unsigned NumBits1 = VT1.getSizeInBits();
7906 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007907 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007908 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007909 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007910}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007911
Dan Gohman97121ba2009-04-08 00:15:30 +00007912bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007913 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007914 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007915}
7916
Owen Andersone50ed302009-08-10 22:56:29 +00007917bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007918 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007919 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007920}
7921
Owen Andersone50ed302009-08-10 22:56:29 +00007922bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007923 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007924 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007925}
7926
Evan Cheng60c07e12006-07-05 22:17:51 +00007927/// isShuffleMaskLegal - Targets can use this to indicate that they only
7928/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7929/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7930/// are assumed to be legal.
7931bool
Eric Christopherfd179292009-08-27 18:07:15 +00007932X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007933 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007934 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007935 if (VT.getSizeInBits() == 64)
7936 return false;
7937
Nate Begemana09008b2009-10-19 02:17:23 +00007938 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007939 return (VT.getVectorNumElements() == 2 ||
7940 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7941 isMOVLMask(M, VT) ||
7942 isSHUFPMask(M, VT) ||
7943 isPSHUFDMask(M, VT) ||
7944 isPSHUFHWMask(M, VT) ||
7945 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007946 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007947 isUNPCKLMask(M, VT) ||
7948 isUNPCKHMask(M, VT) ||
7949 isUNPCKL_v_undef_Mask(M, VT) ||
7950 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007951}
7952
Dan Gohman7d8143f2008-04-09 20:09:42 +00007953bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007954X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007955 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007956 unsigned NumElts = VT.getVectorNumElements();
7957 // FIXME: This collection of masks seems suspect.
7958 if (NumElts == 2)
7959 return true;
7960 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7961 return (isMOVLMask(Mask, VT) ||
7962 isCommutedMOVLMask(Mask, VT, true) ||
7963 isSHUFPMask(Mask, VT) ||
7964 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007965 }
7966 return false;
7967}
7968
7969//===----------------------------------------------------------------------===//
7970// X86 Scheduler Hooks
7971//===----------------------------------------------------------------------===//
7972
Mon P Wang63307c32008-05-05 19:05:59 +00007973// private utility function
7974MachineBasicBlock *
7975X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7976 MachineBasicBlock *MBB,
7977 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007978 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007979 unsigned LoadOpc,
7980 unsigned CXchgOpc,
7981 unsigned copyOpc,
7982 unsigned notOpc,
7983 unsigned EAXreg,
7984 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007985 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007986 // For the atomic bitwise operator, we generate
7987 // thisMBB:
7988 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007989 // ld t1 = [bitinstr.addr]
7990 // op t2 = t1, [bitinstr.val]
7991 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007992 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7993 // bz newMBB
7994 // fallthrough -->nextMBB
7995 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7996 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007997 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007998 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007999
Mon P Wang63307c32008-05-05 19:05:59 +00008000 /// First build the CFG
8001 MachineFunction *F = MBB->getParent();
8002 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008003 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8004 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8005 F->insert(MBBIter, newMBB);
8006 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008007
Mon P Wang63307c32008-05-05 19:05:59 +00008008 // Move all successors to thisMBB to nextMBB
8009 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008010
Mon P Wang63307c32008-05-05 19:05:59 +00008011 // Update thisMBB to fall through to newMBB
8012 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008013
Mon P Wang63307c32008-05-05 19:05:59 +00008014 // newMBB jumps to itself and fall through to nextMBB
8015 newMBB->addSuccessor(nextMBB);
8016 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008017
Mon P Wang63307c32008-05-05 19:05:59 +00008018 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008019 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008020 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008021 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008022 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008023 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008024 int numArgs = bInstr->getNumOperands() - 1;
8025 for (int i=0; i < numArgs; ++i)
8026 argOpers[i] = &bInstr->getOperand(i+1);
8027
8028 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008029 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8030 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Dale Johannesen140be2d2008-08-19 18:47:28 +00008032 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008033 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008034 for (int i=0; i <= lastAddrIndx; ++i)
8035 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008036
Dale Johannesen140be2d2008-08-19 18:47:28 +00008037 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008038 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008041 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008042 tt = t1;
8043
Dale Johannesen140be2d2008-08-19 18:47:28 +00008044 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008045 assert((argOpers[valArgIndx]->isReg() ||
8046 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008047 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008048 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008050 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008052 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008053 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008054
Dale Johannesene4d209d2009-02-03 20:21:25 +00008055 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008056 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008057
Dale Johannesene4d209d2009-02-03 20:21:25 +00008058 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008059 for (int i=0; i <= lastAddrIndx; ++i)
8060 (*MIB).addOperand(*argOpers[i]);
8061 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008062 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008063 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8064 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008065
Dale Johannesene4d209d2009-02-03 20:21:25 +00008066 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008067 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008068
Mon P Wang63307c32008-05-05 19:05:59 +00008069 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008070 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008071
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008072 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008073 return nextMBB;
8074}
8075
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008076// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008077MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8079 MachineBasicBlock *MBB,
8080 unsigned regOpcL,
8081 unsigned regOpcH,
8082 unsigned immOpcL,
8083 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008084 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008085 // For the atomic bitwise operator, we generate
8086 // thisMBB (instructions are in pairs, except cmpxchg8b)
8087 // ld t1,t2 = [bitinstr.addr]
8088 // newMBB:
8089 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8090 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008091 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008092 // mov ECX, EBX <- t5, t6
8093 // mov EAX, EDX <- t1, t2
8094 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8095 // mov t3, t4 <- EAX, EDX
8096 // bz newMBB
8097 // result in out1, out2
8098 // fallthrough -->nextMBB
8099
8100 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8101 const unsigned LoadOpc = X86::MOV32rm;
8102 const unsigned copyOpc = X86::MOV32rr;
8103 const unsigned NotOpc = X86::NOT32r;
8104 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8105 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8106 MachineFunction::iterator MBBIter = MBB;
8107 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008108
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008109 /// First build the CFG
8110 MachineFunction *F = MBB->getParent();
8111 MachineBasicBlock *thisMBB = MBB;
8112 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8113 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8114 F->insert(MBBIter, newMBB);
8115 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008116
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008117 // Move all successors to thisMBB to nextMBB
8118 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008119
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008120 // Update thisMBB to fall through to newMBB
8121 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008122
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008123 // newMBB jumps to itself and fall through to nextMBB
8124 newMBB->addSuccessor(nextMBB);
8125 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dale Johannesene4d209d2009-02-03 20:21:25 +00008127 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128 // Insert instructions into newMBB based on incoming instruction
8129 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008130 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008131 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008132 MachineOperand& dest1Oper = bInstr->getOperand(0);
8133 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008134 MachineOperand* argOpers[2 + X86AddrNumOperands];
8135 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008136 argOpers[i] = &bInstr->getOperand(i+2);
8137
Evan Chengad5b52f2010-01-08 19:14:57 +00008138 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008139 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008141 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008142 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008143 for (int i=0; i <= lastAddrIndx; ++i)
8144 (*MIB).addOperand(*argOpers[i]);
8145 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008146 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008147 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008148 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008150 MachineOperand newOp3 = *(argOpers[3]);
8151 if (newOp3.isImm())
8152 newOp3.setImm(newOp3.getImm()+4);
8153 else
8154 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008155 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008156 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157
8158 // t3/4 are defined later, at the bottom of the loop
8159 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8160 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008161 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008162 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008163 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008164 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8165
Evan Cheng306b4ca2010-01-08 23:41:50 +00008166 // The subsequent operations should be using the destination registers of
8167 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008168 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008169 t1 = F->getRegInfo().createVirtualRegister(RC);
8170 t2 = F->getRegInfo().createVirtualRegister(RC);
8171 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8172 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008174 t1 = dest1Oper.getReg();
8175 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008176 }
8177
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008178 int valArgIndx = lastAddrIndx + 1;
8179 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008180 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008181 "invalid operand");
8182 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8183 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008184 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008187 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008188 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008189 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008190 (*MIB).addOperand(*argOpers[valArgIndx]);
8191 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008192 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008193 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008194 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008195 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008196 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008197 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008198 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008199 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008200 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008201 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008202
Dale Johannesene4d209d2009-02-03 20:21:25 +00008203 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008204 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008205 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008206 MIB.addReg(t2);
8207
Dale Johannesene4d209d2009-02-03 20:21:25 +00008208 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008209 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008210 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008211 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008212
Dale Johannesene4d209d2009-02-03 20:21:25 +00008213 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008214 for (int i=0; i <= lastAddrIndx; ++i)
8215 (*MIB).addOperand(*argOpers[i]);
8216
8217 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008218 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8219 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008220
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008222 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008225
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008226 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008227 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008228
8229 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8230 return nextMBB;
8231}
8232
8233// private utility function
8234MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008235X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8236 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008237 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008238 // For the atomic min/max operator, we generate
8239 // thisMBB:
8240 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008241 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008242 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008243 // cmp t1, t2
8244 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008245 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008246 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8247 // bz newMBB
8248 // fallthrough -->nextMBB
8249 //
8250 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8251 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008252 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008253 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008254
Mon P Wang63307c32008-05-05 19:05:59 +00008255 /// First build the CFG
8256 MachineFunction *F = MBB->getParent();
8257 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008258 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8259 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8260 F->insert(MBBIter, newMBB);
8261 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008262
Dan Gohmand6708ea2009-08-15 01:38:56 +00008263 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008264 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008265
Mon P Wang63307c32008-05-05 19:05:59 +00008266 // Update thisMBB to fall through to newMBB
8267 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008268
Mon P Wang63307c32008-05-05 19:05:59 +00008269 // newMBB jumps to newMBB and fall through to nextMBB
8270 newMBB->addSuccessor(nextMBB);
8271 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008272
Dale Johannesene4d209d2009-02-03 20:21:25 +00008273 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008274 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008275 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008276 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008277 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008278 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008279 int numArgs = mInstr->getNumOperands() - 1;
8280 for (int i=0; i < numArgs; ++i)
8281 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008282
Mon P Wang63307c32008-05-05 19:05:59 +00008283 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008284 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8285 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008286
Mon P Wangab3e7472008-05-05 22:56:23 +00008287 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008288 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008289 for (int i=0; i <= lastAddrIndx; ++i)
8290 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008291
Mon P Wang63307c32008-05-05 19:05:59 +00008292 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008293 assert((argOpers[valArgIndx]->isReg() ||
8294 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008295 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008296
8297 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008298 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008299 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008300 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008301 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008302 (*MIB).addOperand(*argOpers[valArgIndx]);
8303
Dale Johannesene4d209d2009-02-03 20:21:25 +00008304 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008305 MIB.addReg(t1);
8306
Dale Johannesene4d209d2009-02-03 20:21:25 +00008307 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008308 MIB.addReg(t1);
8309 MIB.addReg(t2);
8310
8311 // Generate movc
8312 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008313 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008314 MIB.addReg(t2);
8315 MIB.addReg(t1);
8316
8317 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008318 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008319 for (int i=0; i <= lastAddrIndx; ++i)
8320 (*MIB).addOperand(*argOpers[i]);
8321 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008322 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008323 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8324 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008325
Dale Johannesene4d209d2009-02-03 20:21:25 +00008326 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008327 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008328
Mon P Wang63307c32008-05-05 19:05:59 +00008329 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008330 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008331
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008332 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008333 return nextMBB;
8334}
8335
Eric Christopherf83a5de2009-08-27 18:08:16 +00008336// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8337// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008338MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008339X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008340 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008341
8342 MachineFunction *F = BB->getParent();
8343 DebugLoc dl = MI->getDebugLoc();
8344 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8345
8346 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008347 if (memArg)
8348 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8349 else
8350 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008351
8352 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8353
8354 for (unsigned i = 0; i < numArgs; ++i) {
8355 MachineOperand &Op = MI->getOperand(i+1);
8356
8357 if (!(Op.isReg() && Op.isImplicit()))
8358 MIB.addOperand(Op);
8359 }
8360
8361 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8362 .addReg(X86::XMM0);
8363
8364 F->DeleteMachineInstr(MI);
8365
8366 return BB;
8367}
8368
8369MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008370X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8371 MachineInstr *MI,
8372 MachineBasicBlock *MBB) const {
8373 // Emit code to save XMM registers to the stack. The ABI says that the
8374 // number of registers to save is given in %al, so it's theoretically
8375 // possible to do an indirect jump trick to avoid saving all of them,
8376 // however this code takes a simpler approach and just executes all
8377 // of the stores if %al is non-zero. It's less code, and it's probably
8378 // easier on the hardware branch predictor, and stores aren't all that
8379 // expensive anyway.
8380
8381 // Create the new basic blocks. One block contains all the XMM stores,
8382 // and one block is the final destination regardless of whether any
8383 // stores were performed.
8384 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8385 MachineFunction *F = MBB->getParent();
8386 MachineFunction::iterator MBBIter = MBB;
8387 ++MBBIter;
8388 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8389 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8390 F->insert(MBBIter, XMMSaveMBB);
8391 F->insert(MBBIter, EndMBB);
8392
8393 // Set up the CFG.
8394 // Move any original successors of MBB to the end block.
8395 EndMBB->transferSuccessors(MBB);
8396 // The original block will now fall through to the XMM save block.
8397 MBB->addSuccessor(XMMSaveMBB);
8398 // The XMMSaveMBB will fall through to the end block.
8399 XMMSaveMBB->addSuccessor(EndMBB);
8400
8401 // Now add the instructions.
8402 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8403 DebugLoc DL = MI->getDebugLoc();
8404
8405 unsigned CountReg = MI->getOperand(0).getReg();
8406 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8407 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8408
8409 if (!Subtarget->isTargetWin64()) {
8410 // If %al is 0, branch around the XMM save block.
8411 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008412 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008413 MBB->addSuccessor(EndMBB);
8414 }
8415
8416 // In the XMM save block, save all the XMM argument registers.
8417 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8418 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008419 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008420 F->getMachineMemOperand(
8421 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8422 MachineMemOperand::MOStore, Offset,
8423 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008424 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8425 .addFrameIndex(RegSaveFrameIndex)
8426 .addImm(/*Scale=*/1)
8427 .addReg(/*IndexReg=*/0)
8428 .addImm(/*Disp=*/Offset)
8429 .addReg(/*Segment=*/0)
8430 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008431 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008432 }
8433
8434 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8435
8436 return EndMBB;
8437}
Mon P Wang63307c32008-05-05 19:05:59 +00008438
Evan Cheng60c07e12006-07-05 22:17:51 +00008439MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008440X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008441 MachineBasicBlock *BB,
8442 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008443 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8444 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008445
Chris Lattner52600972009-09-02 05:57:00 +00008446 // To "insert" a SELECT_CC instruction, we actually have to insert the
8447 // diamond control-flow pattern. The incoming instruction knows the
8448 // destination vreg to set, the condition code register to branch on, the
8449 // true/false values to select between, and a branch opcode to use.
8450 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8451 MachineFunction::iterator It = BB;
8452 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008453
Chris Lattner52600972009-09-02 05:57:00 +00008454 // thisMBB:
8455 // ...
8456 // TrueVal = ...
8457 // cmpTY ccX, r1, r2
8458 // bCC copy1MBB
8459 // fallthrough --> copy0MBB
8460 MachineBasicBlock *thisMBB = BB;
8461 MachineFunction *F = BB->getParent();
8462 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8463 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8464 unsigned Opc =
8465 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8466 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8467 F->insert(It, copy0MBB);
8468 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008469 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008470 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008471 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008472 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008473 E = BB->succ_end(); I != E; ++I) {
8474 EM->insert(std::make_pair(*I, sinkMBB));
8475 sinkMBB->addSuccessor(*I);
8476 }
8477 // Next, remove all successors of the current block, and add the true
8478 // and fallthrough blocks as its successors.
8479 while (!BB->succ_empty())
8480 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008481 // Add the true and fallthrough blocks as its successors.
8482 BB->addSuccessor(copy0MBB);
8483 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008484
Chris Lattner52600972009-09-02 05:57:00 +00008485 // copy0MBB:
8486 // %FalseValue = ...
8487 // # fallthrough to sinkMBB
8488 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008489
Chris Lattner52600972009-09-02 05:57:00 +00008490 // Update machine-CFG edges
8491 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008492
Chris Lattner52600972009-09-02 05:57:00 +00008493 // sinkMBB:
8494 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8495 // ...
8496 BB = sinkMBB;
8497 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8498 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8499 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8500
8501 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8502 return BB;
8503}
8504
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008505MachineBasicBlock *
8506X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8507 MachineBasicBlock *BB,
8508 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8509 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8510 DebugLoc DL = MI->getDebugLoc();
8511 MachineFunction *F = BB->getParent();
8512
8513 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8514 // non-trivial part is impdef of ESP.
8515 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8516 // mingw-w64.
8517
8518 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8519 .addExternalSymbol("_alloca")
8520 .addReg(X86::EAX, RegState::Implicit)
8521 .addReg(X86::ESP, RegState::Implicit)
8522 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8523 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8524
8525 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8526 return BB;
8527}
Chris Lattner52600972009-09-02 05:57:00 +00008528
8529MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008530X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008531 MachineBasicBlock *BB,
8532 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008533 switch (MI->getOpcode()) {
8534 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008535 case X86::MINGW_ALLOCA:
8536 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008537 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008538 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008539 case X86::CMOV_FR32:
8540 case X86::CMOV_FR64:
8541 case X86::CMOV_V4F32:
8542 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008543 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008544 case X86::CMOV_GR16:
8545 case X86::CMOV_GR32:
8546 case X86::CMOV_RFP32:
8547 case X86::CMOV_RFP64:
8548 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008549 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008550
Dale Johannesen849f2142007-07-03 00:53:03 +00008551 case X86::FP32_TO_INT16_IN_MEM:
8552 case X86::FP32_TO_INT32_IN_MEM:
8553 case X86::FP32_TO_INT64_IN_MEM:
8554 case X86::FP64_TO_INT16_IN_MEM:
8555 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008556 case X86::FP64_TO_INT64_IN_MEM:
8557 case X86::FP80_TO_INT16_IN_MEM:
8558 case X86::FP80_TO_INT32_IN_MEM:
8559 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008560 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8561 DebugLoc DL = MI->getDebugLoc();
8562
Evan Cheng60c07e12006-07-05 22:17:51 +00008563 // Change the floating point control register to use "round towards zero"
8564 // mode when truncating to an integer value.
8565 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008566 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008567 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008568
8569 // Load the old value of the high byte of the control word...
8570 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008571 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008572 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008573 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008574
8575 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008576 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008577 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008578
8579 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008580 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008581
8582 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008583 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008584 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008585
8586 // Get the X86 opcode to use.
8587 unsigned Opc;
8588 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008589 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008590 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8591 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8592 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8593 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8594 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8595 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008596 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8597 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8598 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008599 }
8600
8601 X86AddressMode AM;
8602 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008603 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008604 AM.BaseType = X86AddressMode::RegBase;
8605 AM.Base.Reg = Op.getReg();
8606 } else {
8607 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008608 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008609 }
8610 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008611 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008612 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008613 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008614 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008615 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008616 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008617 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008618 AM.GV = Op.getGlobal();
8619 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008620 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008621 }
Chris Lattner52600972009-09-02 05:57:00 +00008622 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008623 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008624
8625 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008626 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008627
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008628 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008629 return BB;
8630 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008631 // DBG_VALUE. Only the frame index case is done here.
8632 case X86::DBG_VALUE: {
8633 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8634 DebugLoc DL = MI->getDebugLoc();
8635 X86AddressMode AM;
8636 MachineFunction *F = BB->getParent();
8637 AM.BaseType = X86AddressMode::FrameIndexBase;
8638 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8639 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8640 addImm(MI->getOperand(1).getImm()).
8641 addMetadata(MI->getOperand(2).getMetadata());
8642 F->DeleteMachineInstr(MI); // Remove pseudo.
8643 return BB;
8644 }
8645
Eric Christopherb120ab42009-08-18 22:50:32 +00008646 // String/text processing lowering.
8647 case X86::PCMPISTRM128REG:
8648 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8649 case X86::PCMPISTRM128MEM:
8650 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8651 case X86::PCMPESTRM128REG:
8652 return EmitPCMP(MI, BB, 5, false /* in mem */);
8653 case X86::PCMPESTRM128MEM:
8654 return EmitPCMP(MI, BB, 5, true /* in mem */);
8655
8656 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008657 case X86::ATOMAND32:
8658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008659 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008660 X86::LCMPXCHG32, X86::MOV32rr,
8661 X86::NOT32r, X86::EAX,
8662 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008663 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008664 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8665 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008666 X86::LCMPXCHG32, X86::MOV32rr,
8667 X86::NOT32r, X86::EAX,
8668 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008669 case X86::ATOMXOR32:
8670 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008671 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008672 X86::LCMPXCHG32, X86::MOV32rr,
8673 X86::NOT32r, X86::EAX,
8674 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008675 case X86::ATOMNAND32:
8676 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008677 X86::AND32ri, X86::MOV32rm,
8678 X86::LCMPXCHG32, X86::MOV32rr,
8679 X86::NOT32r, X86::EAX,
8680 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008681 case X86::ATOMMIN32:
8682 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8683 case X86::ATOMMAX32:
8684 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8685 case X86::ATOMUMIN32:
8686 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8687 case X86::ATOMUMAX32:
8688 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008689
8690 case X86::ATOMAND16:
8691 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8692 X86::AND16ri, X86::MOV16rm,
8693 X86::LCMPXCHG16, X86::MOV16rr,
8694 X86::NOT16r, X86::AX,
8695 X86::GR16RegisterClass);
8696 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008697 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008698 X86::OR16ri, X86::MOV16rm,
8699 X86::LCMPXCHG16, X86::MOV16rr,
8700 X86::NOT16r, X86::AX,
8701 X86::GR16RegisterClass);
8702 case X86::ATOMXOR16:
8703 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8704 X86::XOR16ri, X86::MOV16rm,
8705 X86::LCMPXCHG16, X86::MOV16rr,
8706 X86::NOT16r, X86::AX,
8707 X86::GR16RegisterClass);
8708 case X86::ATOMNAND16:
8709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8710 X86::AND16ri, X86::MOV16rm,
8711 X86::LCMPXCHG16, X86::MOV16rr,
8712 X86::NOT16r, X86::AX,
8713 X86::GR16RegisterClass, true);
8714 case X86::ATOMMIN16:
8715 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8716 case X86::ATOMMAX16:
8717 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8718 case X86::ATOMUMIN16:
8719 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8720 case X86::ATOMUMAX16:
8721 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8722
8723 case X86::ATOMAND8:
8724 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8725 X86::AND8ri, X86::MOV8rm,
8726 X86::LCMPXCHG8, X86::MOV8rr,
8727 X86::NOT8r, X86::AL,
8728 X86::GR8RegisterClass);
8729 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008730 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008731 X86::OR8ri, X86::MOV8rm,
8732 X86::LCMPXCHG8, X86::MOV8rr,
8733 X86::NOT8r, X86::AL,
8734 X86::GR8RegisterClass);
8735 case X86::ATOMXOR8:
8736 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8737 X86::XOR8ri, X86::MOV8rm,
8738 X86::LCMPXCHG8, X86::MOV8rr,
8739 X86::NOT8r, X86::AL,
8740 X86::GR8RegisterClass);
8741 case X86::ATOMNAND8:
8742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8743 X86::AND8ri, X86::MOV8rm,
8744 X86::LCMPXCHG8, X86::MOV8rr,
8745 X86::NOT8r, X86::AL,
8746 X86::GR8RegisterClass, true);
8747 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008748 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008749 case X86::ATOMAND64:
8750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008751 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008752 X86::LCMPXCHG64, X86::MOV64rr,
8753 X86::NOT64r, X86::RAX,
8754 X86::GR64RegisterClass);
8755 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008756 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8757 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008758 X86::LCMPXCHG64, X86::MOV64rr,
8759 X86::NOT64r, X86::RAX,
8760 X86::GR64RegisterClass);
8761 case X86::ATOMXOR64:
8762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008763 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008764 X86::LCMPXCHG64, X86::MOV64rr,
8765 X86::NOT64r, X86::RAX,
8766 X86::GR64RegisterClass);
8767 case X86::ATOMNAND64:
8768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8769 X86::AND64ri32, X86::MOV64rm,
8770 X86::LCMPXCHG64, X86::MOV64rr,
8771 X86::NOT64r, X86::RAX,
8772 X86::GR64RegisterClass, true);
8773 case X86::ATOMMIN64:
8774 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8775 case X86::ATOMMAX64:
8776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8777 case X86::ATOMUMIN64:
8778 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8779 case X86::ATOMUMAX64:
8780 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008781
8782 // This group does 64-bit operations on a 32-bit host.
8783 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008784 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008785 X86::AND32rr, X86::AND32rr,
8786 X86::AND32ri, X86::AND32ri,
8787 false);
8788 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008789 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008790 X86::OR32rr, X86::OR32rr,
8791 X86::OR32ri, X86::OR32ri,
8792 false);
8793 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008794 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008795 X86::XOR32rr, X86::XOR32rr,
8796 X86::XOR32ri, X86::XOR32ri,
8797 false);
8798 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008799 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008800 X86::AND32rr, X86::AND32rr,
8801 X86::AND32ri, X86::AND32ri,
8802 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008803 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008804 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008805 X86::ADD32rr, X86::ADC32rr,
8806 X86::ADD32ri, X86::ADC32ri,
8807 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008808 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008809 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008810 X86::SUB32rr, X86::SBB32rr,
8811 X86::SUB32ri, X86::SBB32ri,
8812 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008813 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008814 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008815 X86::MOV32rr, X86::MOV32rr,
8816 X86::MOV32ri, X86::MOV32ri,
8817 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008818 case X86::VASTART_SAVE_XMM_REGS:
8819 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008820 }
8821}
8822
8823//===----------------------------------------------------------------------===//
8824// X86 Optimization Hooks
8825//===----------------------------------------------------------------------===//
8826
Dan Gohman475871a2008-07-27 21:46:04 +00008827void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008828 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008829 APInt &KnownZero,
8830 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008831 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008832 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008833 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008834 assert((Opc >= ISD::BUILTIN_OP_END ||
8835 Opc == ISD::INTRINSIC_WO_CHAIN ||
8836 Opc == ISD::INTRINSIC_W_CHAIN ||
8837 Opc == ISD::INTRINSIC_VOID) &&
8838 "Should use MaskedValueIsZero if you don't know whether Op"
8839 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008840
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008841 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008842 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008843 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008844 case X86ISD::ADD:
8845 case X86ISD::SUB:
8846 case X86ISD::SMUL:
8847 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008848 case X86ISD::INC:
8849 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008850 case X86ISD::OR:
8851 case X86ISD::XOR:
8852 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008853 // These nodes' second result is a boolean.
8854 if (Op.getResNo() == 0)
8855 break;
8856 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008857 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008858 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8859 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008860 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008861 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008862}
Chris Lattner259e97c2006-01-31 19:43:35 +00008863
Evan Cheng206ee9d2006-07-07 08:33:52 +00008864/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008865/// node is a GlobalAddress + offset.
8866bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8867 GlobalValue* &GA, int64_t &Offset) const{
8868 if (N->getOpcode() == X86ISD::Wrapper) {
8869 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008870 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008871 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008872 return true;
8873 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008874 }
Evan Chengad4196b2008-05-12 19:56:52 +00008875 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008876}
8877
Evan Cheng206ee9d2006-07-07 08:33:52 +00008878/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8879/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8880/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008881/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008882static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008883 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008884 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008885 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008886 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008887
Eli Friedman7a5e5552009-06-07 06:52:44 +00008888 if (VT.getSizeInBits() != 128)
8889 return SDValue();
8890
Nate Begemanfdea31a2010-03-24 20:49:50 +00008891 SmallVector<SDValue, 16> Elts;
8892 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8893 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8894
8895 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008896}
Evan Chengd880b972008-05-09 21:53:03 +00008897
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008898/// PerformShuffleCombine - Detect vector gather/scatter index generation
8899/// and convert it from being a bunch of shuffles and extracts to a simple
8900/// store and scalar loads to extract the elements.
8901static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8902 const TargetLowering &TLI) {
8903 SDValue InputVector = N->getOperand(0);
8904
8905 // Only operate on vectors of 4 elements, where the alternative shuffling
8906 // gets to be more expensive.
8907 if (InputVector.getValueType() != MVT::v4i32)
8908 return SDValue();
8909
8910 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8911 // single use which is a sign-extend or zero-extend, and all elements are
8912 // used.
8913 SmallVector<SDNode *, 4> Uses;
8914 unsigned ExtractedElements = 0;
8915 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8916 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8917 if (UI.getUse().getResNo() != InputVector.getResNo())
8918 return SDValue();
8919
8920 SDNode *Extract = *UI;
8921 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8922 return SDValue();
8923
8924 if (Extract->getValueType(0) != MVT::i32)
8925 return SDValue();
8926 if (!Extract->hasOneUse())
8927 return SDValue();
8928 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8929 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8930 return SDValue();
8931 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8932 return SDValue();
8933
8934 // Record which element was extracted.
8935 ExtractedElements |=
8936 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8937
8938 Uses.push_back(Extract);
8939 }
8940
8941 // If not all the elements were used, this may not be worthwhile.
8942 if (ExtractedElements != 15)
8943 return SDValue();
8944
8945 // Ok, we've now decided to do the transformation.
8946 DebugLoc dl = InputVector.getDebugLoc();
8947
8948 // Store the value to a temporary stack slot.
8949 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8950 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8951 false, false, 0);
8952
8953 // Replace each use (extract) with a load of the appropriate element.
8954 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8955 UE = Uses.end(); UI != UE; ++UI) {
8956 SDNode *Extract = *UI;
8957
8958 // Compute the element's address.
8959 SDValue Idx = Extract->getOperand(1);
8960 unsigned EltSize =
8961 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8962 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8963 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8964
8965 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8966
8967 // Load the scalar.
8968 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8969 NULL, 0, false, false, 0);
8970
8971 // Replace the exact with the load.
8972 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8973 }
8974
8975 // The replacement was made in place; don't return anything.
8976 return SDValue();
8977}
8978
Chris Lattner83e6c992006-10-04 06:57:07 +00008979/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008980static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008981 const X86Subtarget *Subtarget) {
8982 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008983 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008984 // Get the LHS/RHS of the select.
8985 SDValue LHS = N->getOperand(1);
8986 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008987
Dan Gohman670e5392009-09-21 18:03:22 +00008988 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008989 // instructions match the semantics of the common C idiom x<y?x:y but not
8990 // x<=y?x:y, because of how they handle negative zero (which can be
8991 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008992 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008993 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008994 Cond.getOpcode() == ISD::SETCC) {
8995 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008996
Chris Lattner47b4ce82009-03-11 05:48:52 +00008997 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008998 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008999 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9000 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009001 switch (CC) {
9002 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009003 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009004 // Converting this to a min would handle NaNs incorrectly, and swapping
9005 // the operands would cause it to handle comparisons between positive
9006 // and negative zero incorrectly.
9007 if (!FiniteOnlyFPMath() &&
9008 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9009 if (!UnsafeFPMath &&
9010 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9011 break;
9012 std::swap(LHS, RHS);
9013 }
Dan Gohman670e5392009-09-21 18:03:22 +00009014 Opcode = X86ISD::FMIN;
9015 break;
9016 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009017 // Converting this to a min would handle comparisons between positive
9018 // and negative zero incorrectly.
9019 if (!UnsafeFPMath &&
9020 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9021 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009022 Opcode = X86ISD::FMIN;
9023 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009024 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009025 // Converting this to a min would handle both negative zeros and NaNs
9026 // incorrectly, but we can swap the operands to fix both.
9027 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009028 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009029 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009030 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009031 Opcode = X86ISD::FMIN;
9032 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009033
Dan Gohman670e5392009-09-21 18:03:22 +00009034 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009035 // Converting this to a max would handle comparisons between positive
9036 // and negative zero incorrectly.
9037 if (!UnsafeFPMath &&
9038 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9039 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009040 Opcode = X86ISD::FMAX;
9041 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009042 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009043 // Converting this to a max would handle NaNs incorrectly, and swapping
9044 // the operands would cause it to handle comparisons between positive
9045 // and negative zero incorrectly.
9046 if (!FiniteOnlyFPMath() &&
9047 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9048 if (!UnsafeFPMath &&
9049 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9050 break;
9051 std::swap(LHS, RHS);
9052 }
Dan Gohman670e5392009-09-21 18:03:22 +00009053 Opcode = X86ISD::FMAX;
9054 break;
9055 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009056 // Converting this to a max would handle both negative zeros and NaNs
9057 // incorrectly, but we can swap the operands to fix both.
9058 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009059 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009060 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009061 case ISD::SETGE:
9062 Opcode = X86ISD::FMAX;
9063 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009064 }
Dan Gohman670e5392009-09-21 18:03:22 +00009065 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009066 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9067 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009068 switch (CC) {
9069 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009070 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009071 // Converting this to a min would handle comparisons between positive
9072 // and negative zero incorrectly, and swapping the operands would
9073 // cause it to handle NaNs incorrectly.
9074 if (!UnsafeFPMath &&
9075 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9076 if (!FiniteOnlyFPMath() &&
9077 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9078 break;
9079 std::swap(LHS, RHS);
9080 }
Dan Gohman670e5392009-09-21 18:03:22 +00009081 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009082 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009083 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009084 // Converting this to a min would handle NaNs incorrectly.
9085 if (!UnsafeFPMath &&
9086 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9087 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009088 Opcode = X86ISD::FMIN;
9089 break;
9090 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009091 // Converting this to a min would handle both negative zeros and NaNs
9092 // incorrectly, but we can swap the operands to fix both.
9093 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009094 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009095 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009096 case ISD::SETGE:
9097 Opcode = X86ISD::FMIN;
9098 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009099
Dan Gohman670e5392009-09-21 18:03:22 +00009100 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009101 // Converting this to a max would handle NaNs incorrectly.
9102 if (!FiniteOnlyFPMath() &&
9103 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9104 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009105 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009106 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009107 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009108 // Converting this to a max would handle comparisons between positive
9109 // and negative zero incorrectly, and swapping the operands would
9110 // cause it to handle NaNs incorrectly.
9111 if (!UnsafeFPMath &&
9112 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9113 if (!FiniteOnlyFPMath() &&
9114 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9115 break;
9116 std::swap(LHS, RHS);
9117 }
Dan Gohman670e5392009-09-21 18:03:22 +00009118 Opcode = X86ISD::FMAX;
9119 break;
9120 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009121 // Converting this to a max would handle both negative zeros and NaNs
9122 // incorrectly, but we can swap the operands to fix both.
9123 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009124 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009125 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009126 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009127 Opcode = X86ISD::FMAX;
9128 break;
9129 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009130 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009131
Chris Lattner47b4ce82009-03-11 05:48:52 +00009132 if (Opcode)
9133 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009134 }
Eric Christopherfd179292009-08-27 18:07:15 +00009135
Chris Lattnerd1980a52009-03-12 06:52:53 +00009136 // If this is a select between two integer constants, try to do some
9137 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009138 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9139 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009140 // Don't do this for crazy integer types.
9141 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9142 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009143 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009144 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009145
Chris Lattnercee56e72009-03-13 05:53:31 +00009146 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009147 // Efficiently invertible.
9148 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9149 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9150 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9151 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009152 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009153 }
Eric Christopherfd179292009-08-27 18:07:15 +00009154
Chris Lattnerd1980a52009-03-12 06:52:53 +00009155 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009156 if (FalseC->getAPIntValue() == 0 &&
9157 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009158 if (NeedsCondInvert) // Invert the condition if needed.
9159 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9160 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009161
Chris Lattnerd1980a52009-03-12 06:52:53 +00009162 // Zero extend the condition if needed.
9163 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009164
Chris Lattnercee56e72009-03-13 05:53:31 +00009165 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009166 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009167 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009168 }
Eric Christopherfd179292009-08-27 18:07:15 +00009169
Chris Lattner97a29a52009-03-13 05:22:11 +00009170 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009171 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009172 if (NeedsCondInvert) // Invert the condition if needed.
9173 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9174 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009175
Chris Lattner97a29a52009-03-13 05:22:11 +00009176 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009177 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9178 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009179 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009180 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009181 }
Eric Christopherfd179292009-08-27 18:07:15 +00009182
Chris Lattnercee56e72009-03-13 05:53:31 +00009183 // Optimize cases that will turn into an LEA instruction. This requires
9184 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009185 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009186 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009187 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009188
Chris Lattnercee56e72009-03-13 05:53:31 +00009189 bool isFastMultiplier = false;
9190 if (Diff < 10) {
9191 switch ((unsigned char)Diff) {
9192 default: break;
9193 case 1: // result = add base, cond
9194 case 2: // result = lea base( , cond*2)
9195 case 3: // result = lea base(cond, cond*2)
9196 case 4: // result = lea base( , cond*4)
9197 case 5: // result = lea base(cond, cond*4)
9198 case 8: // result = lea base( , cond*8)
9199 case 9: // result = lea base(cond, cond*8)
9200 isFastMultiplier = true;
9201 break;
9202 }
9203 }
Eric Christopherfd179292009-08-27 18:07:15 +00009204
Chris Lattnercee56e72009-03-13 05:53:31 +00009205 if (isFastMultiplier) {
9206 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9207 if (NeedsCondInvert) // Invert the condition if needed.
9208 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9209 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009210
Chris Lattnercee56e72009-03-13 05:53:31 +00009211 // Zero extend the condition if needed.
9212 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9213 Cond);
9214 // Scale the condition by the difference.
9215 if (Diff != 1)
9216 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9217 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009218
Chris Lattnercee56e72009-03-13 05:53:31 +00009219 // Add the base if non-zero.
9220 if (FalseC->getAPIntValue() != 0)
9221 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9222 SDValue(FalseC, 0));
9223 return Cond;
9224 }
Eric Christopherfd179292009-08-27 18:07:15 +00009225 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009226 }
9227 }
Eric Christopherfd179292009-08-27 18:07:15 +00009228
Dan Gohman475871a2008-07-27 21:46:04 +00009229 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009230}
9231
Chris Lattnerd1980a52009-03-12 06:52:53 +00009232/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9233static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9234 TargetLowering::DAGCombinerInfo &DCI) {
9235 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009236
Chris Lattnerd1980a52009-03-12 06:52:53 +00009237 // If the flag operand isn't dead, don't touch this CMOV.
9238 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9239 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009240
Chris Lattnerd1980a52009-03-12 06:52:53 +00009241 // If this is a select between two integer constants, try to do some
9242 // optimizations. Note that the operands are ordered the opposite of SELECT
9243 // operands.
9244 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9245 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9246 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9247 // larger than FalseC (the false value).
9248 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009249
Chris Lattnerd1980a52009-03-12 06:52:53 +00009250 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9251 CC = X86::GetOppositeBranchCondition(CC);
9252 std::swap(TrueC, FalseC);
9253 }
Eric Christopherfd179292009-08-27 18:07:15 +00009254
Chris Lattnerd1980a52009-03-12 06:52:53 +00009255 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009256 // This is efficient for any integer data type (including i8/i16) and
9257 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009258 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9259 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009260 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9261 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009262
Chris Lattnerd1980a52009-03-12 06:52:53 +00009263 // Zero extend the condition if needed.
9264 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009265
Chris Lattnerd1980a52009-03-12 06:52:53 +00009266 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9267 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009268 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009269 if (N->getNumValues() == 2) // Dead flag value?
9270 return DCI.CombineTo(N, Cond, SDValue());
9271 return Cond;
9272 }
Eric Christopherfd179292009-08-27 18:07:15 +00009273
Chris Lattnercee56e72009-03-13 05:53:31 +00009274 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9275 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009276 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9277 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009278 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9279 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009280
Chris Lattner97a29a52009-03-13 05:22:11 +00009281 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009282 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9283 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009284 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9285 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009286
Chris Lattner97a29a52009-03-13 05:22:11 +00009287 if (N->getNumValues() == 2) // Dead flag value?
9288 return DCI.CombineTo(N, Cond, SDValue());
9289 return Cond;
9290 }
Eric Christopherfd179292009-08-27 18:07:15 +00009291
Chris Lattnercee56e72009-03-13 05:53:31 +00009292 // Optimize cases that will turn into an LEA instruction. This requires
9293 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009294 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009295 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009296 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009297
Chris Lattnercee56e72009-03-13 05:53:31 +00009298 bool isFastMultiplier = false;
9299 if (Diff < 10) {
9300 switch ((unsigned char)Diff) {
9301 default: break;
9302 case 1: // result = add base, cond
9303 case 2: // result = lea base( , cond*2)
9304 case 3: // result = lea base(cond, cond*2)
9305 case 4: // result = lea base( , cond*4)
9306 case 5: // result = lea base(cond, cond*4)
9307 case 8: // result = lea base( , cond*8)
9308 case 9: // result = lea base(cond, cond*8)
9309 isFastMultiplier = true;
9310 break;
9311 }
9312 }
Eric Christopherfd179292009-08-27 18:07:15 +00009313
Chris Lattnercee56e72009-03-13 05:53:31 +00009314 if (isFastMultiplier) {
9315 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9316 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009317 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9318 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009319 // Zero extend the condition if needed.
9320 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9321 Cond);
9322 // Scale the condition by the difference.
9323 if (Diff != 1)
9324 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9325 DAG.getConstant(Diff, Cond.getValueType()));
9326
9327 // Add the base if non-zero.
9328 if (FalseC->getAPIntValue() != 0)
9329 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9330 SDValue(FalseC, 0));
9331 if (N->getNumValues() == 2) // Dead flag value?
9332 return DCI.CombineTo(N, Cond, SDValue());
9333 return Cond;
9334 }
Eric Christopherfd179292009-08-27 18:07:15 +00009335 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009336 }
9337 }
9338 return SDValue();
9339}
9340
9341
Evan Cheng0b0cd912009-03-28 05:57:29 +00009342/// PerformMulCombine - Optimize a single multiply with constant into two
9343/// in order to implement it with two cheaper instructions, e.g.
9344/// LEA + SHL, LEA + LEA.
9345static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9346 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009347 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9348 return SDValue();
9349
Owen Andersone50ed302009-08-10 22:56:29 +00009350 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009351 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009352 return SDValue();
9353
9354 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9355 if (!C)
9356 return SDValue();
9357 uint64_t MulAmt = C->getZExtValue();
9358 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9359 return SDValue();
9360
9361 uint64_t MulAmt1 = 0;
9362 uint64_t MulAmt2 = 0;
9363 if ((MulAmt % 9) == 0) {
9364 MulAmt1 = 9;
9365 MulAmt2 = MulAmt / 9;
9366 } else if ((MulAmt % 5) == 0) {
9367 MulAmt1 = 5;
9368 MulAmt2 = MulAmt / 5;
9369 } else if ((MulAmt % 3) == 0) {
9370 MulAmt1 = 3;
9371 MulAmt2 = MulAmt / 3;
9372 }
9373 if (MulAmt2 &&
9374 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9375 DebugLoc DL = N->getDebugLoc();
9376
9377 if (isPowerOf2_64(MulAmt2) &&
9378 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9379 // If second multiplifer is pow2, issue it first. We want the multiply by
9380 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9381 // is an add.
9382 std::swap(MulAmt1, MulAmt2);
9383
9384 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009385 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009386 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009387 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009388 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009389 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009390 DAG.getConstant(MulAmt1, VT));
9391
Eric Christopherfd179292009-08-27 18:07:15 +00009392 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009393 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009394 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009395 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009396 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009397 DAG.getConstant(MulAmt2, VT));
9398
9399 // Do not add new nodes to DAG combiner worklist.
9400 DCI.CombineTo(N, NewMul, false);
9401 }
9402 return SDValue();
9403}
9404
Evan Chengad9c0a32009-12-15 00:53:42 +00009405static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9406 SDValue N0 = N->getOperand(0);
9407 SDValue N1 = N->getOperand(1);
9408 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9409 EVT VT = N0.getValueType();
9410
9411 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9412 // since the result of setcc_c is all zero's or all ones.
9413 if (N1C && N0.getOpcode() == ISD::AND &&
9414 N0.getOperand(1).getOpcode() == ISD::Constant) {
9415 SDValue N00 = N0.getOperand(0);
9416 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9417 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9418 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9419 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9420 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9421 APInt ShAmt = N1C->getAPIntValue();
9422 Mask = Mask.shl(ShAmt);
9423 if (Mask != 0)
9424 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9425 N00, DAG.getConstant(Mask, VT));
9426 }
9427 }
9428
9429 return SDValue();
9430}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009431
Nate Begeman740ab032009-01-26 00:52:55 +00009432/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9433/// when possible.
9434static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9435 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009436 EVT VT = N->getValueType(0);
9437 if (!VT.isVector() && VT.isInteger() &&
9438 N->getOpcode() == ISD::SHL)
9439 return PerformSHLCombine(N, DAG);
9440
Nate Begeman740ab032009-01-26 00:52:55 +00009441 // On X86 with SSE2 support, we can transform this to a vector shift if
9442 // all elements are shifted by the same amount. We can't do this in legalize
9443 // because the a constant vector is typically transformed to a constant pool
9444 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009445 if (!Subtarget->hasSSE2())
9446 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009447
Owen Anderson825b72b2009-08-11 20:47:22 +00009448 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009449 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009450
Mon P Wang3becd092009-01-28 08:12:05 +00009451 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009452 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009453 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009454 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009455 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9456 unsigned NumElts = VT.getVectorNumElements();
9457 unsigned i = 0;
9458 for (; i != NumElts; ++i) {
9459 SDValue Arg = ShAmtOp.getOperand(i);
9460 if (Arg.getOpcode() == ISD::UNDEF) continue;
9461 BaseShAmt = Arg;
9462 break;
9463 }
9464 for (; i != NumElts; ++i) {
9465 SDValue Arg = ShAmtOp.getOperand(i);
9466 if (Arg.getOpcode() == ISD::UNDEF) continue;
9467 if (Arg != BaseShAmt) {
9468 return SDValue();
9469 }
9470 }
9471 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009472 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009473 SDValue InVec = ShAmtOp.getOperand(0);
9474 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9475 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9476 unsigned i = 0;
9477 for (; i != NumElts; ++i) {
9478 SDValue Arg = InVec.getOperand(i);
9479 if (Arg.getOpcode() == ISD::UNDEF) continue;
9480 BaseShAmt = Arg;
9481 break;
9482 }
9483 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9484 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009485 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009486 if (C->getZExtValue() == SplatIdx)
9487 BaseShAmt = InVec.getOperand(1);
9488 }
9489 }
9490 if (BaseShAmt.getNode() == 0)
9491 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9492 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009493 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009494 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009495
Mon P Wangefa42202009-09-03 19:56:25 +00009496 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009497 if (EltVT.bitsGT(MVT::i32))
9498 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9499 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009500 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009501
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009502 // The shift amount is identical so we can do a vector shift.
9503 SDValue ValOp = N->getOperand(0);
9504 switch (N->getOpcode()) {
9505 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009506 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009507 break;
9508 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009509 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009512 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009513 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009514 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009515 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009516 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009517 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009518 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009520 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009521 break;
9522 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009523 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009524 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009526 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009528 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009530 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009531 break;
9532 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009534 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009535 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009536 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009538 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009539 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009540 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009541 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009542 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009544 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009545 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009546 }
9547 return SDValue();
9548}
9549
Evan Cheng760d1942010-01-04 21:22:48 +00009550static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9551 const X86Subtarget *Subtarget) {
9552 EVT VT = N->getValueType(0);
9553 if (VT != MVT::i64 || !Subtarget->is64Bit())
9554 return SDValue();
9555
9556 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9557 SDValue N0 = N->getOperand(0);
9558 SDValue N1 = N->getOperand(1);
9559 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9560 std::swap(N0, N1);
9561 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9562 return SDValue();
9563
9564 SDValue ShAmt0 = N0.getOperand(1);
9565 if (ShAmt0.getValueType() != MVT::i8)
9566 return SDValue();
9567 SDValue ShAmt1 = N1.getOperand(1);
9568 if (ShAmt1.getValueType() != MVT::i8)
9569 return SDValue();
9570 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9571 ShAmt0 = ShAmt0.getOperand(0);
9572 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9573 ShAmt1 = ShAmt1.getOperand(0);
9574
9575 DebugLoc DL = N->getDebugLoc();
9576 unsigned Opc = X86ISD::SHLD;
9577 SDValue Op0 = N0.getOperand(0);
9578 SDValue Op1 = N1.getOperand(0);
9579 if (ShAmt0.getOpcode() == ISD::SUB) {
9580 Opc = X86ISD::SHRD;
9581 std::swap(Op0, Op1);
9582 std::swap(ShAmt0, ShAmt1);
9583 }
9584
9585 if (ShAmt1.getOpcode() == ISD::SUB) {
9586 SDValue Sum = ShAmt1.getOperand(0);
9587 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9588 if (SumC->getSExtValue() == 64 &&
9589 ShAmt1.getOperand(1) == ShAmt0)
9590 return DAG.getNode(Opc, DL, VT,
9591 Op0, Op1,
9592 DAG.getNode(ISD::TRUNCATE, DL,
9593 MVT::i8, ShAmt0));
9594 }
9595 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9596 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9597 if (ShAmt0C &&
9598 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9599 return DAG.getNode(Opc, DL, VT,
9600 N0.getOperand(0), N1.getOperand(0),
9601 DAG.getNode(ISD::TRUNCATE, DL,
9602 MVT::i8, ShAmt0));
9603 }
9604
9605 return SDValue();
9606}
9607
Chris Lattner149a4e52008-02-22 02:09:43 +00009608/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009609static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009610 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009611 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9612 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009613 // A preferable solution to the general problem is to figure out the right
9614 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009615
9616 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009617 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009618 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009619 if (VT.getSizeInBits() != 64)
9620 return SDValue();
9621
Devang Patel578efa92009-06-05 21:57:13 +00009622 const Function *F = DAG.getMachineFunction().getFunction();
9623 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009624 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009625 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009626 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009627 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009628 isa<LoadSDNode>(St->getValue()) &&
9629 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9630 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009631 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009632 LoadSDNode *Ld = 0;
9633 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009634 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009635 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009636 // Must be a store of a load. We currently handle two cases: the load
9637 // is a direct child, and it's under an intervening TokenFactor. It is
9638 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009639 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009640 Ld = cast<LoadSDNode>(St->getChain());
9641 else if (St->getValue().hasOneUse() &&
9642 ChainVal->getOpcode() == ISD::TokenFactor) {
9643 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009644 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009645 TokenFactorIndex = i;
9646 Ld = cast<LoadSDNode>(St->getValue());
9647 } else
9648 Ops.push_back(ChainVal->getOperand(i));
9649 }
9650 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009651
Evan Cheng536e6672009-03-12 05:59:15 +00009652 if (!Ld || !ISD::isNormalLoad(Ld))
9653 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009654
Evan Cheng536e6672009-03-12 05:59:15 +00009655 // If this is not the MMX case, i.e. we are just turning i64 load/store
9656 // into f64 load/store, avoid the transformation if there are multiple
9657 // uses of the loaded value.
9658 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9659 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009660
Evan Cheng536e6672009-03-12 05:59:15 +00009661 DebugLoc LdDL = Ld->getDebugLoc();
9662 DebugLoc StDL = N->getDebugLoc();
9663 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9664 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9665 // pair instead.
9666 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009667 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009668 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9669 Ld->getBasePtr(), Ld->getSrcValue(),
9670 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009671 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009672 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009673 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009674 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009675 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009676 Ops.size());
9677 }
Evan Cheng536e6672009-03-12 05:59:15 +00009678 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009679 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009680 St->isVolatile(), St->isNonTemporal(),
9681 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009682 }
Evan Cheng536e6672009-03-12 05:59:15 +00009683
9684 // Otherwise, lower to two pairs of 32-bit loads / stores.
9685 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9687 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009688
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009690 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009691 Ld->isVolatile(), Ld->isNonTemporal(),
9692 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009693 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009694 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009695 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009696 MinAlign(Ld->getAlignment(), 4));
9697
9698 SDValue NewChain = LoLd.getValue(1);
9699 if (TokenFactorIndex != -1) {
9700 Ops.push_back(LoLd);
9701 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009702 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009703 Ops.size());
9704 }
9705
9706 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9708 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009709
9710 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9711 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009712 St->isVolatile(), St->isNonTemporal(),
9713 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009714 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9715 St->getSrcValue(),
9716 St->getSrcValueOffset() + 4,
9717 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009718 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009719 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009720 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009721 }
Dan Gohman475871a2008-07-27 21:46:04 +00009722 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009723}
9724
Chris Lattner6cf73262008-01-25 06:14:17 +00009725/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9726/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009727static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009728 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9729 // F[X]OR(0.0, x) -> x
9730 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009731 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9732 if (C->getValueAPF().isPosZero())
9733 return N->getOperand(1);
9734 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9735 if (C->getValueAPF().isPosZero())
9736 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009737 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009738}
9739
9740/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009741static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009742 // FAND(0.0, x) -> 0.0
9743 // FAND(x, 0.0) -> 0.0
9744 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9745 if (C->getValueAPF().isPosZero())
9746 return N->getOperand(0);
9747 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9748 if (C->getValueAPF().isPosZero())
9749 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009750 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009751}
9752
Dan Gohmane5af2d32009-01-29 01:59:02 +00009753static SDValue PerformBTCombine(SDNode *N,
9754 SelectionDAG &DAG,
9755 TargetLowering::DAGCombinerInfo &DCI) {
9756 // BT ignores high bits in the bit index operand.
9757 SDValue Op1 = N->getOperand(1);
9758 if (Op1.hasOneUse()) {
9759 unsigned BitWidth = Op1.getValueSizeInBits();
9760 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9761 APInt KnownZero, KnownOne;
9762 TargetLowering::TargetLoweringOpt TLO(DAG);
9763 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9764 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9765 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9766 DCI.CommitTargetLoweringOpt(TLO);
9767 }
9768 return SDValue();
9769}
Chris Lattner83e6c992006-10-04 06:57:07 +00009770
Eli Friedman7a5e5552009-06-07 06:52:44 +00009771static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9772 SDValue Op = N->getOperand(0);
9773 if (Op.getOpcode() == ISD::BIT_CONVERT)
9774 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009775 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009776 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009777 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009778 OpVT.getVectorElementType().getSizeInBits()) {
9779 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9780 }
9781 return SDValue();
9782}
9783
Owen Anderson99177002009-06-29 18:04:45 +00009784// On X86 and X86-64, atomic operations are lowered to locked instructions.
9785// Locked instructions, in turn, have implicit fence semantics (all memory
9786// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009787// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009788// fence-atomic-fence.
9789static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9790 SDValue atomic = N->getOperand(0);
9791 switch (atomic.getOpcode()) {
9792 case ISD::ATOMIC_CMP_SWAP:
9793 case ISD::ATOMIC_SWAP:
9794 case ISD::ATOMIC_LOAD_ADD:
9795 case ISD::ATOMIC_LOAD_SUB:
9796 case ISD::ATOMIC_LOAD_AND:
9797 case ISD::ATOMIC_LOAD_OR:
9798 case ISD::ATOMIC_LOAD_XOR:
9799 case ISD::ATOMIC_LOAD_NAND:
9800 case ISD::ATOMIC_LOAD_MIN:
9801 case ISD::ATOMIC_LOAD_MAX:
9802 case ISD::ATOMIC_LOAD_UMIN:
9803 case ISD::ATOMIC_LOAD_UMAX:
9804 break;
9805 default:
9806 return SDValue();
9807 }
Eric Christopherfd179292009-08-27 18:07:15 +00009808
Owen Anderson99177002009-06-29 18:04:45 +00009809 SDValue fence = atomic.getOperand(0);
9810 if (fence.getOpcode() != ISD::MEMBARRIER)
9811 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009812
Owen Anderson99177002009-06-29 18:04:45 +00009813 switch (atomic.getOpcode()) {
9814 case ISD::ATOMIC_CMP_SWAP:
9815 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9816 atomic.getOperand(1), atomic.getOperand(2),
9817 atomic.getOperand(3));
9818 case ISD::ATOMIC_SWAP:
9819 case ISD::ATOMIC_LOAD_ADD:
9820 case ISD::ATOMIC_LOAD_SUB:
9821 case ISD::ATOMIC_LOAD_AND:
9822 case ISD::ATOMIC_LOAD_OR:
9823 case ISD::ATOMIC_LOAD_XOR:
9824 case ISD::ATOMIC_LOAD_NAND:
9825 case ISD::ATOMIC_LOAD_MIN:
9826 case ISD::ATOMIC_LOAD_MAX:
9827 case ISD::ATOMIC_LOAD_UMIN:
9828 case ISD::ATOMIC_LOAD_UMAX:
9829 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9830 atomic.getOperand(1), atomic.getOperand(2));
9831 default:
9832 return SDValue();
9833 }
9834}
9835
Evan Cheng2e489c42009-12-16 00:53:11 +00009836static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9837 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9838 // (and (i32 x86isd::setcc_carry), 1)
9839 // This eliminates the zext. This transformation is necessary because
9840 // ISD::SETCC is always legalized to i8.
9841 DebugLoc dl = N->getDebugLoc();
9842 SDValue N0 = N->getOperand(0);
9843 EVT VT = N->getValueType(0);
9844 if (N0.getOpcode() == ISD::AND &&
9845 N0.hasOneUse() &&
9846 N0.getOperand(0).hasOneUse()) {
9847 SDValue N00 = N0.getOperand(0);
9848 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9849 return SDValue();
9850 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9851 if (!C || C->getZExtValue() != 1)
9852 return SDValue();
9853 return DAG.getNode(ISD::AND, dl, VT,
9854 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9855 N00.getOperand(0), N00.getOperand(1)),
9856 DAG.getConstant(1, VT));
9857 }
9858
9859 return SDValue();
9860}
9861
Dan Gohman475871a2008-07-27 21:46:04 +00009862SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009863 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009864 SelectionDAG &DAG = DCI.DAG;
9865 switch (N->getOpcode()) {
9866 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009867 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009868 case ISD::EXTRACT_VECTOR_ELT:
9869 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009870 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009871 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009872 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009873 case ISD::SHL:
9874 case ISD::SRA:
9875 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009876 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009877 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009878 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009879 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9880 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009881 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009882 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009883 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009884 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009885 }
9886
Dan Gohman475871a2008-07-27 21:46:04 +00009887 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009888}
9889
Evan Cheng60c07e12006-07-05 22:17:51 +00009890//===----------------------------------------------------------------------===//
9891// X86 Inline Assembly Support
9892//===----------------------------------------------------------------------===//
9893
Chris Lattnerb8105652009-07-20 17:51:36 +00009894static bool LowerToBSwap(CallInst *CI) {
9895 // FIXME: this should verify that we are targetting a 486 or better. If not,
9896 // we will turn this bswap into something that will be lowered to logical ops
9897 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9898 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009899
Chris Lattnerb8105652009-07-20 17:51:36 +00009900 // Verify this is a simple bswap.
9901 if (CI->getNumOperands() != 2 ||
9902 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009903 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009904 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009905
Chris Lattnerb8105652009-07-20 17:51:36 +00009906 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9907 if (!Ty || Ty->getBitWidth() % 16 != 0)
9908 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009909
Chris Lattnerb8105652009-07-20 17:51:36 +00009910 // Okay, we can do this xform, do so now.
9911 const Type *Tys[] = { Ty };
9912 Module *M = CI->getParent()->getParent()->getParent();
9913 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009914
Chris Lattnerb8105652009-07-20 17:51:36 +00009915 Value *Op = CI->getOperand(1);
9916 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009917
Chris Lattnerb8105652009-07-20 17:51:36 +00009918 CI->replaceAllUsesWith(Op);
9919 CI->eraseFromParent();
9920 return true;
9921}
9922
9923bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9924 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9925 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9926
9927 std::string AsmStr = IA->getAsmString();
9928
9929 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009930 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009931 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9932
9933 switch (AsmPieces.size()) {
9934 default: return false;
9935 case 1:
9936 AsmStr = AsmPieces[0];
9937 AsmPieces.clear();
9938 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9939
9940 // bswap $0
9941 if (AsmPieces.size() == 2 &&
9942 (AsmPieces[0] == "bswap" ||
9943 AsmPieces[0] == "bswapq" ||
9944 AsmPieces[0] == "bswapl") &&
9945 (AsmPieces[1] == "$0" ||
9946 AsmPieces[1] == "${0:q}")) {
9947 // No need to check constraints, nothing other than the equivalent of
9948 // "=r,0" would be valid here.
9949 return LowerToBSwap(CI);
9950 }
9951 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009952 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009953 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009954 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009955 AsmPieces[1] == "$$8," &&
9956 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009957 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9958 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009959 const std::string &Constraints = IA->getConstraintString();
9960 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009961 std::sort(AsmPieces.begin(), AsmPieces.end());
9962 if (AsmPieces.size() == 4 &&
9963 AsmPieces[0] == "~{cc}" &&
9964 AsmPieces[1] == "~{dirflag}" &&
9965 AsmPieces[2] == "~{flags}" &&
9966 AsmPieces[3] == "~{fpsr}") {
9967 return LowerToBSwap(CI);
9968 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009969 }
9970 break;
9971 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009972 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009973 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009974 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9975 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9976 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009977 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009978 SplitString(AsmPieces[0], Words, " \t");
9979 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9980 Words.clear();
9981 SplitString(AsmPieces[1], Words, " \t");
9982 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9983 Words.clear();
9984 SplitString(AsmPieces[2], Words, " \t,");
9985 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9986 Words[2] == "%edx") {
9987 return LowerToBSwap(CI);
9988 }
9989 }
9990 }
9991 }
9992 break;
9993 }
9994 return false;
9995}
9996
9997
9998
Chris Lattnerf4dff842006-07-11 02:54:03 +00009999/// getConstraintType - Given a constraint letter, return the type of
10000/// constraint it is for this target.
10001X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010002X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10003 if (Constraint.size() == 1) {
10004 switch (Constraint[0]) {
10005 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010006 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010007 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010008 case 'r':
10009 case 'R':
10010 case 'l':
10011 case 'q':
10012 case 'Q':
10013 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010014 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010015 case 'Y':
10016 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010017 case 'e':
10018 case 'Z':
10019 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010020 default:
10021 break;
10022 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010023 }
Chris Lattner4234f572007-03-25 02:14:49 +000010024 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010025}
10026
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010027/// LowerXConstraint - try to replace an X constraint, which matches anything,
10028/// with another that has more specific requirements based on the type of the
10029/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010030const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010031LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010032 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10033 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010034 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010035 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010036 return "Y";
10037 if (Subtarget->hasSSE1())
10038 return "x";
10039 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010040
Chris Lattner5e764232008-04-26 23:02:14 +000010041 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010042}
10043
Chris Lattner48884cd2007-08-25 00:47:38 +000010044/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10045/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010046void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010047 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010048 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010049 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010050 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010051 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010052
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010053 switch (Constraint) {
10054 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010055 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010056 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010057 if (C->getZExtValue() <= 31) {
10058 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010059 break;
10060 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010061 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010062 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010063 case 'J':
10064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010065 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010066 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10067 break;
10068 }
10069 }
10070 return;
10071 case 'K':
10072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010073 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010074 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10075 break;
10076 }
10077 }
10078 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010079 case 'N':
10080 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010081 if (C->getZExtValue() <= 255) {
10082 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010083 break;
10084 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010085 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010086 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010087 case 'e': {
10088 // 32-bit signed value
10089 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10090 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010091 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10092 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010093 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010094 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010095 break;
10096 }
10097 // FIXME gcc accepts some relocatable values here too, but only in certain
10098 // memory models; it's complicated.
10099 }
10100 return;
10101 }
10102 case 'Z': {
10103 // 32-bit unsigned value
10104 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10105 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010106 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10107 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010108 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10109 break;
10110 }
10111 }
10112 // FIXME gcc accepts some relocatable values here too, but only in certain
10113 // memory models; it's complicated.
10114 return;
10115 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010116 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010117 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010118 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010119 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010120 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010121 break;
10122 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010123
Chris Lattnerdc43a882007-05-03 16:52:29 +000010124 // If we are in non-pic codegen mode, we allow the address of a global (with
10125 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010126 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010127 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010128
Chris Lattner49921962009-05-08 18:23:14 +000010129 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10130 while (1) {
10131 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10132 Offset += GA->getOffset();
10133 break;
10134 } else if (Op.getOpcode() == ISD::ADD) {
10135 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10136 Offset += C->getZExtValue();
10137 Op = Op.getOperand(0);
10138 continue;
10139 }
10140 } else if (Op.getOpcode() == ISD::SUB) {
10141 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10142 Offset += -C->getZExtValue();
10143 Op = Op.getOperand(0);
10144 continue;
10145 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010146 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010147
Chris Lattner49921962009-05-08 18:23:14 +000010148 // Otherwise, this isn't something we can handle, reject it.
10149 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010150 }
Eric Christopherfd179292009-08-27 18:07:15 +000010151
Chris Lattner36c25012009-07-10 07:34:39 +000010152 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010153 // If we require an extra load to get this address, as in PIC mode, we
10154 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010155 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10156 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010157 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010158
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010159 if (hasMemory)
10160 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10161 else
10162 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010163 Result = Op;
10164 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010165 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010166 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010167
Gabor Greifba36cb52008-08-28 21:40:38 +000010168 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010169 Ops.push_back(Result);
10170 return;
10171 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010172 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10173 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010174}
10175
Chris Lattner259e97c2006-01-31 19:43:35 +000010176std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010177getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010178 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010179 if (Constraint.size() == 1) {
10180 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010181 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010182 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010183 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10184 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010185 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010186 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10187 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10188 X86::R10D,X86::R11D,X86::R12D,
10189 X86::R13D,X86::R14D,X86::R15D,
10190 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010191 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010192 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10193 X86::SI, X86::DI, X86::R8W,X86::R9W,
10194 X86::R10W,X86::R11W,X86::R12W,
10195 X86::R13W,X86::R14W,X86::R15W,
10196 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010197 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010198 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10199 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10200 X86::R10B,X86::R11B,X86::R12B,
10201 X86::R13B,X86::R14B,X86::R15B,
10202 X86::BPL, X86::SPL, 0);
10203
Owen Anderson825b72b2009-08-11 20:47:22 +000010204 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010205 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10206 X86::RSI, X86::RDI, X86::R8, X86::R9,
10207 X86::R10, X86::R11, X86::R12,
10208 X86::R13, X86::R14, X86::R15,
10209 X86::RBP, X86::RSP, 0);
10210
10211 break;
10212 }
Eric Christopherfd179292009-08-27 18:07:15 +000010213 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010214 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010215 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010216 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010217 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010218 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010219 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010220 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010221 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010222 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10223 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010224 }
10225 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010226
Chris Lattner1efa40f2006-02-22 00:56:39 +000010227 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010228}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010229
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010230std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010231X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010232 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010233 // First, see if this is a constraint that directly corresponds to an LLVM
10234 // register class.
10235 if (Constraint.size() == 1) {
10236 // GCC Constraint Letters
10237 switch (Constraint[0]) {
10238 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010239 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010240 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010241 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010242 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010243 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010244 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010245 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010246 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010247 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010248 case 'R': // LEGACY_REGS
10249 if (VT == MVT::i8)
10250 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10251 if (VT == MVT::i16)
10252 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10253 if (VT == MVT::i32 || !Subtarget->is64Bit())
10254 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10255 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010256 case 'f': // FP Stack registers.
10257 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10258 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010259 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010260 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010261 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010262 return std::make_pair(0U, X86::RFP64RegisterClass);
10263 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010264 case 'y': // MMX_REGS if MMX allowed.
10265 if (!Subtarget->hasMMX()) break;
10266 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010267 case 'Y': // SSE_REGS if SSE2 allowed
10268 if (!Subtarget->hasSSE2()) break;
10269 // FALL THROUGH.
10270 case 'x': // SSE_REGS if SSE1 allowed
10271 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010272
Owen Anderson825b72b2009-08-11 20:47:22 +000010273 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010274 default: break;
10275 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010276 case MVT::f32:
10277 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010278 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010279 case MVT::f64:
10280 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010281 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010282 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010283 case MVT::v16i8:
10284 case MVT::v8i16:
10285 case MVT::v4i32:
10286 case MVT::v2i64:
10287 case MVT::v4f32:
10288 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010289 return std::make_pair(0U, X86::VR128RegisterClass);
10290 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010291 break;
10292 }
10293 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010294
Chris Lattnerf76d1802006-07-31 23:26:50 +000010295 // Use the default implementation in TargetLowering to convert the register
10296 // constraint into a member of a register class.
10297 std::pair<unsigned, const TargetRegisterClass*> Res;
10298 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010299
10300 // Not found as a standard register?
10301 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010302 // Map st(0) -> st(7) -> ST0
10303 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10304 tolower(Constraint[1]) == 's' &&
10305 tolower(Constraint[2]) == 't' &&
10306 Constraint[3] == '(' &&
10307 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10308 Constraint[5] == ')' &&
10309 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010310
Chris Lattner56d77c72009-09-13 22:41:48 +000010311 Res.first = X86::ST0+Constraint[4]-'0';
10312 Res.second = X86::RFP80RegisterClass;
10313 return Res;
10314 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010315
Chris Lattner56d77c72009-09-13 22:41:48 +000010316 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010317 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010318 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010319 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010320 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010321 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010322
10323 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010324 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010325 Res.first = X86::EFLAGS;
10326 Res.second = X86::CCRRegisterClass;
10327 return Res;
10328 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010329
Dale Johannesen330169f2008-11-13 21:52:36 +000010330 // 'A' means EAX + EDX.
10331 if (Constraint == "A") {
10332 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010333 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010334 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010335 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010336 return Res;
10337 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010338
Chris Lattnerf76d1802006-07-31 23:26:50 +000010339 // Otherwise, check to see if this is a register class of the wrong value
10340 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10341 // turn into {ax},{dx}.
10342 if (Res.second->hasType(VT))
10343 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010344
Chris Lattnerf76d1802006-07-31 23:26:50 +000010345 // All of the single-register GCC register classes map their values onto
10346 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10347 // really want an 8-bit or 32-bit register, map to the appropriate register
10348 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010349 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010350 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010351 unsigned DestReg = 0;
10352 switch (Res.first) {
10353 default: break;
10354 case X86::AX: DestReg = X86::AL; break;
10355 case X86::DX: DestReg = X86::DL; break;
10356 case X86::CX: DestReg = X86::CL; break;
10357 case X86::BX: DestReg = X86::BL; break;
10358 }
10359 if (DestReg) {
10360 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010361 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010362 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010363 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010364 unsigned DestReg = 0;
10365 switch (Res.first) {
10366 default: break;
10367 case X86::AX: DestReg = X86::EAX; break;
10368 case X86::DX: DestReg = X86::EDX; break;
10369 case X86::CX: DestReg = X86::ECX; break;
10370 case X86::BX: DestReg = X86::EBX; break;
10371 case X86::SI: DestReg = X86::ESI; break;
10372 case X86::DI: DestReg = X86::EDI; break;
10373 case X86::BP: DestReg = X86::EBP; break;
10374 case X86::SP: DestReg = X86::ESP; break;
10375 }
10376 if (DestReg) {
10377 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010378 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010379 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010380 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010381 unsigned DestReg = 0;
10382 switch (Res.first) {
10383 default: break;
10384 case X86::AX: DestReg = X86::RAX; break;
10385 case X86::DX: DestReg = X86::RDX; break;
10386 case X86::CX: DestReg = X86::RCX; break;
10387 case X86::BX: DestReg = X86::RBX; break;
10388 case X86::SI: DestReg = X86::RSI; break;
10389 case X86::DI: DestReg = X86::RDI; break;
10390 case X86::BP: DestReg = X86::RBP; break;
10391 case X86::SP: DestReg = X86::RSP; break;
10392 }
10393 if (DestReg) {
10394 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010395 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010396 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010397 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010398 } else if (Res.second == X86::FR32RegisterClass ||
10399 Res.second == X86::FR64RegisterClass ||
10400 Res.second == X86::VR128RegisterClass) {
10401 // Handle references to XMM physical registers that got mapped into the
10402 // wrong class. This can happen with constraints like {xmm0} where the
10403 // target independent register mapper will just pick the first match it can
10404 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010405 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010406 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010407 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010408 Res.second = X86::FR64RegisterClass;
10409 else if (X86::VR128RegisterClass->hasType(VT))
10410 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010411 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010412
Chris Lattnerf76d1802006-07-31 23:26:50 +000010413 return Res;
10414}