blob: bfa4df924882836bc2b271f45e9daa19eda45b32 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Scott Michelfdc40a02009-02-17 22:15:04 +000054static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000055cl::desc("enable preincrement load/store generation on PPC (experimental)"),
56 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Chris Lattnerf0144122009-07-28 03:13:23 +000058static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
59 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000060 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000061
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000062 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000063}
64
Chris Lattner331d1bc2006-11-02 01:44:04 +000065PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000066 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000067
Nate Begeman405e3ec2005-10-21 00:02:42 +000068 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000069
Chris Lattnerd145a612005-09-27 22:18:25 +000070 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 setUseUnderscoreSetJmp(true);
72 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000073
Chris Lattner749dc722010-10-10 18:34:00 +000074 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
75 // arguments are at least 4/8 bytes aligned.
76 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000079 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
80 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
81 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Evan Chengc5484282006-10-04 00:56:09 +000083 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000084 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
85 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000086
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000088
Chris Lattner94e509c2006-11-10 23:58:45 +000089 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000100
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000101 // This is used in the ppcf128->int sequence. Note it has different semantics
102 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000104
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000105 // We do not currently implment this libm ops for PowerPC.
106 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
107 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
111
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::SREM, MVT::i32, Expand);
114 setOperationAction(ISD::UREM, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i64, Expand);
116 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000117
118 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
120 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
121 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
123 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
124 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000127
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000128 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f64, Expand);
130 setOperationAction(ISD::FCOS , MVT::f64, Expand);
131 setOperationAction(ISD::FREM , MVT::f64, Expand);
132 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::FSIN , MVT::f32, Expand);
135 setOperationAction(ISD::FCOS , MVT::f32, Expand);
136 setOperationAction(ISD::FREM , MVT::f32, Expand);
137 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000138 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000139
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000142 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000143 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
145 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
149 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000150
Nate Begemand88fc032006-01-14 03:14:10 +0000151 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
153 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
154 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000155 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
156 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
158 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
159 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000160 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
161 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000162
Nate Begeman35ef9132006-01-11 21:21:00 +0000163 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
165 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000167 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT, MVT::i32, Expand);
169 setOperationAction(ISD::SELECT, MVT::i64, Expand);
170 setOperationAction(ISD::SELECT, MVT::f32, Expand);
171 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000173 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000176
Nate Begeman750ac1b2006-02-01 07:19:44 +0000177 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000179
Nate Begeman81e80972006-03-17 01:40:33 +0000180 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000184
Chris Lattnerf7605322005-08-31 21:09:52 +0000185 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000187
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000188 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
190 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
193 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
194 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
195 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000196
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000197 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000199
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
201 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204
205
206 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000207 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
209 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000210 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
212 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
214 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000215 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
217 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Nate Begeman1db3c922008-08-11 17:36:31 +0000219 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000221
222 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000223 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
224 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000225
Nate Begemanacc398c2006-01-25 18:21:52 +0000226 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Hal Finkel179a4dd2012-03-24 03:53:55 +0000229 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
230 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
231 // VAARG always uses double-word chunks, so promote anything smaller.
232 setOperationAction(ISD::VAARG, MVT::i1, Promote);
233 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
234 setOperationAction(ISD::VAARG, MVT::i8, Promote);
235 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
236 setOperationAction(ISD::VAARG, MVT::i16, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i32, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::Other, Expand);
241 } else {
242 // VAARG is custom lowered with the 32-bit SVR4 ABI.
243 setOperationAction(ISD::VAARG, MVT::Other, Custom);
244 setOperationAction(ISD::VAARG, MVT::i64, Custom);
245 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000246 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000249 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
251 setOperationAction(ISD::VAEND , MVT::Other, Expand);
252 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
253 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
255 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000256
Chris Lattner6d92cad2006-03-26 10:06:40 +0000257 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Dale Johannesen53e4e442008-11-07 22:54:33 +0000260 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
262 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
263 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
264 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
265 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Chris Lattnera7a58542006-06-16 17:34:12 +0000274 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
277 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
278 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
279 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000280 // This is just the low 32 bits of a (signed) fp->i64 conversion.
281 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Chris Lattner7fbcef72006-03-24 07:53:47 +0000284 // FIXME: disable this lowered code. This generates 64-bit register values,
285 // and we don't model the fact that the top part is clobbered by calls. We
286 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000288 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000289 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000291 }
292
Chris Lattnera7a58542006-06-16 17:34:12 +0000293 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000294 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000296 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000298 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
300 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
301 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000302 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000303 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
305 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
306 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000307 }
Evan Chengd30bf012006-03-01 01:11:20 +0000308
Nate Begeman425a9692005-11-29 08:17:20 +0000309 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000310 // First set operation action for all vector types to expand. Then we
311 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
313 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
314 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000315
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000316 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::ADD , VT, Legal);
318 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000319
Chris Lattner7ff7e672006-04-04 17:25:31 +0000320 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000323
324 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000338 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::MUL , VT, Expand);
340 setOperationAction(ISD::SDIV, VT, Expand);
341 setOperationAction(ISD::SREM, VT, Expand);
342 setOperationAction(ISD::UDIV, VT, Expand);
343 setOperationAction(ISD::UREM, VT, Expand);
344 setOperationAction(ISD::FDIV, VT, Expand);
345 setOperationAction(ISD::FNEG, VT, Expand);
346 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
347 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
348 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
349 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
350 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
351 setOperationAction(ISD::UDIVREM, VT, Expand);
352 setOperationAction(ISD::SDIVREM, VT, Expand);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
354 setOperationAction(ISD::FPOW, VT, Expand);
355 setOperationAction(ISD::CTPOP, VT, Expand);
356 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000357 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000358 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000359 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000360 }
361
Chris Lattner7ff7e672006-04-04 17:25:31 +0000362 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
363 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::AND , MVT::v4i32, Legal);
367 setOperationAction(ISD::OR , MVT::v4i32, Legal);
368 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
369 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
370 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
371 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000372
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
374 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
375 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
376 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
379 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
380 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
381 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
384 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
387 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
388 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
389 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000390 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Eli Friedman4db5aca2011-08-29 18:23:02 +0000392 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
393 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
394
Duncan Sands03228082008-11-23 15:47:28 +0000395 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000396 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000397
Jim Laskey2ad9f172007-02-22 14:56:36 +0000398 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000399 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000400 setExceptionPointerRegister(PPC::X3);
401 setExceptionSelectorRegister(PPC::X4);
402 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000403 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000404 setExceptionPointerRegister(PPC::R3);
405 setExceptionSelectorRegister(PPC::R4);
406 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000408 // We have target-specific dag combine patterns for the following nodes:
409 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000410 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000411 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000412 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000413
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000414 // Darwin long double math library functions have $LDBL128 appended.
415 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000416 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000417 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
418 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000419 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
420 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000421 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
422 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
423 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
424 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
425 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000426 }
427
Hal Finkelc6129162011-10-17 18:53:03 +0000428 setMinFunctionAlignment(2);
429 if (PPCSubTarget.isDarwin())
430 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000431
Eli Friedman26689ac2011-08-03 21:06:02 +0000432 setInsertFencesForAtomic(true);
433
Hal Finkel768c65f2011-11-22 16:21:04 +0000434 setSchedulingPreference(Sched::Hybrid);
435
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000436 computeRegisterProperties();
437}
438
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000439/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
440/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000441unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000442 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000443 // Darwin passes everything on 4 byte boundary.
444 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
445 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000446 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000447 return 4;
448}
449
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000450const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
451 switch (Opcode) {
452 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000453 case PPCISD::FSEL: return "PPCISD::FSEL";
454 case PPCISD::FCFID: return "PPCISD::FCFID";
455 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
456 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
457 case PPCISD::STFIWX: return "PPCISD::STFIWX";
458 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
459 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
460 case PPCISD::VPERM: return "PPCISD::VPERM";
461 case PPCISD::Hi: return "PPCISD::Hi";
462 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000463 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000464 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
465 case PPCISD::LOAD: return "PPCISD::LOAD";
466 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000467 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
468 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
469 case PPCISD::SRL: return "PPCISD::SRL";
470 case PPCISD::SRA: return "PPCISD::SRA";
471 case PPCISD::SHL: return "PPCISD::SHL";
472 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
473 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000474 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
475 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000476 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000477 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000478 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
479 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000480 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
481 case PPCISD::MFCR: return "PPCISD::MFCR";
482 case PPCISD::VCMP: return "PPCISD::VCMP";
483 case PPCISD::VCMPo: return "PPCISD::VCMPo";
484 case PPCISD::LBRX: return "PPCISD::LBRX";
485 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000486 case PPCISD::LARX: return "PPCISD::LARX";
487 case PPCISD::STCX: return "PPCISD::STCX";
488 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
489 case PPCISD::MFFS: return "PPCISD::MFFS";
490 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
491 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
492 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
493 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000494 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000495 }
496}
497
Duncan Sands28b77e92011-09-06 19:07:46 +0000498EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000500}
501
Chris Lattner1a635d62006-04-14 06:01:58 +0000502//===----------------------------------------------------------------------===//
503// Node matching predicates, for use by the tblgen matching code.
504//===----------------------------------------------------------------------===//
505
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000506/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000507static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000508 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000509 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000510 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000511 // Maybe this has already been legalized into the constant pool?
512 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000513 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000514 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000515 }
516 return false;
517}
518
Chris Lattnerddb739e2006-04-06 17:23:16 +0000519/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
520/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000521static bool isConstantOrUndef(int Op, int Val) {
522 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000523}
524
525/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
526/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000527bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000528 if (!isUnary) {
529 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000530 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000531 return false;
532 } else {
533 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000534 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
535 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000536 return false;
537 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000538 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000539}
540
541/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
542/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000543bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000544 if (!isUnary) {
545 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
547 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000548 return false;
549 } else {
550 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000551 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
552 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
553 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
554 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000555 return false;
556 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000557 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000558}
559
Chris Lattnercaad1632006-04-06 22:02:42 +0000560/// isVMerge - Common function, used to match vmrg* shuffles.
561///
Nate Begeman9008ca62009-04-27 18:41:29 +0000562static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000563 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000565 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000566 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
567 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000568
Chris Lattner116cc482006-04-06 21:11:54 +0000569 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
570 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000571 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000572 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000573 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000574 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000575 return false;
576 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000577 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000578}
579
580/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
581/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000582bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000584 if (!isUnary)
585 return isVMerge(N, UnitSize, 8, 24);
586 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000587}
588
589/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
590/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000591bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000593 if (!isUnary)
594 return isVMerge(N, UnitSize, 0, 16);
595 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000596}
597
598
Chris Lattnerd0608e12006-04-06 18:26:28 +0000599/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
600/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000601int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000603 "PPC only supports shuffles by bytes!");
604
605 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000606
Chris Lattnerd0608e12006-04-06 18:26:28 +0000607 // Find the first non-undef value in the shuffle mask.
608 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000609 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000610 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000611
Chris Lattnerd0608e12006-04-06 18:26:28 +0000612 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000613
Nate Begeman9008ca62009-04-27 18:41:29 +0000614 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000615 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000616 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000617 if (ShiftAmt < i) return -1;
618 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000619
Chris Lattnerf24380e2006-04-06 22:28:36 +0000620 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000622 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000624 return -1;
625 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000627 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000629 return -1;
630 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000631 return ShiftAmt;
632}
Chris Lattneref819f82006-03-20 06:33:01 +0000633
634/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
635/// specifies a splat of a single element that is suitable for input to
636/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000637bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000639 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000640
Chris Lattner88a99ef2006-03-20 06:37:44 +0000641 // This is a splat operation if each element of the permute is the same, and
642 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000644
Nate Begeman9008ca62009-04-27 18:41:29 +0000645 // FIXME: Handle UNDEF elements too!
646 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000647 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000648
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 // Check that the indices are consecutive, in the case of a multi-byte element
650 // splatted with a v16i8 mask.
651 for (unsigned i = 1; i != EltSize; ++i)
652 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000653 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000654
Chris Lattner7ff7e672006-04-04 17:25:31 +0000655 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000657 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000659 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000660 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000661 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000662}
663
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000664/// isAllNegativeZeroVector - Returns true if all elements of build_vector
665/// are -0.0.
666bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000667 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
668
669 APInt APVal, APUndef;
670 unsigned BitSize;
671 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000672
Dale Johannesen1e608812009-11-13 01:45:18 +0000673 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000675 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000676
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000677 return false;
678}
679
Chris Lattneref819f82006-03-20 06:33:01 +0000680/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
681/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000682unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000683 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
684 assert(isSplatShuffleMask(SVOp, EltSize));
685 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000686}
687
Chris Lattnere87192a2006-04-12 17:37:20 +0000688/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000689/// by using a vspltis[bhw] instruction of the specified element size, return
690/// the constant being splatted. The ByteSize field indicates the number of
691/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000692SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
693 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000694
695 // If ByteSize of the splat is bigger than the element size of the
696 // build_vector, then we have a case where we are checking for a splat where
697 // multiple elements of the buildvector are folded together into a single
698 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
699 unsigned EltSize = 16/N->getNumOperands();
700 if (EltSize < ByteSize) {
701 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000702 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000703 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000704
Chris Lattner79d9a882006-04-08 07:14:26 +0000705 // See if all of the elements in the buildvector agree across.
706 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
707 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
708 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000709 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000710
Scott Michelfdc40a02009-02-17 22:15:04 +0000711
Gabor Greifba36cb52008-08-28 21:40:38 +0000712 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000713 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
714 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000715 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
719 // either constant or undef values that are identical for each chunk. See
720 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000721
Chris Lattner79d9a882006-04-08 07:14:26 +0000722 // Check to see if all of the leading entries are either 0 or -1. If
723 // neither, then this won't fit into the immediate field.
724 bool LeadingZero = true;
725 bool LeadingOnes = true;
726 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000727 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000728
Chris Lattner79d9a882006-04-08 07:14:26 +0000729 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
730 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
731 }
732 // Finally, check the least significant entry.
733 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000734 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000736 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000737 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000739 }
740 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000741 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000743 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000744 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000746 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Dan Gohman475871a2008-07-27 21:46:04 +0000748 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000749 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000751 // Check to see if this buildvec has a single non-undef value in its elements.
752 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
753 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000754 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000755 OpVal = N->getOperand(i);
756 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000757 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000758 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000761
Eli Friedman1a8229b2009-05-24 02:03:36 +0000762 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000763 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000765 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000766 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000768 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000769 }
770
771 // If the splat value is larger than the element value, then we can never do
772 // this splat. The only case that we could fit the replicated bits into our
773 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000774 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000776 // If the element value is larger than the splat value, cut it in half and
777 // check to see if the two halves are equal. Continue doing this until we
778 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
779 while (ValSizeInBytes > ByteSize) {
780 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000781
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000782 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000783 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
784 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000785 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000786 }
787
788 // Properly sign extend the value.
789 int ShAmt = (4-ByteSize)*8;
790 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000791
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000792 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000793 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000794
Chris Lattner140a58f2006-04-08 06:46:53 +0000795 // Finally, if this value fits in a 5 bit sext field, return it
796 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000798 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000799}
800
Chris Lattner1a635d62006-04-14 06:01:58 +0000801//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000802// Addressing Mode Selection
803//===----------------------------------------------------------------------===//
804
805/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
806/// or 64-bit immediate, and if the value can be accurately represented as a
807/// sign extension from a 16-bit value. If so, this returns true and the
808/// immediate.
809static bool isIntS16Immediate(SDNode *N, short &Imm) {
810 if (N->getOpcode() != ISD::Constant)
811 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000812
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000813 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000815 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000816 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000817 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000818}
Dan Gohman475871a2008-07-27 21:46:04 +0000819static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000820 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000821}
822
823
824/// SelectAddressRegReg - Given the specified addressed, check to see if it
825/// can be represented as an indexed [r+r] operation. Returns false if it
826/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000827bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
828 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000829 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000830 short imm = 0;
831 if (N.getOpcode() == ISD::ADD) {
832 if (isIntS16Immediate(N.getOperand(1), imm))
833 return false; // r+i
834 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
835 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000837 Base = N.getOperand(0);
838 Index = N.getOperand(1);
839 return true;
840 } else if (N.getOpcode() == ISD::OR) {
841 if (isIntS16Immediate(N.getOperand(1), imm))
842 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000844 // If this is an or of disjoint bitfields, we can codegen this as an add
845 // (for better address arithmetic) if the LHS and RHS of the OR are provably
846 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000847 APInt LHSKnownZero, LHSKnownOne;
848 APInt RHSKnownZero, RHSKnownOne;
849 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000850 APInt::getAllOnesValue(N.getOperand(0)
851 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000852 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000854 if (LHSKnownZero.getBoolValue()) {
855 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000856 APInt::getAllOnesValue(N.getOperand(1)
857 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000858 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000859 // If all of the bits are known zero on the LHS or RHS, the add won't
860 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000861 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000862 Base = N.getOperand(0);
863 Index = N.getOperand(1);
864 return true;
865 }
866 }
867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000869 return false;
870}
871
872/// Returns true if the address N can be represented by a base register plus
873/// a signed 16-bit displacement [r+imm], and if it is not better
874/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000875bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000876 SDValue &Base,
877 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000878 // FIXME dl should come from parent load or store, not from address
879 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000880 // If this can be more profitably realized as r+r, fail.
881 if (SelectAddressRegReg(N, Disp, Base, DAG))
882 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 if (N.getOpcode() == ISD::ADD) {
885 short imm = 0;
886 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
889 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
890 } else {
891 Base = N.getOperand(0);
892 }
893 return true; // [r+i]
894 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
895 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000896 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897 && "Cannot handle constant offsets yet!");
898 Disp = N.getOperand(1).getOperand(0); // The global address.
899 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
900 Disp.getOpcode() == ISD::TargetConstantPool ||
901 Disp.getOpcode() == ISD::TargetJumpTable);
902 Base = N.getOperand(0);
903 return true; // [&g+r]
904 }
905 } else if (N.getOpcode() == ISD::OR) {
906 short imm = 0;
907 if (isIntS16Immediate(N.getOperand(1), imm)) {
908 // If this is an or of disjoint bitfields, we can codegen this as an add
909 // (for better address arithmetic) if the LHS and RHS of the OR are
910 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000911 APInt LHSKnownZero, LHSKnownOne;
912 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000913 APInt::getAllOnesValue(N.getOperand(0)
914 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000915 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000916
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000917 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 // If all of the bits are known zero on the LHS or RHS, the add won't
919 // carry.
920 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 return true;
923 }
924 }
925 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
926 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 // If this address fits entirely in a 16-bit sext immediate field, codegen
929 // this as "d, 0"
930 short Imm;
931 if (isIntS16Immediate(CN, Imm)) {
932 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000933 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
934 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 return true;
936 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000937
938 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000940 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
941 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000942
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000943 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
947 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000948 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 return true;
950 }
951 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000952
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953 Disp = DAG.getTargetConstant(0, getPointerTy());
954 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
955 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
956 else
957 Base = N;
958 return true; // [r+0]
959}
960
961/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
962/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000963bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
964 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000965 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 // Check to see if we can easily represent this as an [r+r] address. This
967 // will fail if it thinks that the address is more profitably represented as
968 // reg+imm, e.g. where imm = 0.
969 if (SelectAddressRegReg(N, Base, Index, DAG))
970 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000971
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 // If the operand is an addition, always emit this as [r+r], since this is
973 // better (for code size, and execution, as the memop does the add for free)
974 // than emitting an explicit add.
975 if (N.getOpcode() == ISD::ADD) {
976 Base = N.getOperand(0);
977 Index = N.getOperand(1);
978 return true;
979 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000980
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000982 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
983 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 Index = N;
985 return true;
986}
987
988/// SelectAddressRegImmShift - Returns true if the address N can be
989/// represented by a base register plus a signed 14-bit displacement
990/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000991bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
992 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000993 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000994 // FIXME dl should come from the parent load or store, not the address
995 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000996 // If this can be more profitably realized as r+r, fail.
997 if (SelectAddressRegReg(N, Disp, Base, DAG))
998 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000999
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 if (N.getOpcode() == ISD::ADD) {
1001 short imm = 0;
1002 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001003 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1005 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1006 } else {
1007 Base = N.getOperand(0);
1008 }
1009 return true; // [r+i]
1010 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1011 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001012 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 && "Cannot handle constant offsets yet!");
1014 Disp = N.getOperand(1).getOperand(0); // The global address.
1015 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1016 Disp.getOpcode() == ISD::TargetConstantPool ||
1017 Disp.getOpcode() == ISD::TargetJumpTable);
1018 Base = N.getOperand(0);
1019 return true; // [&g+r]
1020 }
1021 } else if (N.getOpcode() == ISD::OR) {
1022 short imm = 0;
1023 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1024 // If this is an or of disjoint bitfields, we can codegen this as an add
1025 // (for better address arithmetic) if the LHS and RHS of the OR are
1026 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001027 APInt LHSKnownZero, LHSKnownOne;
1028 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001029 APInt::getAllOnesValue(N.getOperand(0)
1030 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001031 LHSKnownZero, LHSKnownOne);
1032 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 // If all of the bits are known zero on the LHS or RHS, the add won't
1034 // carry.
1035 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 return true;
1038 }
1039 }
1040 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001041 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001042 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001043 // If this address fits entirely in a 14-bit sext immediate field, codegen
1044 // this as "d, 0"
1045 short Imm;
1046 if (isIntS16Immediate(CN, Imm)) {
1047 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001048 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1049 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001050 return true;
1051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001052
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001053 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001055 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1056 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001057
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001058 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1060 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1061 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001062 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001063 return true;
1064 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 }
1066 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 Disp = DAG.getTargetConstant(0, getPointerTy());
1069 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1070 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1071 else
1072 Base = N;
1073 return true; // [r+0]
1074}
1075
1076
1077/// getPreIndexedAddressParts - returns true by value, base pointer and
1078/// offset pointer and addressing mode by reference if the node's address
1079/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001080bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1081 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001082 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001083 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001084 // Disabled by default for now.
1085 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001086
Dan Gohman475871a2008-07-27 21:46:04 +00001087 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001088 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001089 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1090 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001091 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001094 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001095 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 } else
1097 return false;
1098
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001099 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001100 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001101 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001102
Chris Lattner0851b4f2006-11-15 19:55:13 +00001103 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattner0851b4f2006-11-15 19:55:13 +00001105 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001107 // reg + imm
1108 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1109 return false;
1110 } else {
1111 // reg + imm * 4.
1112 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1113 return false;
1114 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001115
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001116 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001117 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1118 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001119 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001120 LD->getExtensionType() == ISD::SEXTLOAD &&
1121 isa<ConstantSDNode>(Offset))
1122 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001123 }
1124
Chris Lattner4eab7142006-11-10 02:08:47 +00001125 AM = ISD::PRE_INC;
1126 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001127}
1128
1129//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001130// LowerOperation implementation
1131//===----------------------------------------------------------------------===//
1132
Chris Lattner1e61e692010-11-15 02:46:57 +00001133/// GetLabelAccessInfo - Return true if we should reference labels using a
1134/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1135static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001136 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1137 HiOpFlags = PPCII::MO_HA16;
1138 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001139
Chris Lattner1e61e692010-11-15 02:46:57 +00001140 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1141 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001142 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001143 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001144 if (isPIC) {
1145 HiOpFlags |= PPCII::MO_PIC_FLAG;
1146 LoOpFlags |= PPCII::MO_PIC_FLAG;
1147 }
1148
1149 // If this is a reference to a global value that requires a non-lazy-ptr, make
1150 // sure that instruction lowering adds it.
1151 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1152 HiOpFlags |= PPCII::MO_NLP_FLAG;
1153 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001154
Chris Lattner6d2ff122010-11-15 03:13:19 +00001155 if (GV->hasHiddenVisibility()) {
1156 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1157 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1158 }
1159 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001160
Chris Lattner1e61e692010-11-15 02:46:57 +00001161 return isPIC;
1162}
1163
1164static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1165 SelectionDAG &DAG) {
1166 EVT PtrVT = HiPart.getValueType();
1167 SDValue Zero = DAG.getConstant(0, PtrVT);
1168 DebugLoc DL = HiPart.getDebugLoc();
1169
1170 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1171 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001172
Chris Lattner1e61e692010-11-15 02:46:57 +00001173 // With PIC, the first instruction is actually "GR+hi(&G)".
1174 if (isPIC)
1175 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1176 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001177
Chris Lattner1e61e692010-11-15 02:46:57 +00001178 // Generate non-pic code that has direct accesses to the constant pool.
1179 // The address of the global is just (hi(&g)+lo(&g)).
1180 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1181}
1182
Scott Michelfdc40a02009-02-17 22:15:04 +00001183SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001184 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001185 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001186 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001187 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001188
Chris Lattner1e61e692010-11-15 02:46:57 +00001189 unsigned MOHiFlag, MOLoFlag;
1190 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1191 SDValue CPIHi =
1192 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1193 SDValue CPILo =
1194 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1195 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001196}
1197
Dan Gohmand858e902010-04-17 15:26:15 +00001198SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001199 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001200 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001201
Chris Lattner1e61e692010-11-15 02:46:57 +00001202 unsigned MOHiFlag, MOLoFlag;
1203 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1204 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1205 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1206 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001207}
1208
Dan Gohmand858e902010-04-17 15:26:15 +00001209SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1210 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001211 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001212
Dan Gohman46510a72010-04-15 01:51:59 +00001213 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001214
Chris Lattner1e61e692010-11-15 02:46:57 +00001215 unsigned MOHiFlag, MOLoFlag;
1216 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1217 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1218 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1219 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1220}
1221
1222SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1223 SelectionDAG &DAG) const {
1224 EVT PtrVT = Op.getValueType();
1225 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1226 DebugLoc DL = GSDN->getDebugLoc();
1227 const GlobalValue *GV = GSDN->getGlobal();
1228
Chris Lattner1e61e692010-11-15 02:46:57 +00001229 // 64-bit SVR4 ABI code is always position-independent.
1230 // The actual address of the GlobalValue is stored in the TOC.
1231 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1232 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1233 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1234 DAG.getRegister(PPC::X2, MVT::i64));
1235 }
1236
Chris Lattner6d2ff122010-11-15 03:13:19 +00001237 unsigned MOHiFlag, MOLoFlag;
1238 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001239
Chris Lattner6d2ff122010-11-15 03:13:19 +00001240 SDValue GAHi =
1241 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1242 SDValue GALo =
1243 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001244
Chris Lattner6d2ff122010-11-15 03:13:19 +00001245 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001246
Chris Lattner6d2ff122010-11-15 03:13:19 +00001247 // If the global reference is actually to a non-lazy-pointer, we have to do an
1248 // extra load to get the address of the global.
1249 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1250 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001251 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001252 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001253}
1254
Dan Gohmand858e902010-04-17 15:26:15 +00001255SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001256 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001257 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001258
Chris Lattner1a635d62006-04-14 06:01:58 +00001259 // If we're comparing for equality to zero, expose the fact that this is
1260 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1261 // fold the new nodes.
1262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1263 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001264 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001265 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001266 if (VT.bitsLT(MVT::i32)) {
1267 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001268 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001269 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001270 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001271 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1272 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 DAG.getConstant(Log2b, MVT::i32));
1274 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001275 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001276 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001277 // optimized. FIXME: revisit this when we can custom lower all setcc
1278 // optimizations.
1279 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001280 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Chris Lattner1a635d62006-04-14 06:01:58 +00001283 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001284 // by xor'ing the rhs with the lhs, which is faster than setting a
1285 // condition register, reading it back out, and masking the correct bit. The
1286 // normal approach here uses sub to do this instead of xor. Using xor exposes
1287 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001288 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001289 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001290 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001291 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001292 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001293 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001294 }
Dan Gohman475871a2008-07-27 21:46:04 +00001295 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001296}
1297
Dan Gohman475871a2008-07-27 21:46:04 +00001298SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001299 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001300 SDNode *Node = Op.getNode();
1301 EVT VT = Node->getValueType(0);
1302 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1303 SDValue InChain = Node->getOperand(0);
1304 SDValue VAListPtr = Node->getOperand(1);
1305 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1306 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001307
Roman Divackybdb226e2011-06-28 15:30:42 +00001308 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1309
1310 // gpr_index
1311 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1312 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1313 false, false, 0);
1314 InChain = GprIndex.getValue(1);
1315
1316 if (VT == MVT::i64) {
1317 // Check if GprIndex is even
1318 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1319 DAG.getConstant(1, MVT::i32));
1320 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1321 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1322 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1323 DAG.getConstant(1, MVT::i32));
1324 // Align GprIndex to be even if it isn't
1325 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1326 GprIndex);
1327 }
1328
1329 // fpr index is 1 byte after gpr
1330 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1331 DAG.getConstant(1, MVT::i32));
1332
1333 // fpr
1334 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1335 FprPtr, MachinePointerInfo(SV), MVT::i8,
1336 false, false, 0);
1337 InChain = FprIndex.getValue(1);
1338
1339 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1340 DAG.getConstant(8, MVT::i32));
1341
1342 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1343 DAG.getConstant(4, MVT::i32));
1344
1345 // areas
1346 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001347 MachinePointerInfo(), false, false,
1348 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001349 InChain = OverflowArea.getValue(1);
1350
1351 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001352 MachinePointerInfo(), false, false,
1353 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001354 InChain = RegSaveArea.getValue(1);
1355
1356 // select overflow_area if index > 8
1357 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1358 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1359
Roman Divackybdb226e2011-06-28 15:30:42 +00001360 // adjustment constant gpr_index * 4/8
1361 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1362 VT.isInteger() ? GprIndex : FprIndex,
1363 DAG.getConstant(VT.isInteger() ? 4 : 8,
1364 MVT::i32));
1365
1366 // OurReg = RegSaveArea + RegConstant
1367 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1368 RegConstant);
1369
1370 // Floating types are 32 bytes into RegSaveArea
1371 if (VT.isFloatingPoint())
1372 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1373 DAG.getConstant(32, MVT::i32));
1374
1375 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1376 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1377 VT.isInteger() ? GprIndex : FprIndex,
1378 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1379 MVT::i32));
1380
1381 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1382 VT.isInteger() ? VAListPtr : FprPtr,
1383 MachinePointerInfo(SV),
1384 MVT::i8, false, false, 0);
1385
1386 // determine if we should load from reg_save_area or overflow_area
1387 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1388
1389 // increase overflow_area by 4/8 if gpr/fpr > 8
1390 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1391 DAG.getConstant(VT.isInteger() ? 4 : 8,
1392 MVT::i32));
1393
1394 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1395 OverflowAreaPlusN);
1396
1397 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1398 OverflowAreaPtr,
1399 MachinePointerInfo(),
1400 MVT::i32, false, false, 0);
1401
Pete Cooperd752e0f2011-11-08 18:42:53 +00001402 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1403 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001404}
1405
Duncan Sands4a544a72011-09-06 13:37:06 +00001406SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1407 SelectionDAG &DAG) const {
1408 return Op.getOperand(0);
1409}
1410
1411SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1412 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001413 SDValue Chain = Op.getOperand(0);
1414 SDValue Trmp = Op.getOperand(1); // trampoline
1415 SDValue FPtr = Op.getOperand(2); // nested function
1416 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001417 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001418
Owen Andersone50ed302009-08-10 22:56:29 +00001419 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001420 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001421 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001422 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1423 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001424
Scott Michelfdc40a02009-02-17 22:15:04 +00001425 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001426 TargetLowering::ArgListEntry Entry;
1427
1428 Entry.Ty = IntPtrTy;
1429 Entry.Node = Trmp; Args.push_back(Entry);
1430
1431 // TrampSize == (isPPC64 ? 48 : 40);
1432 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001434 Args.push_back(Entry);
1435
1436 Entry.Node = FPtr; Args.push_back(Entry);
1437 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001438
Bill Wendling77959322008-09-17 00:30:57 +00001439 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1440 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001441 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001442 false, false, false, false, 0, CallingConv::C,
1443 /*isTailCall=*/false,
1444 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001445 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001446 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001447
Duncan Sands4a544a72011-09-06 13:37:06 +00001448 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001449}
1450
Dan Gohman475871a2008-07-27 21:46:04 +00001451SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001452 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001453 MachineFunction &MF = DAG.getMachineFunction();
1454 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1455
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001456 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001457
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001458 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001459 // vastart just stores the address of the VarArgsFrameIndex slot into the
1460 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001461 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001463 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001464 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1465 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001466 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001467 }
1468
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001469 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001470 // We suppose the given va_list is already allocated.
1471 //
1472 // typedef struct {
1473 // char gpr; /* index into the array of 8 GPRs
1474 // * stored in the register save area
1475 // * gpr=0 corresponds to r3,
1476 // * gpr=1 to r4, etc.
1477 // */
1478 // char fpr; /* index into the array of 8 FPRs
1479 // * stored in the register save area
1480 // * fpr=0 corresponds to f1,
1481 // * fpr=1 to f2, etc.
1482 // */
1483 // char *overflow_arg_area;
1484 // /* location on stack that holds
1485 // * the next overflow argument
1486 // */
1487 // char *reg_save_area;
1488 // /* where r3:r10 and f1:f8 (if saved)
1489 // * are stored
1490 // */
1491 // } va_list[1];
1492
1493
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1495 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Nicolas Geoffray01119992007-04-03 13:59:52 +00001497
Owen Andersone50ed302009-08-10 22:56:29 +00001498 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Dan Gohman1e93df62010-04-17 14:41:14 +00001500 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1501 PtrVT);
1502 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1503 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Duncan Sands83ec4b62008-06-06 12:08:01 +00001505 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001506 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001507
Duncan Sands83ec4b62008-06-06 12:08:01 +00001508 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001510
1511 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001512 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001513
Dan Gohman69de1932008-02-06 22:27:42 +00001514 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Nicolas Geoffray01119992007-04-03 13:59:52 +00001516 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001517 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001518 Op.getOperand(1),
1519 MachinePointerInfo(SV),
1520 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001521 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001522 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001523 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001524
Nicolas Geoffray01119992007-04-03 13:59:52 +00001525 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001526 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001527 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1528 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001529 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001530 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001531 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Nicolas Geoffray01119992007-04-03 13:59:52 +00001533 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001534 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001535 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1536 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001537 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001538 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001539 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001540
1541 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001542 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1543 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001544 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001545
Chris Lattner1a635d62006-04-14 06:01:58 +00001546}
1547
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001548#include "PPCGenCallingConv.inc"
1549
Duncan Sands1e96bab2010-11-04 10:49:57 +00001550static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001551 CCValAssign::LocInfo &LocInfo,
1552 ISD::ArgFlagsTy &ArgFlags,
1553 CCState &State) {
1554 return true;
1555}
1556
Duncan Sands1e96bab2010-11-04 10:49:57 +00001557static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001558 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001559 CCValAssign::LocInfo &LocInfo,
1560 ISD::ArgFlagsTy &ArgFlags,
1561 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001562 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001563 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1564 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1565 };
1566 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001567
Tilmann Schellerffd02002009-07-03 06:45:56 +00001568 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1569
1570 // Skip one register if the first unallocated register has an even register
1571 // number and there are still argument registers available which have not been
1572 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1573 // need to skip a register if RegNum is odd.
1574 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1575 State.AllocateReg(ArgRegs[RegNum]);
1576 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577
Tilmann Schellerffd02002009-07-03 06:45:56 +00001578 // Always return false here, as this function only makes sure that the first
1579 // unallocated register has an odd register number and does not actually
1580 // allocate a register for the current argument.
1581 return false;
1582}
1583
Duncan Sands1e96bab2010-11-04 10:49:57 +00001584static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001585 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001586 CCValAssign::LocInfo &LocInfo,
1587 ISD::ArgFlagsTy &ArgFlags,
1588 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001589 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001590 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1591 PPC::F8
1592 };
1593
1594 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001595
Tilmann Schellerffd02002009-07-03 06:45:56 +00001596 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1597
1598 // If there is only one Floating-point register left we need to put both f64
1599 // values of a split ppc_fp128 value on the stack.
1600 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1601 State.AllocateReg(ArgRegs[RegNum]);
1602 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001603
Tilmann Schellerffd02002009-07-03 06:45:56 +00001604 // Always return false here, as this function only makes sure that the two f64
1605 // values a ppc_fp128 value is split into are both passed in registers or both
1606 // passed on the stack and does not actually allocate a register for the
1607 // current argument.
1608 return false;
1609}
1610
Chris Lattner9f0bc652007-02-25 05:34:32 +00001611/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001612/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001613static const uint16_t *GetFPR() {
1614 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001616 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001617 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001618
Chris Lattner9f0bc652007-02-25 05:34:32 +00001619 return FPR;
1620}
1621
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001622/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1623/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001624static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001625 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001626 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001627 if (Flags.isByVal())
1628 ArgSize = Flags.getByValSize();
1629 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1630
1631 return ArgSize;
1632}
1633
Dan Gohman475871a2008-07-27 21:46:04 +00001634SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001636 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 const SmallVectorImpl<ISD::InputArg>
1638 &Ins,
1639 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001640 SmallVectorImpl<SDValue> &InVals)
1641 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001642 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001643 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1644 dl, DAG, InVals);
1645 } else {
1646 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1647 dl, DAG, InVals);
1648 }
1649}
1650
1651SDValue
1652PPCTargetLowering::LowerFormalArguments_SVR4(
1653 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001654 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001655 const SmallVectorImpl<ISD::InputArg>
1656 &Ins,
1657 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001658 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001660 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001661 // +-----------------------------------+
1662 // +--> | Back chain |
1663 // | +-----------------------------------+
1664 // | | Floating-point register save area |
1665 // | +-----------------------------------+
1666 // | | General register save area |
1667 // | +-----------------------------------+
1668 // | | CR save word |
1669 // | +-----------------------------------+
1670 // | | VRSAVE save word |
1671 // | +-----------------------------------+
1672 // | | Alignment padding |
1673 // | +-----------------------------------+
1674 // | | Vector register save area |
1675 // | +-----------------------------------+
1676 // | | Local variable space |
1677 // | +-----------------------------------+
1678 // | | Parameter list area |
1679 // | +-----------------------------------+
1680 // | | LR save word |
1681 // | +-----------------------------------+
1682 // SP--> +--- | Back chain |
1683 // +-----------------------------------+
1684 //
1685 // Specifications:
1686 // System V Application Binary Interface PowerPC Processor Supplement
1687 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001688
Tilmann Schellerffd02002009-07-03 06:45:56 +00001689 MachineFunction &MF = DAG.getMachineFunction();
1690 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001691 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001692
Owen Andersone50ed302009-08-10 22:56:29 +00001693 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001695 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1696 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 unsigned PtrByteSize = 4;
1698
1699 // Assign locations to all of the incoming arguments.
1700 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001701 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1702 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001703
1704 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001705 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001708
Tilmann Schellerffd02002009-07-03 06:45:56 +00001709 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1710 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001711
Tilmann Schellerffd02002009-07-03 06:45:56 +00001712 // Arguments stored in registers.
1713 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001714 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001715 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001716
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 RC = PPC::GPRCRegisterClass;
1722 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001724 RC = PPC::F4RCRegisterClass;
1725 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001727 RC = PPC::F8RCRegisterClass;
1728 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 case MVT::v16i8:
1730 case MVT::v8i16:
1731 case MVT::v4i32:
1732 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001733 RC = PPC::VRRCRegisterClass;
1734 break;
1735 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001736
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001738 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001740
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001742 } else {
1743 // Argument stored in memory.
1744 assert(VA.isMemLoc());
1745
1746 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1747 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001748 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001749
1750 // Create load nodes to retrieve arguments from the stack.
1751 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001752 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1753 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001754 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001755 }
1756 }
1757
1758 // Assign locations to all of the incoming aggregate by value arguments.
1759 // Aggregates passed by value are stored in the local variable space of the
1760 // caller's stack frame, right above the parameter list area.
1761 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001762 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1763 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001764
1765 // Reserve stack space for the allocations in CCInfo.
1766 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1767
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001769
1770 // Area that is at least reserved in the caller of this function.
1771 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001772
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773 // Set the size that is at least reserved in caller of this function. Tail
1774 // call optimized function's reserved stack space needs to be aligned so that
1775 // taking the difference between two stack areas will result in an aligned
1776 // stack.
1777 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1778
1779 MinReservedArea =
1780 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001781 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001782
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001783 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784 getStackAlignment();
1785 unsigned AlignMask = TargetAlign-1;
1786 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001787
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788 FI->setMinReservedArea(MinReservedArea);
1789
1790 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001791
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792 // If the function takes variable number of arguments, make a frame index for
1793 // the start of the first vararg value... for expansion of llvm.va_start.
1794 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001795 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1797 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1798 };
1799 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1800
Craig Topperc5eaae42012-03-11 07:57:25 +00001801 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1803 PPC::F8
1804 };
1805 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1806
Dan Gohman1e93df62010-04-17 14:41:14 +00001807 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1808 NumGPArgRegs));
1809 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1810 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001811
1812 // Make room for NumGPArgRegs and NumFPArgRegs.
1813 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815
Dan Gohman1e93df62010-04-17 14:41:14 +00001816 FuncInfo->setVarArgsStackOffset(
1817 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001818 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1821 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001822
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001823 // The fixed integer arguments of a variadic function are stored to the
1824 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1825 // the result of va_next.
1826 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1827 // Get an existing live-in vreg, or add a new one.
1828 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1829 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001830 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001833 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1834 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835 MemOps.push_back(Store);
1836 // Increment the address by four for the next argument to store
1837 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1838 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1839 }
1840
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001841 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1842 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001843 // The double arguments are stored to the VarArgsFrameIndex
1844 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001845 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1846 // Get an existing live-in vreg, or add a new one.
1847 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1848 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001849 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001850
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001852 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1853 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854 MemOps.push_back(Store);
1855 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001857 PtrVT);
1858 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1859 }
1860 }
1861
1862 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865
Dan Gohman98ca4f22009-08-05 01:29:28 +00001866 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001867}
1868
1869SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870PPCTargetLowering::LowerFormalArguments_Darwin(
1871 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001872 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 const SmallVectorImpl<ISD::InputArg>
1874 &Ins,
1875 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001876 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001877 // TODO: add description of PPC stack frame format, or at least some docs.
1878 //
1879 MachineFunction &MF = DAG.getMachineFunction();
1880 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001881 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Owen Andersone50ed302009-08-10 22:56:29 +00001883 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001885 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001886 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1887 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001888 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001889
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001890 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001891 // Area that is at least reserved in caller of this function.
1892 unsigned MinReservedArea = ArgOffset;
1893
Craig Topperb78ca422012-03-11 07:16:55 +00001894 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001895 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1896 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1897 };
Craig Topperb78ca422012-03-11 07:16:55 +00001898 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001899 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1900 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1901 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001902
Craig Topperb78ca422012-03-11 07:16:55 +00001903 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001904
Craig Topperb78ca422012-03-11 07:16:55 +00001905 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001906 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1907 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1908 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001909
Owen Anderson718cb662007-09-07 04:06:50 +00001910 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001911 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001912 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001913
1914 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001915
Craig Topperb78ca422012-03-11 07:16:55 +00001916 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001917
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001918 // In 32-bit non-varargs functions, the stack space for vectors is after the
1919 // stack space for non-vectors. We do not use this space unless we have
1920 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001921 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001922 // that out...for the pathological case, compute VecArgOffset as the
1923 // start of the vector parameter area. Computing VecArgOffset is the
1924 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001925 unsigned VecArgOffset = ArgOffset;
1926 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001928 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001929 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001931
Duncan Sands276dcbd2008-03-21 09:14:45 +00001932 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001933 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001934 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001935 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001936 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1937 VecArgOffset += ArgSize;
1938 continue;
1939 }
1940
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001942 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 case MVT::i32:
1944 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001945 VecArgOffset += isPPC64 ? 8 : 4;
1946 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 case MVT::i64: // PPC64
1948 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001949 VecArgOffset += 8;
1950 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 case MVT::v4f32:
1952 case MVT::v4i32:
1953 case MVT::v8i16:
1954 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001955 // Nothing to do, we're only looking at Nonvector args here.
1956 break;
1957 }
1958 }
1959 }
1960 // We've found where the vector parameter area in memory is. Skip the
1961 // first 12 parameters; these don't use that memory.
1962 VecArgOffset = ((VecArgOffset+15)/16)*16;
1963 VecArgOffset += 12*16;
1964
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001965 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001966 // entry to a function on PPC, the arguments start after the linkage area,
1967 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001968
Dan Gohman475871a2008-07-27 21:46:04 +00001969 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001970 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001971 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001972 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001973 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001974 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001975 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001976 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001978
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001979 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001980
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001981 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001982 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1983 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001984 if (isVarArg || isPPC64) {
1985 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001987 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001988 PtrByteSize);
1989 } else nAltivecParamsAtEnd++;
1990 } else
1991 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001993 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001994 PtrByteSize);
1995
Dale Johannesen8419dd62008-03-07 20:27:40 +00001996 // FIXME the codegen can be much improved in some cases.
1997 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001998 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001999 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002000 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002001 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002002 // Objects of size 1 and 2 are right justified, everything else is
2003 // left justified. This means the memory address is adjusted forwards.
2004 if (ObjSize==1 || ObjSize==2) {
2005 CurArgOffset = CurArgOffset + (4 - ObjSize);
2006 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002007 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002008 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002009 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002010 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002011 if (ObjSize==1 || ObjSize==2) {
2012 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002013 unsigned VReg;
2014 if (isPPC64)
2015 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2016 else
2017 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002019 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002020 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002021 ObjSize==1 ? MVT::i8 : MVT::i16,
2022 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002023 MemOps.push_back(Store);
2024 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002025 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002026
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002027 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002028
Dale Johannesen7f96f392008-03-08 01:41:42 +00002029 continue;
2030 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002031 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2032 // Store whatever pieces of the object are in registers
2033 // to memory. ArgVal will be address of the beginning of
2034 // the object.
2035 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002036 unsigned VReg;
2037 if (isPPC64)
2038 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2039 else
2040 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002041 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002042 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002043 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002044 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2045 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002046 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002047 MemOps.push_back(Store);
2048 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002049 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002050 } else {
2051 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2052 break;
2053 }
2054 }
2055 continue;
2056 }
2057
Owen Anderson825b72b2009-08-11 20:47:22 +00002058 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002059 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002061 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002062 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002063 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002065 ++GPR_idx;
2066 } else {
2067 needsLoad = true;
2068 ArgSize = PtrByteSize;
2069 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002070 // All int arguments reserve stack space in the Darwin ABI.
2071 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002072 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002073 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002074 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002076 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002077 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002079
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002081 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002083 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002085 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002086 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002088 DAG.getValueType(ObjectVT));
2089
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002091 }
2092
Chris Lattnerc91a4752006-06-26 22:48:35 +00002093 ++GPR_idx;
2094 } else {
2095 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002096 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002097 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002098 // All int arguments reserve stack space in the Darwin ABI.
2099 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002100 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 case MVT::f32:
2103 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002104 // Every 4 bytes of argument space consumes one of the GPRs available for
2105 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002106 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002107 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002108 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002109 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002110 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002111 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002112 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002113
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002115 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002116 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002117 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002118
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002120 ++FPR_idx;
2121 } else {
2122 needsLoad = true;
2123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002124
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002125 // All FP arguments reserve stack space in the Darwin ABI.
2126 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002127 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 case MVT::v4f32:
2129 case MVT::v4i32:
2130 case MVT::v8i16:
2131 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002132 // Note that vector arguments in registers don't reserve stack space,
2133 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002134 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002135 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002137 if (isVarArg) {
2138 while ((ArgOffset % 16) != 0) {
2139 ArgOffset += PtrByteSize;
2140 if (GPR_idx != Num_GPR_Regs)
2141 GPR_idx++;
2142 }
2143 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002144 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002145 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002146 ++VR_idx;
2147 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002148 if (!isVarArg && !isPPC64) {
2149 // Vectors go after all the nonvectors.
2150 CurArgOffset = VecArgOffset;
2151 VecArgOffset += 16;
2152 } else {
2153 // Vectors are aligned.
2154 ArgOffset = ((ArgOffset+15)/16)*16;
2155 CurArgOffset = ArgOffset;
2156 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002157 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002158 needsLoad = true;
2159 }
2160 break;
2161 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002162
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002163 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002164 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002165 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002166 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002167 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002168 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002169 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002170 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002171 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002173
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002175 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002176
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002177 // Set the size that is at least reserved in caller of this function. Tail
2178 // call optimized function's reserved stack space needs to be aligned so that
2179 // taking the difference between two stack areas will result in an aligned
2180 // stack.
2181 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2182 // Add the Altivec parameters at the end, if needed.
2183 if (nAltivecParamsAtEnd) {
2184 MinReservedArea = ((MinReservedArea+15)/16)*16;
2185 MinReservedArea += 16*nAltivecParamsAtEnd;
2186 }
2187 MinReservedArea =
2188 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002189 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2190 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002191 getStackAlignment();
2192 unsigned AlignMask = TargetAlign-1;
2193 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2194 FI->setMinReservedArea(MinReservedArea);
2195
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002196 // If the function takes variable number of arguments, make a frame index for
2197 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002198 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002199 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Dan Gohman1e93df62010-04-17 14:41:14 +00002201 FuncInfo->setVarArgsFrameIndex(
2202 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002203 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002204 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002205
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002206 // If this function is vararg, store any remaining integer argument regs
2207 // to their spots on the stack so that they may be loaded by deferencing the
2208 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002209 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002210 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002211
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002212 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002213 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002214 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002215 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002216
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002218 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2219 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002220 MemOps.push_back(Store);
2221 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002222 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002223 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002224 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002226
Dale Johannesen8419dd62008-03-07 20:27:40 +00002227 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002229 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002230
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002232}
2233
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002234/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002235/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002236static unsigned
2237CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2238 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 bool isVarArg,
2240 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002241 const SmallVectorImpl<ISD::OutputArg>
2242 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002243 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002244 unsigned &nAltivecParamsAtEnd) {
2245 // Count how many bytes are to be pushed on the stack, including the linkage
2246 // area, and parameter passing area. We start with 24/48 bytes, which is
2247 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002248 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002250 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2251
2252 // Add up all the space actually used.
2253 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2254 // they all go in registers, but we must reserve stack space for them for
2255 // possible use by the caller. In varargs or 64-bit calls, parameters are
2256 // assigned stack space in order, with padding so Altivec parameters are
2257 // 16-byte aligned.
2258 nAltivecParamsAtEnd = 0;
2259 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002261 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002262 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2264 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265 if (!isVarArg && !isPPC64) {
2266 // Non-varargs Altivec parameters go after all the non-Altivec
2267 // parameters; handle those later so we know how much padding we need.
2268 nAltivecParamsAtEnd++;
2269 continue;
2270 }
2271 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2272 NumBytes = ((NumBytes+15)/16)*16;
2273 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 }
2276
2277 // Allow for Altivec parameters at the end, if needed.
2278 if (nAltivecParamsAtEnd) {
2279 NumBytes = ((NumBytes+15)/16)*16;
2280 NumBytes += 16*nAltivecParamsAtEnd;
2281 }
2282
2283 // The prolog code of the callee may store up to 8 GPR argument registers to
2284 // the stack, allowing va_start to index over them in memory if its varargs.
2285 // Because we cannot tell if this is needed on the caller side, we have to
2286 // conservatively assume that it is needed. As such, make sure we have at
2287 // least enough stack space for the caller to store the 8 GPRs.
2288 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002289 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002290
2291 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002292 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2293 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2294 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002295 unsigned AlignMask = TargetAlign-1;
2296 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2297 }
2298
2299 return NumBytes;
2300}
2301
2302/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002303/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002304static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 unsigned ParamSize) {
2306
Dale Johannesenb60d5192009-11-24 01:09:07 +00002307 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308
2309 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2310 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2311 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2312 // Remember only if the new adjustement is bigger.
2313 if (SPDiff < FI->getTailCallSPDelta())
2314 FI->setTailCallSPDelta(SPDiff);
2315
2316 return SPDiff;
2317}
2318
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2320/// for tail call optimization. Targets which want to do tail call
2321/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002322bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002324 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002325 bool isVarArg,
2326 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002327 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002328 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002329 return false;
2330
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002331 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002332 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002333 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002334
Dan Gohman98ca4f22009-08-05 01:29:28 +00002335 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002336 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002337 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2338 // Functions containing by val parameters are not supported.
2339 for (unsigned i = 0; i != Ins.size(); i++) {
2340 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2341 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002342 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002343
2344 // Non PIC/GOT tail calls are supported.
2345 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2346 return true;
2347
2348 // At the moment we can only do local tail calls (in same module, hidden
2349 // or protected) if we are generating PIC.
2350 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2351 return G->getGlobal()->hasHiddenVisibility()
2352 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002353 }
2354
2355 return false;
2356}
2357
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002358/// isCallCompatibleAddress - Return the immediate to use if the specified
2359/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002360static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002361 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2362 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002363
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002364 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002365 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2366 (Addr << 6 >> 6) != Addr)
2367 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002368
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002369 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002370 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002371}
2372
Dan Gohman844731a2008-05-13 00:00:25 +00002373namespace {
2374
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002375struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002376 SDValue Arg;
2377 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378 int FrameIdx;
2379
2380 TailCallArgumentInfo() : FrameIdx(0) {}
2381};
2382
Dan Gohman844731a2008-05-13 00:00:25 +00002383}
2384
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2386static void
2387StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002388 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002390 SmallVector<SDValue, 8> &MemOpChains,
2391 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002393 SDValue Arg = TailCallArgs[i].Arg;
2394 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002395 int FI = TailCallArgs[i].FrameIdx;
2396 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002397 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002398 MachinePointerInfo::getFixedStack(FI),
2399 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002400 }
2401}
2402
2403/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2404/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002405static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002406 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002407 SDValue Chain,
2408 SDValue OldRetAddr,
2409 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 int SPDiff,
2411 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002412 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002413 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 if (SPDiff) {
2415 // Calculate the new stack slot for the return address.
2416 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002417 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002418 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002419 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002420 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002423 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002424 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002425 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002426
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002427 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2428 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002429 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002430 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002431 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002432 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002433 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002434 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2435 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002436 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002437 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002438 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 }
2440 return Chain;
2441}
2442
2443/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2444/// the position of the argument.
2445static void
2446CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002447 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002448 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2449 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002450 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002451 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002453 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002454 TailCallArgumentInfo Info;
2455 Info.Arg = Arg;
2456 Info.FrameIdxOp = FIN;
2457 Info.FrameIdx = FI;
2458 TailCallArguments.push_back(Info);
2459}
2460
2461/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2462/// stack slot. Returns the chain as result and the loaded frame pointers in
2463/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002464SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002465 int SPDiff,
2466 SDValue Chain,
2467 SDValue &LROpOut,
2468 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002469 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002470 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002471 if (SPDiff) {
2472 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002474 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002475 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002476 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002477 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002478
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002479 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2480 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002481 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002482 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002483 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002484 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002485 Chain = SDValue(FPOpOut.getNode(), 1);
2486 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002487 }
2488 return Chain;
2489}
2490
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002491/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002492/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002493/// specified by the specific parameter attribute. The copy will be passed as
2494/// a byval function parameter.
2495/// Sometimes what we are copying is the end of a larger object, the part that
2496/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002498CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002499 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002500 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002501 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002502 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002503 false, false, MachinePointerInfo(0),
2504 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002505}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002506
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002507/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2508/// tail calls.
2509static void
Dan Gohman475871a2008-07-27 21:46:04 +00002510LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2511 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002512 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002513 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002514 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002515 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002516 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002517 if (!isTailCall) {
2518 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002520 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002522 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002524 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002525 DAG.getConstant(ArgOffset, PtrVT));
2526 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002527 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2528 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002529 // Calculate and remember argument location.
2530 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2531 TailCallArguments);
2532}
2533
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002534static
2535void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2536 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2537 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2538 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2539 MachineFunction &MF = DAG.getMachineFunction();
2540
2541 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2542 // might overwrite each other in case of tail call optimization.
2543 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002544 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002545 InFlag = SDValue();
2546 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2547 MemOpChains2, dl);
2548 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002550 &MemOpChains2[0], MemOpChains2.size());
2551
2552 // Store the return address to the appropriate stack slot.
2553 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2554 isPPC64, isDarwinABI, dl);
2555
2556 // Emit callseq_end just before tailcall node.
2557 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2558 DAG.getIntPtrConstant(0, true), InFlag);
2559 InFlag = Chain.getValue(1);
2560}
2561
2562static
2563unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2564 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2565 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002566 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002567 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002568
Chris Lattnerb9082582010-11-14 23:42:06 +00002569 bool isPPC64 = PPCSubTarget.isPPC64();
2570 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2571
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002574 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002575
2576 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2577
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002578 bool needIndirectCall = true;
2579 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002580 // If this is an absolute destination address, use the munged value.
2581 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002582 needIndirectCall = false;
2583 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002584
Chris Lattnerb9082582010-11-14 23:42:06 +00002585 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2586 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2587 // Use indirect calls for ALL functions calls in JIT mode, since the
2588 // far-call stubs may be outside relocation limits for a BL instruction.
2589 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2590 unsigned OpFlags = 0;
2591 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002592 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002593 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002594 (G->getGlobal()->isDeclaration() ||
2595 G->getGlobal()->isWeakForLinker())) {
2596 // PC-relative references to external symbols should go through $stub,
2597 // unless we're building with the leopard linker or later, which
2598 // automatically synthesizes these stubs.
2599 OpFlags = PPCII::MO_DARWIN_STUB;
2600 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002601
Chris Lattnerb9082582010-11-14 23:42:06 +00002602 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2603 // every direct call is) turn it into a TargetGlobalAddress /
2604 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002605 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002606 Callee.getValueType(),
2607 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002608 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002609 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002610 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002611
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002612 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002613 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002614
Chris Lattnerb9082582010-11-14 23:42:06 +00002615 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002616 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002617 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002618 // PC-relative references to external symbols should go through $stub,
2619 // unless we're building with the leopard linker or later, which
2620 // automatically synthesizes these stubs.
2621 OpFlags = PPCII::MO_DARWIN_STUB;
2622 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002623
Chris Lattnerb9082582010-11-14 23:42:06 +00002624 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2625 OpFlags);
2626 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002627 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002628
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002629 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002630 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2631 // to do the call, we can't use PPCISD::CALL.
2632 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002633
2634 if (isSVR4ABI && isPPC64) {
2635 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2636 // entry point, but to the function descriptor (the function entry point
2637 // address is part of the function descriptor though).
2638 // The function descriptor is a three doubleword structure with the
2639 // following fields: function entry point, TOC base address and
2640 // environment pointer.
2641 // Thus for a call through a function pointer, the following actions need
2642 // to be performed:
2643 // 1. Save the TOC of the caller in the TOC save area of its stack
2644 // frame (this is done in LowerCall_Darwin()).
2645 // 2. Load the address of the function entry point from the function
2646 // descriptor.
2647 // 3. Load the TOC of the callee from the function descriptor into r2.
2648 // 4. Load the environment pointer from the function descriptor into
2649 // r11.
2650 // 5. Branch to the function entry point address.
2651 // 6. On return of the callee, the TOC of the caller needs to be
2652 // restored (this is done in FinishCall()).
2653 //
2654 // All those operations are flagged together to ensure that no other
2655 // operations can be scheduled in between. E.g. without flagging the
2656 // operations together, a TOC access in the caller could be scheduled
2657 // between the load of the callee TOC and the branch to the callee, which
2658 // results in the TOC access going through the TOC of the callee instead
2659 // of going through the TOC of the caller, which leads to incorrect code.
2660
2661 // Load the address of the function entry point from the function
2662 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002663 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002664 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2665 InFlag.getNode() ? 3 : 2);
2666 Chain = LoadFuncPtr.getValue(1);
2667 InFlag = LoadFuncPtr.getValue(2);
2668
2669 // Load environment pointer into r11.
2670 // Offset of the environment pointer within the function descriptor.
2671 SDValue PtrOff = DAG.getIntPtrConstant(16);
2672
2673 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2674 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2675 InFlag);
2676 Chain = LoadEnvPtr.getValue(1);
2677 InFlag = LoadEnvPtr.getValue(2);
2678
2679 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2680 InFlag);
2681 Chain = EnvVal.getValue(0);
2682 InFlag = EnvVal.getValue(1);
2683
2684 // Load TOC of the callee into r2. We are using a target-specific load
2685 // with r2 hard coded, because the result of a target-independent load
2686 // would never go directly into r2, since r2 is a reserved register (which
2687 // prevents the register allocator from allocating it), resulting in an
2688 // additional register being allocated and an unnecessary move instruction
2689 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002690 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002691 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2692 Callee, InFlag);
2693 Chain = LoadTOCPtr.getValue(0);
2694 InFlag = LoadTOCPtr.getValue(1);
2695
2696 MTCTROps[0] = Chain;
2697 MTCTROps[1] = LoadFuncPtr;
2698 MTCTROps[2] = InFlag;
2699 }
2700
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002701 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2702 2 + (InFlag.getNode() != 0));
2703 InFlag = Chain.getValue(1);
2704
2705 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002706 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002707 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002708 Ops.push_back(Chain);
2709 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2710 Callee.setNode(0);
2711 // Add CTR register as callee so a bctr can be emitted later.
2712 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002713 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002714 }
2715
2716 // If this is a direct call, pass the chain and the callee.
2717 if (Callee.getNode()) {
2718 Ops.push_back(Chain);
2719 Ops.push_back(Callee);
2720 }
2721 // If this is a tail call add stack pointer delta.
2722 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002723 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002724
2725 // Add argument registers to the end of the list so that they are known live
2726 // into the call.
2727 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2728 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2729 RegsToPass[i].second.getValueType()));
2730
2731 return CallOpc;
2732}
2733
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734SDValue
2735PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002736 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 const SmallVectorImpl<ISD::InputArg> &Ins,
2738 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002739 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002741 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002742 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2743 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002745
2746 // Copy all of the result registers out of their specified physreg.
2747 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2748 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002749 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002750 assert(VA.isRegLoc() && "Can only return in registers!");
2751 Chain = DAG.getCopyFromReg(Chain, dl,
2752 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002753 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002754 InFlag = Chain.getValue(2);
2755 }
2756
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002758}
2759
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002761PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2762 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002763 SelectionDAG &DAG,
2764 SmallVector<std::pair<unsigned, SDValue>, 8>
2765 &RegsToPass,
2766 SDValue InFlag, SDValue Chain,
2767 SDValue &Callee,
2768 int SPDiff, unsigned NumBytes,
2769 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002770 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002771 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002772 SmallVector<SDValue, 8> Ops;
2773 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2774 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002775 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002776
2777 // When performing tail call optimization the callee pops its arguments off
2778 // the stack. Account for this here so these bytes can be pushed back on in
2779 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2780 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002781 (CallConv == CallingConv::Fast &&
2782 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002783
Roman Divackye46137f2012-03-06 16:41:49 +00002784 // Add a register mask operand representing the call-preserved registers.
2785 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2786 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2787 assert(Mask && "Missing call preserved mask for calling convention");
2788 Ops.push_back(DAG.getRegisterMask(Mask));
2789
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002790 if (InFlag.getNode())
2791 Ops.push_back(InFlag);
2792
2793 // Emit tail call.
2794 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002795 // If this is the first return lowered for this function, add the regs
2796 // to the liveout set for the function.
2797 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2798 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002799 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2800 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2802 for (unsigned i = 0; i != RVLocs.size(); ++i)
2803 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2804 }
2805
2806 assert(((Callee.getOpcode() == ISD::Register &&
2807 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2808 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2809 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2810 isa<ConstantSDNode>(Callee)) &&
2811 "Expecting an global address, external symbol, absolute value or register");
2812
Owen Anderson825b72b2009-08-11 20:47:22 +00002813 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002814 }
2815
2816 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2817 InFlag = Chain.getValue(1);
2818
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002819 // Add a NOP immediately after the branch instruction when using the 64-bit
2820 // SVR4 ABI. At link time, if caller and callee are in a different module and
2821 // thus have a different TOC, the call will be replaced with a call to a stub
2822 // function which saves the current TOC, loads the TOC of the callee and
2823 // branches to the callee. The NOP will be replaced with a load instruction
2824 // which restores the TOC of the caller from the TOC save slot of the current
2825 // stack frame. If caller and callee belong to the same module (and have the
2826 // same TOC), the NOP will remain unchanged.
2827 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002828 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002829 if (CallOpc == PPCISD::BCTRL_SVR4) {
2830 // This is a call through a function pointer.
2831 // Restore the caller TOC from the save area into R2.
2832 // See PrepareCall() for more information about calls through function
2833 // pointers in the 64-bit SVR4 ABI.
2834 // We are using a target-specific load with r2 hard coded, because the
2835 // result of a target-independent load would never go directly into r2,
2836 // since r2 is a reserved register (which prevents the register allocator
2837 // from allocating it), resulting in an additional register being
2838 // allocated and an unnecessary move instruction being generated.
2839 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2840 InFlag = Chain.getValue(1);
2841 } else {
2842 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002843 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002844 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002845 }
2846
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002847 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2848 DAG.getIntPtrConstant(BytesCalleePops, true),
2849 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002850 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002851 InFlag = Chain.getValue(1);
2852
Dan Gohman98ca4f22009-08-05 01:29:28 +00002853 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2854 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002855}
2856
Dan Gohman98ca4f22009-08-05 01:29:28 +00002857SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002858PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002859 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002860 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002862 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002863 const SmallVectorImpl<ISD::InputArg> &Ins,
2864 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002865 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002866 if (isTailCall)
2867 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2868 Ins, DAG);
2869
Chris Lattnerb9082582010-11-14 23:42:06 +00002870 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002871 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002872 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002873 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002874
2875 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2876 isTailCall, Outs, OutVals, Ins,
2877 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002878}
2879
2880SDValue
2881PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002882 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883 bool isTailCall,
2884 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002885 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886 const SmallVectorImpl<ISD::InputArg> &Ins,
2887 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002888 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002889 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002890 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002891
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892 assert((CallConv == CallingConv::C ||
2893 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002894
Tilmann Schellerffd02002009-07-03 06:45:56 +00002895 unsigned PtrByteSize = 4;
2896
2897 MachineFunction &MF = DAG.getMachineFunction();
2898
2899 // Mark this function as potentially containing a function that contains a
2900 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2901 // and restoring the callers stack pointer in this functions epilog. This is
2902 // done because by tail calling the called function might overwrite the value
2903 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002904 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2905 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002906 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002907
Tilmann Schellerffd02002009-07-03 06:45:56 +00002908 // Count how many bytes are to be pushed on the stack, including the linkage
2909 // area, parameter list area and the part of the local variable space which
2910 // contains copies of aggregates which are passed by value.
2911
2912 // Assign locations to all of the outgoing arguments.
2913 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002914 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2915 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002916
2917 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002918 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002919
2920 if (isVarArg) {
2921 // Handle fixed and variable vector arguments differently.
2922 // Fixed vector arguments go into registers as long as registers are
2923 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002924 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002925
Tilmann Schellerffd02002009-07-03 06:45:56 +00002926 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002927 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002928 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002929 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002930
Dan Gohman98ca4f22009-08-05 01:29:28 +00002931 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002932 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2933 CCInfo);
2934 } else {
2935 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2936 ArgFlags, CCInfo);
2937 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002938
Tilmann Schellerffd02002009-07-03 06:45:56 +00002939 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002940#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002941 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002942 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002943#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002944 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002945 }
2946 }
2947 } else {
2948 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002949 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002950 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002951
Tilmann Schellerffd02002009-07-03 06:45:56 +00002952 // Assign locations to all of the outgoing aggregate by value arguments.
2953 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002954 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2955 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002956
2957 // Reserve stack space for the allocations in CCInfo.
2958 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2959
Dan Gohman98ca4f22009-08-05 01:29:28 +00002960 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002961
2962 // Size of the linkage area, parameter list area and the part of the local
2963 // space variable where copies of aggregates which are passed by value are
2964 // stored.
2965 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002966
Tilmann Schellerffd02002009-07-03 06:45:56 +00002967 // Calculate by how many bytes the stack has to be adjusted in case of tail
2968 // call optimization.
2969 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2970
2971 // Adjust the stack pointer for the new arguments...
2972 // These operations are automatically eliminated by the prolog/epilog pass
2973 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2974 SDValue CallSeqStart = Chain;
2975
2976 // Load the return address and frame pointer so it can be moved somewhere else
2977 // later.
2978 SDValue LROp, FPOp;
2979 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2980 dl);
2981
2982 // Set up a copy of the stack pointer for use loading and storing any
2983 // arguments that may not fit in the registers available for argument
2984 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002985 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002986
Tilmann Schellerffd02002009-07-03 06:45:56 +00002987 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2988 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2989 SmallVector<SDValue, 8> MemOpChains;
2990
Roman Divacky0aaa9192011-08-30 17:04:16 +00002991 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002992 // Walk the register/memloc assignments, inserting copies/loads.
2993 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2994 i != e;
2995 ++i) {
2996 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002997 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002998 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002999
Tilmann Schellerffd02002009-07-03 06:45:56 +00003000 if (Flags.isByVal()) {
3001 // Argument is an aggregate which is passed by value, thus we need to
3002 // create a copy of it in the local variable space of the current stack
3003 // frame (which is the stack frame of the caller) and pass the address of
3004 // this copy to the callee.
3005 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3006 CCValAssign &ByValVA = ByValArgLocs[j++];
3007 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003008
Tilmann Schellerffd02002009-07-03 06:45:56 +00003009 // Memory reserved in the local variable space of the callers stack frame.
3010 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003011
Tilmann Schellerffd02002009-07-03 06:45:56 +00003012 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3013 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003014
Tilmann Schellerffd02002009-07-03 06:45:56 +00003015 // Create a copy of the argument in the local area of the current
3016 // stack frame.
3017 SDValue MemcpyCall =
3018 CreateCopyOfByValArgument(Arg, PtrOff,
3019 CallSeqStart.getNode()->getOperand(0),
3020 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003021
Tilmann Schellerffd02002009-07-03 06:45:56 +00003022 // This must go outside the CALLSEQ_START..END.
3023 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3024 CallSeqStart.getNode()->getOperand(1));
3025 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3026 NewCallSeqStart.getNode());
3027 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003028
Tilmann Schellerffd02002009-07-03 06:45:56 +00003029 // Pass the address of the aggregate copy on the stack either in a
3030 // physical register or in the parameter list area of the current stack
3031 // frame to the callee.
3032 Arg = PtrOff;
3033 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003034
Tilmann Schellerffd02002009-07-03 06:45:56 +00003035 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003036 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003037 // Put argument in a physical register.
3038 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3039 } else {
3040 // Put argument in the parameter list area of the current stack frame.
3041 assert(VA.isMemLoc());
3042 unsigned LocMemOffset = VA.getLocMemOffset();
3043
3044 if (!isTailCall) {
3045 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3046 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3047
3048 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003049 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003050 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003051 } else {
3052 // Calculate and remember argument location.
3053 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3054 TailCallArguments);
3055 }
3056 }
3057 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058
Tilmann Schellerffd02002009-07-03 06:45:56 +00003059 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003060 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003061 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003062
Roman Divacky0aaa9192011-08-30 17:04:16 +00003063 // Set CR6 to true if this is a vararg call with floating args passed in
3064 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003065 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003066 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3067 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003068 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3069 }
3070
Tilmann Schellerffd02002009-07-03 06:45:56 +00003071 // Build a sequence of copy-to-reg nodes chained together with token chain
3072 // and flag operands which copy the outgoing args into the appropriate regs.
3073 SDValue InFlag;
3074 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3075 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3076 RegsToPass[i].second, InFlag);
3077 InFlag = Chain.getValue(1);
3078 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003079
Chris Lattnerb9082582010-11-14 23:42:06 +00003080 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003081 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3082 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003083
Dan Gohman98ca4f22009-08-05 01:29:28 +00003084 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3085 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3086 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003087}
3088
Dan Gohman98ca4f22009-08-05 01:29:28 +00003089SDValue
3090PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003091 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003092 bool isTailCall,
3093 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003094 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003095 const SmallVectorImpl<ISD::InputArg> &Ins,
3096 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003097 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003098
3099 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003100
Owen Andersone50ed302009-08-10 22:56:29 +00003101 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003103 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003104
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003105 MachineFunction &MF = DAG.getMachineFunction();
3106
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003107 // Mark this function as potentially containing a function that contains a
3108 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3109 // and restoring the callers stack pointer in this functions epilog. This is
3110 // done because by tail calling the called function might overwrite the value
3111 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003112 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3113 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003114 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3115
3116 unsigned nAltivecParamsAtEnd = 0;
3117
Chris Lattnerabde4602006-05-16 22:56:08 +00003118 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003119 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003120 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003121 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003122 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003123 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003125
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003126 // Calculate by how many bytes the stack has to be adjusted in case of tail
3127 // call optimization.
3128 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003129
Dan Gohman98ca4f22009-08-05 01:29:28 +00003130 // To protect arguments on the stack from being clobbered in a tail call,
3131 // force all the loads to happen before doing any other lowering.
3132 if (isTailCall)
3133 Chain = DAG.getStackArgumentTokenFactor(Chain);
3134
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003135 // Adjust the stack pointer for the new arguments...
3136 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003137 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003138 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003139
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003140 // Load the return address and frame pointer so it can be move somewhere else
3141 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003142 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003143 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3144 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003145
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003146 // Set up a copy of the stack pointer for use loading and storing any
3147 // arguments that may not fit in the registers available for argument
3148 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003149 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003150 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003152 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003154
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003155 // Figure out which arguments are going to go in registers, and which in
3156 // memory. Also, if this is a vararg function, floating point operations
3157 // must be stored to our stack, and loaded into integer regs as well, if
3158 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003159 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003160 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003161
Craig Topperb78ca422012-03-11 07:16:55 +00003162 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003163 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3164 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3165 };
Craig Topperb78ca422012-03-11 07:16:55 +00003166 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003167 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3168 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3169 };
Craig Topperb78ca422012-03-11 07:16:55 +00003170 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003171
Craig Topperb78ca422012-03-11 07:16:55 +00003172 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003173 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3174 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3175 };
Owen Anderson718cb662007-09-07 04:06:50 +00003176 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003177 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003178 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003179
Craig Topperb78ca422012-03-11 07:16:55 +00003180 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003181
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003182 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003183 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3184
Dan Gohman475871a2008-07-27 21:46:04 +00003185 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003186 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003187 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003188 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003189
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003190 // PtrOff will be used to store the current argument to the stack if a
3191 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003193
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003194 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003195
Dale Johannesen39355f92009-02-04 02:34:38 +00003196 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003197
3198 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003200 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3201 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003203 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003204
Dale Johannesen8419dd62008-03-07 20:27:40 +00003205 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003206 if (Flags.isByVal()) {
3207 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003208 if (Size==1 || Size==2) {
3209 // Very small objects are passed right-justified.
3210 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003212 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003213 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003214 MachinePointerInfo(), VT,
3215 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003216 MemOpChains.push_back(Load.getValue(1));
3217 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003218
3219 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003220 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003221 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003222 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003223 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003224 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003225 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003226 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003227 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003228 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003229 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3230 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003231 Chain = CallSeqStart = NewCallSeqStart;
3232 ArgOffset += PtrByteSize;
3233 }
3234 continue;
3235 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003236 // Copy entire object into memory. There are cases where gcc-generated
3237 // code assumes it is there, even if it could be put entirely into
3238 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003239 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003240 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003241 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003242 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003243 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003244 CallSeqStart.getNode()->getOperand(1));
3245 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003246 Chain = CallSeqStart = NewCallSeqStart;
3247 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003248 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003249 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003250 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003251 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003252 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3253 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003254 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003255 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003256 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003257 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003258 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003259 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003260 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003261 }
3262 }
3263 continue;
3264 }
3265
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003267 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 case MVT::i32:
3269 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003270 if (GPR_idx != NumGPRs) {
3271 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003272 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003273 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3274 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003275 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003276 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003277 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003278 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 case MVT::f32:
3280 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003281 if (FPR_idx != NumFPRs) {
3282 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3283
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003284 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003285 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3286 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003287 MemOpChains.push_back(Store);
3288
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003289 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003290 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003291 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003292 MachinePointerInfo(), false, false,
3293 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003294 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003295 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003296 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003298 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003299 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003300 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3301 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003302 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003303 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003304 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003305 }
3306 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003307 // If we have any FPRs remaining, we may also have GPRs remaining.
3308 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3309 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003310 if (GPR_idx != NumGPRs)
3311 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3314 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003315 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003316 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003317 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3318 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003319 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003320 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321 if (isPPC64)
3322 ArgOffset += 8;
3323 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003325 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 case MVT::v4f32:
3327 case MVT::v4i32:
3328 case MVT::v8i16:
3329 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003330 if (isVarArg) {
3331 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003332 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003333 // V registers; in fact gcc does this only for arguments that are
3334 // prototyped, not for those that match the ... We do it for all
3335 // arguments, seems to work.
3336 while (ArgOffset % 16 !=0) {
3337 ArgOffset += PtrByteSize;
3338 if (GPR_idx != NumGPRs)
3339 GPR_idx++;
3340 }
3341 // We could elide this store in the case where the object fits
3342 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003343 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003344 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003345 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3346 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003347 MemOpChains.push_back(Store);
3348 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003349 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003350 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003351 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003352 MemOpChains.push_back(Load.getValue(1));
3353 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3354 }
3355 ArgOffset += 16;
3356 for (unsigned i=0; i<16; i+=PtrByteSize) {
3357 if (GPR_idx == NumGPRs)
3358 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003359 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003360 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003361 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003362 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003363 MemOpChains.push_back(Load.getValue(1));
3364 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3365 }
3366 break;
3367 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003368
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003369 // Non-varargs Altivec params generally go in registers, but have
3370 // stack space allocated at the end.
3371 if (VR_idx != NumVRs) {
3372 // Doesn't have GPR space allocated.
3373 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3374 } else if (nAltivecParamsAtEnd==0) {
3375 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003376 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3377 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003378 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003379 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003380 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003381 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003382 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003383 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003384 // If all Altivec parameters fit in registers, as they usually do,
3385 // they get stack space following the non-Altivec parameters. We
3386 // don't track this here because nobody below needs it.
3387 // If there are more Altivec parameters than fit in registers emit
3388 // the stores here.
3389 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3390 unsigned j = 0;
3391 // Offset is aligned; skip 1st 12 params which go in V registers.
3392 ArgOffset = ((ArgOffset+15)/16)*16;
3393 ArgOffset += 12*16;
3394 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003395 SDValue Arg = OutVals[i];
3396 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3398 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003399 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003400 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003401 // We are emitting Altivec params in order.
3402 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3403 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003404 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003405 ArgOffset += 16;
3406 }
3407 }
3408 }
3409 }
3410
Chris Lattner9a2a4972006-05-17 06:01:33 +00003411 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003413 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003414
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003415 // Check if this is an indirect call (MTCTR/BCTRL).
3416 // See PrepareCall() for more information about calls through function
3417 // pointers in the 64-bit SVR4 ABI.
3418 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3419 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3420 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3421 !isBLACompatibleAddress(Callee, DAG)) {
3422 // Load r2 into a virtual register and store it to the TOC save area.
3423 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3424 // TOC save area offset.
3425 SDValue PtrOff = DAG.getIntPtrConstant(40);
3426 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003427 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003428 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003429 }
3430
Dale Johannesenf7b73042010-03-09 20:15:42 +00003431 // On Darwin, R12 must contain the address of an indirect callee. This does
3432 // not mean the MTCTR instruction must use R12; it's easier to model this as
3433 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003434 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003435 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3436 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3437 !isBLACompatibleAddress(Callee, DAG))
3438 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3439 PPC::R12), Callee));
3440
Chris Lattner9a2a4972006-05-17 06:01:33 +00003441 // Build a sequence of copy-to-reg nodes chained together with token chain
3442 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003443 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003444 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003445 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003446 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003447 InFlag = Chain.getValue(1);
3448 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003449
Chris Lattnerb9082582010-11-14 23:42:06 +00003450 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003451 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3452 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003453
Dan Gohman98ca4f22009-08-05 01:29:28 +00003454 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3455 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3456 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003457}
3458
Hal Finkeld712f932011-10-14 19:51:36 +00003459bool
3460PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3461 MachineFunction &MF, bool isVarArg,
3462 const SmallVectorImpl<ISD::OutputArg> &Outs,
3463 LLVMContext &Context) const {
3464 SmallVector<CCValAssign, 16> RVLocs;
3465 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3466 RVLocs, Context);
3467 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3468}
3469
Dan Gohman98ca4f22009-08-05 01:29:28 +00003470SDValue
3471PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003472 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003473 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003474 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003475 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003476
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003477 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003478 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3479 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003480 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003481
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003482 // If this is the first return lowered for this function, add the regs to the
3483 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003484 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003485 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003486 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003487 }
3488
Dan Gohman475871a2008-07-27 21:46:04 +00003489 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003490
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003491 // Copy the result values into the output registers.
3492 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3493 CCValAssign &VA = RVLocs[i];
3494 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003495 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003496 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003497 Flag = Chain.getValue(1);
3498 }
3499
Gabor Greifba36cb52008-08-28 21:40:38 +00003500 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003502 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003504}
3505
Dan Gohman475871a2008-07-27 21:46:04 +00003506SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003507 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003508 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003509 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003510
Jim Laskeyefc7e522006-12-04 22:04:42 +00003511 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003512 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003513
3514 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003515 bool isPPC64 = Subtarget.isPPC64();
3516 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003517 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003518
3519 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003520 SDValue Chain = Op.getOperand(0);
3521 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003522
Jim Laskeyefc7e522006-12-04 22:04:42 +00003523 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003524 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3525 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003526 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003527
Jim Laskeyefc7e522006-12-04 22:04:42 +00003528 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003529 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003530
Jim Laskeyefc7e522006-12-04 22:04:42 +00003531 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003532 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003533 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003534}
3535
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003536
3537
Dan Gohman475871a2008-07-27 21:46:04 +00003538SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003539PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003540 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003541 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003542 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003543 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003544
3545 // Get current frame pointer save index. The users of this index will be
3546 // primarily DYNALLOC instructions.
3547 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3548 int RASI = FI->getReturnAddrSaveIndex();
3549
3550 // If the frame pointer save index hasn't been defined yet.
3551 if (!RASI) {
3552 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003553 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003554 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003555 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003556 // Save the result.
3557 FI->setReturnAddrSaveIndex(RASI);
3558 }
3559 return DAG.getFrameIndex(RASI, PtrVT);
3560}
3561
Dan Gohman475871a2008-07-27 21:46:04 +00003562SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003563PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3564 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003565 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003566 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003567 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003568
3569 // Get current frame pointer save index. The users of this index will be
3570 // primarily DYNALLOC instructions.
3571 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3572 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003573
Jim Laskey2f616bf2006-11-16 22:43:37 +00003574 // If the frame pointer save index hasn't been defined yet.
3575 if (!FPSI) {
3576 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003577 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003578 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003579
Jim Laskey2f616bf2006-11-16 22:43:37 +00003580 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003581 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003582 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003583 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003584 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003585 return DAG.getFrameIndex(FPSI, PtrVT);
3586}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003587
Dan Gohman475871a2008-07-27 21:46:04 +00003588SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003589 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003590 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003591 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003592 SDValue Chain = Op.getOperand(0);
3593 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003594 DebugLoc dl = Op.getDebugLoc();
3595
Jim Laskey2f616bf2006-11-16 22:43:37 +00003596 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003597 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003598 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003599 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003600 DAG.getConstant(0, PtrVT), Size);
3601 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003602 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003603 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003604 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003606 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003607}
3608
Chris Lattner1a635d62006-04-14 06:01:58 +00003609/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3610/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003611SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003612 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003613 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3614 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003615 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003616
Chris Lattner1a635d62006-04-14 06:01:58 +00003617 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003618
Chris Lattner1a635d62006-04-14 06:01:58 +00003619 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003620 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003621
Owen Andersone50ed302009-08-10 22:56:29 +00003622 EVT ResVT = Op.getValueType();
3623 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003624 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3625 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003626 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003627
Chris Lattner1a635d62006-04-14 06:01:58 +00003628 // If the RHS of the comparison is a 0.0, we don't need to do the
3629 // subtraction at all.
3630 if (isFloatingPointZero(RHS))
3631 switch (CC) {
3632 default: break; // SETUO etc aren't handled by fsel.
3633 case ISD::SETULT:
3634 case ISD::SETLT:
3635 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003636 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003637 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3639 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003640 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003641 case ISD::SETUGT:
3642 case ISD::SETGT:
3643 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003644 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003645 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3647 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003648 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003651
Dan Gohman475871a2008-07-27 21:46:04 +00003652 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003653 switch (CC) {
3654 default: break; // SETUO etc aren't handled by fsel.
3655 case ISD::SETULT:
3656 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003657 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3659 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003660 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003661 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003662 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003663 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3665 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003666 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003667 case ISD::SETUGT:
3668 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003669 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3671 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003672 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003673 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003674 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003675 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3677 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003678 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003679 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003680 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003681}
3682
Chris Lattner1f873002007-11-28 18:44:47 +00003683// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003684SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003685 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003686 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003687 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 if (Src.getValueType() == MVT::f32)
3689 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003690
Dan Gohman475871a2008-07-27 21:46:04 +00003691 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003693 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003695 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003696 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003698 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 case MVT::i64:
3700 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003701 break;
3702 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003703
Chris Lattner1a635d62006-04-14 06:01:58 +00003704 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003706
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003707 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003708 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3709 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003710
3711 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3712 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003714 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003715 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003716 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003717 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003718}
3719
Dan Gohmand858e902010-04-17 15:26:15 +00003720SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3721 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003722 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003723 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003725 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003726
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003728 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3730 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003731 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003733 return FP;
3734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003735
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003737 "Unhandled SINT_TO_FP type in custom expander!");
3738 // Since we only generate this in 64-bit mode, we can take advantage of
3739 // 64-bit registers. In particular, sign extend the input value into the
3740 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3741 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003742 MachineFunction &MF = DAG.getMachineFunction();
3743 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003744 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003745 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003746 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003747
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003749 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003750
Chris Lattner1a635d62006-04-14 06:01:58 +00003751 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003752 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003753 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003754 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003755 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3756 SDValue Store =
3757 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3758 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003759 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003760 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003761 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003762
Chris Lattner1a635d62006-04-14 06:01:58 +00003763 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3765 if (Op.getValueType() == MVT::f32)
3766 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003767 return FP;
3768}
3769
Dan Gohmand858e902010-04-17 15:26:15 +00003770SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3771 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003772 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003773 /*
3774 The rounding mode is in bits 30:31 of FPSR, and has the following
3775 settings:
3776 00 Round to nearest
3777 01 Round to 0
3778 10 Round to +inf
3779 11 Round to -inf
3780
3781 FLT_ROUNDS, on the other hand, expects the following:
3782 -1 Undefined
3783 0 Round to 0
3784 1 Round to nearest
3785 2 Round to +inf
3786 3 Round to -inf
3787
3788 To perform the conversion, we do:
3789 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3790 */
3791
3792 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003793 EVT VT = Op.getValueType();
3794 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3795 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003796 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003797
3798 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003800 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003801 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003802
3803 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003804 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003805 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003806 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003807 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003808
3809 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003810 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003811 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003812 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003813 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003814
3815 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003816 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 DAG.getNode(ISD::AND, dl, MVT::i32,
3818 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003819 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 DAG.getNode(ISD::SRL, dl, MVT::i32,
3821 DAG.getNode(ISD::AND, dl, MVT::i32,
3822 DAG.getNode(ISD::XOR, dl, MVT::i32,
3823 CWD, DAG.getConstant(3, MVT::i32)),
3824 DAG.getConstant(3, MVT::i32)),
3825 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003826
Dan Gohman475871a2008-07-27 21:46:04 +00003827 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003829
Duncan Sands83ec4b62008-06-06 12:08:01 +00003830 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003831 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003832}
3833
Dan Gohmand858e902010-04-17 15:26:15 +00003834SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003835 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003836 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003837 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003838 assert(Op.getNumOperands() == 3 &&
3839 VT == Op.getOperand(1).getValueType() &&
3840 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003841
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003842 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003843 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003844 SDValue Lo = Op.getOperand(0);
3845 SDValue Hi = Op.getOperand(1);
3846 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003847 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003848
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003849 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003850 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003851 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3852 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3853 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3854 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003855 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003856 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3857 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3858 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003859 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003860 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003861}
3862
Dan Gohmand858e902010-04-17 15:26:15 +00003863SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003864 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003865 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003866 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003867 assert(Op.getNumOperands() == 3 &&
3868 VT == Op.getOperand(1).getValueType() &&
3869 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003870
Dan Gohman9ed06db2008-03-07 20:36:53 +00003871 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003872 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003873 SDValue Lo = Op.getOperand(0);
3874 SDValue Hi = Op.getOperand(1);
3875 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003876 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003877
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003878 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003879 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003880 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3881 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3882 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3883 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003884 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003885 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3886 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3887 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003888 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003889 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003890}
3891
Dan Gohmand858e902010-04-17 15:26:15 +00003892SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003893 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003894 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003895 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003896 assert(Op.getNumOperands() == 3 &&
3897 VT == Op.getOperand(1).getValueType() &&
3898 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003899
Dan Gohman9ed06db2008-03-07 20:36:53 +00003900 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003901 SDValue Lo = Op.getOperand(0);
3902 SDValue Hi = Op.getOperand(1);
3903 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003904 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003905
Dale Johannesenf5d97892009-02-04 01:48:28 +00003906 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003907 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003908 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3909 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3910 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3911 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003912 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003913 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3914 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3915 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003916 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003917 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003918 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003919}
3920
3921//===----------------------------------------------------------------------===//
3922// Vector related lowering.
3923//
3924
Chris Lattner4a998b92006-04-17 06:00:21 +00003925/// BuildSplatI - Build a canonical splati of Val with an element size of
3926/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003927static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003928 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003929 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003930
Owen Andersone50ed302009-08-10 22:56:29 +00003931 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003933 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003934
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003936
Chris Lattner70fa4932006-12-01 01:45:39 +00003937 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3938 if (Val == -1)
3939 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003940
Owen Andersone50ed302009-08-10 22:56:29 +00003941 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003942
Chris Lattner4a998b92006-04-17 06:00:21 +00003943 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003945 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003946 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003947 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3948 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003949 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003950}
3951
Chris Lattnere7c768e2006-04-18 03:24:30 +00003952/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003953/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003954static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003955 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 EVT DestVT = MVT::Other) {
3957 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003958 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003960}
3961
Chris Lattnere7c768e2006-04-18 03:24:30 +00003962/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3963/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003964static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003965 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 DebugLoc dl, EVT DestVT = MVT::Other) {
3967 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003968 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003970}
3971
3972
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003973/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3974/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003975static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003976 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003977 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003978 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3979 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003980
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003982 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003985 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003986}
3987
Chris Lattnerf1b47082006-04-14 05:19:18 +00003988// If this is a case we can't handle, return null and let the default
3989// expansion code take care of it. If we CAN select this case, and if it
3990// selects to a single instruction, return Op. Otherwise, if we can codegen
3991// this case more efficiently than a constant pool load, lower it to the
3992// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003993SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3994 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003995 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003996 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3997 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003998
Bob Wilson24e338e2009-03-02 23:24:16 +00003999 // Check if this is a splat of a constant value.
4000 APInt APSplatBits, APSplatUndef;
4001 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004002 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004003 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004004 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004005 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004006
Bob Wilsonf2950b02009-03-03 19:26:27 +00004007 unsigned SplatBits = APSplatBits.getZExtValue();
4008 unsigned SplatUndef = APSplatUndef.getZExtValue();
4009 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004010
Bob Wilsonf2950b02009-03-03 19:26:27 +00004011 // First, handle single instruction cases.
4012
4013 // All zeros?
4014 if (SplatBits == 0) {
4015 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4017 SDValue Z = DAG.getConstant(0, MVT::i32);
4018 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004019 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004020 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004021 return Op;
4022 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004023
Bob Wilsonf2950b02009-03-03 19:26:27 +00004024 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4025 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4026 (32-SplatBitSize));
4027 if (SextVal >= -16 && SextVal <= 15)
4028 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004029
4030
Bob Wilsonf2950b02009-03-03 19:26:27 +00004031 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004032
Bob Wilsonf2950b02009-03-03 19:26:27 +00004033 // If this value is in the range [-32,30] and is even, use:
4034 // tmp = VSPLTI[bhw], result = add tmp, tmp
4035 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004037 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004038 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004039 }
4040
4041 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4042 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4043 // for fneg/fabs.
4044 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4045 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004047
4048 // Make the VSLW intrinsic, computing 0x8000_0000.
4049 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4050 OnesV, DAG, dl);
4051
4052 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004054 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004055 }
4056
4057 // Check to see if this is a wide variety of vsplti*, binop self cases.
4058 static const signed char SplatCsts[] = {
4059 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4060 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4061 };
4062
4063 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4064 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4065 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4066 int i = SplatCsts[idx];
4067
4068 // Figure out what shift amount will be used by altivec if shifted by i in
4069 // this splat size.
4070 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4071
4072 // vsplti + shl self.
4073 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004074 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004075 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4076 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4077 Intrinsic::ppc_altivec_vslw
4078 };
4079 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004080 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004082
Bob Wilsonf2950b02009-03-03 19:26:27 +00004083 // vsplti + srl self.
4084 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004085 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004086 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4087 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4088 Intrinsic::ppc_altivec_vsrw
4089 };
4090 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004091 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004092 }
4093
Bob Wilsonf2950b02009-03-03 19:26:27 +00004094 // vsplti + sra self.
4095 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004097 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4098 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4099 Intrinsic::ppc_altivec_vsraw
4100 };
4101 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004102 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004103 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004104
Bob Wilsonf2950b02009-03-03 19:26:27 +00004105 // vsplti + rol self.
4106 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4107 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004109 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4110 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4111 Intrinsic::ppc_altivec_vrlw
4112 };
4113 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004114 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004116
Bob Wilsonf2950b02009-03-03 19:26:27 +00004117 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004118 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004120 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004121 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004122 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004123 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004125 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004126 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004127 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004128 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004130 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4131 }
4132 }
4133
4134 // Three instruction sequences.
4135
4136 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4137 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4139 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004140 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004141 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004142 }
4143 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4144 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4146 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004147 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004148 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004150
Dan Gohman475871a2008-07-27 21:46:04 +00004151 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004152}
4153
Chris Lattner59138102006-04-17 05:28:54 +00004154/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4155/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004156static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004157 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004158 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004159 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004160 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004161 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004162
Chris Lattner59138102006-04-17 05:28:54 +00004163 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004164 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004165 OP_VMRGHW,
4166 OP_VMRGLW,
4167 OP_VSPLTISW0,
4168 OP_VSPLTISW1,
4169 OP_VSPLTISW2,
4170 OP_VSPLTISW3,
4171 OP_VSLDOI4,
4172 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004173 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004174 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004175
Chris Lattner59138102006-04-17 05:28:54 +00004176 if (OpNum == OP_COPY) {
4177 if (LHSID == (1*9+2)*9+3) return LHS;
4178 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4179 return RHS;
4180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004181
Dan Gohman475871a2008-07-27 21:46:04 +00004182 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004183 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4184 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004185
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004187 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004188 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004189 case OP_VMRGHW:
4190 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4191 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4192 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4193 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4194 break;
4195 case OP_VMRGLW:
4196 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4197 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4198 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4199 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4200 break;
4201 case OP_VSPLTISW0:
4202 for (unsigned i = 0; i != 16; ++i)
4203 ShufIdxs[i] = (i&3)+0;
4204 break;
4205 case OP_VSPLTISW1:
4206 for (unsigned i = 0; i != 16; ++i)
4207 ShufIdxs[i] = (i&3)+4;
4208 break;
4209 case OP_VSPLTISW2:
4210 for (unsigned i = 0; i != 16; ++i)
4211 ShufIdxs[i] = (i&3)+8;
4212 break;
4213 case OP_VSPLTISW3:
4214 for (unsigned i = 0; i != 16; ++i)
4215 ShufIdxs[i] = (i&3)+12;
4216 break;
4217 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004218 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004219 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004220 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004221 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004222 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004223 }
Owen Andersone50ed302009-08-10 22:56:29 +00004224 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004225 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4226 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004228 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004229}
4230
Chris Lattnerf1b47082006-04-14 05:19:18 +00004231/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4232/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4233/// return the code it can be lowered into. Worst case, it can always be
4234/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004235SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004236 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004237 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004238 SDValue V1 = Op.getOperand(0);
4239 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004241 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004242
Chris Lattnerf1b47082006-04-14 05:19:18 +00004243 // Cases that are handled by instructions that take permute immediates
4244 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4245 // selected by the instruction selector.
4246 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4248 PPC::isSplatShuffleMask(SVOp, 2) ||
4249 PPC::isSplatShuffleMask(SVOp, 4) ||
4250 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4251 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4252 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4253 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4254 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4255 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4256 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4257 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4258 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004259 return Op;
4260 }
4261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004262
Chris Lattnerf1b47082006-04-14 05:19:18 +00004263 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4264 // and produce a fixed permutation. If any of these match, do not lower to
4265 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4267 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4268 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4269 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4270 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4271 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4272 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4273 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4274 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004275 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004276
Chris Lattner59138102006-04-17 05:28:54 +00004277 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4278 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004279 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004280
Chris Lattner59138102006-04-17 05:28:54 +00004281 unsigned PFIndexes[4];
4282 bool isFourElementShuffle = true;
4283 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4284 unsigned EltNo = 8; // Start out undef.
4285 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004287 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004288
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004290 if ((ByteSource & 3) != j) {
4291 isFourElementShuffle = false;
4292 break;
4293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004294
Chris Lattner59138102006-04-17 05:28:54 +00004295 if (EltNo == 8) {
4296 EltNo = ByteSource/4;
4297 } else if (EltNo != ByteSource/4) {
4298 isFourElementShuffle = false;
4299 break;
4300 }
4301 }
4302 PFIndexes[i] = EltNo;
4303 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004304
4305 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004306 // perfect shuffle vector to determine if it is cost effective to do this as
4307 // discrete instructions, or whether we should use a vperm.
4308 if (isFourElementShuffle) {
4309 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004310 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004311 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004312
Chris Lattner59138102006-04-17 05:28:54 +00004313 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4314 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004315
Chris Lattner59138102006-04-17 05:28:54 +00004316 // Determining when to avoid vperm is tricky. Many things affect the cost
4317 // of vperm, particularly how many times the perm mask needs to be computed.
4318 // For example, if the perm mask can be hoisted out of a loop or is already
4319 // used (perhaps because there are multiple permutes with the same shuffle
4320 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4321 // the loop requires an extra register.
4322 //
4323 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004324 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004325 // available, if this block is within a loop, we should avoid using vperm
4326 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004327 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004328 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004330
Chris Lattnerf1b47082006-04-14 05:19:18 +00004331 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4332 // vector that will get spilled to the constant pool.
4333 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Chris Lattnerf1b47082006-04-14 05:19:18 +00004335 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4336 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004337 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004338 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004339
Dan Gohman475871a2008-07-27 21:46:04 +00004340 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4342 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004343
Chris Lattnerf1b47082006-04-14 05:19:18 +00004344 for (unsigned j = 0; j != BytesPerElement; ++j)
4345 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004347 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004350 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004351 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004352}
4353
Chris Lattner90564f22006-04-18 17:59:36 +00004354/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4355/// altivec comparison. If it is, return true and fill in Opc/isDot with
4356/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004357static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004358 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004359 unsigned IntrinsicID =
4360 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004361 CompareOpc = -1;
4362 isDot = false;
4363 switch (IntrinsicID) {
4364 default: return false;
4365 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004366 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4367 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4368 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4369 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4370 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4371 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4372 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4373 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4374 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4375 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4376 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4377 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4378 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004379
Chris Lattner1a635d62006-04-14 06:01:58 +00004380 // Normal Comparisons.
4381 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4382 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4383 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4384 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4385 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4386 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4387 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4388 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4389 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4390 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4391 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4392 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4393 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4394 }
Chris Lattner90564f22006-04-18 17:59:36 +00004395 return true;
4396}
4397
4398/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4399/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004400SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004401 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004402 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4403 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004404 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004405 int CompareOpc;
4406 bool isDot;
4407 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004408 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004409
Chris Lattner90564f22006-04-18 17:59:36 +00004410 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004411 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004412 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004413 Op.getOperand(1), Op.getOperand(2),
4414 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004415 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004417
Chris Lattner1a635d62006-04-14 06:01:58 +00004418 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004419 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004420 Op.getOperand(2), // LHS
4421 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004423 };
Owen Andersone50ed302009-08-10 22:56:29 +00004424 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004425 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004426 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004427 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004428
Chris Lattner1a635d62006-04-14 06:01:58 +00004429 // Now that we have the comparison, emit a copy from the CR to a GPR.
4430 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4432 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004433 CompNode.getValue(1));
4434
Chris Lattner1a635d62006-04-14 06:01:58 +00004435 // Unpack the result based on how the target uses it.
4436 unsigned BitNo; // Bit # of CR6.
4437 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004438 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004439 default: // Can't happen, don't crash on invalid number though.
4440 case 0: // Return the value of the EQ bit of CR6.
4441 BitNo = 0; InvertBit = false;
4442 break;
4443 case 1: // Return the inverted value of the EQ bit of CR6.
4444 BitNo = 0; InvertBit = true;
4445 break;
4446 case 2: // Return the value of the LT bit of CR6.
4447 BitNo = 2; InvertBit = false;
4448 break;
4449 case 3: // Return the inverted value of the LT bit of CR6.
4450 BitNo = 2; InvertBit = true;
4451 break;
4452 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004453
Chris Lattner1a635d62006-04-14 06:01:58 +00004454 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4456 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004457 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4459 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004460
Chris Lattner1a635d62006-04-14 06:01:58 +00004461 // If we are supposed to, toggle the bit.
4462 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4464 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 return Flags;
4466}
4467
Scott Michelfdc40a02009-02-17 22:15:04 +00004468SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004469 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004470 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004471 // Create a stack slot that is 16-byte aligned.
4472 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004473 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004474 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004475 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Chris Lattner1a635d62006-04-14 06:01:58 +00004477 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004478 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004479 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004480 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004481 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004482 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004483 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004484}
4485
Dan Gohmand858e902010-04-17 15:26:15 +00004486SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004487 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004489 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004490
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4492 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004493
Dan Gohman475871a2008-07-27 21:46:04 +00004494 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004495 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004496
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004497 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004498 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4499 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4500 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004501
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004502 // Low parts multiplied together, generating 32-bit results (we ignore the
4503 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004504 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004505 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004506
Dan Gohman475871a2008-07-27 21:46:04 +00004507 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004509 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004510 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004511 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4513 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004514 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004515
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004517
Chris Lattnercea2aa72006-04-18 04:28:57 +00004518 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004519 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004521 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004522
Chris Lattner19a81522006-04-18 03:57:35 +00004523 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004524 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004526 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004527
Chris Lattner19a81522006-04-18 03:57:35 +00004528 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004529 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004530 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004531 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004532
Chris Lattner19a81522006-04-18 03:57:35 +00004533 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004534 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004535 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 Ops[i*2 ] = 2*i+1;
4537 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004538 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004540 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004541 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004542 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004543}
4544
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004545/// LowerOperation - Provide custom lowering hooks for some operations.
4546///
Dan Gohmand858e902010-04-17 15:26:15 +00004547SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004548 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004549 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004550 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004551 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004552 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004553 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004554 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004555 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004556 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4557 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004558 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004559 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004560
4561 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004562 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004563
Jim Laskeyefc7e522006-12-04 22:04:42 +00004564 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004565 case ISD::DYNAMIC_STACKALLOC:
4566 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004567
Chris Lattner1a635d62006-04-14 06:01:58 +00004568 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004569 case ISD::FP_TO_UINT:
4570 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004571 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004572 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004573 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004574
Chris Lattner1a635d62006-04-14 06:01:58 +00004575 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004576 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4577 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4578 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004579
Chris Lattner1a635d62006-04-14 06:01:58 +00004580 // Vector-related lowering.
4581 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4582 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4583 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4584 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004585 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004586
Chris Lattner3fc027d2007-12-08 06:59:59 +00004587 // Frame & Return address.
4588 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004589 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004590 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004591}
4592
Duncan Sands1607f052008-12-01 11:39:25 +00004593void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4594 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004595 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004596 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004597 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004598 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004599 default:
Craig Topperbc219812012-02-07 02:50:20 +00004600 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004601 case ISD::VAARG: {
4602 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4603 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4604 return;
4605
4606 EVT VT = N->getValueType(0);
4607
4608 if (VT == MVT::i64) {
4609 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4610
4611 Results.push_back(NewNode);
4612 Results.push_back(NewNode.getValue(1));
4613 }
4614 return;
4615 }
Duncan Sands1607f052008-12-01 11:39:25 +00004616 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 assert(N->getValueType(0) == MVT::ppcf128);
4618 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004619 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004621 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004622 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004623 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004624 DAG.getIntPtrConstant(1));
4625
4626 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4627 // of the long double, and puts FPSCR back the way it was. We do not
4628 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004629 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004630 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4631
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004633 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004634 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004635 MFFSreg = Result.getValue(0);
4636 InFlag = Result.getValue(1);
4637
4638 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004639 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004641 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004642 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004643 InFlag = Result.getValue(0);
4644
4645 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004646 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004648 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004649 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004650 InFlag = Result.getValue(0);
4651
4652 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004654 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004655 Ops[0] = Lo;
4656 Ops[1] = Hi;
4657 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004658 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004659 FPreg = Result.getValue(0);
4660 InFlag = Result.getValue(1);
4661
4662 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 NodeTys.push_back(MVT::f64);
4664 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004665 Ops[1] = MFFSreg;
4666 Ops[2] = FPreg;
4667 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004668 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004669 FPreg = Result.getValue(0);
4670
4671 // We know the low half is about to be thrown away, so just use something
4672 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004674 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004675 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004676 }
Duncan Sands1607f052008-12-01 11:39:25 +00004677 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004678 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004679 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004680 }
4681}
4682
4683
Chris Lattner1a635d62006-04-14 06:01:58 +00004684//===----------------------------------------------------------------------===//
4685// Other Lowering Code
4686//===----------------------------------------------------------------------===//
4687
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004688MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004689PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004690 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004691 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004692 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4693
4694 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4695 MachineFunction *F = BB->getParent();
4696 MachineFunction::iterator It = BB;
4697 ++It;
4698
4699 unsigned dest = MI->getOperand(0).getReg();
4700 unsigned ptrA = MI->getOperand(1).getReg();
4701 unsigned ptrB = MI->getOperand(2).getReg();
4702 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004703 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004704
4705 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4706 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4707 F->insert(It, loopMBB);
4708 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004709 exitMBB->splice(exitMBB->begin(), BB,
4710 llvm::next(MachineBasicBlock::iterator(MI)),
4711 BB->end());
4712 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004713
4714 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004715 unsigned TmpReg = (!BinOpcode) ? incr :
4716 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004717 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4718 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004719
4720 // thisMBB:
4721 // ...
4722 // fallthrough --> loopMBB
4723 BB->addSuccessor(loopMBB);
4724
4725 // loopMBB:
4726 // l[wd]arx dest, ptr
4727 // add r0, dest, incr
4728 // st[wd]cx. r0, ptr
4729 // bne- loopMBB
4730 // fallthrough --> exitMBB
4731 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004732 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004733 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004734 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004735 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4736 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004737 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004738 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004739 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004740 BB->addSuccessor(loopMBB);
4741 BB->addSuccessor(exitMBB);
4742
4743 // exitMBB:
4744 // ...
4745 BB = exitMBB;
4746 return BB;
4747}
4748
4749MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004750PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004751 MachineBasicBlock *BB,
4752 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004753 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004754 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004755 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4756 // In 64 bit mode we have to use 64 bits for addresses, even though the
4757 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4758 // registers without caring whether they're 32 or 64, but here we're
4759 // doing actual arithmetic on the addresses.
4760 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004761 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004762
4763 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4764 MachineFunction *F = BB->getParent();
4765 MachineFunction::iterator It = BB;
4766 ++It;
4767
4768 unsigned dest = MI->getOperand(0).getReg();
4769 unsigned ptrA = MI->getOperand(1).getReg();
4770 unsigned ptrB = MI->getOperand(2).getReg();
4771 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004772 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004773
4774 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4775 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4776 F->insert(It, loopMBB);
4777 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004778 exitMBB->splice(exitMBB->begin(), BB,
4779 llvm::next(MachineBasicBlock::iterator(MI)),
4780 BB->end());
4781 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004782
4783 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004784 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004785 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4786 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004787 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4788 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4789 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4790 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4791 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4792 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4793 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4794 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4795 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4796 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004797 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004798 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004799 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004800
4801 // thisMBB:
4802 // ...
4803 // fallthrough --> loopMBB
4804 BB->addSuccessor(loopMBB);
4805
4806 // The 4-byte load must be aligned, while a char or short may be
4807 // anywhere in the word. Hence all this nasty bookkeeping code.
4808 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4809 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004810 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004811 // rlwinm ptr, ptr1, 0, 0, 29
4812 // slw incr2, incr, shift
4813 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4814 // slw mask, mask2, shift
4815 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004816 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004817 // add tmp, tmpDest, incr2
4818 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004819 // and tmp3, tmp, mask
4820 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004821 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004822 // bne- loopMBB
4823 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004824 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004825 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004826 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004827 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004828 .addReg(ptrA).addReg(ptrB);
4829 } else {
4830 Ptr1Reg = ptrB;
4831 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004832 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004833 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004834 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004835 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4836 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004837 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004838 .addReg(Ptr1Reg).addImm(0).addImm(61);
4839 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004840 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004841 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004842 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004843 .addReg(incr).addReg(ShiftReg);
4844 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004845 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004846 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004847 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4848 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004849 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004850 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004851 .addReg(Mask2Reg).addReg(ShiftReg);
4852
4853 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004854 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004855 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004856 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004857 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004858 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004859 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004860 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004861 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004862 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004863 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004864 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004865 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004866 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004867 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004868 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004869 BB->addSuccessor(loopMBB);
4870 BB->addSuccessor(exitMBB);
4871
4872 // exitMBB:
4873 // ...
4874 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004875 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4876 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004877 return BB;
4878}
4879
4880MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004881PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004882 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004883 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004884
4885 // To "insert" these instructions we actually have to insert their
4886 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004887 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004888 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004889 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004890
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004891 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004892
4893 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4894 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4895 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4896 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4897 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4898
4899 // The incoming instruction knows the destination vreg to set, the
4900 // condition code register to branch on, the true/false values to
4901 // select between, and a branch opcode to use.
4902
4903 // thisMBB:
4904 // ...
4905 // TrueVal = ...
4906 // cmpTY ccX, r1, r2
4907 // bCC copy1MBB
4908 // fallthrough --> copy0MBB
4909 MachineBasicBlock *thisMBB = BB;
4910 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4911 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4912 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004913 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004914 F->insert(It, copy0MBB);
4915 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004916
4917 // Transfer the remainder of BB and its successor edges to sinkMBB.
4918 sinkMBB->splice(sinkMBB->begin(), BB,
4919 llvm::next(MachineBasicBlock::iterator(MI)),
4920 BB->end());
4921 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4922
Evan Cheng53301922008-07-12 02:23:19 +00004923 // Next, add the true and fallthrough blocks as its successors.
4924 BB->addSuccessor(copy0MBB);
4925 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004926
Dan Gohman14152b42010-07-06 20:24:04 +00004927 BuildMI(BB, dl, TII->get(PPC::BCC))
4928 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4929
Evan Cheng53301922008-07-12 02:23:19 +00004930 // copy0MBB:
4931 // %FalseValue = ...
4932 // # fallthrough to sinkMBB
4933 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004934
Evan Cheng53301922008-07-12 02:23:19 +00004935 // Update machine-CFG edges
4936 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004937
Evan Cheng53301922008-07-12 02:23:19 +00004938 // sinkMBB:
4939 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4940 // ...
4941 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004942 BuildMI(*BB, BB->begin(), dl,
4943 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004944 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4945 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4946 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004947 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4948 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4949 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4950 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004951 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4952 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4953 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4954 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004955
4956 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4957 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4958 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4959 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004960 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4961 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4963 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004964
4965 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4966 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4967 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4968 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004969 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4970 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4971 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4972 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004973
4974 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4975 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4976 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4977 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004978 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4979 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4980 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4981 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004982
4983 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004984 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004985 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004986 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004987 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004988 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004989 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004990 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004991
4992 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4993 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4994 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4995 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004996 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4997 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4998 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4999 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005000
Dale Johannesen0e55f062008-08-29 18:29:46 +00005001 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5002 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5003 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5004 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5005 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5006 BB = EmitAtomicBinary(MI, BB, false, 0);
5007 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5008 BB = EmitAtomicBinary(MI, BB, true, 0);
5009
Evan Cheng53301922008-07-12 02:23:19 +00005010 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5011 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5012 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5013
5014 unsigned dest = MI->getOperand(0).getReg();
5015 unsigned ptrA = MI->getOperand(1).getReg();
5016 unsigned ptrB = MI->getOperand(2).getReg();
5017 unsigned oldval = MI->getOperand(3).getReg();
5018 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005019 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005020
Dale Johannesen65e39732008-08-25 18:53:26 +00005021 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5022 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5023 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005024 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005025 F->insert(It, loop1MBB);
5026 F->insert(It, loop2MBB);
5027 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005028 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005029 exitMBB->splice(exitMBB->begin(), BB,
5030 llvm::next(MachineBasicBlock::iterator(MI)),
5031 BB->end());
5032 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005033
5034 // thisMBB:
5035 // ...
5036 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005037 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005038
Dale Johannesen65e39732008-08-25 18:53:26 +00005039 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005040 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005041 // cmp[wd] dest, oldval
5042 // bne- midMBB
5043 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005044 // st[wd]cx. newval, ptr
5045 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005046 // b exitBB
5047 // midMBB:
5048 // st[wd]cx. dest, ptr
5049 // exitBB:
5050 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005051 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005052 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005053 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005054 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005055 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005056 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5057 BB->addSuccessor(loop2MBB);
5058 BB->addSuccessor(midMBB);
5059
5060 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005061 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005062 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005063 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005064 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005065 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005066 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005067 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005068
Dale Johannesen65e39732008-08-25 18:53:26 +00005069 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005070 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005071 .addReg(dest).addReg(ptrA).addReg(ptrB);
5072 BB->addSuccessor(exitMBB);
5073
Evan Cheng53301922008-07-12 02:23:19 +00005074 // exitMBB:
5075 // ...
5076 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005077 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5078 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5079 // We must use 64-bit registers for addresses when targeting 64-bit,
5080 // since we're actually doing arithmetic on them. Other registers
5081 // can be 32-bit.
5082 bool is64bit = PPCSubTarget.isPPC64();
5083 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5084
5085 unsigned dest = MI->getOperand(0).getReg();
5086 unsigned ptrA = MI->getOperand(1).getReg();
5087 unsigned ptrB = MI->getOperand(2).getReg();
5088 unsigned oldval = MI->getOperand(3).getReg();
5089 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005090 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005091
5092 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5093 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5094 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5095 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5096 F->insert(It, loop1MBB);
5097 F->insert(It, loop2MBB);
5098 F->insert(It, midMBB);
5099 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005100 exitMBB->splice(exitMBB->begin(), BB,
5101 llvm::next(MachineBasicBlock::iterator(MI)),
5102 BB->end());
5103 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005104
5105 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005106 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005107 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5108 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005109 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5110 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5111 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5112 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5113 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5114 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5115 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5116 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5117 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5118 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5119 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5120 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5121 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5122 unsigned Ptr1Reg;
5123 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005124 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005125 // thisMBB:
5126 // ...
5127 // fallthrough --> loopMBB
5128 BB->addSuccessor(loop1MBB);
5129
5130 // The 4-byte load must be aligned, while a char or short may be
5131 // anywhere in the word. Hence all this nasty bookkeeping code.
5132 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5133 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005134 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005135 // rlwinm ptr, ptr1, 0, 0, 29
5136 // slw newval2, newval, shift
5137 // slw oldval2, oldval,shift
5138 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5139 // slw mask, mask2, shift
5140 // and newval3, newval2, mask
5141 // and oldval3, oldval2, mask
5142 // loop1MBB:
5143 // lwarx tmpDest, ptr
5144 // and tmp, tmpDest, mask
5145 // cmpw tmp, oldval3
5146 // bne- midMBB
5147 // loop2MBB:
5148 // andc tmp2, tmpDest, mask
5149 // or tmp4, tmp2, newval3
5150 // stwcx. tmp4, ptr
5151 // bne- loop1MBB
5152 // b exitBB
5153 // midMBB:
5154 // stwcx. tmpDest, ptr
5155 // exitBB:
5156 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005157 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005158 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005159 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005160 .addReg(ptrA).addReg(ptrB);
5161 } else {
5162 Ptr1Reg = ptrB;
5163 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005164 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005165 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005166 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005167 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5168 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005169 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005170 .addReg(Ptr1Reg).addImm(0).addImm(61);
5171 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005172 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005173 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005174 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005175 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005176 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005177 .addReg(oldval).addReg(ShiftReg);
5178 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005179 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005180 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5182 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5183 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005184 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005185 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005186 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005187 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005188 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005189 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005190 .addReg(OldVal2Reg).addReg(MaskReg);
5191
5192 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005193 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005194 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005195 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5196 .addReg(TmpDestReg).addReg(MaskReg);
5197 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005198 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005199 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005200 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5201 BB->addSuccessor(loop2MBB);
5202 BB->addSuccessor(midMBB);
5203
5204 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005205 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5206 .addReg(TmpDestReg).addReg(MaskReg);
5207 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5208 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5209 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005210 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005211 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005212 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005213 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005214 BB->addSuccessor(loop1MBB);
5215 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005216
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005217 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005218 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005219 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005220 BB->addSuccessor(exitMBB);
5221
5222 // exitMBB:
5223 // ...
5224 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005225 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5226 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005227 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005228 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005229 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005230
Dan Gohman14152b42010-07-06 20:24:04 +00005231 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005232 return BB;
5233}
5234
Chris Lattner1a635d62006-04-14 06:01:58 +00005235//===----------------------------------------------------------------------===//
5236// Target Optimization Hooks
5237//===----------------------------------------------------------------------===//
5238
Duncan Sands25cf2272008-11-24 14:53:14 +00005239SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5240 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005241 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005242 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005243 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005244 switch (N->getOpcode()) {
5245 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005246 case PPCISD::SHL:
5247 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005248 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005249 return N->getOperand(0);
5250 }
5251 break;
5252 case PPCISD::SRL:
5253 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005254 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005255 return N->getOperand(0);
5256 }
5257 break;
5258 case PPCISD::SRA:
5259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005260 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005261 C->isAllOnesValue()) // -1 >>s V -> -1.
5262 return N->getOperand(0);
5263 }
5264 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005265
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005266 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005267 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005268 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5269 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5270 // We allow the src/dst to be either f32/f64, but the intermediate
5271 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 if (N->getOperand(0).getValueType() == MVT::i64 &&
5273 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005274 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 if (Val.getValueType() == MVT::f32) {
5276 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005277 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005279
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005281 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005283 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 if (N->getValueType(0) == MVT::f32) {
5285 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005286 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005287 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005288 }
5289 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005291 // If the intermediate type is i32, we can avoid the load/store here
5292 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005293 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005294 }
5295 }
5296 break;
Chris Lattner51269842006-03-01 05:50:56 +00005297 case ISD::STORE:
5298 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5299 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005300 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005301 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005302 N->getOperand(1).getValueType() == MVT::i32 &&
5303 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005304 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 if (Val.getValueType() == MVT::f32) {
5306 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005307 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005308 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005310 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005311
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005313 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005314 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005315 return Val;
5316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005317
Chris Lattnerd9989382006-07-10 20:56:58 +00005318 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005319 if (cast<StoreSDNode>(N)->isUnindexed() &&
5320 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005321 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 (N->getOperand(1).getValueType() == MVT::i32 ||
5323 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005324 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005325 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 if (BSwapOp.getValueType() == MVT::i16)
5327 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005328
Dan Gohmanc76909a2009-09-25 20:36:54 +00005329 SDValue Ops[] = {
5330 N->getOperand(0), BSwapOp, N->getOperand(2),
5331 DAG.getValueType(N->getOperand(1).getValueType())
5332 };
5333 return
5334 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5335 Ops, array_lengthof(Ops),
5336 cast<StoreSDNode>(N)->getMemoryVT(),
5337 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005338 }
5339 break;
5340 case ISD::BSWAP:
5341 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005342 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005343 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005344 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005345 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005346 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005347 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005349 LD->getChain(), // Chain
5350 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005351 DAG.getValueType(N->getValueType(0)) // VT
5352 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005353 SDValue BSLoad =
5354 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5355 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5356 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005357
Scott Michelfdc40a02009-02-17 22:15:04 +00005358 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005359 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 if (N->getValueType(0) == MVT::i16)
5361 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Chris Lattnerd9989382006-07-10 20:56:58 +00005363 // First, combine the bswap away. This makes the value produced by the
5364 // load dead.
5365 DCI.CombineTo(N, ResVal);
5366
5367 // Next, combine the load away, we give it a bogus result value but a real
5368 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005369 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattnerd9989382006-07-10 20:56:58 +00005371 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005372 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005373 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005374
Chris Lattner51269842006-03-01 05:50:56 +00005375 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005376 case PPCISD::VCMP: {
5377 // If a VCMPo node already exists with exactly the same operands as this
5378 // node, use its result instead of this node (VCMPo computes both a CR6 and
5379 // a normal output).
5380 //
5381 if (!N->getOperand(0).hasOneUse() &&
5382 !N->getOperand(1).hasOneUse() &&
5383 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005384
Chris Lattner4468c222006-03-31 06:02:07 +00005385 // Scan all of the users of the LHS, looking for VCMPo's that match.
5386 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005387
Gabor Greifba36cb52008-08-28 21:40:38 +00005388 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005389 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5390 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005391 if (UI->getOpcode() == PPCISD::VCMPo &&
5392 UI->getOperand(1) == N->getOperand(1) &&
5393 UI->getOperand(2) == N->getOperand(2) &&
5394 UI->getOperand(0) == N->getOperand(0)) {
5395 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005396 break;
5397 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005398
Chris Lattner00901202006-04-18 18:28:22 +00005399 // If there is no VCMPo node, or if the flag value has a single use, don't
5400 // transform this.
5401 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5402 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005403
5404 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005405 // chain, this transformation is more complex. Note that multiple things
5406 // could use the value result, which we should ignore.
5407 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005408 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005409 FlagUser == 0; ++UI) {
5410 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005411 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005412 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005413 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005414 FlagUser = User;
5415 break;
5416 }
5417 }
5418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
Chris Lattner00901202006-04-18 18:28:22 +00005420 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5421 // give up for right now.
5422 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005423 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005424 }
5425 break;
5426 }
Chris Lattner90564f22006-04-18 17:59:36 +00005427 case ISD::BR_CC: {
5428 // If this is a branch on an altivec predicate comparison, lower this so
5429 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5430 // lowering is done pre-legalize, because the legalizer lowers the predicate
5431 // compare down to code that is difficult to reassemble.
5432 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005433 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005434 int CompareOpc;
5435 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005436
Chris Lattner90564f22006-04-18 17:59:36 +00005437 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5438 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5439 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5440 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005441
Chris Lattner90564f22006-04-18 17:59:36 +00005442 // If this is a comparison against something other than 0/1, then we know
5443 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005444 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005445 if (Val != 0 && Val != 1) {
5446 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5447 return N->getOperand(0);
5448 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005450 N->getOperand(0), N->getOperand(4));
5451 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005452
Chris Lattner90564f22006-04-18 17:59:36 +00005453 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005454
Chris Lattner90564f22006-04-18 17:59:36 +00005455 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005456 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005457 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005458 LHS.getOperand(2), // LHS of compare
5459 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005461 };
Chris Lattner90564f22006-04-18 17:59:36 +00005462 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005463 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005464 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005465
Chris Lattner90564f22006-04-18 17:59:36 +00005466 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005467 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005468 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005469 default: // Can't happen, don't crash on invalid number though.
5470 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005471 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005472 break;
5473 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005474 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005475 break;
5476 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005477 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005478 break;
5479 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005480 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005481 break;
5482 }
5483
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5485 DAG.getConstant(CompOpc, MVT::i32),
5486 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005487 N->getOperand(4), CompNode.getValue(1));
5488 }
5489 break;
5490 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Dan Gohman475871a2008-07-27 21:46:04 +00005493 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005494}
5495
Chris Lattner1a635d62006-04-14 06:01:58 +00005496//===----------------------------------------------------------------------===//
5497// Inline Assembly Support
5498//===----------------------------------------------------------------------===//
5499
Dan Gohman475871a2008-07-27 21:46:04 +00005500void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005501 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005502 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005503 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005504 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005505 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005506 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005507 switch (Op.getOpcode()) {
5508 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005509 case PPCISD::LBRX: {
5510 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005511 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005512 KnownZero = 0xFFFF0000;
5513 break;
5514 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005515 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005516 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005517 default: break;
5518 case Intrinsic::ppc_altivec_vcmpbfp_p:
5519 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5520 case Intrinsic::ppc_altivec_vcmpequb_p:
5521 case Intrinsic::ppc_altivec_vcmpequh_p:
5522 case Intrinsic::ppc_altivec_vcmpequw_p:
5523 case Intrinsic::ppc_altivec_vcmpgefp_p:
5524 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5525 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5526 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5527 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5528 case Intrinsic::ppc_altivec_vcmpgtub_p:
5529 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5530 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5531 KnownZero = ~1U; // All bits but the low one are known to be zero.
5532 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005533 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005534 }
5535 }
5536}
5537
5538
Chris Lattner4234f572007-03-25 02:14:49 +00005539/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005540/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005541PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005542PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5543 if (Constraint.size() == 1) {
5544 switch (Constraint[0]) {
5545 default: break;
5546 case 'b':
5547 case 'r':
5548 case 'f':
5549 case 'v':
5550 case 'y':
5551 return C_RegisterClass;
5552 }
5553 }
5554 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005555}
5556
John Thompson44ab89e2010-10-29 17:29:13 +00005557/// Examine constraint type and operand type and determine a weight value.
5558/// This object must already have been set up with the operand type
5559/// and the current alternative constraint selected.
5560TargetLowering::ConstraintWeight
5561PPCTargetLowering::getSingleConstraintMatchWeight(
5562 AsmOperandInfo &info, const char *constraint) const {
5563 ConstraintWeight weight = CW_Invalid;
5564 Value *CallOperandVal = info.CallOperandVal;
5565 // If we don't have a value, we can't do a match,
5566 // but allow it at the lowest weight.
5567 if (CallOperandVal == NULL)
5568 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005569 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005570 // Look at the constraint type.
5571 switch (*constraint) {
5572 default:
5573 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5574 break;
5575 case 'b':
5576 if (type->isIntegerTy())
5577 weight = CW_Register;
5578 break;
5579 case 'f':
5580 if (type->isFloatTy())
5581 weight = CW_Register;
5582 break;
5583 case 'd':
5584 if (type->isDoubleTy())
5585 weight = CW_Register;
5586 break;
5587 case 'v':
5588 if (type->isVectorTy())
5589 weight = CW_Register;
5590 break;
5591 case 'y':
5592 weight = CW_Register;
5593 break;
5594 }
5595 return weight;
5596}
5597
Scott Michelfdc40a02009-02-17 22:15:04 +00005598std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005599PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005600 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005601 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005602 // GCC RS6000 Constraint Letters
5603 switch (Constraint[0]) {
5604 case 'b': // R1-R31
5605 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005607 return std::make_pair(0U, PPC::G8RCRegisterClass);
5608 return std::make_pair(0U, PPC::GPRCRegisterClass);
5609 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005611 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005613 return std::make_pair(0U, PPC::F8RCRegisterClass);
5614 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005615 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005616 return std::make_pair(0U, PPC::VRRCRegisterClass);
5617 case 'y': // crrc
5618 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005619 }
5620 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005621
Chris Lattner331d1bc2006-11-02 01:44:04 +00005622 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005623}
Chris Lattner763317d2006-02-07 00:47:13 +00005624
Chris Lattner331d1bc2006-11-02 01:44:04 +00005625
Chris Lattner48884cd2007-08-25 00:47:38 +00005626/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005627/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005628void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005629 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005630 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005631 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005632 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005633
Eric Christopher100c8332011-06-02 23:16:42 +00005634 // Only support length 1 constraints.
5635 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005636
Eric Christopher100c8332011-06-02 23:16:42 +00005637 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005638 switch (Letter) {
5639 default: break;
5640 case 'I':
5641 case 'J':
5642 case 'K':
5643 case 'L':
5644 case 'M':
5645 case 'N':
5646 case 'O':
5647 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005648 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005649 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005650 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005651 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005652 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005653 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005654 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005655 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005656 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005657 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5658 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005659 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005660 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005661 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005662 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005663 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005664 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005665 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005666 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005667 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005668 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005669 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005670 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005671 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005672 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005673 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005674 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005675 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005676 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005677 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005678 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005679 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005680 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005681 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005682 }
5683 break;
5684 }
5685 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005686
Gabor Greifba36cb52008-08-28 21:40:38 +00005687 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005688 Ops.push_back(Result);
5689 return;
5690 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005691
Chris Lattner763317d2006-02-07 00:47:13 +00005692 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005693 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005694}
Evan Chengc4c62572006-03-13 23:20:37 +00005695
Chris Lattnerc9addb72007-03-30 23:15:24 +00005696// isLegalAddressingMode - Return true if the addressing mode represented
5697// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005698bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005699 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005700 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005701
Chris Lattnerc9addb72007-03-30 23:15:24 +00005702 // PPC allows a sign-extended 16-bit immediate field.
5703 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5704 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005705
Chris Lattnerc9addb72007-03-30 23:15:24 +00005706 // No global is ever allowed as a base.
5707 if (AM.BaseGV)
5708 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005709
5710 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005711 switch (AM.Scale) {
5712 case 0: // "r+i" or just "i", depending on HasBaseReg.
5713 break;
5714 case 1:
5715 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5716 return false;
5717 // Otherwise we have r+r or r+i.
5718 break;
5719 case 2:
5720 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5721 return false;
5722 // Allow 2*r as r+r.
5723 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005724 default:
5725 // No other scales are supported.
5726 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005727 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005728
Chris Lattnerc9addb72007-03-30 23:15:24 +00005729 return true;
5730}
5731
Evan Chengc4c62572006-03-13 23:20:37 +00005732/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005733/// as the offset of the target addressing mode for load / store of the
5734/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005735bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005736 // PPC allows a sign-extended 16-bit immediate field.
5737 return (V > -(1 << 16) && V < (1 << 16)-1);
5738}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005739
Craig Topperc89c7442012-03-27 07:21:54 +00005740bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005741 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005742}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005743
Dan Gohmand858e902010-04-17 15:26:15 +00005744SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5745 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005746 MachineFunction &MF = DAG.getMachineFunction();
5747 MachineFrameInfo *MFI = MF.getFrameInfo();
5748 MFI->setReturnAddressIsTaken(true);
5749
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005750 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005751 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005752
Dale Johannesen08673d22010-05-03 22:59:34 +00005753 // Make sure the function does not optimize away the store of the RA to
5754 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005755 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005756 FuncInfo->setLRStoreRequired();
5757 bool isPPC64 = PPCSubTarget.isPPC64();
5758 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5759
5760 if (Depth > 0) {
5761 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5762 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005763
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005764 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005765 isPPC64? MVT::i64 : MVT::i32);
5766 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5767 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5768 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005769 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005770 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005771
Chris Lattner3fc027d2007-12-08 06:59:59 +00005772 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005773 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005774 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005775 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005776}
5777
Dan Gohmand858e902010-04-17 15:26:15 +00005778SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5779 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005780 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005781 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005782
Owen Andersone50ed302009-08-10 22:56:29 +00005783 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005785
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005786 MachineFunction &MF = DAG.getMachineFunction();
5787 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005788 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005789 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5790 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005791 MFI->getStackSize() &&
5792 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5793 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5794 (is31 ? PPC::R31 : PPC::R1);
5795 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5796 PtrVT);
5797 while (Depth--)
5798 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005799 FrameAddr, MachinePointerInfo(), false, false,
5800 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005801 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005802}
Dan Gohman54aeea32008-10-21 03:41:46 +00005803
5804bool
5805PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5806 // The PowerPC target isn't yet aware of offsets.
5807 return false;
5808}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005809
Evan Cheng42642d02010-04-01 20:10:42 +00005810/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005811/// and store operations as a result of memset, memcpy, and memmove
5812/// lowering. If DstAlign is zero that means it's safe to destination
5813/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5814/// means there isn't a need to check it against alignment requirement,
5815/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005816/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005817/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005818/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5819/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005820/// It returns EVT::Other if the type should be determined using generic
5821/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005822EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5823 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005824 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005825 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005826 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005827 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005829 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005831 }
5832}