blob: c0d75b237c7e5bb2a147bbe875c21cd1f006acc4 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Chris Lattnerf0144122009-07-28 03:13:23 +000057static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
58 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000059 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000060
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000061 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000062}
63
Chris Lattner331d1bc2006-11-02 01:44:04 +000064PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000065 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000066
Nate Begeman405e3ec2005-10-21 00:02:42 +000067 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000068
Chris Lattnerd145a612005-09-27 22:18:25 +000069 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 setUseUnderscoreSetJmp(true);
71 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000072
Chris Lattner749dc722010-10-10 18:34:00 +000073 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
74 // arguments are at least 4/8 bytes aligned.
75 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000076
Chris Lattner7c5a3d32005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000081
Evan Chengc5484282006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000085
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000087
Chris Lattner94e509c2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000099
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000100 // This is used in the ppcf128->int sequence. Note it has different semantics
101 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000103
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000104 // We do not currently implment this libm ops for PowerPC.
105 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
106 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
107 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
110
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setOperationAction(ISD::SREM, MVT::i32, Expand);
113 setOperationAction(ISD::UREM, MVT::i32, Expand);
114 setOperationAction(ISD::SREM, MVT::i64, Expand);
115 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000116
117 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
119 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
120 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
121 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
122 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
123 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
124 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
125 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000126
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000127 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::FSIN , MVT::f64, Expand);
129 setOperationAction(ISD::FCOS , MVT::f64, Expand);
130 setOperationAction(ISD::FREM , MVT::f64, Expand);
131 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000132 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f32, Expand);
134 setOperationAction(ISD::FCOS , MVT::f32, Expand);
135 setOperationAction(ISD::FREM , MVT::f32, Expand);
136 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000137 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000138
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000142 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
144 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000145 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000146
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
148 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000149
Nate Begemand88fc032006-01-14 03:14:10 +0000150 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
152 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
153 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000154 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
155 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Nate Begeman35ef9132006-01-11 21:21:00 +0000162 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
164 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000165
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000166 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SELECT, MVT::i32, Expand);
168 setOperationAction(ISD::SELECT, MVT::i64, Expand);
169 setOperationAction(ISD::SELECT, MVT::f32, Expand);
170 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000171
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000172 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
174 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000175
Nate Begeman750ac1b2006-02-01 07:19:44 +0000176 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000178
Nate Begeman81e80972006-03-17 01:40:33 +0000179 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000181
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Chris Lattnerf7605322005-08-31 21:09:52 +0000184 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000186
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000187 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
189 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000190
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000191 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
192 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
193 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
194 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000195
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000196 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000198
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
200 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
201 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
202 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
204
205 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000206 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
208 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000209 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
211 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
212 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Nate Begeman1db3c922008-08-11 17:36:31 +0000218 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000220
221 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000222 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
223 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000224
Nate Begemanacc398c2006-01-25 18:21:52 +0000225 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Hal Finkel179a4dd2012-03-24 03:53:55 +0000228 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
229 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
230 // VAARG always uses double-word chunks, so promote anything smaller.
231 setOperationAction(ISD::VAARG, MVT::i1, Promote);
232 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
233 setOperationAction(ISD::VAARG, MVT::i8, Promote);
234 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
235 setOperationAction(ISD::VAARG, MVT::i16, Promote);
236 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
237 setOperationAction(ISD::VAARG, MVT::i32, Promote);
238 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
239 setOperationAction(ISD::VAARG, MVT::Other, Expand);
240 } else {
241 // VAARG is custom lowered with the 32-bit SVR4 ABI.
242 setOperationAction(ISD::VAARG, MVT::Other, Custom);
243 setOperationAction(ISD::VAARG, MVT::i64, Custom);
244 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000245 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000247
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000248 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
250 setOperationAction(ISD::VAEND , MVT::Other, Expand);
251 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
252 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
253 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000255
Chris Lattner6d92cad2006-03-26 10:06:40 +0000256 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Dale Johannesen53e4e442008-11-07 22:54:33 +0000259 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
261 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
262 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
263 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
264 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
265 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
266 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
267 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
268 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
269 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
270 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
271 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Chris Lattnera7a58542006-06-16 17:34:12 +0000273 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000274 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
276 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
277 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
278 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000279 // This is just the low 32 bits of a (signed) fp->i64 conversion.
280 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000282
Chris Lattner7fbcef72006-03-24 07:53:47 +0000283 // FIXME: disable this lowered code. This generates 64-bit register values,
284 // and we don't model the fact that the top part is clobbered by calls. We
285 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000287 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000288 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000290 }
291
Chris Lattnera7a58542006-06-16 17:34:12 +0000292 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000293 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000294 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000295 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000297 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
299 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
300 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000301 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000302 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000306 }
Evan Chengd30bf012006-03-01 01:11:20 +0000307
Nate Begeman425a9692005-11-29 08:17:20 +0000308 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000309 // First set operation action for all vector types to expand. Then we
310 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
312 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
313 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000315 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000316 setOperationAction(ISD::ADD , VT, Legal);
317 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000318
Chris Lattner7ff7e672006-04-04 17:25:31 +0000319 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000320 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000322
323 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000324 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000326 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000328 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000330 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000332 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000334 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000336
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000337 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000338 setOperationAction(ISD::MUL , VT, Expand);
339 setOperationAction(ISD::SDIV, VT, Expand);
340 setOperationAction(ISD::SREM, VT, Expand);
341 setOperationAction(ISD::UDIV, VT, Expand);
342 setOperationAction(ISD::UREM, VT, Expand);
343 setOperationAction(ISD::FDIV, VT, Expand);
344 setOperationAction(ISD::FNEG, VT, Expand);
345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
346 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
347 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
348 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
349 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
350 setOperationAction(ISD::UDIVREM, VT, Expand);
351 setOperationAction(ISD::SDIVREM, VT, Expand);
352 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
353 setOperationAction(ISD::FPOW, VT, Expand);
354 setOperationAction(ISD::CTPOP, VT, Expand);
355 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000356 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000357 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000358 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000359 }
360
Chris Lattner7ff7e672006-04-04 17:25:31 +0000361 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
362 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::AND , MVT::v4i32, Legal);
366 setOperationAction(ISD::OR , MVT::v4i32, Legal);
367 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
368 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
369 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
370 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000371
Craig Topperc9099502012-04-20 06:31:50 +0000372 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
373 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
374 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
375 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
378 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
379 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
380 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
383 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
386 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
387 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
388 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000389 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Hal Finkel19aa2b52012-04-01 20:08:17 +0000391 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport())
392 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
393
Eli Friedman4db5aca2011-08-29 18:23:02 +0000394 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
395 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
396
Duncan Sands03228082008-11-23 15:47:28 +0000397 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000398 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000399
Jim Laskey2ad9f172007-02-22 14:56:36 +0000400 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000401 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000402 setExceptionPointerRegister(PPC::X3);
403 setExceptionSelectorRegister(PPC::X4);
404 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000405 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000406 setExceptionPointerRegister(PPC::R3);
407 setExceptionSelectorRegister(PPC::R4);
408 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000410 // We have target-specific dag combine patterns for the following nodes:
411 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000412 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000413 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000414 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000415
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000416 // Darwin long double math library functions have $LDBL128 appended.
417 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000418 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000419 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
420 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000421 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
422 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000423 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
424 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
425 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
426 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
427 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000428 }
429
Hal Finkelc6129162011-10-17 18:53:03 +0000430 setMinFunctionAlignment(2);
431 if (PPCSubTarget.isDarwin())
432 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000433
Eli Friedman26689ac2011-08-03 21:06:02 +0000434 setInsertFencesForAtomic(true);
435
Hal Finkel768c65f2011-11-22 16:21:04 +0000436 setSchedulingPreference(Sched::Hybrid);
437
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000438 computeRegisterProperties();
439}
440
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000441/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
442/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000443unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000444 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000445 // Darwin passes everything on 4 byte boundary.
446 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
447 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000448
449 // 16byte and wider vectors are passed on 16byte boundary.
450 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
451 if (VTy->getBitWidth() >= 128)
452 return 16;
453
454 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
455 if (PPCSubTarget.isPPC64())
456 return 8;
457
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000458 return 4;
459}
460
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000461const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
462 switch (Opcode) {
463 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000464 case PPCISD::FSEL: return "PPCISD::FSEL";
465 case PPCISD::FCFID: return "PPCISD::FCFID";
466 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
467 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
468 case PPCISD::STFIWX: return "PPCISD::STFIWX";
469 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
470 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
471 case PPCISD::VPERM: return "PPCISD::VPERM";
472 case PPCISD::Hi: return "PPCISD::Hi";
473 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000474 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000475 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
476 case PPCISD::LOAD: return "PPCISD::LOAD";
477 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000478 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
479 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
480 case PPCISD::SRL: return "PPCISD::SRL";
481 case PPCISD::SRA: return "PPCISD::SRA";
482 case PPCISD::SHL: return "PPCISD::SHL";
483 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
484 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000485 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000486 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000487 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000488 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000489 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000490 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
491 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000492 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
493 case PPCISD::MFCR: return "PPCISD::MFCR";
494 case PPCISD::VCMP: return "PPCISD::VCMP";
495 case PPCISD::VCMPo: return "PPCISD::VCMPo";
496 case PPCISD::LBRX: return "PPCISD::LBRX";
497 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000498 case PPCISD::LARX: return "PPCISD::LARX";
499 case PPCISD::STCX: return "PPCISD::STCX";
500 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
501 case PPCISD::MFFS: return "PPCISD::MFFS";
502 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
503 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
504 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
505 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000506 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000507 }
508}
509
Duncan Sands28b77e92011-09-06 19:07:46 +0000510EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000512}
513
Chris Lattner1a635d62006-04-14 06:01:58 +0000514//===----------------------------------------------------------------------===//
515// Node matching predicates, for use by the tblgen matching code.
516//===----------------------------------------------------------------------===//
517
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000518/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000519static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000520 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000521 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000522 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000523 // Maybe this has already been legalized into the constant pool?
524 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000525 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000526 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000527 }
528 return false;
529}
530
Chris Lattnerddb739e2006-04-06 17:23:16 +0000531/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
532/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000533static bool isConstantOrUndef(int Op, int Val) {
534 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000535}
536
537/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
538/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000539bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000540 if (!isUnary) {
541 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000542 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000543 return false;
544 } else {
545 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
547 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000548 return false;
549 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000550 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000551}
552
553/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
554/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000555bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000556 if (!isUnary) {
557 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000558 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
559 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000560 return false;
561 } else {
562 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000563 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
564 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
565 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
566 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000567 return false;
568 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000569 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000570}
571
Chris Lattnercaad1632006-04-06 22:02:42 +0000572/// isVMerge - Common function, used to match vmrg* shuffles.
573///
Nate Begeman9008ca62009-04-27 18:41:29 +0000574static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000575 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000577 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000578 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
579 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000580
Chris Lattner116cc482006-04-06 21:11:54 +0000581 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
582 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000584 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000585 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000586 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000587 return false;
588 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000590}
591
592/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
593/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000594bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000596 if (!isUnary)
597 return isVMerge(N, UnitSize, 8, 24);
598 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000599}
600
601/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
602/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000603bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000604 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000605 if (!isUnary)
606 return isVMerge(N, UnitSize, 0, 16);
607 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000608}
609
610
Chris Lattnerd0608e12006-04-06 18:26:28 +0000611/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
612/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000613int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 "PPC only supports shuffles by bytes!");
616
617 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000618
Chris Lattnerd0608e12006-04-06 18:26:28 +0000619 // Find the first non-undef value in the shuffle mask.
620 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000622 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000623
Chris Lattnerd0608e12006-04-06 18:26:28 +0000624 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000625
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000627 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000629 if (ShiftAmt < i) return -1;
630 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000631
Chris Lattnerf24380e2006-04-06 22:28:36 +0000632 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000634 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000635 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000636 return -1;
637 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000639 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000641 return -1;
642 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000643 return ShiftAmt;
644}
Chris Lattneref819f82006-03-20 06:33:01 +0000645
646/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
647/// specifies a splat of a single element that is suitable for input to
648/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000649bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000651 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000652
Chris Lattner88a99ef2006-03-20 06:37:44 +0000653 // This is a splat operation if each element of the permute is the same, and
654 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000655 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000656
Nate Begeman9008ca62009-04-27 18:41:29 +0000657 // FIXME: Handle UNDEF elements too!
658 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000659 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Nate Begeman9008ca62009-04-27 18:41:29 +0000661 // Check that the indices are consecutive, in the case of a multi-byte element
662 // splatted with a v16i8 mask.
663 for (unsigned i = 1; i != EltSize; ++i)
664 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000665 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000666
Chris Lattner7ff7e672006-04-04 17:25:31 +0000667 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000669 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000671 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000672 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000673 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000674}
675
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000676/// isAllNegativeZeroVector - Returns true if all elements of build_vector
677/// are -0.0.
678bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000679 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
680
681 APInt APVal, APUndef;
682 unsigned BitSize;
683 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684
Dale Johannesen1e608812009-11-13 01:45:18 +0000685 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000686 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000687 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000688
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000689 return false;
690}
691
Chris Lattneref819f82006-03-20 06:33:01 +0000692/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
693/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000694unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000695 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
696 assert(isSplatShuffleMask(SVOp, EltSize));
697 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000698}
699
Chris Lattnere87192a2006-04-12 17:37:20 +0000700/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000701/// by using a vspltis[bhw] instruction of the specified element size, return
702/// the constant being splatted. The ByteSize field indicates the number of
703/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000704SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
705 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000706
707 // If ByteSize of the splat is bigger than the element size of the
708 // build_vector, then we have a case where we are checking for a splat where
709 // multiple elements of the buildvector are folded together into a single
710 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
711 unsigned EltSize = 16/N->getNumOperands();
712 if (EltSize < ByteSize) {
713 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000714 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner79d9a882006-04-08 07:14:26 +0000717 // See if all of the elements in the buildvector agree across.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
720 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000721 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000722
Scott Michelfdc40a02009-02-17 22:15:04 +0000723
Gabor Greifba36cb52008-08-28 21:40:38 +0000724 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000725 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
726 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000727 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Chris Lattner79d9a882006-04-08 07:14:26 +0000730 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
731 // either constant or undef values that are identical for each chunk. See
732 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000733
Chris Lattner79d9a882006-04-08 07:14:26 +0000734 // Check to see if all of the leading entries are either 0 or -1. If
735 // neither, then this won't fit into the immediate field.
736 bool LeadingZero = true;
737 bool LeadingOnes = true;
738 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000739 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000740
Chris Lattner79d9a882006-04-08 07:14:26 +0000741 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
742 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
743 }
744 // Finally, check the least significant entry.
745 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000746 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000748 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000749 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000751 }
752 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000753 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000755 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000756 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000758 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Dan Gohman475871a2008-07-27 21:46:04 +0000760 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000761 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000762
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000763 // Check to see if this buildvec has a single non-undef value in its elements.
764 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
765 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000766 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000767 OpVal = N->getOperand(i);
768 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000769 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000770 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000771
Gabor Greifba36cb52008-08-28 21:40:38 +0000772 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Eli Friedman1a8229b2009-05-24 02:03:36 +0000774 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000775 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000776 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000777 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000778 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000780 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000781 }
782
783 // If the splat value is larger than the element value, then we can never do
784 // this splat. The only case that we could fit the replicated bits into our
785 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000786 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000787
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000788 // If the element value is larger than the splat value, cut it in half and
789 // check to see if the two halves are equal. Continue doing this until we
790 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
791 while (ValSizeInBytes > ByteSize) {
792 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000793
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000794 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000795 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
796 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000797 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000798 }
799
800 // Properly sign extend the value.
801 int ShAmt = (4-ByteSize)*8;
802 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000804 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000805 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000806
Chris Lattner140a58f2006-04-08 06:46:53 +0000807 // Finally, if this value fits in a 5 bit sext field, return it
808 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000810 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000811}
812
Chris Lattner1a635d62006-04-14 06:01:58 +0000813//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814// Addressing Mode Selection
815//===----------------------------------------------------------------------===//
816
817/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
818/// or 64-bit immediate, and if the value can be accurately represented as a
819/// sign extension from a 16-bit value. If so, this returns true and the
820/// immediate.
821static bool isIntS16Immediate(SDNode *N, short &Imm) {
822 if (N->getOpcode() != ISD::Constant)
823 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000825 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000827 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000829 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000830}
Dan Gohman475871a2008-07-27 21:46:04 +0000831static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000832 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000833}
834
835
836/// SelectAddressRegReg - Given the specified addressed, check to see if it
837/// can be represented as an indexed [r+r] operation. Returns false if it
838/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000839bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
840 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000841 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000842 short imm = 0;
843 if (N.getOpcode() == ISD::ADD) {
844 if (isIntS16Immediate(N.getOperand(1), imm))
845 return false; // r+i
846 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
847 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000848
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000849 Base = N.getOperand(0);
850 Index = N.getOperand(1);
851 return true;
852 } else if (N.getOpcode() == ISD::OR) {
853 if (isIntS16Immediate(N.getOperand(1), imm))
854 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000855
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000856 // If this is an or of disjoint bitfields, we can codegen this as an add
857 // (for better address arithmetic) if the LHS and RHS of the OR are provably
858 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000859 APInt LHSKnownZero, LHSKnownOne;
860 APInt RHSKnownZero, RHSKnownOne;
861 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000862 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000864 if (LHSKnownZero.getBoolValue()) {
865 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000866 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 // If all of the bits are known zero on the LHS or RHS, the add won't
868 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000869 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 Base = N.getOperand(0);
871 Index = N.getOperand(1);
872 return true;
873 }
874 }
875 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000876
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 return false;
878}
879
880/// Returns true if the address N can be represented by a base register plus
881/// a signed 16-bit displacement [r+imm], and if it is not better
882/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000883bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000884 SDValue &Base,
885 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000886 // FIXME dl should come from parent load or store, not from address
887 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 // If this can be more profitably realized as r+r, fail.
889 if (SelectAddressRegReg(N, Disp, Base, DAG))
890 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000891
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 if (N.getOpcode() == ISD::ADD) {
893 short imm = 0;
894 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
897 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
898 } else {
899 Base = N.getOperand(0);
900 }
901 return true; // [r+i]
902 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
903 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000904 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 && "Cannot handle constant offsets yet!");
906 Disp = N.getOperand(1).getOperand(0); // The global address.
907 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000908 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 Disp.getOpcode() == ISD::TargetConstantPool ||
910 Disp.getOpcode() == ISD::TargetJumpTable);
911 Base = N.getOperand(0);
912 return true; // [&g+r]
913 }
914 } else if (N.getOpcode() == ISD::OR) {
915 short imm = 0;
916 if (isIntS16Immediate(N.getOperand(1), imm)) {
917 // If this is an or of disjoint bitfields, we can codegen this as an add
918 // (for better address arithmetic) if the LHS and RHS of the OR are
919 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000920 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000921 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000922
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000923 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924 // If all of the bits are known zero on the LHS or RHS, the add won't
925 // carry.
926 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 return true;
929 }
930 }
931 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
932 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 // If this address fits entirely in a 16-bit sext immediate field, codegen
935 // this as "d, 0"
936 short Imm;
937 if (isIntS16Immediate(CN, Imm)) {
938 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000939 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
940 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 return true;
942 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000943
944 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000946 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
947 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000948
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
953 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000954 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 return true;
956 }
957 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000958
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 Disp = DAG.getTargetConstant(0, getPointerTy());
960 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
961 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
962 else
963 Base = N;
964 return true; // [r+0]
965}
966
967/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
968/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000969bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
970 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000971 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 // Check to see if we can easily represent this as an [r+r] address. This
973 // will fail if it thinks that the address is more profitably represented as
974 // reg+imm, e.g. where imm = 0.
975 if (SelectAddressRegReg(N, Base, Index, DAG))
976 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000977
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 // If the operand is an addition, always emit this as [r+r], since this is
979 // better (for code size, and execution, as the memop does the add for free)
980 // than emitting an explicit add.
981 if (N.getOpcode() == ISD::ADD) {
982 Base = N.getOperand(0);
983 Index = N.getOperand(1);
984 return true;
985 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000986
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000988 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
989 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 Index = N;
991 return true;
992}
993
994/// SelectAddressRegImmShift - Returns true if the address N can be
995/// represented by a base register plus a signed 14-bit displacement
996/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000997bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
998 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000999 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001000 // FIXME dl should come from the parent load or store, not the address
1001 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 // If this can be more profitably realized as r+r, fail.
1003 if (SelectAddressRegReg(N, Disp, Base, DAG))
1004 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001005
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 if (N.getOpcode() == ISD::ADD) {
1007 short imm = 0;
1008 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001009 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1011 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1012 } else {
1013 Base = N.getOperand(0);
1014 }
1015 return true; // [r+i]
1016 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1017 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001018 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 && "Cannot handle constant offsets yet!");
1020 Disp = N.getOperand(1).getOperand(0); // The global address.
1021 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1022 Disp.getOpcode() == ISD::TargetConstantPool ||
1023 Disp.getOpcode() == ISD::TargetJumpTable);
1024 Base = N.getOperand(0);
1025 return true; // [&g+r]
1026 }
1027 } else if (N.getOpcode() == ISD::OR) {
1028 short imm = 0;
1029 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1030 // If this is an or of disjoint bitfields, we can codegen this as an add
1031 // (for better address arithmetic) if the LHS and RHS of the OR are
1032 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001033 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001034 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001035 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 // If all of the bits are known zero on the LHS or RHS, the add won't
1037 // carry.
1038 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 return true;
1041 }
1042 }
1043 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001044 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001045 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001046 // If this address fits entirely in a 14-bit sext immediate field, codegen
1047 // this as "d, 0"
1048 short Imm;
1049 if (isIntS16Immediate(CN, Imm)) {
1050 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001051 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1052 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001053 return true;
1054 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001056 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001058 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1059 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001060
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001061 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001062 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1063 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1064 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001065 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001066 return true;
1067 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 }
1069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 Disp = DAG.getTargetConstant(0, getPointerTy());
1072 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1073 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1074 else
1075 Base = N;
1076 return true; // [r+0]
1077}
1078
1079
1080/// getPreIndexedAddressParts - returns true by value, base pointer and
1081/// offset pointer and addressing mode by reference if the node's address
1082/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001083bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1084 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001085 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001086 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001087 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001088
Dan Gohman475871a2008-07-27 21:46:04 +00001089 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001090 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1092 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001093 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001094
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001096 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001097 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001098 } else
1099 return false;
1100
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001101 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001102 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001103 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattner0851b4f2006-11-15 19:55:13 +00001105 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattner0851b4f2006-11-15 19:55:13 +00001107 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001109 // reg + imm
1110 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1111 return false;
1112 } else {
1113 // reg + imm * 4.
1114 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1115 return false;
1116 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001117
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001118 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001119 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1120 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001121 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001122 LD->getExtensionType() == ISD::SEXTLOAD &&
1123 isa<ConstantSDNode>(Offset))
1124 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001125 }
1126
Chris Lattner4eab7142006-11-10 02:08:47 +00001127 AM = ISD::PRE_INC;
1128 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001129}
1130
1131//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001132// LowerOperation implementation
1133//===----------------------------------------------------------------------===//
1134
Chris Lattner1e61e692010-11-15 02:46:57 +00001135/// GetLabelAccessInfo - Return true if we should reference labels using a
1136/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1137static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001138 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1139 HiOpFlags = PPCII::MO_HA16;
1140 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001141
Chris Lattner1e61e692010-11-15 02:46:57 +00001142 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1143 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001144 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001145 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001146 if (isPIC) {
1147 HiOpFlags |= PPCII::MO_PIC_FLAG;
1148 LoOpFlags |= PPCII::MO_PIC_FLAG;
1149 }
1150
1151 // If this is a reference to a global value that requires a non-lazy-ptr, make
1152 // sure that instruction lowering adds it.
1153 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1154 HiOpFlags |= PPCII::MO_NLP_FLAG;
1155 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001156
Chris Lattner6d2ff122010-11-15 03:13:19 +00001157 if (GV->hasHiddenVisibility()) {
1158 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1159 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1160 }
1161 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001162
Chris Lattner1e61e692010-11-15 02:46:57 +00001163 return isPIC;
1164}
1165
1166static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1167 SelectionDAG &DAG) {
1168 EVT PtrVT = HiPart.getValueType();
1169 SDValue Zero = DAG.getConstant(0, PtrVT);
1170 DebugLoc DL = HiPart.getDebugLoc();
1171
1172 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1173 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001174
Chris Lattner1e61e692010-11-15 02:46:57 +00001175 // With PIC, the first instruction is actually "GR+hi(&G)".
1176 if (isPIC)
1177 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1178 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001179
Chris Lattner1e61e692010-11-15 02:46:57 +00001180 // Generate non-pic code that has direct accesses to the constant pool.
1181 // The address of the global is just (hi(&g)+lo(&g)).
1182 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1183}
1184
Scott Michelfdc40a02009-02-17 22:15:04 +00001185SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001186 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001187 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001188 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001189 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001190
Chris Lattner1e61e692010-11-15 02:46:57 +00001191 unsigned MOHiFlag, MOLoFlag;
1192 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1193 SDValue CPIHi =
1194 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1195 SDValue CPILo =
1196 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1197 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001198}
1199
Dan Gohmand858e902010-04-17 15:26:15 +00001200SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001201 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001202 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001203
Chris Lattner1e61e692010-11-15 02:46:57 +00001204 unsigned MOHiFlag, MOLoFlag;
1205 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1206 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1207 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1208 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001209}
1210
Dan Gohmand858e902010-04-17 15:26:15 +00001211SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1212 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001213 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001214
Dan Gohman46510a72010-04-15 01:51:59 +00001215 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001216
Chris Lattner1e61e692010-11-15 02:46:57 +00001217 unsigned MOHiFlag, MOLoFlag;
1218 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1219 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1220 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1221 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1222}
1223
Roman Divackyfd42ed62012-06-04 17:36:38 +00001224SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1225 SelectionDAG &DAG) const {
1226
1227 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1228 DebugLoc dl = GA->getDebugLoc();
1229 const GlobalValue *GV = GA->getGlobal();
1230 EVT PtrVT = getPointerTy();
1231 bool is64bit = PPCSubTarget.isPPC64();
1232
1233 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1234
1235 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1236 PPCII::MO_TPREL16_HA);
1237 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1238 PPCII::MO_TPREL16_LO);
1239
1240 if (model != TLSModel::LocalExec)
1241 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001242 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1243 is64bit ? MVT::i64 : MVT::i32);
1244 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001245 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1246}
1247
Chris Lattner1e61e692010-11-15 02:46:57 +00001248SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1249 SelectionDAG &DAG) const {
1250 EVT PtrVT = Op.getValueType();
1251 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1252 DebugLoc DL = GSDN->getDebugLoc();
1253 const GlobalValue *GV = GSDN->getGlobal();
1254
Chris Lattner1e61e692010-11-15 02:46:57 +00001255 // 64-bit SVR4 ABI code is always position-independent.
1256 // The actual address of the GlobalValue is stored in the TOC.
1257 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1258 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1259 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1260 DAG.getRegister(PPC::X2, MVT::i64));
1261 }
1262
Chris Lattner6d2ff122010-11-15 03:13:19 +00001263 unsigned MOHiFlag, MOLoFlag;
1264 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001265
Chris Lattner6d2ff122010-11-15 03:13:19 +00001266 SDValue GAHi =
1267 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1268 SDValue GALo =
1269 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001270
Chris Lattner6d2ff122010-11-15 03:13:19 +00001271 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001272
Chris Lattner6d2ff122010-11-15 03:13:19 +00001273 // If the global reference is actually to a non-lazy-pointer, we have to do an
1274 // extra load to get the address of the global.
1275 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1276 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001277 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001278 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001279}
1280
Dan Gohmand858e902010-04-17 15:26:15 +00001281SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001282 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001283 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001284
Chris Lattner1a635d62006-04-14 06:01:58 +00001285 // If we're comparing for equality to zero, expose the fact that this is
1286 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1287 // fold the new nodes.
1288 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1289 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001290 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001291 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 if (VT.bitsLT(MVT::i32)) {
1293 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001294 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001295 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001296 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001297 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1298 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001299 DAG.getConstant(Log2b, MVT::i32));
1300 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001302 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001303 // optimized. FIXME: revisit this when we can custom lower all setcc
1304 // optimizations.
1305 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001306 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001307 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001308
Chris Lattner1a635d62006-04-14 06:01:58 +00001309 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001310 // by xor'ing the rhs with the lhs, which is faster than setting a
1311 // condition register, reading it back out, and masking the correct bit. The
1312 // normal approach here uses sub to do this instead of xor. Using xor exposes
1313 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001314 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001315 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001316 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001317 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001318 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001319 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001320 }
Dan Gohman475871a2008-07-27 21:46:04 +00001321 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001322}
1323
Dan Gohman475871a2008-07-27 21:46:04 +00001324SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001325 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001326 SDNode *Node = Op.getNode();
1327 EVT VT = Node->getValueType(0);
1328 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1329 SDValue InChain = Node->getOperand(0);
1330 SDValue VAListPtr = Node->getOperand(1);
1331 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1332 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001333
Roman Divackybdb226e2011-06-28 15:30:42 +00001334 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1335
1336 // gpr_index
1337 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1338 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1339 false, false, 0);
1340 InChain = GprIndex.getValue(1);
1341
1342 if (VT == MVT::i64) {
1343 // Check if GprIndex is even
1344 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1345 DAG.getConstant(1, MVT::i32));
1346 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1347 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1348 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1349 DAG.getConstant(1, MVT::i32));
1350 // Align GprIndex to be even if it isn't
1351 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1352 GprIndex);
1353 }
1354
1355 // fpr index is 1 byte after gpr
1356 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1357 DAG.getConstant(1, MVT::i32));
1358
1359 // fpr
1360 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1361 FprPtr, MachinePointerInfo(SV), MVT::i8,
1362 false, false, 0);
1363 InChain = FprIndex.getValue(1);
1364
1365 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1366 DAG.getConstant(8, MVT::i32));
1367
1368 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1369 DAG.getConstant(4, MVT::i32));
1370
1371 // areas
1372 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001373 MachinePointerInfo(), false, false,
1374 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001375 InChain = OverflowArea.getValue(1);
1376
1377 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001378 MachinePointerInfo(), false, false,
1379 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001380 InChain = RegSaveArea.getValue(1);
1381
1382 // select overflow_area if index > 8
1383 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1384 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1385
Roman Divackybdb226e2011-06-28 15:30:42 +00001386 // adjustment constant gpr_index * 4/8
1387 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1388 VT.isInteger() ? GprIndex : FprIndex,
1389 DAG.getConstant(VT.isInteger() ? 4 : 8,
1390 MVT::i32));
1391
1392 // OurReg = RegSaveArea + RegConstant
1393 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1394 RegConstant);
1395
1396 // Floating types are 32 bytes into RegSaveArea
1397 if (VT.isFloatingPoint())
1398 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1399 DAG.getConstant(32, MVT::i32));
1400
1401 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1402 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1403 VT.isInteger() ? GprIndex : FprIndex,
1404 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1405 MVT::i32));
1406
1407 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1408 VT.isInteger() ? VAListPtr : FprPtr,
1409 MachinePointerInfo(SV),
1410 MVT::i8, false, false, 0);
1411
1412 // determine if we should load from reg_save_area or overflow_area
1413 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1414
1415 // increase overflow_area by 4/8 if gpr/fpr > 8
1416 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1417 DAG.getConstant(VT.isInteger() ? 4 : 8,
1418 MVT::i32));
1419
1420 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1421 OverflowAreaPlusN);
1422
1423 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1424 OverflowAreaPtr,
1425 MachinePointerInfo(),
1426 MVT::i32, false, false, 0);
1427
Pete Cooperd752e0f2011-11-08 18:42:53 +00001428 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1429 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001430}
1431
Duncan Sands4a544a72011-09-06 13:37:06 +00001432SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1433 SelectionDAG &DAG) const {
1434 return Op.getOperand(0);
1435}
1436
1437SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1438 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001439 SDValue Chain = Op.getOperand(0);
1440 SDValue Trmp = Op.getOperand(1); // trampoline
1441 SDValue FPtr = Op.getOperand(2); // nested function
1442 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001443 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001444
Owen Andersone50ed302009-08-10 22:56:29 +00001445 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001447 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001448 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1449 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001450
Scott Michelfdc40a02009-02-17 22:15:04 +00001451 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001452 TargetLowering::ArgListEntry Entry;
1453
1454 Entry.Ty = IntPtrTy;
1455 Entry.Node = Trmp; Args.push_back(Entry);
1456
1457 // TrampSize == (isPPC64 ? 48 : 40);
1458 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001460 Args.push_back(Entry);
1461
1462 Entry.Node = FPtr; Args.push_back(Entry);
1463 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Bill Wendling77959322008-09-17 00:30:57 +00001465 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001466 TargetLowering::CallLoweringInfo CLI(Chain,
1467 Type::getVoidTy(*DAG.getContext()),
1468 false, false, false, false, 0,
1469 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001470 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001471 /*doesNotRet=*/false,
1472 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001473 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001474 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001475 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001476
Duncan Sands4a544a72011-09-06 13:37:06 +00001477 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001478}
1479
Dan Gohman475871a2008-07-27 21:46:04 +00001480SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001481 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001482 MachineFunction &MF = DAG.getMachineFunction();
1483 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1484
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001485 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001486
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001487 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001488 // vastart just stores the address of the VarArgsFrameIndex slot into the
1489 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001490 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001491 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001492 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001493 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1494 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001495 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001496 }
1497
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001498 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001499 // We suppose the given va_list is already allocated.
1500 //
1501 // typedef struct {
1502 // char gpr; /* index into the array of 8 GPRs
1503 // * stored in the register save area
1504 // * gpr=0 corresponds to r3,
1505 // * gpr=1 to r4, etc.
1506 // */
1507 // char fpr; /* index into the array of 8 FPRs
1508 // * stored in the register save area
1509 // * fpr=0 corresponds to f1,
1510 // * fpr=1 to f2, etc.
1511 // */
1512 // char *overflow_arg_area;
1513 // /* location on stack that holds
1514 // * the next overflow argument
1515 // */
1516 // char *reg_save_area;
1517 // /* where r3:r10 and f1:f8 (if saved)
1518 // * are stored
1519 // */
1520 // } va_list[1];
1521
1522
Dan Gohman1e93df62010-04-17 14:41:14 +00001523 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1524 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001525
Nicolas Geoffray01119992007-04-03 13:59:52 +00001526
Owen Andersone50ed302009-08-10 22:56:29 +00001527 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Dan Gohman1e93df62010-04-17 14:41:14 +00001529 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1530 PtrVT);
1531 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1532 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Duncan Sands83ec4b62008-06-06 12:08:01 +00001534 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001535 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001536
Duncan Sands83ec4b62008-06-06 12:08:01 +00001537 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001538 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001539
1540 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001541 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001542
Dan Gohman69de1932008-02-06 22:27:42 +00001543 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
Nicolas Geoffray01119992007-04-03 13:59:52 +00001545 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001546 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001547 Op.getOperand(1),
1548 MachinePointerInfo(SV),
1549 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001550 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001551 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001552 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001553
Nicolas Geoffray01119992007-04-03 13:59:52 +00001554 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001555 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001556 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1557 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001558 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001559 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001560 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Nicolas Geoffray01119992007-04-03 13:59:52 +00001562 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001563 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001564 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1565 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001566 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001567 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001568 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001569
1570 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001571 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1572 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001573 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001574
Chris Lattner1a635d62006-04-14 06:01:58 +00001575}
1576
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001577#include "PPCGenCallingConv.inc"
1578
Duncan Sands1e96bab2010-11-04 10:49:57 +00001579static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001580 CCValAssign::LocInfo &LocInfo,
1581 ISD::ArgFlagsTy &ArgFlags,
1582 CCState &State) {
1583 return true;
1584}
1585
Duncan Sands1e96bab2010-11-04 10:49:57 +00001586static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001587 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001588 CCValAssign::LocInfo &LocInfo,
1589 ISD::ArgFlagsTy &ArgFlags,
1590 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001591 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001592 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1593 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1594 };
1595 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001596
Tilmann Schellerffd02002009-07-03 06:45:56 +00001597 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1598
1599 // Skip one register if the first unallocated register has an even register
1600 // number and there are still argument registers available which have not been
1601 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1602 // need to skip a register if RegNum is odd.
1603 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1604 State.AllocateReg(ArgRegs[RegNum]);
1605 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001606
Tilmann Schellerffd02002009-07-03 06:45:56 +00001607 // Always return false here, as this function only makes sure that the first
1608 // unallocated register has an odd register number and does not actually
1609 // allocate a register for the current argument.
1610 return false;
1611}
1612
Duncan Sands1e96bab2010-11-04 10:49:57 +00001613static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001614 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001615 CCValAssign::LocInfo &LocInfo,
1616 ISD::ArgFlagsTy &ArgFlags,
1617 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001618 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001619 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1620 PPC::F8
1621 };
1622
1623 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001624
Tilmann Schellerffd02002009-07-03 06:45:56 +00001625 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1626
1627 // If there is only one Floating-point register left we need to put both f64
1628 // values of a split ppc_fp128 value on the stack.
1629 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1630 State.AllocateReg(ArgRegs[RegNum]);
1631 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001632
Tilmann Schellerffd02002009-07-03 06:45:56 +00001633 // Always return false here, as this function only makes sure that the two f64
1634 // values a ppc_fp128 value is split into are both passed in registers or both
1635 // passed on the stack and does not actually allocate a register for the
1636 // current argument.
1637 return false;
1638}
1639
Chris Lattner9f0bc652007-02-25 05:34:32 +00001640/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001641/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001642static const uint16_t *GetFPR() {
1643 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001644 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001645 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001646 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001647
Chris Lattner9f0bc652007-02-25 05:34:32 +00001648 return FPR;
1649}
1650
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001651/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1652/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001653static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001654 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001655 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001656 if (Flags.isByVal())
1657 ArgSize = Flags.getByValSize();
1658 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1659
1660 return ArgSize;
1661}
1662
Dan Gohman475871a2008-07-27 21:46:04 +00001663SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001665 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001666 const SmallVectorImpl<ISD::InputArg>
1667 &Ins,
1668 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001669 SmallVectorImpl<SDValue> &InVals)
1670 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001671 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1673 dl, DAG, InVals);
1674 } else {
1675 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1676 dl, DAG, InVals);
1677 }
1678}
1679
1680SDValue
1681PPCTargetLowering::LowerFormalArguments_SVR4(
1682 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001683 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 const SmallVectorImpl<ISD::InputArg>
1685 &Ins,
1686 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001687 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001689 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001690 // +-----------------------------------+
1691 // +--> | Back chain |
1692 // | +-----------------------------------+
1693 // | | Floating-point register save area |
1694 // | +-----------------------------------+
1695 // | | General register save area |
1696 // | +-----------------------------------+
1697 // | | CR save word |
1698 // | +-----------------------------------+
1699 // | | VRSAVE save word |
1700 // | +-----------------------------------+
1701 // | | Alignment padding |
1702 // | +-----------------------------------+
1703 // | | Vector register save area |
1704 // | +-----------------------------------+
1705 // | | Local variable space |
1706 // | +-----------------------------------+
1707 // | | Parameter list area |
1708 // | +-----------------------------------+
1709 // | | LR save word |
1710 // | +-----------------------------------+
1711 // SP--> +--- | Back chain |
1712 // +-----------------------------------+
1713 //
1714 // Specifications:
1715 // System V Application Binary Interface PowerPC Processor Supplement
1716 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001717
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718 MachineFunction &MF = DAG.getMachineFunction();
1719 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001720 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721
Owen Andersone50ed302009-08-10 22:56:29 +00001722 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001723 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001724 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1725 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726 unsigned PtrByteSize = 4;
1727
1728 // Assign locations to all of the incoming arguments.
1729 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001730 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001731 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001732
1733 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001734 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001735
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001737
Tilmann Schellerffd02002009-07-03 06:45:56 +00001738 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1739 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001740
Tilmann Schellerffd02002009-07-03 06:45:56 +00001741 // Arguments stored in registers.
1742 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001743 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001744 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001745
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001747 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001749 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001750 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001751 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001753 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001756 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 case MVT::v16i8:
1759 case MVT::v8i16:
1760 case MVT::v4i32:
1761 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001762 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001763 break;
1764 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765
Tilmann Schellerffd02002009-07-03 06:45:56 +00001766 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001767 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001769
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001771 } else {
1772 // Argument stored in memory.
1773 assert(VA.isMemLoc());
1774
1775 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1776 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001777 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001778
1779 // Create load nodes to retrieve arguments from the stack.
1780 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001781 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1782 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001783 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784 }
1785 }
1786
1787 // Assign locations to all of the incoming aggregate by value arguments.
1788 // Aggregates passed by value are stored in the local variable space of the
1789 // caller's stack frame, right above the parameter list area.
1790 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001791 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001792 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793
1794 // Reserve stack space for the allocations in CCInfo.
1795 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001798
1799 // Area that is at least reserved in the caller of this function.
1800 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001801
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802 // Set the size that is at least reserved in caller of this function. Tail
1803 // call optimized function's reserved stack space needs to be aligned so that
1804 // taking the difference between two stack areas will result in an aligned
1805 // stack.
1806 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1807
1808 MinReservedArea =
1809 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001810 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001811
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001812 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 getStackAlignment();
1814 unsigned AlignMask = TargetAlign-1;
1815 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817 FI->setMinReservedArea(MinReservedArea);
1818
1819 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001820
Tilmann Schellerffd02002009-07-03 06:45:56 +00001821 // If the function takes variable number of arguments, make a frame index for
1822 // the start of the first vararg value... for expansion of llvm.va_start.
1823 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001824 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001825 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1826 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1827 };
1828 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1829
Craig Topperc5eaae42012-03-11 07:57:25 +00001830 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1832 PPC::F8
1833 };
1834 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1835
Dan Gohman1e93df62010-04-17 14:41:14 +00001836 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1837 NumGPArgRegs));
1838 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1839 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001840
1841 // Make room for NumGPArgRegs and NumFPArgRegs.
1842 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001844
Dan Gohman1e93df62010-04-17 14:41:14 +00001845 FuncInfo->setVarArgsStackOffset(
1846 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001847 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001848
Dan Gohman1e93df62010-04-17 14:41:14 +00001849 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1850 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001852 // The fixed integer arguments of a variadic function are stored to the
1853 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1854 // the result of va_next.
1855 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1856 // Get an existing live-in vreg, or add a new one.
1857 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1858 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001859 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001862 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1863 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001864 MemOps.push_back(Store);
1865 // Increment the address by four for the next argument to store
1866 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1867 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1868 }
1869
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001870 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1871 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001872 // The double arguments are stored to the VarArgsFrameIndex
1873 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001874 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1875 // Get an existing live-in vreg, or add a new one.
1876 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1877 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001878 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001879
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001881 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1882 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001883 MemOps.push_back(Store);
1884 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001886 PtrVT);
1887 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1888 }
1889 }
1890
1891 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001894
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896}
1897
1898SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899PPCTargetLowering::LowerFormalArguments_Darwin(
1900 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001901 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 const SmallVectorImpl<ISD::InputArg>
1903 &Ins,
1904 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001905 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001906 // TODO: add description of PPC stack frame format, or at least some docs.
1907 //
1908 MachineFunction &MF = DAG.getMachineFunction();
1909 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001910 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001911
Owen Andersone50ed302009-08-10 22:56:29 +00001912 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1916 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001917 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001918
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001919 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001920 // Area that is at least reserved in caller of this function.
1921 unsigned MinReservedArea = ArgOffset;
1922
Craig Topperb78ca422012-03-11 07:16:55 +00001923 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001924 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1925 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1926 };
Craig Topperb78ca422012-03-11 07:16:55 +00001927 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001928 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1929 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1930 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001931
Craig Topperb78ca422012-03-11 07:16:55 +00001932 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001933
Craig Topperb78ca422012-03-11 07:16:55 +00001934 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001935 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1936 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1937 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001938
Owen Anderson718cb662007-09-07 04:06:50 +00001939 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001940 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001941 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001942
1943 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001944
Craig Topperb78ca422012-03-11 07:16:55 +00001945 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001946
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001947 // In 32-bit non-varargs functions, the stack space for vectors is after the
1948 // stack space for non-vectors. We do not use this space unless we have
1949 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001950 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001951 // that out...for the pathological case, compute VecArgOffset as the
1952 // start of the vector parameter area. Computing VecArgOffset is the
1953 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001954 unsigned VecArgOffset = ArgOffset;
1955 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001956 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001957 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001958 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001960
Duncan Sands276dcbd2008-03-21 09:14:45 +00001961 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001962 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001963 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001964 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001965 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1966 VecArgOffset += ArgSize;
1967 continue;
1968 }
1969
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001971 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 case MVT::i32:
1973 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001974 VecArgOffset += isPPC64 ? 8 : 4;
1975 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 case MVT::i64: // PPC64
1977 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001978 VecArgOffset += 8;
1979 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 case MVT::v4f32:
1981 case MVT::v4i32:
1982 case MVT::v8i16:
1983 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001984 // Nothing to do, we're only looking at Nonvector args here.
1985 break;
1986 }
1987 }
1988 }
1989 // We've found where the vector parameter area in memory is. Skip the
1990 // first 12 parameters; these don't use that memory.
1991 VecArgOffset = ((VecArgOffset+15)/16)*16;
1992 VecArgOffset += 12*16;
1993
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001994 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001995 // entry to a function on PPC, the arguments start after the linkage area,
1996 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001997
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001999 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002000 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002002 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002003 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002004 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002005 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002007
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002008 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002009
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002010 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2012 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002013 if (isVarArg || isPPC64) {
2014 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002016 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002017 PtrByteSize);
2018 } else nAltivecParamsAtEnd++;
2019 } else
2020 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002022 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 PtrByteSize);
2024
Dale Johannesen8419dd62008-03-07 20:27:40 +00002025 // FIXME the codegen can be much improved in some cases.
2026 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002027 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002028 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002029 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002030 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002031 // Objects of size 1 and 2 are right justified, everything else is
2032 // left justified. This means the memory address is adjusted forwards.
2033 if (ObjSize==1 || ObjSize==2) {
2034 CurArgOffset = CurArgOffset + (4 - ObjSize);
2035 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002036 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002037 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002038 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002040 if (ObjSize==1 || ObjSize==2) {
2041 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002042 unsigned VReg;
2043 if (isPPC64)
2044 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2045 else
2046 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002048 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002049 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002050 ObjSize==1 ? MVT::i8 : MVT::i16,
2051 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002052 MemOps.push_back(Store);
2053 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002054 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002055
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002056 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002057
Dale Johannesen7f96f392008-03-08 01:41:42 +00002058 continue;
2059 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002060 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2061 // Store whatever pieces of the object are in registers
2062 // to memory. ArgVal will be address of the beginning of
2063 // the object.
2064 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002065 unsigned VReg;
2066 if (isPPC64)
2067 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2068 else
2069 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002070 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002073 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2074 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002075 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002076 MemOps.push_back(Store);
2077 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002078 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002079 } else {
2080 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2081 break;
2082 }
2083 }
2084 continue;
2085 }
2086
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002088 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002090 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002091 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002092 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002094 ++GPR_idx;
2095 } else {
2096 needsLoad = true;
2097 ArgSize = PtrByteSize;
2098 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002099 // All int arguments reserve stack space in the Darwin ABI.
2100 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002101 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002102 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002103 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002105 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002106 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002108
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002110 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002112 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002114 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002115 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002117 DAG.getValueType(ObjectVT));
2118
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002120 }
2121
Chris Lattnerc91a4752006-06-26 22:48:35 +00002122 ++GPR_idx;
2123 } else {
2124 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002125 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002126 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002127 // All int arguments reserve stack space in the Darwin ABI.
2128 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002129 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002130
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 case MVT::f32:
2132 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002133 // Every 4 bytes of argument space consumes one of the GPRs available for
2134 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002135 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002136 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002137 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002138 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002139 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002140 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002141 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002142
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002144 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002145 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002146 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002147
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002149 ++FPR_idx;
2150 } else {
2151 needsLoad = true;
2152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002153
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002154 // All FP arguments reserve stack space in the Darwin ABI.
2155 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002156 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 case MVT::v4f32:
2158 case MVT::v4i32:
2159 case MVT::v8i16:
2160 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002161 // Note that vector arguments in registers don't reserve stack space,
2162 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002163 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002164 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002166 if (isVarArg) {
2167 while ((ArgOffset % 16) != 0) {
2168 ArgOffset += PtrByteSize;
2169 if (GPR_idx != Num_GPR_Regs)
2170 GPR_idx++;
2171 }
2172 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002173 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002174 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002175 ++VR_idx;
2176 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002177 if (!isVarArg && !isPPC64) {
2178 // Vectors go after all the nonvectors.
2179 CurArgOffset = VecArgOffset;
2180 VecArgOffset += 16;
2181 } else {
2182 // Vectors are aligned.
2183 ArgOffset = ((ArgOffset+15)/16)*16;
2184 CurArgOffset = ArgOffset;
2185 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002186 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002187 needsLoad = true;
2188 }
2189 break;
2190 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002191
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002192 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002193 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002194 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002195 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002196 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002197 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002199 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002200 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002202
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002204 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002205
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002206 // Set the size that is at least reserved in caller of this function. Tail
2207 // call optimized function's reserved stack space needs to be aligned so that
2208 // taking the difference between two stack areas will result in an aligned
2209 // stack.
2210 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2211 // Add the Altivec parameters at the end, if needed.
2212 if (nAltivecParamsAtEnd) {
2213 MinReservedArea = ((MinReservedArea+15)/16)*16;
2214 MinReservedArea += 16*nAltivecParamsAtEnd;
2215 }
2216 MinReservedArea =
2217 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002218 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2219 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002220 getStackAlignment();
2221 unsigned AlignMask = TargetAlign-1;
2222 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2223 FI->setMinReservedArea(MinReservedArea);
2224
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002225 // If the function takes variable number of arguments, make a frame index for
2226 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002227 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002228 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002229
Dan Gohman1e93df62010-04-17 14:41:14 +00002230 FuncInfo->setVarArgsFrameIndex(
2231 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002232 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002233 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002234
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002235 // If this function is vararg, store any remaining integer argument regs
2236 // to their spots on the stack so that they may be loaded by deferencing the
2237 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002238 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002239 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002240
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002241 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002242 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002243 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002244 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002245
Dan Gohman98ca4f22009-08-05 01:29:28 +00002246 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002247 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2248 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002249 MemOps.push_back(Store);
2250 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002251 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002252 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002253 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002255
Dale Johannesen8419dd62008-03-07 20:27:40 +00002256 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002257 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002259
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002261}
2262
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002264/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265static unsigned
2266CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2267 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002268 bool isVarArg,
2269 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002270 const SmallVectorImpl<ISD::OutputArg>
2271 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002272 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002273 unsigned &nAltivecParamsAtEnd) {
2274 // Count how many bytes are to be pushed on the stack, including the linkage
2275 // area, and parameter passing area. We start with 24/48 bytes, which is
2276 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002277 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2280
2281 // Add up all the space actually used.
2282 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2283 // they all go in registers, but we must reserve stack space for them for
2284 // possible use by the caller. In varargs or 64-bit calls, parameters are
2285 // assigned stack space in order, with padding so Altivec parameters are
2286 // 16-byte aligned.
2287 nAltivecParamsAtEnd = 0;
2288 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002290 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2293 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 if (!isVarArg && !isPPC64) {
2295 // Non-varargs Altivec parameters go after all the non-Altivec
2296 // parameters; handle those later so we know how much padding we need.
2297 nAltivecParamsAtEnd++;
2298 continue;
2299 }
2300 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2301 NumBytes = ((NumBytes+15)/16)*16;
2302 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304 }
2305
2306 // Allow for Altivec parameters at the end, if needed.
2307 if (nAltivecParamsAtEnd) {
2308 NumBytes = ((NumBytes+15)/16)*16;
2309 NumBytes += 16*nAltivecParamsAtEnd;
2310 }
2311
2312 // The prolog code of the callee may store up to 8 GPR argument registers to
2313 // the stack, allowing va_start to index over them in memory if its varargs.
2314 // Because we cannot tell if this is needed on the caller side, we have to
2315 // conservatively assume that it is needed. As such, make sure we have at
2316 // least enough stack space for the caller to store the 8 GPRs.
2317 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002318 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002319
2320 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002321 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2322 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2323 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002324 unsigned AlignMask = TargetAlign-1;
2325 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2326 }
2327
2328 return NumBytes;
2329}
2330
2331/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002332/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002333static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002334 unsigned ParamSize) {
2335
Dale Johannesenb60d5192009-11-24 01:09:07 +00002336 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002337
2338 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2339 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2340 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2341 // Remember only if the new adjustement is bigger.
2342 if (SPDiff < FI->getTailCallSPDelta())
2343 FI->setTailCallSPDelta(SPDiff);
2344
2345 return SPDiff;
2346}
2347
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2349/// for tail call optimization. Targets which want to do tail call
2350/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002353 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002354 bool isVarArg,
2355 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002356 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002357 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002358 return false;
2359
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002360 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002361 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002362 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363
Dan Gohman98ca4f22009-08-05 01:29:28 +00002364 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002365 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002366 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2367 // Functions containing by val parameters are not supported.
2368 for (unsigned i = 0; i != Ins.size(); i++) {
2369 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2370 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002371 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002372
2373 // Non PIC/GOT tail calls are supported.
2374 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2375 return true;
2376
2377 // At the moment we can only do local tail calls (in same module, hidden
2378 // or protected) if we are generating PIC.
2379 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2380 return G->getGlobal()->hasHiddenVisibility()
2381 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 }
2383
2384 return false;
2385}
2386
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002387/// isCallCompatibleAddress - Return the immediate to use if the specified
2388/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002389static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002390 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2391 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002392
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002393 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002394 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2395 (Addr << 6 >> 6) != Addr)
2396 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002397
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002398 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002399 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002400}
2401
Dan Gohman844731a2008-05-13 00:00:25 +00002402namespace {
2403
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002405 SDValue Arg;
2406 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 int FrameIdx;
2408
2409 TailCallArgumentInfo() : FrameIdx(0) {}
2410};
2411
Dan Gohman844731a2008-05-13 00:00:25 +00002412}
2413
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2415static void
2416StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002417 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002418 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002419 SmallVector<SDValue, 8> &MemOpChains,
2420 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue Arg = TailCallArgs[i].Arg;
2423 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424 int FI = TailCallArgs[i].FrameIdx;
2425 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002426 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002427 MachinePointerInfo::getFixedStack(FI),
2428 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002429 }
2430}
2431
2432/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2433/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002434static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002435 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue Chain,
2437 SDValue OldRetAddr,
2438 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 int SPDiff,
2440 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002441 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002442 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002443 if (SPDiff) {
2444 // Calculate the new stack slot for the return address.
2445 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002446 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002447 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002448 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002449 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002451 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002452 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002453 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002454 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002455
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002456 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2457 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002458 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002459 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002460 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002461 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002462 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002463 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2464 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002465 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002466 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002467 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002468 }
2469 return Chain;
2470}
2471
2472/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2473/// the position of the argument.
2474static void
2475CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002476 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002477 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2478 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002479 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002480 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002482 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002483 TailCallArgumentInfo Info;
2484 Info.Arg = Arg;
2485 Info.FrameIdxOp = FIN;
2486 Info.FrameIdx = FI;
2487 TailCallArguments.push_back(Info);
2488}
2489
2490/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2491/// stack slot. Returns the chain as result and the loaded frame pointers in
2492/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002493SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002494 int SPDiff,
2495 SDValue Chain,
2496 SDValue &LROpOut,
2497 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002498 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002499 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 if (SPDiff) {
2501 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002503 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002504 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002505 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002506 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002507
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002508 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2509 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002510 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002511 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002512 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002513 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002514 Chain = SDValue(FPOpOut.getNode(), 1);
2515 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002516 }
2517 return Chain;
2518}
2519
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002520/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002521/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002522/// specified by the specific parameter attribute. The copy will be passed as
2523/// a byval function parameter.
2524/// Sometimes what we are copying is the end of a larger object, the part that
2525/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002526static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002527CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002528 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002529 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002531 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002532 false, false, MachinePointerInfo(0),
2533 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002534}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002535
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002536/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2537/// tail calls.
2538static void
Dan Gohman475871a2008-07-27 21:46:04 +00002539LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2540 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002541 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002542 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002543 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002544 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002545 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002546 if (!isTailCall) {
2547 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002548 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002549 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002551 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002553 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002554 DAG.getConstant(ArgOffset, PtrVT));
2555 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002556 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2557 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 // Calculate and remember argument location.
2559 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2560 TailCallArguments);
2561}
2562
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002563static
2564void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2565 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2566 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2567 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2568 MachineFunction &MF = DAG.getMachineFunction();
2569
2570 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2571 // might overwrite each other in case of tail call optimization.
2572 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002573 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002574 InFlag = SDValue();
2575 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2576 MemOpChains2, dl);
2577 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002579 &MemOpChains2[0], MemOpChains2.size());
2580
2581 // Store the return address to the appropriate stack slot.
2582 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2583 isPPC64, isDarwinABI, dl);
2584
2585 // Emit callseq_end just before tailcall node.
2586 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2587 DAG.getIntPtrConstant(0, true), InFlag);
2588 InFlag = Chain.getValue(1);
2589}
2590
2591static
2592unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2593 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2594 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002595 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002596 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002597
Chris Lattnerb9082582010-11-14 23:42:06 +00002598 bool isPPC64 = PPCSubTarget.isPPC64();
2599 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2600
Owen Andersone50ed302009-08-10 22:56:29 +00002601 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002602 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002603 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002604
2605 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2606
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002607 bool needIndirectCall = true;
2608 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002609 // If this is an absolute destination address, use the munged value.
2610 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002611 needIndirectCall = false;
2612 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002613
Chris Lattnerb9082582010-11-14 23:42:06 +00002614 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2615 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2616 // Use indirect calls for ALL functions calls in JIT mode, since the
2617 // far-call stubs may be outside relocation limits for a BL instruction.
2618 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2619 unsigned OpFlags = 0;
2620 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002621 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002622 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002623 (G->getGlobal()->isDeclaration() ||
2624 G->getGlobal()->isWeakForLinker())) {
2625 // PC-relative references to external symbols should go through $stub,
2626 // unless we're building with the leopard linker or later, which
2627 // automatically synthesizes these stubs.
2628 OpFlags = PPCII::MO_DARWIN_STUB;
2629 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002630
Chris Lattnerb9082582010-11-14 23:42:06 +00002631 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2632 // every direct call is) turn it into a TargetGlobalAddress /
2633 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002634 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002635 Callee.getValueType(),
2636 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002637 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002638 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002639 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002640
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002641 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002642 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002643
Chris Lattnerb9082582010-11-14 23:42:06 +00002644 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002645 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002646 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002647 // PC-relative references to external symbols should go through $stub,
2648 // unless we're building with the leopard linker or later, which
2649 // automatically synthesizes these stubs.
2650 OpFlags = PPCII::MO_DARWIN_STUB;
2651 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002652
Chris Lattnerb9082582010-11-14 23:42:06 +00002653 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2654 OpFlags);
2655 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002656 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002657
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002658 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002659 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2660 // to do the call, we can't use PPCISD::CALL.
2661 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002662
2663 if (isSVR4ABI && isPPC64) {
2664 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2665 // entry point, but to the function descriptor (the function entry point
2666 // address is part of the function descriptor though).
2667 // The function descriptor is a three doubleword structure with the
2668 // following fields: function entry point, TOC base address and
2669 // environment pointer.
2670 // Thus for a call through a function pointer, the following actions need
2671 // to be performed:
2672 // 1. Save the TOC of the caller in the TOC save area of its stack
2673 // frame (this is done in LowerCall_Darwin()).
2674 // 2. Load the address of the function entry point from the function
2675 // descriptor.
2676 // 3. Load the TOC of the callee from the function descriptor into r2.
2677 // 4. Load the environment pointer from the function descriptor into
2678 // r11.
2679 // 5. Branch to the function entry point address.
2680 // 6. On return of the callee, the TOC of the caller needs to be
2681 // restored (this is done in FinishCall()).
2682 //
2683 // All those operations are flagged together to ensure that no other
2684 // operations can be scheduled in between. E.g. without flagging the
2685 // operations together, a TOC access in the caller could be scheduled
2686 // between the load of the callee TOC and the branch to the callee, which
2687 // results in the TOC access going through the TOC of the callee instead
2688 // of going through the TOC of the caller, which leads to incorrect code.
2689
2690 // Load the address of the function entry point from the function
2691 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002692 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002693 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2694 InFlag.getNode() ? 3 : 2);
2695 Chain = LoadFuncPtr.getValue(1);
2696 InFlag = LoadFuncPtr.getValue(2);
2697
2698 // Load environment pointer into r11.
2699 // Offset of the environment pointer within the function descriptor.
2700 SDValue PtrOff = DAG.getIntPtrConstant(16);
2701
2702 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2703 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2704 InFlag);
2705 Chain = LoadEnvPtr.getValue(1);
2706 InFlag = LoadEnvPtr.getValue(2);
2707
2708 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2709 InFlag);
2710 Chain = EnvVal.getValue(0);
2711 InFlag = EnvVal.getValue(1);
2712
2713 // Load TOC of the callee into r2. We are using a target-specific load
2714 // with r2 hard coded, because the result of a target-independent load
2715 // would never go directly into r2, since r2 is a reserved register (which
2716 // prevents the register allocator from allocating it), resulting in an
2717 // additional register being allocated and an unnecessary move instruction
2718 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002719 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002720 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2721 Callee, InFlag);
2722 Chain = LoadTOCPtr.getValue(0);
2723 InFlag = LoadTOCPtr.getValue(1);
2724
2725 MTCTROps[0] = Chain;
2726 MTCTROps[1] = LoadFuncPtr;
2727 MTCTROps[2] = InFlag;
2728 }
2729
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002730 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2731 2 + (InFlag.getNode() != 0));
2732 InFlag = Chain.getValue(1);
2733
2734 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002735 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002736 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002737 Ops.push_back(Chain);
2738 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2739 Callee.setNode(0);
2740 // Add CTR register as callee so a bctr can be emitted later.
2741 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002742 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002743 }
2744
2745 // If this is a direct call, pass the chain and the callee.
2746 if (Callee.getNode()) {
2747 Ops.push_back(Chain);
2748 Ops.push_back(Callee);
2749 }
2750 // If this is a tail call add stack pointer delta.
2751 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002752 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002753
2754 // Add argument registers to the end of the list so that they are known live
2755 // into the call.
2756 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2757 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2758 RegsToPass[i].second.getValueType()));
2759
2760 return CallOpc;
2761}
2762
Dan Gohman98ca4f22009-08-05 01:29:28 +00002763SDValue
2764PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002765 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766 const SmallVectorImpl<ISD::InputArg> &Ins,
2767 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002768 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002769
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002770 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002771 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002772 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002774
2775 // Copy all of the result registers out of their specified physreg.
2776 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2777 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002778 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002779 assert(VA.isRegLoc() && "Can only return in registers!");
2780 Chain = DAG.getCopyFromReg(Chain, dl,
2781 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002782 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002783 InFlag = Chain.getValue(2);
2784 }
2785
Dan Gohman98ca4f22009-08-05 01:29:28 +00002786 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002787}
2788
Dan Gohman98ca4f22009-08-05 01:29:28 +00002789SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002790PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2791 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002792 SelectionDAG &DAG,
2793 SmallVector<std::pair<unsigned, SDValue>, 8>
2794 &RegsToPass,
2795 SDValue InFlag, SDValue Chain,
2796 SDValue &Callee,
2797 int SPDiff, unsigned NumBytes,
2798 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002799 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002800 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002801 SmallVector<SDValue, 8> Ops;
2802 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2803 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002804 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002805
2806 // When performing tail call optimization the callee pops its arguments off
2807 // the stack. Account for this here so these bytes can be pushed back on in
2808 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2809 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002810 (CallConv == CallingConv::Fast &&
2811 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002812
Roman Divackye46137f2012-03-06 16:41:49 +00002813 // Add a register mask operand representing the call-preserved registers.
2814 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2815 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2816 assert(Mask && "Missing call preserved mask for calling convention");
2817 Ops.push_back(DAG.getRegisterMask(Mask));
2818
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002819 if (InFlag.getNode())
2820 Ops.push_back(InFlag);
2821
2822 // Emit tail call.
2823 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002824 // If this is the first return lowered for this function, add the regs
2825 // to the liveout set for the function.
2826 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2827 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002828 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002829 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002830 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2831 for (unsigned i = 0; i != RVLocs.size(); ++i)
2832 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2833 }
2834
2835 assert(((Callee.getOpcode() == ISD::Register &&
2836 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2837 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2838 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2839 isa<ConstantSDNode>(Callee)) &&
2840 "Expecting an global address, external symbol, absolute value or register");
2841
Owen Anderson825b72b2009-08-11 20:47:22 +00002842 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002843 }
2844
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002845 // Add a NOP immediately after the branch instruction when using the 64-bit
2846 // SVR4 ABI. At link time, if caller and callee are in a different module and
2847 // thus have a different TOC, the call will be replaced with a call to a stub
2848 // function which saves the current TOC, loads the TOC of the callee and
2849 // branches to the callee. The NOP will be replaced with a load instruction
2850 // which restores the TOC of the caller from the TOC save slot of the current
2851 // stack frame. If caller and callee belong to the same module (and have the
2852 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002853
2854 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002855 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002856 if (CallOpc == PPCISD::BCTRL_SVR4) {
2857 // This is a call through a function pointer.
2858 // Restore the caller TOC from the save area into R2.
2859 // See PrepareCall() for more information about calls through function
2860 // pointers in the 64-bit SVR4 ABI.
2861 // We are using a target-specific load with r2 hard coded, because the
2862 // result of a target-independent load would never go directly into r2,
2863 // since r2 is a reserved register (which prevents the register allocator
2864 // from allocating it), resulting in an additional register being
2865 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002866 needsTOCRestore = true;
2867 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002868 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002869 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002870 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002871 }
2872
Hal Finkel5b00cea2012-03-31 14:45:15 +00002873 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2874 InFlag = Chain.getValue(1);
2875
2876 if (needsTOCRestore) {
2877 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2878 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2879 InFlag = Chain.getValue(1);
2880 }
2881
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002882 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2883 DAG.getIntPtrConstant(BytesCalleePops, true),
2884 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002885 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002886 InFlag = Chain.getValue(1);
2887
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2889 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002890}
2891
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002893PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002894 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002895 SelectionDAG &DAG = CLI.DAG;
2896 DebugLoc &dl = CLI.DL;
2897 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2898 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2899 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2900 SDValue Chain = CLI.Chain;
2901 SDValue Callee = CLI.Callee;
2902 bool &isTailCall = CLI.IsTailCall;
2903 CallingConv::ID CallConv = CLI.CallConv;
2904 bool isVarArg = CLI.IsVarArg;
2905
Evan Cheng0c439eb2010-01-27 00:07:07 +00002906 if (isTailCall)
2907 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2908 Ins, DAG);
2909
Chris Lattnerb9082582010-11-14 23:42:06 +00002910 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002911 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002912 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002913 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002914
2915 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2916 isTailCall, Outs, OutVals, Ins,
2917 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002918}
2919
2920SDValue
2921PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002922 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002923 bool isTailCall,
2924 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002925 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926 const SmallVectorImpl<ISD::InputArg> &Ins,
2927 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002928 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002930 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002931
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 assert((CallConv == CallingConv::C ||
2933 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002934
Tilmann Schellerffd02002009-07-03 06:45:56 +00002935 unsigned PtrByteSize = 4;
2936
2937 MachineFunction &MF = DAG.getMachineFunction();
2938
2939 // Mark this function as potentially containing a function that contains a
2940 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2941 // and restoring the callers stack pointer in this functions epilog. This is
2942 // done because by tail calling the called function might overwrite the value
2943 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002944 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2945 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002946 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002947
Tilmann Schellerffd02002009-07-03 06:45:56 +00002948 // Count how many bytes are to be pushed on the stack, including the linkage
2949 // area, parameter list area and the part of the local variable space which
2950 // contains copies of aggregates which are passed by value.
2951
2952 // Assign locations to all of the outgoing arguments.
2953 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002954 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002955 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002956
2957 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002958 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002959
2960 if (isVarArg) {
2961 // Handle fixed and variable vector arguments differently.
2962 // Fixed vector arguments go into registers as long as registers are
2963 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002964 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002965
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002967 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002968 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002969 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002970
Dan Gohman98ca4f22009-08-05 01:29:28 +00002971 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002972 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2973 CCInfo);
2974 } else {
2975 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2976 ArgFlags, CCInfo);
2977 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002978
Tilmann Schellerffd02002009-07-03 06:45:56 +00002979 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002980#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002981 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002982 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002983#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002984 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002985 }
2986 }
2987 } else {
2988 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002989 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002991
Tilmann Schellerffd02002009-07-03 06:45:56 +00002992 // Assign locations to all of the outgoing aggregate by value arguments.
2993 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002994 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002995 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002996
2997 // Reserve stack space for the allocations in CCInfo.
2998 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2999
Dan Gohman98ca4f22009-08-05 01:29:28 +00003000 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003001
3002 // Size of the linkage area, parameter list area and the part of the local
3003 // space variable where copies of aggregates which are passed by value are
3004 // stored.
3005 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003006
Tilmann Schellerffd02002009-07-03 06:45:56 +00003007 // Calculate by how many bytes the stack has to be adjusted in case of tail
3008 // call optimization.
3009 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3010
3011 // Adjust the stack pointer for the new arguments...
3012 // These operations are automatically eliminated by the prolog/epilog pass
3013 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3014 SDValue CallSeqStart = Chain;
3015
3016 // Load the return address and frame pointer so it can be moved somewhere else
3017 // later.
3018 SDValue LROp, FPOp;
3019 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3020 dl);
3021
3022 // Set up a copy of the stack pointer for use loading and storing any
3023 // arguments that may not fit in the registers available for argument
3024 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003025 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003026
Tilmann Schellerffd02002009-07-03 06:45:56 +00003027 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3028 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3029 SmallVector<SDValue, 8> MemOpChains;
3030
Roman Divacky0aaa9192011-08-30 17:04:16 +00003031 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003032 // Walk the register/memloc assignments, inserting copies/loads.
3033 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3034 i != e;
3035 ++i) {
3036 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003037 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003038 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003039
Tilmann Schellerffd02002009-07-03 06:45:56 +00003040 if (Flags.isByVal()) {
3041 // Argument is an aggregate which is passed by value, thus we need to
3042 // create a copy of it in the local variable space of the current stack
3043 // frame (which is the stack frame of the caller) and pass the address of
3044 // this copy to the callee.
3045 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3046 CCValAssign &ByValVA = ByValArgLocs[j++];
3047 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003048
Tilmann Schellerffd02002009-07-03 06:45:56 +00003049 // Memory reserved in the local variable space of the callers stack frame.
3050 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003051
Tilmann Schellerffd02002009-07-03 06:45:56 +00003052 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3053 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003054
Tilmann Schellerffd02002009-07-03 06:45:56 +00003055 // Create a copy of the argument in the local area of the current
3056 // stack frame.
3057 SDValue MemcpyCall =
3058 CreateCopyOfByValArgument(Arg, PtrOff,
3059 CallSeqStart.getNode()->getOperand(0),
3060 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003061
Tilmann Schellerffd02002009-07-03 06:45:56 +00003062 // This must go outside the CALLSEQ_START..END.
3063 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3064 CallSeqStart.getNode()->getOperand(1));
3065 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3066 NewCallSeqStart.getNode());
3067 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003068
Tilmann Schellerffd02002009-07-03 06:45:56 +00003069 // Pass the address of the aggregate copy on the stack either in a
3070 // physical register or in the parameter list area of the current stack
3071 // frame to the callee.
3072 Arg = PtrOff;
3073 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003074
Tilmann Schellerffd02002009-07-03 06:45:56 +00003075 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003076 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003077 // Put argument in a physical register.
3078 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3079 } else {
3080 // Put argument in the parameter list area of the current stack frame.
3081 assert(VA.isMemLoc());
3082 unsigned LocMemOffset = VA.getLocMemOffset();
3083
3084 if (!isTailCall) {
3085 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3086 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3087
3088 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003089 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003090 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003091 } else {
3092 // Calculate and remember argument location.
3093 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3094 TailCallArguments);
3095 }
3096 }
3097 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098
Tilmann Schellerffd02002009-07-03 06:45:56 +00003099 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003100 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003101 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003102
Roman Divacky0aaa9192011-08-30 17:04:16 +00003103 // Set CR6 to true if this is a vararg call with floating args passed in
3104 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003105 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003106 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3107 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003108 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3109 }
3110
Tilmann Schellerffd02002009-07-03 06:45:56 +00003111 // Build a sequence of copy-to-reg nodes chained together with token chain
3112 // and flag operands which copy the outgoing args into the appropriate regs.
3113 SDValue InFlag;
3114 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3115 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3116 RegsToPass[i].second, InFlag);
3117 InFlag = Chain.getValue(1);
3118 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003119
Chris Lattnerb9082582010-11-14 23:42:06 +00003120 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003121 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3122 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003123
Dan Gohman98ca4f22009-08-05 01:29:28 +00003124 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3125 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3126 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003127}
3128
Dan Gohman98ca4f22009-08-05 01:29:28 +00003129SDValue
3130PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003131 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003132 bool isTailCall,
3133 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003134 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003135 const SmallVectorImpl<ISD::InputArg> &Ins,
3136 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003137 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003138
3139 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003140
Owen Andersone50ed302009-08-10 22:56:29 +00003141 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003143 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003144
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003145 MachineFunction &MF = DAG.getMachineFunction();
3146
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003147 // Mark this function as potentially containing a function that contains a
3148 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3149 // and restoring the callers stack pointer in this functions epilog. This is
3150 // done because by tail calling the called function might overwrite the value
3151 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003152 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3153 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003154 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3155
3156 unsigned nAltivecParamsAtEnd = 0;
3157
Chris Lattnerabde4602006-05-16 22:56:08 +00003158 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003159 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003160 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003161 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003162 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003163 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003164 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003165
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003166 // Calculate by how many bytes the stack has to be adjusted in case of tail
3167 // call optimization.
3168 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003169
Dan Gohman98ca4f22009-08-05 01:29:28 +00003170 // To protect arguments on the stack from being clobbered in a tail call,
3171 // force all the loads to happen before doing any other lowering.
3172 if (isTailCall)
3173 Chain = DAG.getStackArgumentTokenFactor(Chain);
3174
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003175 // Adjust the stack pointer for the new arguments...
3176 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003177 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003178 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003179
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003180 // Load the return address and frame pointer so it can be move somewhere else
3181 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003182 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003183 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3184 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003185
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003186 // Set up a copy of the stack pointer for use loading and storing any
3187 // arguments that may not fit in the registers available for argument
3188 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003190 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003192 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003194
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003195 // Figure out which arguments are going to go in registers, and which in
3196 // memory. Also, if this is a vararg function, floating point operations
3197 // must be stored to our stack, and loaded into integer regs as well, if
3198 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003199 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003200 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003201
Craig Topperb78ca422012-03-11 07:16:55 +00003202 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003203 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3204 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3205 };
Craig Topperb78ca422012-03-11 07:16:55 +00003206 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003207 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3208 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3209 };
Craig Topperb78ca422012-03-11 07:16:55 +00003210 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003211
Craig Topperb78ca422012-03-11 07:16:55 +00003212 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003213 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3214 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3215 };
Owen Anderson718cb662007-09-07 04:06:50 +00003216 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003217 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003218 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003219
Craig Topperb78ca422012-03-11 07:16:55 +00003220 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003221
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003222 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003223 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3224
Dan Gohman475871a2008-07-27 21:46:04 +00003225 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003226 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003227 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003228 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003229
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003230 // PtrOff will be used to store the current argument to the stack if a
3231 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003232 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003233
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003234 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003235
Dale Johannesen39355f92009-02-04 02:34:38 +00003236 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003237
3238 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003240 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3241 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003243 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003244
Dale Johannesen8419dd62008-03-07 20:27:40 +00003245 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003246 if (Flags.isByVal()) {
3247 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003248 if (Size==1 || Size==2) {
3249 // Very small objects are passed right-justified.
3250 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003252 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003253 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003254 MachinePointerInfo(), VT,
3255 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003256 MemOpChains.push_back(Load.getValue(1));
3257 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003258
3259 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003260 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003261 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003262 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003263 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003264 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003265 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003266 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003267 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003268 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003269 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3270 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003271 Chain = CallSeqStart = NewCallSeqStart;
3272 ArgOffset += PtrByteSize;
3273 }
3274 continue;
3275 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003276 // Copy entire object into memory. There are cases where gcc-generated
3277 // code assumes it is there, even if it could be put entirely into
3278 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003279 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003280 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003281 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003282 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003283 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003284 CallSeqStart.getNode()->getOperand(1));
3285 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003286 Chain = CallSeqStart = NewCallSeqStart;
3287 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003288 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003289 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003290 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003291 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003292 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3293 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003294 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003295 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003296 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003297 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003298 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003299 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003300 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003301 }
3302 }
3303 continue;
3304 }
3305
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003307 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 case MVT::i32:
3309 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003310 if (GPR_idx != NumGPRs) {
3311 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003312 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003313 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3314 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003315 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003316 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003318 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 case MVT::f32:
3320 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003321 if (FPR_idx != NumFPRs) {
3322 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3323
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003324 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003325 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3326 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003327 MemOpChains.push_back(Store);
3328
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003329 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003330 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003331 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003332 MachinePointerInfo(), false, false,
3333 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003334 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003335 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003336 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003338 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003339 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003340 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3341 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003342 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003343 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003344 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003345 }
3346 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003347 // If we have any FPRs remaining, we may also have GPRs remaining.
3348 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3349 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003350 if (GPR_idx != NumGPRs)
3351 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003353 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3354 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003355 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003356 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003357 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3358 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003359 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003360 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003361 if (isPPC64)
3362 ArgOffset += 8;
3363 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003365 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 case MVT::v4f32:
3367 case MVT::v4i32:
3368 case MVT::v8i16:
3369 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003370 if (isVarArg) {
3371 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003372 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003373 // V registers; in fact gcc does this only for arguments that are
3374 // prototyped, not for those that match the ... We do it for all
3375 // arguments, seems to work.
3376 while (ArgOffset % 16 !=0) {
3377 ArgOffset += PtrByteSize;
3378 if (GPR_idx != NumGPRs)
3379 GPR_idx++;
3380 }
3381 // We could elide this store in the case where the object fits
3382 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003383 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003384 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003385 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3386 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003387 MemOpChains.push_back(Store);
3388 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003389 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003390 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003391 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003392 MemOpChains.push_back(Load.getValue(1));
3393 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3394 }
3395 ArgOffset += 16;
3396 for (unsigned i=0; i<16; i+=PtrByteSize) {
3397 if (GPR_idx == NumGPRs)
3398 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003399 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003400 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003401 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003402 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003403 MemOpChains.push_back(Load.getValue(1));
3404 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3405 }
3406 break;
3407 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003408
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003409 // Non-varargs Altivec params generally go in registers, but have
3410 // stack space allocated at the end.
3411 if (VR_idx != NumVRs) {
3412 // Doesn't have GPR space allocated.
3413 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3414 } else if (nAltivecParamsAtEnd==0) {
3415 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003416 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3417 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003418 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003419 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003420 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003421 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003422 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003423 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003424 // If all Altivec parameters fit in registers, as they usually do,
3425 // they get stack space following the non-Altivec parameters. We
3426 // don't track this here because nobody below needs it.
3427 // If there are more Altivec parameters than fit in registers emit
3428 // the stores here.
3429 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3430 unsigned j = 0;
3431 // Offset is aligned; skip 1st 12 params which go in V registers.
3432 ArgOffset = ((ArgOffset+15)/16)*16;
3433 ArgOffset += 12*16;
3434 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003435 SDValue Arg = OutVals[i];
3436 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3438 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003439 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003440 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003441 // We are emitting Altivec params in order.
3442 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3443 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003444 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003445 ArgOffset += 16;
3446 }
3447 }
3448 }
3449 }
3450
Chris Lattner9a2a4972006-05-17 06:01:33 +00003451 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003453 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003454
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003455 // Check if this is an indirect call (MTCTR/BCTRL).
3456 // See PrepareCall() for more information about calls through function
3457 // pointers in the 64-bit SVR4 ABI.
3458 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3459 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3460 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3461 !isBLACompatibleAddress(Callee, DAG)) {
3462 // Load r2 into a virtual register and store it to the TOC save area.
3463 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3464 // TOC save area offset.
3465 SDValue PtrOff = DAG.getIntPtrConstant(40);
3466 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003467 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003468 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003469 }
3470
Dale Johannesenf7b73042010-03-09 20:15:42 +00003471 // On Darwin, R12 must contain the address of an indirect callee. This does
3472 // not mean the MTCTR instruction must use R12; it's easier to model this as
3473 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003474 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003475 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3476 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3477 !isBLACompatibleAddress(Callee, DAG))
3478 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3479 PPC::R12), Callee));
3480
Chris Lattner9a2a4972006-05-17 06:01:33 +00003481 // Build a sequence of copy-to-reg nodes chained together with token chain
3482 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003483 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003484 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003485 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003486 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003487 InFlag = Chain.getValue(1);
3488 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003489
Chris Lattnerb9082582010-11-14 23:42:06 +00003490 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003491 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3492 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003493
Dan Gohman98ca4f22009-08-05 01:29:28 +00003494 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3495 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3496 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003497}
3498
Hal Finkeld712f932011-10-14 19:51:36 +00003499bool
3500PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3501 MachineFunction &MF, bool isVarArg,
3502 const SmallVectorImpl<ISD::OutputArg> &Outs,
3503 LLVMContext &Context) const {
3504 SmallVector<CCValAssign, 16> RVLocs;
3505 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3506 RVLocs, Context);
3507 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3508}
3509
Dan Gohman98ca4f22009-08-05 01:29:28 +00003510SDValue
3511PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003512 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003513 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003514 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003515 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003516
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003517 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003518 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003519 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003520 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003521
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003522 // If this is the first return lowered for this function, add the regs to the
3523 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003524 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003525 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003526 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003527 }
3528
Dan Gohman475871a2008-07-27 21:46:04 +00003529 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003530
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003531 // Copy the result values into the output registers.
3532 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3533 CCValAssign &VA = RVLocs[i];
3534 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003535 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003536 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003537 Flag = Chain.getValue(1);
3538 }
3539
Gabor Greifba36cb52008-08-28 21:40:38 +00003540 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003542 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003544}
3545
Dan Gohman475871a2008-07-27 21:46:04 +00003546SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003547 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003548 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003549 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003550
Jim Laskeyefc7e522006-12-04 22:04:42 +00003551 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003552 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003553
3554 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003555 bool isPPC64 = Subtarget.isPPC64();
3556 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003557 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003558
3559 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003560 SDValue Chain = Op.getOperand(0);
3561 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003562
Jim Laskeyefc7e522006-12-04 22:04:42 +00003563 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003564 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3565 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003566 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003567
Jim Laskeyefc7e522006-12-04 22:04:42 +00003568 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003569 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003570
Jim Laskeyefc7e522006-12-04 22:04:42 +00003571 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003572 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003573 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003574}
3575
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003576
3577
Dan Gohman475871a2008-07-27 21:46:04 +00003578SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003579PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003580 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003581 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003582 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003583 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003584
3585 // Get current frame pointer save index. The users of this index will be
3586 // primarily DYNALLOC instructions.
3587 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3588 int RASI = FI->getReturnAddrSaveIndex();
3589
3590 // If the frame pointer save index hasn't been defined yet.
3591 if (!RASI) {
3592 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003593 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003594 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003595 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003596 // Save the result.
3597 FI->setReturnAddrSaveIndex(RASI);
3598 }
3599 return DAG.getFrameIndex(RASI, PtrVT);
3600}
3601
Dan Gohman475871a2008-07-27 21:46:04 +00003602SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003603PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3604 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003605 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003606 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003607 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003608
3609 // Get current frame pointer save index. The users of this index will be
3610 // primarily DYNALLOC instructions.
3611 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3612 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003613
Jim Laskey2f616bf2006-11-16 22:43:37 +00003614 // If the frame pointer save index hasn't been defined yet.
3615 if (!FPSI) {
3616 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003617 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003618 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003619
Jim Laskey2f616bf2006-11-16 22:43:37 +00003620 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003621 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003622 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003623 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003624 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003625 return DAG.getFrameIndex(FPSI, PtrVT);
3626}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003627
Dan Gohman475871a2008-07-27 21:46:04 +00003628SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003629 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003630 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003631 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003632 SDValue Chain = Op.getOperand(0);
3633 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003634 DebugLoc dl = Op.getDebugLoc();
3635
Jim Laskey2f616bf2006-11-16 22:43:37 +00003636 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003637 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003638 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003639 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003640 DAG.getConstant(0, PtrVT), Size);
3641 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003642 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003643 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003644 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003646 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003647}
3648
Chris Lattner1a635d62006-04-14 06:01:58 +00003649/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3650/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003651SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003652 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003653 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3654 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003655 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003656
Chris Lattner1a635d62006-04-14 06:01:58 +00003657 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003658
Chris Lattner1a635d62006-04-14 06:01:58 +00003659 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003660 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003661
Owen Andersone50ed302009-08-10 22:56:29 +00003662 EVT ResVT = Op.getValueType();
3663 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003664 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3665 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003666 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003667
Chris Lattner1a635d62006-04-14 06:01:58 +00003668 // If the RHS of the comparison is a 0.0, we don't need to do the
3669 // subtraction at all.
3670 if (isFloatingPointZero(RHS))
3671 switch (CC) {
3672 default: break; // SETUO etc aren't handled by fsel.
3673 case ISD::SETULT:
3674 case ISD::SETLT:
3675 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003676 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003677 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3679 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003680 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003681 case ISD::SETUGT:
3682 case ISD::SETGT:
3683 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003684 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003685 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3687 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003688 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003690 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003691
Dan Gohman475871a2008-07-27 21:46:04 +00003692 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003693 switch (CC) {
3694 default: break; // SETUO etc aren't handled by fsel.
3695 case ISD::SETULT:
3696 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003697 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3699 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003700 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003701 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003702 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003703 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3705 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003706 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003707 case ISD::SETUGT:
3708 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003709 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3711 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003712 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003713 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003714 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003715 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3717 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003718 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003719 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003720 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003721}
3722
Chris Lattner1f873002007-11-28 18:44:47 +00003723// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003724SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003725 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003726 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003727 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 if (Src.getValueType() == MVT::f32)
3729 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003730
Dan Gohman475871a2008-07-27 21:46:04 +00003731 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003733 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003735 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003736 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003738 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 case MVT::i64:
3740 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003741 break;
3742 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003743
Chris Lattner1a635d62006-04-14 06:01:58 +00003744 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003746
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003747 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003748 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3749 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003750
3751 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3752 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003754 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003755 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003756 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003757 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003758}
3759
Dan Gohmand858e902010-04-17 15:26:15 +00003760SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3761 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003762 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003763 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003765 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003766
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003768 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3770 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003771 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003773 return FP;
3774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003775
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003777 "Unhandled SINT_TO_FP type in custom expander!");
3778 // Since we only generate this in 64-bit mode, we can take advantage of
3779 // 64-bit registers. In particular, sign extend the input value into the
3780 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3781 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003782 MachineFunction &MF = DAG.getMachineFunction();
3783 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003784 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003785 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003786 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003787
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003789 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003790
Chris Lattner1a635d62006-04-14 06:01:58 +00003791 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003792 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003793 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003794 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003795 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3796 SDValue Store =
3797 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3798 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003799 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003800 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003801 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003802
Chris Lattner1a635d62006-04-14 06:01:58 +00003803 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3805 if (Op.getValueType() == MVT::f32)
3806 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003807 return FP;
3808}
3809
Dan Gohmand858e902010-04-17 15:26:15 +00003810SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3811 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003812 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003813 /*
3814 The rounding mode is in bits 30:31 of FPSR, and has the following
3815 settings:
3816 00 Round to nearest
3817 01 Round to 0
3818 10 Round to +inf
3819 11 Round to -inf
3820
3821 FLT_ROUNDS, on the other hand, expects the following:
3822 -1 Undefined
3823 0 Round to 0
3824 1 Round to nearest
3825 2 Round to +inf
3826 3 Round to -inf
3827
3828 To perform the conversion, we do:
3829 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3830 */
3831
3832 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003833 EVT VT = Op.getValueType();
3834 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3835 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003836 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003837
3838 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003840 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003841 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003842
3843 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003844 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003845 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003846 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003847 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003848
3849 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003850 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003851 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003852 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003853 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003854
3855 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003856 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 DAG.getNode(ISD::AND, dl, MVT::i32,
3858 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003859 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 DAG.getNode(ISD::SRL, dl, MVT::i32,
3861 DAG.getNode(ISD::AND, dl, MVT::i32,
3862 DAG.getNode(ISD::XOR, dl, MVT::i32,
3863 CWD, DAG.getConstant(3, MVT::i32)),
3864 DAG.getConstant(3, MVT::i32)),
3865 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003866
Dan Gohman475871a2008-07-27 21:46:04 +00003867 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003869
Duncan Sands83ec4b62008-06-06 12:08:01 +00003870 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003871 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003872}
3873
Dan Gohmand858e902010-04-17 15:26:15 +00003874SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003875 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003876 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003877 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003878 assert(Op.getNumOperands() == 3 &&
3879 VT == Op.getOperand(1).getValueType() &&
3880 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003881
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003882 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003883 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003884 SDValue Lo = Op.getOperand(0);
3885 SDValue Hi = Op.getOperand(1);
3886 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003887 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003888
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003889 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003890 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003891 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3892 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3893 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3894 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003895 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003896 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3897 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3898 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003899 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003900 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003901}
3902
Dan Gohmand858e902010-04-17 15:26:15 +00003903SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003904 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003905 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003906 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003907 assert(Op.getNumOperands() == 3 &&
3908 VT == Op.getOperand(1).getValueType() &&
3909 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003910
Dan Gohman9ed06db2008-03-07 20:36:53 +00003911 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003912 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003913 SDValue Lo = Op.getOperand(0);
3914 SDValue Hi = Op.getOperand(1);
3915 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003916 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003917
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003918 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003919 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003920 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3921 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3922 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3923 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003924 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003925 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3926 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3927 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003928 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003929 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003930}
3931
Dan Gohmand858e902010-04-17 15:26:15 +00003932SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003933 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003934 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003935 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003936 assert(Op.getNumOperands() == 3 &&
3937 VT == Op.getOperand(1).getValueType() &&
3938 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003939
Dan Gohman9ed06db2008-03-07 20:36:53 +00003940 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003941 SDValue Lo = Op.getOperand(0);
3942 SDValue Hi = Op.getOperand(1);
3943 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003944 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003945
Dale Johannesenf5d97892009-02-04 01:48:28 +00003946 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003947 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003948 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3949 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3950 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3951 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003952 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003953 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3954 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3955 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003956 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003957 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003958 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003959}
3960
3961//===----------------------------------------------------------------------===//
3962// Vector related lowering.
3963//
3964
Chris Lattner4a998b92006-04-17 06:00:21 +00003965/// BuildSplatI - Build a canonical splati of Val with an element size of
3966/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003967static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003968 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003969 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003970
Owen Andersone50ed302009-08-10 22:56:29 +00003971 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003973 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003974
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003976
Chris Lattner70fa4932006-12-01 01:45:39 +00003977 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3978 if (Val == -1)
3979 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003980
Owen Andersone50ed302009-08-10 22:56:29 +00003981 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003982
Chris Lattner4a998b92006-04-17 06:00:21 +00003983 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003985 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003986 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003987 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3988 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003989 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003990}
3991
Chris Lattnere7c768e2006-04-18 03:24:30 +00003992/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003993/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003994static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003995 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 EVT DestVT = MVT::Other) {
3997 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003998 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004000}
4001
Chris Lattnere7c768e2006-04-18 03:24:30 +00004002/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4003/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004004static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004005 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 DebugLoc dl, EVT DestVT = MVT::Other) {
4007 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004008 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004010}
4011
4012
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004013/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4014/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004015static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004016 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004017 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004018 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4019 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004020
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004022 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004025 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004026}
4027
Chris Lattnerf1b47082006-04-14 05:19:18 +00004028// If this is a case we can't handle, return null and let the default
4029// expansion code take care of it. If we CAN select this case, and if it
4030// selects to a single instruction, return Op. Otherwise, if we can codegen
4031// this case more efficiently than a constant pool load, lower it to the
4032// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004033SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4034 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004035 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004036 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4037 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004038
Bob Wilson24e338e2009-03-02 23:24:16 +00004039 // Check if this is a splat of a constant value.
4040 APInt APSplatBits, APSplatUndef;
4041 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004042 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004043 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004044 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004045 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004046
Bob Wilsonf2950b02009-03-03 19:26:27 +00004047 unsigned SplatBits = APSplatBits.getZExtValue();
4048 unsigned SplatUndef = APSplatUndef.getZExtValue();
4049 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004050
Bob Wilsonf2950b02009-03-03 19:26:27 +00004051 // First, handle single instruction cases.
4052
4053 // All zeros?
4054 if (SplatBits == 0) {
4055 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4057 SDValue Z = DAG.getConstant(0, MVT::i32);
4058 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004059 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004060 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004061 return Op;
4062 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004063
Bob Wilsonf2950b02009-03-03 19:26:27 +00004064 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4065 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4066 (32-SplatBitSize));
4067 if (SextVal >= -16 && SextVal <= 15)
4068 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004069
4070
Bob Wilsonf2950b02009-03-03 19:26:27 +00004071 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004072
Bob Wilsonf2950b02009-03-03 19:26:27 +00004073 // If this value is in the range [-32,30] and is even, use:
4074 // tmp = VSPLTI[bhw], result = add tmp, tmp
4075 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004077 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004078 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004079 }
4080
4081 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4082 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4083 // for fneg/fabs.
4084 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4085 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004087
4088 // Make the VSLW intrinsic, computing 0x8000_0000.
4089 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4090 OnesV, DAG, dl);
4091
4092 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004094 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004095 }
4096
4097 // Check to see if this is a wide variety of vsplti*, binop self cases.
4098 static const signed char SplatCsts[] = {
4099 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4100 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4101 };
4102
4103 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4104 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4105 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4106 int i = SplatCsts[idx];
4107
4108 // Figure out what shift amount will be used by altivec if shifted by i in
4109 // this splat size.
4110 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4111
4112 // vsplti + shl self.
4113 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004114 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004115 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4116 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4117 Intrinsic::ppc_altivec_vslw
4118 };
4119 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004120 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004122
Bob Wilsonf2950b02009-03-03 19:26:27 +00004123 // vsplti + srl self.
4124 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004126 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4127 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4128 Intrinsic::ppc_altivec_vsrw
4129 };
4130 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004131 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004132 }
4133
Bob Wilsonf2950b02009-03-03 19:26:27 +00004134 // vsplti + sra self.
4135 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004137 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4138 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4139 Intrinsic::ppc_altivec_vsraw
4140 };
4141 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004142 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004144
Bob Wilsonf2950b02009-03-03 19:26:27 +00004145 // vsplti + rol self.
4146 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4147 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004149 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4150 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4151 Intrinsic::ppc_altivec_vrlw
4152 };
4153 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004154 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004155 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004156
Bob Wilsonf2950b02009-03-03 19:26:27 +00004157 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004158 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004160 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004161 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004162 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004163 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004165 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004166 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004167 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004168 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004170 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4171 }
4172 }
4173
4174 // Three instruction sequences.
4175
4176 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4177 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4179 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004180 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004181 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004182 }
4183 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4184 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4186 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004187 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004188 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004190
Dan Gohman475871a2008-07-27 21:46:04 +00004191 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004192}
4193
Chris Lattner59138102006-04-17 05:28:54 +00004194/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4195/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004196static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004197 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004198 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004199 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004200 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004201 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004202
Chris Lattner59138102006-04-17 05:28:54 +00004203 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004204 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004205 OP_VMRGHW,
4206 OP_VMRGLW,
4207 OP_VSPLTISW0,
4208 OP_VSPLTISW1,
4209 OP_VSPLTISW2,
4210 OP_VSPLTISW3,
4211 OP_VSLDOI4,
4212 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004213 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004214 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004215
Chris Lattner59138102006-04-17 05:28:54 +00004216 if (OpNum == OP_COPY) {
4217 if (LHSID == (1*9+2)*9+3) return LHS;
4218 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4219 return RHS;
4220 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004221
Dan Gohman475871a2008-07-27 21:46:04 +00004222 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004223 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4224 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004225
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004227 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004228 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004229 case OP_VMRGHW:
4230 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4231 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4232 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4233 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4234 break;
4235 case OP_VMRGLW:
4236 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4237 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4238 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4239 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4240 break;
4241 case OP_VSPLTISW0:
4242 for (unsigned i = 0; i != 16; ++i)
4243 ShufIdxs[i] = (i&3)+0;
4244 break;
4245 case OP_VSPLTISW1:
4246 for (unsigned i = 0; i != 16; ++i)
4247 ShufIdxs[i] = (i&3)+4;
4248 break;
4249 case OP_VSPLTISW2:
4250 for (unsigned i = 0; i != 16; ++i)
4251 ShufIdxs[i] = (i&3)+8;
4252 break;
4253 case OP_VSPLTISW3:
4254 for (unsigned i = 0; i != 16; ++i)
4255 ShufIdxs[i] = (i&3)+12;
4256 break;
4257 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004258 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004259 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004260 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004261 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004262 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004263 }
Owen Andersone50ed302009-08-10 22:56:29 +00004264 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004265 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4266 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004268 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004269}
4270
Chris Lattnerf1b47082006-04-14 05:19:18 +00004271/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4272/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4273/// return the code it can be lowered into. Worst case, it can always be
4274/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004275SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004276 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004277 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004278 SDValue V1 = Op.getOperand(0);
4279 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004281 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004282
Chris Lattnerf1b47082006-04-14 05:19:18 +00004283 // Cases that are handled by instructions that take permute immediates
4284 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4285 // selected by the instruction selector.
4286 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4288 PPC::isSplatShuffleMask(SVOp, 2) ||
4289 PPC::isSplatShuffleMask(SVOp, 4) ||
4290 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4291 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4292 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4293 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4294 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4295 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4296 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4297 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4298 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004299 return Op;
4300 }
4301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004302
Chris Lattnerf1b47082006-04-14 05:19:18 +00004303 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4304 // and produce a fixed permutation. If any of these match, do not lower to
4305 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4307 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4308 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4309 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4310 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4311 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4312 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4313 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4314 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004315 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004316
Chris Lattner59138102006-04-17 05:28:54 +00004317 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4318 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004319 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004320
Chris Lattner59138102006-04-17 05:28:54 +00004321 unsigned PFIndexes[4];
4322 bool isFourElementShuffle = true;
4323 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4324 unsigned EltNo = 8; // Start out undef.
4325 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004327 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004328
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004330 if ((ByteSource & 3) != j) {
4331 isFourElementShuffle = false;
4332 break;
4333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Chris Lattner59138102006-04-17 05:28:54 +00004335 if (EltNo == 8) {
4336 EltNo = ByteSource/4;
4337 } else if (EltNo != ByteSource/4) {
4338 isFourElementShuffle = false;
4339 break;
4340 }
4341 }
4342 PFIndexes[i] = EltNo;
4343 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004344
4345 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004346 // perfect shuffle vector to determine if it is cost effective to do this as
4347 // discrete instructions, or whether we should use a vperm.
4348 if (isFourElementShuffle) {
4349 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004350 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004351 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004352
Chris Lattner59138102006-04-17 05:28:54 +00004353 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4354 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
Chris Lattner59138102006-04-17 05:28:54 +00004356 // Determining when to avoid vperm is tricky. Many things affect the cost
4357 // of vperm, particularly how many times the perm mask needs to be computed.
4358 // For example, if the perm mask can be hoisted out of a loop or is already
4359 // used (perhaps because there are multiple permutes with the same shuffle
4360 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4361 // the loop requires an extra register.
4362 //
4363 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004364 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004365 // available, if this block is within a loop, we should avoid using vperm
4366 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004367 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004368 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004370
Chris Lattnerf1b47082006-04-14 05:19:18 +00004371 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4372 // vector that will get spilled to the constant pool.
4373 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004374
Chris Lattnerf1b47082006-04-14 05:19:18 +00004375 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4376 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004377 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004378 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004379
Dan Gohman475871a2008-07-27 21:46:04 +00004380 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4382 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004383
Chris Lattnerf1b47082006-04-14 05:19:18 +00004384 for (unsigned j = 0; j != BytesPerElement; ++j)
4385 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004388
Owen Anderson825b72b2009-08-11 20:47:22 +00004389 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004390 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004391 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004392}
4393
Chris Lattner90564f22006-04-18 17:59:36 +00004394/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4395/// altivec comparison. If it is, return true and fill in Opc/isDot with
4396/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004397static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004398 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004399 unsigned IntrinsicID =
4400 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004401 CompareOpc = -1;
4402 isDot = false;
4403 switch (IntrinsicID) {
4404 default: return false;
4405 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004406 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4407 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4408 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4409 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4410 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4411 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4412 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4413 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4414 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4415 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4416 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4417 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4418 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004419
Chris Lattner1a635d62006-04-14 06:01:58 +00004420 // Normal Comparisons.
4421 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4422 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4423 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4424 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4425 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4426 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4427 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4428 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4429 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4430 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4431 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4432 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4433 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4434 }
Chris Lattner90564f22006-04-18 17:59:36 +00004435 return true;
4436}
4437
4438/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4439/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004440SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004441 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004442 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4443 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004444 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004445 int CompareOpc;
4446 bool isDot;
4447 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004448 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004449
Chris Lattner90564f22006-04-18 17:59:36 +00004450 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004451 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004452 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004453 Op.getOperand(1), Op.getOperand(2),
4454 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004455 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004457
Chris Lattner1a635d62006-04-14 06:01:58 +00004458 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004460 Op.getOperand(2), // LHS
4461 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004463 };
Owen Andersone50ed302009-08-10 22:56:29 +00004464 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004466 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004467 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004468
Chris Lattner1a635d62006-04-14 06:01:58 +00004469 // Now that we have the comparison, emit a copy from the CR to a GPR.
4470 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004471 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4472 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004473 CompNode.getValue(1));
4474
Chris Lattner1a635d62006-04-14 06:01:58 +00004475 // Unpack the result based on how the target uses it.
4476 unsigned BitNo; // Bit # of CR6.
4477 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004478 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004479 default: // Can't happen, don't crash on invalid number though.
4480 case 0: // Return the value of the EQ bit of CR6.
4481 BitNo = 0; InvertBit = false;
4482 break;
4483 case 1: // Return the inverted value of the EQ bit of CR6.
4484 BitNo = 0; InvertBit = true;
4485 break;
4486 case 2: // Return the value of the LT bit of CR6.
4487 BitNo = 2; InvertBit = false;
4488 break;
4489 case 3: // Return the inverted value of the LT bit of CR6.
4490 BitNo = 2; InvertBit = true;
4491 break;
4492 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004493
Chris Lattner1a635d62006-04-14 06:01:58 +00004494 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4496 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004497 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4499 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004500
Chris Lattner1a635d62006-04-14 06:01:58 +00004501 // If we are supposed to, toggle the bit.
4502 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4504 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004505 return Flags;
4506}
4507
Scott Michelfdc40a02009-02-17 22:15:04 +00004508SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004509 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004510 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004511 // Create a stack slot that is 16-byte aligned.
4512 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004513 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004514 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004515 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Chris Lattner1a635d62006-04-14 06:01:58 +00004517 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004518 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004519 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004520 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004521 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004522 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004523 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004524}
4525
Dan Gohmand858e902010-04-17 15:26:15 +00004526SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004527 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004529 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004530
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4532 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004533
Dan Gohman475871a2008-07-27 21:46:04 +00004534 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004535 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004536
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004537 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004538 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4539 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4540 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004541
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004542 // Low parts multiplied together, generating 32-bit results (we ignore the
4543 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004546
Dan Gohman475871a2008-07-27 21:46:04 +00004547 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004549 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004550 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004551 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004552 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4553 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004554 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004555
Owen Anderson825b72b2009-08-11 20:47:22 +00004556 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004557
Chris Lattnercea2aa72006-04-18 04:28:57 +00004558 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004559 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004560 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004561 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004562
Chris Lattner19a81522006-04-18 03:57:35 +00004563 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004564 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004566 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004567
Chris Lattner19a81522006-04-18 03:57:35 +00004568 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004569 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004570 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004571 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004572
Chris Lattner19a81522006-04-18 03:57:35 +00004573 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004575 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 Ops[i*2 ] = 2*i+1;
4577 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004578 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004579 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004580 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004581 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004582 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004583}
4584
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004585/// LowerOperation - Provide custom lowering hooks for some operations.
4586///
Dan Gohmand858e902010-04-17 15:26:15 +00004587SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004588 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004589 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004590 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004591 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004592 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004593 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004594 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004595 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004596 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4597 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004598 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004599 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004600
4601 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004602 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004603
Jim Laskeyefc7e522006-12-04 22:04:42 +00004604 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004605 case ISD::DYNAMIC_STACKALLOC:
4606 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004607
Chris Lattner1a635d62006-04-14 06:01:58 +00004608 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004609 case ISD::FP_TO_UINT:
4610 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004611 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004612 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004613 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004614
Chris Lattner1a635d62006-04-14 06:01:58 +00004615 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004616 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4617 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4618 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004619
Chris Lattner1a635d62006-04-14 06:01:58 +00004620 // Vector-related lowering.
4621 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4622 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4623 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4624 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004625 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004626
Chris Lattner3fc027d2007-12-08 06:59:59 +00004627 // Frame & Return address.
4628 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004629 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004630 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004631}
4632
Duncan Sands1607f052008-12-01 11:39:25 +00004633void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4634 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004635 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004636 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004637 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004638 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004639 default:
Craig Topperbc219812012-02-07 02:50:20 +00004640 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004641 case ISD::VAARG: {
4642 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4643 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4644 return;
4645
4646 EVT VT = N->getValueType(0);
4647
4648 if (VT == MVT::i64) {
4649 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4650
4651 Results.push_back(NewNode);
4652 Results.push_back(NewNode.getValue(1));
4653 }
4654 return;
4655 }
Duncan Sands1607f052008-12-01 11:39:25 +00004656 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 assert(N->getValueType(0) == MVT::ppcf128);
4658 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004659 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004660 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004661 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004662 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004664 DAG.getIntPtrConstant(1));
4665
4666 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4667 // of the long double, and puts FPSCR back the way it was. We do not
4668 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004669 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004670 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4671
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004673 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004674 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004675 MFFSreg = Result.getValue(0);
4676 InFlag = Result.getValue(1);
4677
4678 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004679 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004681 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004682 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004683 InFlag = Result.getValue(0);
4684
4685 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004686 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004688 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004689 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004690 InFlag = Result.getValue(0);
4691
4692 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004694 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004695 Ops[0] = Lo;
4696 Ops[1] = Hi;
4697 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004698 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004699 FPreg = Result.getValue(0);
4700 InFlag = Result.getValue(1);
4701
4702 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 NodeTys.push_back(MVT::f64);
4704 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004705 Ops[1] = MFFSreg;
4706 Ops[2] = FPreg;
4707 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004708 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004709 FPreg = Result.getValue(0);
4710
4711 // We know the low half is about to be thrown away, so just use something
4712 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004714 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004715 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004716 }
Duncan Sands1607f052008-12-01 11:39:25 +00004717 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004718 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004719 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004720 }
4721}
4722
4723
Chris Lattner1a635d62006-04-14 06:01:58 +00004724//===----------------------------------------------------------------------===//
4725// Other Lowering Code
4726//===----------------------------------------------------------------------===//
4727
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004728MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004729PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004730 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004731 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004732 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4733
4734 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4735 MachineFunction *F = BB->getParent();
4736 MachineFunction::iterator It = BB;
4737 ++It;
4738
4739 unsigned dest = MI->getOperand(0).getReg();
4740 unsigned ptrA = MI->getOperand(1).getReg();
4741 unsigned ptrB = MI->getOperand(2).getReg();
4742 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004743 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004744
4745 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4746 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4747 F->insert(It, loopMBB);
4748 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004749 exitMBB->splice(exitMBB->begin(), BB,
4750 llvm::next(MachineBasicBlock::iterator(MI)),
4751 BB->end());
4752 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004753
4754 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004755 unsigned TmpReg = (!BinOpcode) ? incr :
4756 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004757 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4758 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004759
4760 // thisMBB:
4761 // ...
4762 // fallthrough --> loopMBB
4763 BB->addSuccessor(loopMBB);
4764
4765 // loopMBB:
4766 // l[wd]arx dest, ptr
4767 // add r0, dest, incr
4768 // st[wd]cx. r0, ptr
4769 // bne- loopMBB
4770 // fallthrough --> exitMBB
4771 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004772 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004773 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004774 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004775 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4776 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004777 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004778 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004779 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004780 BB->addSuccessor(loopMBB);
4781 BB->addSuccessor(exitMBB);
4782
4783 // exitMBB:
4784 // ...
4785 BB = exitMBB;
4786 return BB;
4787}
4788
4789MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004790PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004791 MachineBasicBlock *BB,
4792 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004793 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004794 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004795 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4796 // In 64 bit mode we have to use 64 bits for addresses, even though the
4797 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4798 // registers without caring whether they're 32 or 64, but here we're
4799 // doing actual arithmetic on the addresses.
4800 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004801 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004802
4803 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4804 MachineFunction *F = BB->getParent();
4805 MachineFunction::iterator It = BB;
4806 ++It;
4807
4808 unsigned dest = MI->getOperand(0).getReg();
4809 unsigned ptrA = MI->getOperand(1).getReg();
4810 unsigned ptrB = MI->getOperand(2).getReg();
4811 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004812 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004813
4814 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4815 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4816 F->insert(It, loopMBB);
4817 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004818 exitMBB->splice(exitMBB->begin(), BB,
4819 llvm::next(MachineBasicBlock::iterator(MI)),
4820 BB->end());
4821 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004822
4823 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004824 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004825 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4826 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004827 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4828 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4829 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4830 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4831 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4832 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4833 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4834 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4835 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4836 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004837 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004838 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004839 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004840
4841 // thisMBB:
4842 // ...
4843 // fallthrough --> loopMBB
4844 BB->addSuccessor(loopMBB);
4845
4846 // The 4-byte load must be aligned, while a char or short may be
4847 // anywhere in the word. Hence all this nasty bookkeeping code.
4848 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4849 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004850 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004851 // rlwinm ptr, ptr1, 0, 0, 29
4852 // slw incr2, incr, shift
4853 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4854 // slw mask, mask2, shift
4855 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004856 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004857 // add tmp, tmpDest, incr2
4858 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004859 // and tmp3, tmp, mask
4860 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004861 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004862 // bne- loopMBB
4863 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004864 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004865 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004866 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004867 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004868 .addReg(ptrA).addReg(ptrB);
4869 } else {
4870 Ptr1Reg = ptrB;
4871 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004872 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004873 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004874 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004875 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4876 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004877 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004878 .addReg(Ptr1Reg).addImm(0).addImm(61);
4879 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004880 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004881 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004882 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004883 .addReg(incr).addReg(ShiftReg);
4884 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004885 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004886 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004887 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4888 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004889 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004890 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004891 .addReg(Mask2Reg).addReg(ShiftReg);
4892
4893 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004894 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004895 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004896 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004897 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004898 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004899 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004900 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004901 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004902 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004903 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004904 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004905 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004906 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004907 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004908 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004909 BB->addSuccessor(loopMBB);
4910 BB->addSuccessor(exitMBB);
4911
4912 // exitMBB:
4913 // ...
4914 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004915 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4916 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004917 return BB;
4918}
4919
4920MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004921PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004922 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004923 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004924
4925 // To "insert" these instructions we actually have to insert their
4926 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004927 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004928 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004929 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004930
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004931 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004932
4933 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4934 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4935 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4936 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4937 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4938
4939 // The incoming instruction knows the destination vreg to set, the
4940 // condition code register to branch on, the true/false values to
4941 // select between, and a branch opcode to use.
4942
4943 // thisMBB:
4944 // ...
4945 // TrueVal = ...
4946 // cmpTY ccX, r1, r2
4947 // bCC copy1MBB
4948 // fallthrough --> copy0MBB
4949 MachineBasicBlock *thisMBB = BB;
4950 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4951 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4952 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004953 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004954 F->insert(It, copy0MBB);
4955 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004956
4957 // Transfer the remainder of BB and its successor edges to sinkMBB.
4958 sinkMBB->splice(sinkMBB->begin(), BB,
4959 llvm::next(MachineBasicBlock::iterator(MI)),
4960 BB->end());
4961 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4962
Evan Cheng53301922008-07-12 02:23:19 +00004963 // Next, add the true and fallthrough blocks as its successors.
4964 BB->addSuccessor(copy0MBB);
4965 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004966
Dan Gohman14152b42010-07-06 20:24:04 +00004967 BuildMI(BB, dl, TII->get(PPC::BCC))
4968 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4969
Evan Cheng53301922008-07-12 02:23:19 +00004970 // copy0MBB:
4971 // %FalseValue = ...
4972 // # fallthrough to sinkMBB
4973 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004974
Evan Cheng53301922008-07-12 02:23:19 +00004975 // Update machine-CFG edges
4976 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004977
Evan Cheng53301922008-07-12 02:23:19 +00004978 // sinkMBB:
4979 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4980 // ...
4981 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004982 BuildMI(*BB, BB->begin(), dl,
4983 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004984 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4985 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4986 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004987 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4988 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4989 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4990 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004991 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4992 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4993 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4994 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004995
4996 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4997 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4998 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4999 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005000 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5001 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5002 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5003 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005004
5005 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5006 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5007 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5008 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005009 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5010 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5011 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5012 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005013
5014 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5015 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5016 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5017 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005018 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5019 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5020 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5021 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005022
5023 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005024 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005025 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005026 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005027 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005028 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005029 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005030 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005031
5032 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5033 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5034 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5035 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005036 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5037 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5038 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5039 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005040
Dale Johannesen0e55f062008-08-29 18:29:46 +00005041 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5042 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5043 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5044 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5045 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5046 BB = EmitAtomicBinary(MI, BB, false, 0);
5047 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5048 BB = EmitAtomicBinary(MI, BB, true, 0);
5049
Evan Cheng53301922008-07-12 02:23:19 +00005050 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5051 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5052 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5053
5054 unsigned dest = MI->getOperand(0).getReg();
5055 unsigned ptrA = MI->getOperand(1).getReg();
5056 unsigned ptrB = MI->getOperand(2).getReg();
5057 unsigned oldval = MI->getOperand(3).getReg();
5058 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005059 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005060
Dale Johannesen65e39732008-08-25 18:53:26 +00005061 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5062 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5063 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005064 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005065 F->insert(It, loop1MBB);
5066 F->insert(It, loop2MBB);
5067 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005068 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005069 exitMBB->splice(exitMBB->begin(), BB,
5070 llvm::next(MachineBasicBlock::iterator(MI)),
5071 BB->end());
5072 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005073
5074 // thisMBB:
5075 // ...
5076 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005077 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005078
Dale Johannesen65e39732008-08-25 18:53:26 +00005079 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005080 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005081 // cmp[wd] dest, oldval
5082 // bne- midMBB
5083 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005084 // st[wd]cx. newval, ptr
5085 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005086 // b exitBB
5087 // midMBB:
5088 // st[wd]cx. dest, ptr
5089 // exitBB:
5090 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005091 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005092 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005093 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005094 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005095 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005096 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5097 BB->addSuccessor(loop2MBB);
5098 BB->addSuccessor(midMBB);
5099
5100 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005101 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005102 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005103 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005104 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005105 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005106 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005107 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005108
Dale Johannesen65e39732008-08-25 18:53:26 +00005109 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005110 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005111 .addReg(dest).addReg(ptrA).addReg(ptrB);
5112 BB->addSuccessor(exitMBB);
5113
Evan Cheng53301922008-07-12 02:23:19 +00005114 // exitMBB:
5115 // ...
5116 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005117 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5118 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5119 // We must use 64-bit registers for addresses when targeting 64-bit,
5120 // since we're actually doing arithmetic on them. Other registers
5121 // can be 32-bit.
5122 bool is64bit = PPCSubTarget.isPPC64();
5123 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5124
5125 unsigned dest = MI->getOperand(0).getReg();
5126 unsigned ptrA = MI->getOperand(1).getReg();
5127 unsigned ptrB = MI->getOperand(2).getReg();
5128 unsigned oldval = MI->getOperand(3).getReg();
5129 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005130 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005131
5132 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5133 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5134 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5135 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5136 F->insert(It, loop1MBB);
5137 F->insert(It, loop2MBB);
5138 F->insert(It, midMBB);
5139 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005140 exitMBB->splice(exitMBB->begin(), BB,
5141 llvm::next(MachineBasicBlock::iterator(MI)),
5142 BB->end());
5143 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005144
5145 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005146 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005147 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5148 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005149 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5150 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5151 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5152 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5153 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5154 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5155 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5156 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5157 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5158 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5159 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5160 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5161 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5162 unsigned Ptr1Reg;
5163 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005164 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005165 // thisMBB:
5166 // ...
5167 // fallthrough --> loopMBB
5168 BB->addSuccessor(loop1MBB);
5169
5170 // The 4-byte load must be aligned, while a char or short may be
5171 // anywhere in the word. Hence all this nasty bookkeeping code.
5172 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5173 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005174 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005175 // rlwinm ptr, ptr1, 0, 0, 29
5176 // slw newval2, newval, shift
5177 // slw oldval2, oldval,shift
5178 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5179 // slw mask, mask2, shift
5180 // and newval3, newval2, mask
5181 // and oldval3, oldval2, mask
5182 // loop1MBB:
5183 // lwarx tmpDest, ptr
5184 // and tmp, tmpDest, mask
5185 // cmpw tmp, oldval3
5186 // bne- midMBB
5187 // loop2MBB:
5188 // andc tmp2, tmpDest, mask
5189 // or tmp4, tmp2, newval3
5190 // stwcx. tmp4, ptr
5191 // bne- loop1MBB
5192 // b exitBB
5193 // midMBB:
5194 // stwcx. tmpDest, ptr
5195 // exitBB:
5196 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005197 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005198 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005199 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005200 .addReg(ptrA).addReg(ptrB);
5201 } else {
5202 Ptr1Reg = ptrB;
5203 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005204 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005205 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005206 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005207 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5208 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005209 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005210 .addReg(Ptr1Reg).addImm(0).addImm(61);
5211 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005212 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005213 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005214 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005215 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005216 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005217 .addReg(oldval).addReg(ShiftReg);
5218 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005219 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005220 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005221 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5222 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5223 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005224 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005225 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005226 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005227 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005228 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005229 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005230 .addReg(OldVal2Reg).addReg(MaskReg);
5231
5232 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005233 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005234 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005235 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5236 .addReg(TmpDestReg).addReg(MaskReg);
5237 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005238 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005239 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005240 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5241 BB->addSuccessor(loop2MBB);
5242 BB->addSuccessor(midMBB);
5243
5244 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005245 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5246 .addReg(TmpDestReg).addReg(MaskReg);
5247 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5248 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5249 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005250 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005251 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005252 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005253 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005254 BB->addSuccessor(loop1MBB);
5255 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005257 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005258 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005259 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005260 BB->addSuccessor(exitMBB);
5261
5262 // exitMBB:
5263 // ...
5264 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005265 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5266 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005267 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005268 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005269 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005270
Dan Gohman14152b42010-07-06 20:24:04 +00005271 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005272 return BB;
5273}
5274
Chris Lattner1a635d62006-04-14 06:01:58 +00005275//===----------------------------------------------------------------------===//
5276// Target Optimization Hooks
5277//===----------------------------------------------------------------------===//
5278
Duncan Sands25cf2272008-11-24 14:53:14 +00005279SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5280 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005281 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005282 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005283 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005284 switch (N->getOpcode()) {
5285 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005286 case PPCISD::SHL:
5287 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005288 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005289 return N->getOperand(0);
5290 }
5291 break;
5292 case PPCISD::SRL:
5293 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005294 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005295 return N->getOperand(0);
5296 }
5297 break;
5298 case PPCISD::SRA:
5299 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005300 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005301 C->isAllOnesValue()) // -1 >>s V -> -1.
5302 return N->getOperand(0);
5303 }
5304 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005306 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005307 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005308 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5309 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5310 // We allow the src/dst to be either f32/f64, but the intermediate
5311 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 if (N->getOperand(0).getValueType() == MVT::i64 &&
5313 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005314 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 if (Val.getValueType() == MVT::f32) {
5316 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005317 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Owen Anderson825b72b2009-08-11 20:47:22 +00005320 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005321 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005323 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 if (N->getValueType(0) == MVT::f32) {
5325 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005326 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005327 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005328 }
5329 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005330 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005331 // If the intermediate type is i32, we can avoid the load/store here
5332 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005333 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005334 }
5335 }
5336 break;
Chris Lattner51269842006-03-01 05:50:56 +00005337 case ISD::STORE:
5338 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5339 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005340 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005341 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 N->getOperand(1).getValueType() == MVT::i32 &&
5343 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005344 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 if (Val.getValueType() == MVT::f32) {
5346 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005347 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005348 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005349 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005350 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005351
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005353 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005354 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005355 return Val;
5356 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Chris Lattnerd9989382006-07-10 20:56:58 +00005358 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005359 if (cast<StoreSDNode>(N)->isUnindexed() &&
5360 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005361 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 (N->getOperand(1).getValueType() == MVT::i32 ||
5363 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005364 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005365 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 if (BSwapOp.getValueType() == MVT::i16)
5367 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005368
Dan Gohmanc76909a2009-09-25 20:36:54 +00005369 SDValue Ops[] = {
5370 N->getOperand(0), BSwapOp, N->getOperand(2),
5371 DAG.getValueType(N->getOperand(1).getValueType())
5372 };
5373 return
5374 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5375 Ops, array_lengthof(Ops),
5376 cast<StoreSDNode>(N)->getMemoryVT(),
5377 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005378 }
5379 break;
5380 case ISD::BSWAP:
5381 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005382 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005383 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005385 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005386 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005387 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005388 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005389 LD->getChain(), // Chain
5390 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005391 DAG.getValueType(N->getValueType(0)) // VT
5392 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005393 SDValue BSLoad =
5394 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5395 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5396 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005397
Scott Michelfdc40a02009-02-17 22:15:04 +00005398 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005399 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 if (N->getValueType(0) == MVT::i16)
5401 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005402
Chris Lattnerd9989382006-07-10 20:56:58 +00005403 // First, combine the bswap away. This makes the value produced by the
5404 // load dead.
5405 DCI.CombineTo(N, ResVal);
5406
5407 // Next, combine the load away, we give it a bogus result value but a real
5408 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005409 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005410
Chris Lattnerd9989382006-07-10 20:56:58 +00005411 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005412 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005413 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Chris Lattner51269842006-03-01 05:50:56 +00005415 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005416 case PPCISD::VCMP: {
5417 // If a VCMPo node already exists with exactly the same operands as this
5418 // node, use its result instead of this node (VCMPo computes both a CR6 and
5419 // a normal output).
5420 //
5421 if (!N->getOperand(0).hasOneUse() &&
5422 !N->getOperand(1).hasOneUse() &&
5423 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005424
Chris Lattner4468c222006-03-31 06:02:07 +00005425 // Scan all of the users of the LHS, looking for VCMPo's that match.
5426 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005427
Gabor Greifba36cb52008-08-28 21:40:38 +00005428 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005429 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5430 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005431 if (UI->getOpcode() == PPCISD::VCMPo &&
5432 UI->getOperand(1) == N->getOperand(1) &&
5433 UI->getOperand(2) == N->getOperand(2) &&
5434 UI->getOperand(0) == N->getOperand(0)) {
5435 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005436 break;
5437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005438
Chris Lattner00901202006-04-18 18:28:22 +00005439 // If there is no VCMPo node, or if the flag value has a single use, don't
5440 // transform this.
5441 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5442 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005443
5444 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005445 // chain, this transformation is more complex. Note that multiple things
5446 // could use the value result, which we should ignore.
5447 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005448 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005449 FlagUser == 0; ++UI) {
5450 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005451 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005452 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005453 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005454 FlagUser = User;
5455 break;
5456 }
5457 }
5458 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005459
Chris Lattner00901202006-04-18 18:28:22 +00005460 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5461 // give up for right now.
5462 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005463 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005464 }
5465 break;
5466 }
Chris Lattner90564f22006-04-18 17:59:36 +00005467 case ISD::BR_CC: {
5468 // If this is a branch on an altivec predicate comparison, lower this so
5469 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5470 // lowering is done pre-legalize, because the legalizer lowers the predicate
5471 // compare down to code that is difficult to reassemble.
5472 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005473 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005474 int CompareOpc;
5475 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005476
Chris Lattner90564f22006-04-18 17:59:36 +00005477 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5478 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5479 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5480 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005481
Chris Lattner90564f22006-04-18 17:59:36 +00005482 // If this is a comparison against something other than 0/1, then we know
5483 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005484 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005485 if (Val != 0 && Val != 1) {
5486 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5487 return N->getOperand(0);
5488 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005490 N->getOperand(0), N->getOperand(4));
5491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattner90564f22006-04-18 17:59:36 +00005493 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005494
Chris Lattner90564f22006-04-18 17:59:36 +00005495 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005496 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005497 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005498 LHS.getOperand(2), // LHS of compare
5499 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005501 };
Chris Lattner90564f22006-04-18 17:59:36 +00005502 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005503 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005504 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Chris Lattner90564f22006-04-18 17:59:36 +00005506 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005507 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005508 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005509 default: // Can't happen, don't crash on invalid number though.
5510 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005511 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005512 break;
5513 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005514 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005515 break;
5516 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005517 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005518 break;
5519 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005520 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005521 break;
5522 }
5523
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5525 DAG.getConstant(CompOpc, MVT::i32),
5526 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005527 N->getOperand(4), CompNode.getValue(1));
5528 }
5529 break;
5530 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005531 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005532
Dan Gohman475871a2008-07-27 21:46:04 +00005533 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005534}
5535
Chris Lattner1a635d62006-04-14 06:01:58 +00005536//===----------------------------------------------------------------------===//
5537// Inline Assembly Support
5538//===----------------------------------------------------------------------===//
5539
Dan Gohman475871a2008-07-27 21:46:04 +00005540void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005541 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005542 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005543 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005544 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005545 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005546 switch (Op.getOpcode()) {
5547 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005548 case PPCISD::LBRX: {
5549 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005550 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005551 KnownZero = 0xFFFF0000;
5552 break;
5553 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005554 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005555 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005556 default: break;
5557 case Intrinsic::ppc_altivec_vcmpbfp_p:
5558 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5559 case Intrinsic::ppc_altivec_vcmpequb_p:
5560 case Intrinsic::ppc_altivec_vcmpequh_p:
5561 case Intrinsic::ppc_altivec_vcmpequw_p:
5562 case Intrinsic::ppc_altivec_vcmpgefp_p:
5563 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5564 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5565 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5566 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5567 case Intrinsic::ppc_altivec_vcmpgtub_p:
5568 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5569 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5570 KnownZero = ~1U; // All bits but the low one are known to be zero.
5571 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005572 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005573 }
5574 }
5575}
5576
5577
Chris Lattner4234f572007-03-25 02:14:49 +00005578/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005579/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005580PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005581PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5582 if (Constraint.size() == 1) {
5583 switch (Constraint[0]) {
5584 default: break;
5585 case 'b':
5586 case 'r':
5587 case 'f':
5588 case 'v':
5589 case 'y':
5590 return C_RegisterClass;
5591 }
5592 }
5593 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005594}
5595
John Thompson44ab89e2010-10-29 17:29:13 +00005596/// Examine constraint type and operand type and determine a weight value.
5597/// This object must already have been set up with the operand type
5598/// and the current alternative constraint selected.
5599TargetLowering::ConstraintWeight
5600PPCTargetLowering::getSingleConstraintMatchWeight(
5601 AsmOperandInfo &info, const char *constraint) const {
5602 ConstraintWeight weight = CW_Invalid;
5603 Value *CallOperandVal = info.CallOperandVal;
5604 // If we don't have a value, we can't do a match,
5605 // but allow it at the lowest weight.
5606 if (CallOperandVal == NULL)
5607 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005608 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005609 // Look at the constraint type.
5610 switch (*constraint) {
5611 default:
5612 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5613 break;
5614 case 'b':
5615 if (type->isIntegerTy())
5616 weight = CW_Register;
5617 break;
5618 case 'f':
5619 if (type->isFloatTy())
5620 weight = CW_Register;
5621 break;
5622 case 'd':
5623 if (type->isDoubleTy())
5624 weight = CW_Register;
5625 break;
5626 case 'v':
5627 if (type->isVectorTy())
5628 weight = CW_Register;
5629 break;
5630 case 'y':
5631 weight = CW_Register;
5632 break;
5633 }
5634 return weight;
5635}
5636
Scott Michelfdc40a02009-02-17 22:15:04 +00005637std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005638PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005639 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005640 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005641 // GCC RS6000 Constraint Letters
5642 switch (Constraint[0]) {
5643 case 'b': // R1-R31
5644 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005646 return std::make_pair(0U, &PPC::G8RCRegClass);
5647 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005648 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005650 return std::make_pair(0U, &PPC::F4RCRegClass);
5651 if (VT == MVT::f64)
5652 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005653 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005654 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005655 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005656 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005657 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005658 }
5659 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005660
Chris Lattner331d1bc2006-11-02 01:44:04 +00005661 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005662}
Chris Lattner763317d2006-02-07 00:47:13 +00005663
Chris Lattner331d1bc2006-11-02 01:44:04 +00005664
Chris Lattner48884cd2007-08-25 00:47:38 +00005665/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005666/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005667void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005668 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005669 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005670 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005671 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005672
Eric Christopher100c8332011-06-02 23:16:42 +00005673 // Only support length 1 constraints.
5674 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005675
Eric Christopher100c8332011-06-02 23:16:42 +00005676 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005677 switch (Letter) {
5678 default: break;
5679 case 'I':
5680 case 'J':
5681 case 'K':
5682 case 'L':
5683 case 'M':
5684 case 'N':
5685 case 'O':
5686 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005687 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005688 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005689 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005690 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005691 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005692 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005693 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005694 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005695 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005696 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5697 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005698 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005699 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005700 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005701 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005702 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005703 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005704 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005705 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005706 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005707 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005708 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005709 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005710 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005711 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005712 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005713 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005714 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005715 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005716 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005717 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005718 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005719 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005720 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005721 }
5722 break;
5723 }
5724 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005725
Gabor Greifba36cb52008-08-28 21:40:38 +00005726 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005727 Ops.push_back(Result);
5728 return;
5729 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005730
Chris Lattner763317d2006-02-07 00:47:13 +00005731 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005732 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005733}
Evan Chengc4c62572006-03-13 23:20:37 +00005734
Chris Lattnerc9addb72007-03-30 23:15:24 +00005735// isLegalAddressingMode - Return true if the addressing mode represented
5736// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005737bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005738 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005739 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005740
Chris Lattnerc9addb72007-03-30 23:15:24 +00005741 // PPC allows a sign-extended 16-bit immediate field.
5742 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5743 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005744
Chris Lattnerc9addb72007-03-30 23:15:24 +00005745 // No global is ever allowed as a base.
5746 if (AM.BaseGV)
5747 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005748
5749 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005750 switch (AM.Scale) {
5751 case 0: // "r+i" or just "i", depending on HasBaseReg.
5752 break;
5753 case 1:
5754 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5755 return false;
5756 // Otherwise we have r+r or r+i.
5757 break;
5758 case 2:
5759 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5760 return false;
5761 // Allow 2*r as r+r.
5762 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005763 default:
5764 // No other scales are supported.
5765 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005766 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005767
Chris Lattnerc9addb72007-03-30 23:15:24 +00005768 return true;
5769}
5770
Evan Chengc4c62572006-03-13 23:20:37 +00005771/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005772/// as the offset of the target addressing mode for load / store of the
5773/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005774bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005775 // PPC allows a sign-extended 16-bit immediate field.
5776 return (V > -(1 << 16) && V < (1 << 16)-1);
5777}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005778
Craig Topperc89c7442012-03-27 07:21:54 +00005779bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005780 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005781}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005782
Dan Gohmand858e902010-04-17 15:26:15 +00005783SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5784 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005785 MachineFunction &MF = DAG.getMachineFunction();
5786 MachineFrameInfo *MFI = MF.getFrameInfo();
5787 MFI->setReturnAddressIsTaken(true);
5788
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005789 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005790 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005791
Dale Johannesen08673d22010-05-03 22:59:34 +00005792 // Make sure the function does not optimize away the store of the RA to
5793 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005794 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005795 FuncInfo->setLRStoreRequired();
5796 bool isPPC64 = PPCSubTarget.isPPC64();
5797 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5798
5799 if (Depth > 0) {
5800 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5801 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005802
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005803 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005804 isPPC64? MVT::i64 : MVT::i32);
5805 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5806 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5807 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005808 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005809 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005810
Chris Lattner3fc027d2007-12-08 06:59:59 +00005811 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005812 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005813 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005814 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005815}
5816
Dan Gohmand858e902010-04-17 15:26:15 +00005817SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5818 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005819 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005820 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005821
Owen Andersone50ed302009-08-10 22:56:29 +00005822 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005824
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005825 MachineFunction &MF = DAG.getMachineFunction();
5826 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005827 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005828 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5829 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005830 MFI->getStackSize() &&
5831 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5832 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5833 (is31 ? PPC::R31 : PPC::R1);
5834 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5835 PtrVT);
5836 while (Depth--)
5837 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005838 FrameAddr, MachinePointerInfo(), false, false,
5839 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005840 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005841}
Dan Gohman54aeea32008-10-21 03:41:46 +00005842
5843bool
5844PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5845 // The PowerPC target isn't yet aware of offsets.
5846 return false;
5847}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005848
Evan Cheng42642d02010-04-01 20:10:42 +00005849/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005850/// and store operations as a result of memset, memcpy, and memmove
5851/// lowering. If DstAlign is zero that means it's safe to destination
5852/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5853/// means there isn't a need to check it against alignment requirement,
5854/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005855/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005856/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005857/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5858/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005859/// It returns EVT::Other if the type should be determined using generic
5860/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005861EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5862 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005863 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005864 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005865 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005866 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005868 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005870 }
5871}
Hal Finkel3f31d492012-04-01 19:23:08 +00005872
5873Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
5874 unsigned Directive = PPCSubTarget.getDarwinDirective();
5875 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2)
5876 return Sched::ILP;
5877
5878 return TargetLowering::getSchedulingPreference(N);
5879}
5880