Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM NEON instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 14 | |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | // NEON-specific Operands. |
| 17 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 698f3b0 | 2011-10-17 21:00:11 +0000 | [diff] [blame] | 18 | def nModImm : Operand<i32> { |
| 19 | let PrintMethod = "printNEONModImmOperand"; |
| 20 | } |
| 21 | |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 22 | def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; } |
| 23 | def nImmSplatI8 : Operand<i32> { |
| 24 | let PrintMethod = "printNEONModImmOperand"; |
| 25 | let ParserMatchClass = nImmSplatI8AsmOperand; |
| 26 | } |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 27 | def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; } |
| 28 | def nImmSplatI16 : Operand<i32> { |
| 29 | let PrintMethod = "printNEONModImmOperand"; |
| 30 | let ParserMatchClass = nImmSplatI16AsmOperand; |
| 31 | } |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 32 | def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; } |
| 33 | def nImmSplatI32 : Operand<i32> { |
| 34 | let PrintMethod = "printNEONModImmOperand"; |
| 35 | let ParserMatchClass = nImmSplatI32AsmOperand; |
| 36 | } |
| 37 | def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; } |
| 38 | def nImmVMOVI32 : Operand<i32> { |
| 39 | let PrintMethod = "printNEONModImmOperand"; |
| 40 | let ParserMatchClass = nImmVMOVI32AsmOperand; |
| 41 | } |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 42 | def nImmVMOVF32 : Operand<i32> { |
| 43 | let PrintMethod = "printFPImmOperand"; |
| 44 | let ParserMatchClass = FPImmOperand; |
| 45 | } |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 46 | def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; } |
| 47 | def nImmSplatI64 : Operand<i32> { |
| 48 | let PrintMethod = "printNEONModImmOperand"; |
| 49 | let ParserMatchClass = nImmSplatI64AsmOperand; |
| 50 | } |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 51 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 52 | def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; } |
| 53 | def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; } |
| 54 | def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; } |
| 55 | def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{ |
| 56 | return ((uint64_t)Imm) < 8; |
| 57 | }]> { |
| 58 | let ParserMatchClass = VectorIndex8Operand; |
| 59 | let PrintMethod = "printVectorIndex"; |
| 60 | let MIOperandInfo = (ops i32imm); |
| 61 | } |
| 62 | def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{ |
| 63 | return ((uint64_t)Imm) < 4; |
| 64 | }]> { |
| 65 | let ParserMatchClass = VectorIndex16Operand; |
| 66 | let PrintMethod = "printVectorIndex"; |
| 67 | let MIOperandInfo = (ops i32imm); |
| 68 | } |
| 69 | def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{ |
| 70 | return ((uint64_t)Imm) < 2; |
| 71 | }]> { |
| 72 | let ParserMatchClass = VectorIndex32Operand; |
| 73 | let PrintMethod = "printVectorIndex"; |
| 74 | let MIOperandInfo = (ops i32imm); |
| 75 | } |
| 76 | |
Jim Grosbach | bd1cff5 | 2011-11-29 23:33:40 +0000 | [diff] [blame] | 77 | // Register list of one D register. |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 78 | def VecListOneDAsmOperand : AsmOperandClass { |
| 79 | let Name = "VecListOneD"; |
| 80 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 81 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 82 | } |
| 83 | def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> { |
| 84 | let ParserMatchClass = VecListOneDAsmOperand; |
| 85 | } |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 86 | // Register list of two sequential D registers. |
| 87 | def VecListTwoDAsmOperand : AsmOperandClass { |
| 88 | let Name = "VecListTwoD"; |
| 89 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 90 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 91 | } |
| 92 | def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> { |
| 93 | let ParserMatchClass = VecListTwoDAsmOperand; |
| 94 | } |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 95 | // Register list of three sequential D registers. |
| 96 | def VecListThreeDAsmOperand : AsmOperandClass { |
| 97 | let Name = "VecListThreeD"; |
| 98 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 99 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 100 | } |
| 101 | def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> { |
| 102 | let ParserMatchClass = VecListThreeDAsmOperand; |
| 103 | } |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 104 | // Register list of four sequential D registers. |
| 105 | def VecListFourDAsmOperand : AsmOperandClass { |
| 106 | let Name = "VecListFourD"; |
| 107 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 108 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 109 | } |
| 110 | def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> { |
| 111 | let ParserMatchClass = VecListFourDAsmOperand; |
| 112 | } |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 113 | // Register list of two D registers spaced by 2 (two sequential Q registers). |
| 114 | def VecListTwoQAsmOperand : AsmOperandClass { |
| 115 | let Name = "VecListTwoQ"; |
| 116 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 117 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 118 | } |
| 119 | def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> { |
| 120 | let ParserMatchClass = VecListTwoQAsmOperand; |
| 121 | } |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 122 | |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 123 | // Register list of one D register, with "all lanes" subscripting. |
| 124 | def VecListOneDAllLanesAsmOperand : AsmOperandClass { |
| 125 | let Name = "VecListOneDAllLanes"; |
| 126 | let ParserMethod = "parseVectorList"; |
| 127 | let RenderMethod = "addVecListOperands"; |
| 128 | } |
| 129 | def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> { |
| 130 | let ParserMatchClass = VecListOneDAllLanesAsmOperand; |
| 131 | } |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 132 | // Register list of two D registers, with "all lanes" subscripting. |
| 133 | def VecListTwoDAllLanesAsmOperand : AsmOperandClass { |
| 134 | let Name = "VecListTwoDAllLanes"; |
| 135 | let ParserMethod = "parseVectorList"; |
| 136 | let RenderMethod = "addVecListOperands"; |
| 137 | } |
| 138 | def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> { |
| 139 | let ParserMatchClass = VecListTwoDAllLanesAsmOperand; |
| 140 | } |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 141 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 142 | //===----------------------------------------------------------------------===// |
| 143 | // NEON-specific DAG Nodes. |
| 144 | //===----------------------------------------------------------------------===// |
| 145 | |
| 146 | def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 147 | def SDTARMVCMPZ : SDTypeProfile<1, 1, []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 148 | |
| 149 | def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 150 | def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 151 | def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 152 | def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>; |
| 153 | def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 154 | def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; |
| 155 | def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 156 | def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>; |
| 157 | def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 158 | def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; |
| 159 | def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>; |
| 160 | |
| 161 | // Types for vector shift by immediates. The "SHX" version is for long and |
| 162 | // narrow operations where the source and destination vectors have different |
| 163 | // types. The "SHINS" version is for shift and insert operations. |
| 164 | def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 165 | SDTCisVT<2, i32>]>; |
| 166 | def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 167 | SDTCisVT<2, i32>]>; |
| 168 | def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 169 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 170 | |
| 171 | def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>; |
| 172 | def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>; |
| 173 | def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>; |
| 174 | def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; |
| 175 | def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; |
| 176 | def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; |
| 177 | def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; |
| 178 | |
| 179 | def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; |
| 180 | def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; |
| 181 | def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; |
| 182 | |
| 183 | def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; |
| 184 | def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; |
| 185 | def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; |
| 186 | def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; |
| 187 | def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; |
| 188 | def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; |
| 189 | |
| 190 | def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; |
| 191 | def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; |
| 192 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; |
| 193 | |
| 194 | def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; |
| 195 | def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; |
| 196 | |
| 197 | def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, |
| 198 | SDTCisVT<2, i32>]>; |
| 199 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; |
| 200 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; |
| 201 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 202 | def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>; |
| 203 | def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>; |
| 204 | def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>; |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 205 | def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>; |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 206 | |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 207 | def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 208 | SDTCisVT<2, i32>]>; |
| 209 | def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>; |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 210 | def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 211 | |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 212 | def NEONvbsl : SDNode<"ARMISD::VBSL", |
| 213 | SDTypeProfile<1, 3, [SDTCisVec<0>, |
| 214 | SDTCisSameAs<0, 1>, |
| 215 | SDTCisSameAs<0, 2>, |
| 216 | SDTCisSameAs<0, 3>]>>; |
| 217 | |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 218 | def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; |
| 219 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 220 | // VDUPLANE can produce a quad-register result from a double-register source, |
| 221 | // so the result is not constrained to match the source. |
| 222 | def NEONvduplane : SDNode<"ARMISD::VDUPLANE", |
| 223 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 224 | SDTCisVT<2, i32>]>>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 225 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 226 | def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 227 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 228 | def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>; |
| 229 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 230 | def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; |
| 231 | def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; |
| 232 | def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; |
| 233 | def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; |
| 234 | |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 235 | def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 236 | SDTCisSameAs<0, 2>, |
| 237 | SDTCisSameAs<0, 3>]>; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 238 | def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; |
| 239 | def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; |
| 240 | def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 241 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 242 | def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 243 | SDTCisSameAs<1, 2>]>; |
| 244 | def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>; |
| 245 | def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>; |
| 246 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 247 | def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, |
| 248 | SDTCisSameAs<0, 2>]>; |
| 249 | def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>; |
| 250 | def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>; |
| 251 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 252 | def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 253 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 254 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 255 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 256 | return (EltBits == 32 && EltVal == 0); |
| 257 | }]>; |
| 258 | |
| 259 | def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 260 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 261 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 262 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 263 | return (EltBits == 8 && EltVal == 0xff); |
| 264 | }]>; |
| 265 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 266 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 267 | // NEON load / store instructions |
| 268 | //===----------------------------------------------------------------------===// |
| 269 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 270 | // Use VLDM to load a Q register as a D register pair. |
| 271 | // This is a pseudo instruction that is expanded to VLDMD after reg alloc. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 272 | def VLDMQIA |
| 273 | : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn), |
| 274 | IIC_fpLoad_m, "", |
| 275 | [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 276 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 277 | // Use VSTM to store a Q register as a D register pair. |
| 278 | // This is a pseudo instruction that is expanded to VSTMD after reg alloc. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 279 | def VSTMQIA |
| 280 | : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn), |
| 281 | IIC_fpStore_m, "", |
| 282 | [(store (v2f64 QPR:$src), GPR:$Rn)]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 283 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 284 | // Classes for VLD* pseudo-instructions with multi-register operands. |
| 285 | // These are expanded to real instructions after register allocation. |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 286 | class VLDQPseudo<InstrItinClass itin> |
| 287 | : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 288 | class VLDQWBPseudo<InstrItinClass itin> |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 289 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 290 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 291 | "$addr.addr = $wb">; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 292 | class VLDQWBfixedPseudo<InstrItinClass itin> |
| 293 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 294 | (ins addrmode6:$addr), itin, |
| 295 | "$addr.addr = $wb">; |
| 296 | class VLDQWBregisterPseudo<InstrItinClass itin> |
| 297 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 298 | (ins addrmode6:$addr, rGPR:$offset), itin, |
| 299 | "$addr.addr = $wb">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 300 | class VLDQQPseudo<InstrItinClass itin> |
| 301 | : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 302 | class VLDQQWBPseudo<InstrItinClass itin> |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 303 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 304 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 305 | "$addr.addr = $wb">; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 306 | class VLDQQQQPseudo<InstrItinClass itin> |
Bob Wilson | 9a45008 | 2011-08-05 07:24:09 +0000 | [diff] [blame] | 307 | : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin, |
| 308 | "$src = $dst">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 309 | class VLDQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 310 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 311 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 312 | "$addr.addr = $wb, $src = $dst">; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 313 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 314 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 315 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 316 | // VLD1 : Vector Load (multiple single elements) |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 317 | class VLD1D<bits<4> op7_4, string Dt> |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 318 | : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 319 | (ins addrmode6:$Rn), IIC_VLD1, |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 320 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 321 | let Rm = 0b1111; |
| 322 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 323 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 324 | } |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 325 | class VLD1Q<bits<4> op7_4, string Dt> |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 326 | : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 327 | (ins addrmode6:$Rn), IIC_VLD1x2, |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 328 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 329 | let Rm = 0b1111; |
| 330 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 331 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 332 | } |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 333 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 334 | def VLD1d8 : VLD1D<{0,0,0,?}, "8">; |
| 335 | def VLD1d16 : VLD1D<{0,1,0,?}, "16">; |
| 336 | def VLD1d32 : VLD1D<{1,0,0,?}, "32">; |
| 337 | def VLD1d64 : VLD1D<{1,1,0,?}, "64">; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 338 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 339 | def VLD1q8 : VLD1Q<{0,0,?,?}, "8">; |
| 340 | def VLD1q16 : VLD1Q<{0,1,?,?}, "16">; |
| 341 | def VLD1q32 : VLD1Q<{1,0,?,?}, "32">; |
| 342 | def VLD1q64 : VLD1Q<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 343 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 344 | def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 345 | def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 346 | def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 347 | def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 348 | |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 349 | // ...with address register writeback: |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 350 | multiclass VLD1DWB<bits<4> op7_4, string Dt> { |
| 351 | def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb), |
| 352 | (ins addrmode6:$Rn), IIC_VLD1u, |
| 353 | "vld1", Dt, "$Vd, $Rn!", |
| 354 | "$Rn.addr = $wb", []> { |
| 355 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 356 | let Inst{4} = Rn{4}; |
| 357 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 358 | let AsmMatchConverter = "cvtVLDwbFixed"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 359 | } |
| 360 | def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb), |
| 361 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u, |
| 362 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 363 | "$Rn.addr = $wb", []> { |
| 364 | let Inst{4} = Rn{4}; |
| 365 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 366 | let AsmMatchConverter = "cvtVLDwbRegister"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 367 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 368 | } |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 369 | multiclass VLD1QWB<bits<4> op7_4, string Dt> { |
| 370 | def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb), |
| 371 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 372 | "vld1", Dt, "$Vd, $Rn!", |
| 373 | "$Rn.addr = $wb", []> { |
| 374 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 375 | let Inst{5-4} = Rn{5-4}; |
| 376 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 377 | let AsmMatchConverter = "cvtVLDwbFixed"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 378 | } |
| 379 | def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb), |
| 380 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 381 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 382 | "$Rn.addr = $wb", []> { |
| 383 | let Inst{5-4} = Rn{5-4}; |
| 384 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 385 | let AsmMatchConverter = "cvtVLDwbRegister"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 386 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 387 | } |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 388 | |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 389 | defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">; |
| 390 | defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">; |
| 391 | defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">; |
| 392 | defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">; |
| 393 | defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">; |
| 394 | defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">; |
| 395 | defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">; |
| 396 | defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 397 | |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 398 | def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>; |
| 399 | def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>; |
| 400 | def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>; |
| 401 | def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>; |
| 402 | def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>; |
| 403 | def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>; |
| 404 | def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>; |
| 405 | def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 406 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 407 | // ...with 3 registers |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 408 | class VLD1D3<bits<4> op7_4, string Dt> |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 409 | : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 410 | (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt, |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 411 | "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 412 | let Rm = 0b1111; |
| 413 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 414 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 415 | } |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 416 | multiclass VLD1D3WB<bits<4> op7_4, string Dt> { |
| 417 | def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb), |
| 418 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 419 | "vld1", Dt, "$Vd, $Rn!", |
| 420 | "$Rn.addr = $wb", []> { |
| 421 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
Owen Anderson | b3727fe | 2011-10-28 20:43:24 +0000 | [diff] [blame] | 422 | let Inst{4} = Rn{4}; |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 423 | let DecoderMethod = "DecodeVLDInstruction"; |
| 424 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 425 | } |
| 426 | def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb), |
| 427 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 428 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 429 | "$Rn.addr = $wb", []> { |
Owen Anderson | b3727fe | 2011-10-28 20:43:24 +0000 | [diff] [blame] | 430 | let Inst{4} = Rn{4}; |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 431 | let DecoderMethod = "DecodeVLDInstruction"; |
| 432 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 433 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 434 | } |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 435 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 436 | def VLD1d8T : VLD1D3<{0,0,0,?}, "8">; |
| 437 | def VLD1d16T : VLD1D3<{0,1,0,?}, "16">; |
| 438 | def VLD1d32T : VLD1D3<{1,0,0,?}, "32">; |
| 439 | def VLD1d64T : VLD1D3<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 440 | |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 441 | defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">; |
| 442 | defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">; |
| 443 | defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">; |
| 444 | defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 445 | |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 446 | def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 447 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 448 | // ...with 4 registers |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 449 | class VLD1D4<bits<4> op7_4, string Dt> |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 450 | : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 451 | (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt, |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 452 | "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 453 | let Rm = 0b1111; |
| 454 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 455 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 456 | } |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 457 | multiclass VLD1D4WB<bits<4> op7_4, string Dt> { |
| 458 | def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb), |
| 459 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 460 | "vld1", Dt, "$Vd, $Rn!", |
| 461 | "$Rn.addr = $wb", []> { |
| 462 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 463 | let Inst{5-4} = Rn{5-4}; |
| 464 | let DecoderMethod = "DecodeVLDInstruction"; |
| 465 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 466 | } |
| 467 | def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb), |
| 468 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 469 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 470 | "$Rn.addr = $wb", []> { |
| 471 | let Inst{5-4} = Rn{5-4}; |
| 472 | let DecoderMethod = "DecodeVLDInstruction"; |
| 473 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 474 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 475 | } |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 476 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 477 | def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">; |
| 478 | def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">; |
| 479 | def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">; |
| 480 | def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 481 | |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 482 | defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">; |
| 483 | defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">; |
| 484 | defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">; |
| 485 | defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 486 | |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 487 | def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 488 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 489 | // VLD2 : Vector Load (multiple 2-element structures) |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 490 | class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy> |
| 491 | : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 492 | (ins addrmode6:$Rn), IIC_VLD2, |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 493 | "vld2", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 494 | let Rm = 0b1111; |
| 495 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 496 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 497 | } |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 498 | class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy> |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 499 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 500 | (outs VdTy:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 501 | (ins addrmode6:$Rn), IIC_VLD2x2, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 502 | "vld2", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 503 | let Rm = 0b1111; |
| 504 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 505 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 506 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 507 | |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 508 | def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>; |
| 509 | def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>; |
| 510 | def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 511 | |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 512 | def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>; |
| 513 | def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>; |
| 514 | def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>; |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 515 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 516 | def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>; |
| 517 | def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>; |
| 518 | def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 519 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 520 | def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 521 | def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 522 | def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 523 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 524 | // ...with address register writeback: |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 525 | class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy> |
| 526 | : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 527 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u, |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 528 | "vld2", Dt, "$Vd, $Rn$Rm", |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 529 | "$Rn.addr = $wb", []> { |
| 530 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 531 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 532 | } |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 533 | class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 534 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 535 | (outs VdTy:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 536 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 537 | "vld2", Dt, "$Vd, $Rn$Rm", |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 538 | "$Rn.addr = $wb", []> { |
| 539 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 540 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 541 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 542 | |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 543 | def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>; |
| 544 | def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>; |
| 545 | def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 546 | |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 547 | def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>; |
| 548 | def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>; |
| 549 | def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 550 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 551 | def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
| 552 | def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
| 553 | def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 554 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 555 | def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
| 556 | def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
| 557 | def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 558 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 559 | // ...with double-spaced registers |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 560 | def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>; |
| 561 | def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>; |
| 562 | def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>; |
| 563 | def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>; |
| 564 | def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>; |
| 565 | def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>; |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 566 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 567 | // VLD3 : Vector Load (multiple 3-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 568 | class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 569 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 570 | (ins addrmode6:$Rn), IIC_VLD3, |
| 571 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> { |
| 572 | let Rm = 0b1111; |
| 573 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 574 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 575 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 576 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 577 | def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">; |
| 578 | def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">; |
| 579 | def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 580 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 581 | def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 582 | def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 583 | def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 584 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 585 | // ...with address register writeback: |
| 586 | class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 587 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 588 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 589 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u, |
| 590 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", |
| 591 | "$Rn.addr = $wb", []> { |
| 592 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 593 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 594 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 595 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 596 | def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">; |
| 597 | def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">; |
| 598 | def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 599 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 600 | def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 601 | def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 602 | def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 603 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 604 | // ...with double-spaced registers: |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 605 | def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">; |
| 606 | def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">; |
| 607 | def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">; |
| 608 | def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">; |
| 609 | def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">; |
| 610 | def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 611 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 612 | def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 613 | def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 614 | def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 615 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 616 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 617 | def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 618 | def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 619 | def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 620 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 621 | def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 622 | def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 623 | def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 624 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 625 | // VLD4 : Vector Load (multiple 4-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 626 | class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 627 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 628 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 629 | (ins addrmode6:$Rn), IIC_VLD4, |
| 630 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 631 | let Rm = 0b1111; |
| 632 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 633 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 634 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 635 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 636 | def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">; |
| 637 | def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">; |
| 638 | def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 639 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 640 | def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 641 | def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 642 | def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 643 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 644 | // ...with address register writeback: |
| 645 | class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 646 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 647 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 648 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 649 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", |
| 650 | "$Rn.addr = $wb", []> { |
| 651 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 652 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 653 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 654 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 655 | def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">; |
| 656 | def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">; |
| 657 | def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 658 | |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 659 | def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
| 660 | def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
| 661 | def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 662 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 663 | // ...with double-spaced registers: |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 664 | def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">; |
| 665 | def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">; |
| 666 | def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">; |
| 667 | def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">; |
| 668 | def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">; |
| 669 | def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 670 | |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 671 | def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 672 | def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 673 | def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 674 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 675 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 676 | def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 677 | def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 678 | def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 679 | |
| 680 | def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 681 | def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 682 | def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 683 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 684 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 685 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 686 | // Classes for VLD*LN pseudo-instructions with multi-register operands. |
| 687 | // These are expanded to real instructions after register allocation. |
| 688 | class VLDQLNPseudo<InstrItinClass itin> |
| 689 | : PseudoNLdSt<(outs QPR:$dst), |
| 690 | (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 691 | itin, "$src = $dst">; |
| 692 | class VLDQLNWBPseudo<InstrItinClass itin> |
| 693 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 694 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 695 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 696 | class VLDQQLNPseudo<InstrItinClass itin> |
| 697 | : PseudoNLdSt<(outs QQPR:$dst), |
| 698 | (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 699 | itin, "$src = $dst">; |
| 700 | class VLDQQLNWBPseudo<InstrItinClass itin> |
| 701 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
| 702 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 703 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 704 | class VLDQQQQLNPseudo<InstrItinClass itin> |
| 705 | : PseudoNLdSt<(outs QQQQPR:$dst), |
| 706 | (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 707 | itin, "$src = $dst">; |
| 708 | class VLDQQQQLNWBPseudo<InstrItinClass itin> |
| 709 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
| 710 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 711 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 712 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 713 | // VLD1LN : Vector Load (single element to one lane) |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 714 | class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 715 | PatFrag LoadOp> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 716 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 717 | (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane), |
| 718 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 719 | "$src = $Vd", |
| 720 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 721 | (i32 (LoadOp addrmode6:$Rn)), |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 722 | imm:$lane))]> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 723 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 724 | let DecoderMethod = "DecodeVLD1LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 725 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 726 | class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 727 | PatFrag LoadOp> |
| 728 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
| 729 | (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane), |
| 730 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
| 731 | "$src = $Vd", |
| 732 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
| 733 | (i32 (LoadOp addrmode6oneL32:$Rn)), |
| 734 | imm:$lane))]> { |
| 735 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 736 | let DecoderMethod = "DecodeVLD1LN"; |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 737 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 738 | class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> { |
| 739 | let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src), |
| 740 | (i32 (LoadOp addrmode6:$addr)), |
| 741 | imm:$lane))]; |
| 742 | } |
| 743 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 744 | def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> { |
| 745 | let Inst{7-5} = lane{2-0}; |
| 746 | } |
| 747 | def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> { |
| 748 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 749 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 750 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 751 | def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> { |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 752 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 753 | let Inst{5} = Rn{4}; |
| 754 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 755 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 756 | |
| 757 | def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>; |
| 758 | def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>; |
| 759 | def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>; |
| 760 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 761 | def : Pat<(vector_insert (v2f32 DPR:$src), |
| 762 | (f32 (load addrmode6:$addr)), imm:$lane), |
| 763 | (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>; |
| 764 | def : Pat<(vector_insert (v4f32 QPR:$src), |
| 765 | (f32 (load addrmode6:$addr)), imm:$lane), |
| 766 | (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>; |
| 767 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 768 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 769 | |
| 770 | // ...with address register writeback: |
| 771 | class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 772 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 773 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 774 | DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 775 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 776 | "$src = $Vd, $Rn.addr = $wb", []> { |
| 777 | let DecoderMethod = "DecodeVLD1LN"; |
| 778 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 779 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 780 | def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> { |
| 781 | let Inst{7-5} = lane{2-0}; |
| 782 | } |
| 783 | def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> { |
| 784 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 785 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 786 | } |
| 787 | def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> { |
| 788 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 789 | let Inst{5} = Rn{4}; |
| 790 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 791 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 792 | |
| 793 | def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 794 | def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 795 | def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 796 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 797 | // VLD2LN : Vector Load (single 2-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 798 | class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 799 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 800 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
| 801 | IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 802 | "$src1 = $Vd, $src2 = $dst2", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 803 | let Rm = 0b1111; |
| 804 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 805 | let DecoderMethod = "DecodeVLD2LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 806 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 807 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 808 | def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> { |
| 809 | let Inst{7-5} = lane{2-0}; |
| 810 | } |
| 811 | def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> { |
| 812 | let Inst{7-6} = lane{1-0}; |
| 813 | } |
| 814 | def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> { |
| 815 | let Inst{7} = lane{0}; |
| 816 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 817 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 818 | def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 819 | def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 820 | def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 821 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 822 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 823 | def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> { |
| 824 | let Inst{7-6} = lane{1-0}; |
| 825 | } |
| 826 | def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> { |
| 827 | let Inst{7} = lane{0}; |
| 828 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 829 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 830 | def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
| 831 | def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 832 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 833 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 834 | class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 835 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 836 | (ins addrmode6:$Rn, am6offset:$Rm, |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 837 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 838 | "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm", |
| 839 | "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> { |
| 840 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 841 | let DecoderMethod = "DecodeVLD2LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 842 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 843 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 844 | def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 845 | let Inst{7-5} = lane{2-0}; |
| 846 | } |
| 847 | def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 848 | let Inst{7-6} = lane{1-0}; |
| 849 | } |
| 850 | def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 851 | let Inst{7} = lane{0}; |
| 852 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 853 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 854 | def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 855 | def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 856 | def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 857 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 858 | def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 859 | let Inst{7-6} = lane{1-0}; |
| 860 | } |
| 861 | def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 862 | let Inst{7} = lane{0}; |
| 863 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 864 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 865 | def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
| 866 | def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 867 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 868 | // VLD3LN : Vector Load (single 3-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 869 | class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 870 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 871 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 872 | nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 873 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 874 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 875 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 876 | let DecoderMethod = "DecodeVLD3LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 877 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 878 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 879 | def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> { |
| 880 | let Inst{7-5} = lane{2-0}; |
| 881 | } |
| 882 | def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> { |
| 883 | let Inst{7-6} = lane{1-0}; |
| 884 | } |
| 885 | def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> { |
| 886 | let Inst{7} = lane{0}; |
| 887 | } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 888 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 889 | def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 890 | def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 891 | def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 892 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 893 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 894 | def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> { |
| 895 | let Inst{7-6} = lane{1-0}; |
| 896 | } |
| 897 | def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> { |
| 898 | let Inst{7} = lane{0}; |
| 899 | } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 900 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 901 | def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
| 902 | def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 903 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 904 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 905 | class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 906 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 907 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 908 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 909 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 910 | IIC_VLD3lnu, "vld3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 911 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm", |
| 912 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 913 | []> { |
| 914 | let DecoderMethod = "DecodeVLD3LN"; |
| 915 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 916 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 917 | def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 918 | let Inst{7-5} = lane{2-0}; |
| 919 | } |
| 920 | def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 921 | let Inst{7-6} = lane{1-0}; |
| 922 | } |
| 923 | def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> { |
| 924 | let Inst{7} = lane{0}; |
| 925 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 926 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 927 | def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 928 | def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 929 | def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 930 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 931 | def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 932 | let Inst{7-6} = lane{1-0}; |
| 933 | } |
| 934 | def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> { |
| 935 | let Inst{7} = lane{0}; |
| 936 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 937 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 938 | def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
| 939 | def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 940 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 941 | // VLD4LN : Vector Load (single 4-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 942 | class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 943 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 944 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 945 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 946 | nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 947 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 948 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 949 | let Rm = 0b1111; |
| 950 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 951 | let DecoderMethod = "DecodeVLD4LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 952 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 953 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 954 | def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> { |
| 955 | let Inst{7-5} = lane{2-0}; |
| 956 | } |
| 957 | def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> { |
| 958 | let Inst{7-6} = lane{1-0}; |
| 959 | } |
| 960 | def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> { |
| 961 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 962 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 963 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 964 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 965 | def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 966 | def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 967 | def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 968 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 969 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 970 | def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> { |
| 971 | let Inst{7-6} = lane{1-0}; |
| 972 | } |
| 973 | def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> { |
| 974 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 975 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 976 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 977 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 978 | def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
| 979 | def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 980 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 981 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 982 | class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 983 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 984 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 985 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 986 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 987 | IIC_VLD4lnu, "vld4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 988 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm", |
| 989 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 990 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 991 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 992 | let DecoderMethod = "DecodeVLD4LN" ; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 993 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 994 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 995 | def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 996 | let Inst{7-5} = lane{2-0}; |
| 997 | } |
| 998 | def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 999 | let Inst{7-6} = lane{1-0}; |
| 1000 | } |
| 1001 | def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> { |
| 1002 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1003 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1004 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1005 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1006 | def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 1007 | def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 1008 | def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1009 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1010 | def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 1011 | let Inst{7-6} = lane{1-0}; |
| 1012 | } |
| 1013 | def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> { |
| 1014 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1015 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1016 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1017 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1018 | def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
| 1019 | def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1020 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1021 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 1022 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1023 | // VLD1DUP : Vector Load (single element to all lanes) |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 1024 | class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp> |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1025 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd), |
| 1026 | (ins addrmode6dup:$Rn), |
| 1027 | IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "", |
| 1028 | [(set VecListOneDAllLanes:$Vd, |
| 1029 | (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1030 | let Rm = 0b1111; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1031 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1032 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1033 | } |
| 1034 | class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> { |
| 1035 | let Pattern = [(set QPR:$dst, |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1036 | (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))]; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1037 | } |
| 1038 | |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 1039 | def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>; |
| 1040 | def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>; |
| 1041 | def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1042 | |
| 1043 | def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>; |
| 1044 | def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>; |
| 1045 | def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>; |
| 1046 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 1047 | def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))), |
| 1048 | (VLD1DUPd32 addrmode6:$addr)>; |
| 1049 | def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))), |
| 1050 | (VLD1DUPq32Pseudo addrmode6:$addr)>; |
| 1051 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1052 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 1053 | |
Bob Wilson | 20d5515 | 2010-12-10 22:13:24 +0000 | [diff] [blame] | 1054 | class VLD1QDUP<bits<4> op7_4, string Dt> |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1055 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1056 | (ins addrmode6dup:$Rn), IIC_VLD1dup, |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1057 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1058 | let Rm = 0b1111; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1059 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1060 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1061 | } |
| 1062 | |
Bob Wilson | 20d5515 | 2010-12-10 22:13:24 +0000 | [diff] [blame] | 1063 | def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">; |
| 1064 | def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">; |
| 1065 | def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1066 | |
| 1067 | // ...with address register writeback: |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1068 | multiclass VLD1DUPWB<bits<4> op7_4, string Dt> { |
| 1069 | def _fixed : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1070 | (outs VecListOneDAllLanes:$Vd, GPR:$wb), |
| 1071 | (ins addrmode6dup:$Rn), IIC_VLD1dupu, |
| 1072 | "vld1", Dt, "$Vd, $Rn!", |
| 1073 | "$Rn.addr = $wb", []> { |
| 1074 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1075 | let Inst{4} = Rn{4}; |
| 1076 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1077 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 1078 | } |
| 1079 | def _register : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1080 | (outs VecListOneDAllLanes:$Vd, GPR:$wb), |
| 1081 | (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu, |
| 1082 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 1083 | "$Rn.addr = $wb", []> { |
| 1084 | let Inst{4} = Rn{4}; |
| 1085 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1086 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 1087 | } |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1088 | } |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1089 | multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> { |
| 1090 | def _fixed : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1091 | (outs VecListTwoDAllLanes:$Vd, GPR:$wb), |
| 1092 | (ins addrmode6dup:$Rn), IIC_VLD1dupu, |
| 1093 | "vld1", Dt, "$Vd, $Rn!", |
| 1094 | "$Rn.addr = $wb", []> { |
| 1095 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1096 | let Inst{4} = Rn{4}; |
| 1097 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1098 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 1099 | } |
| 1100 | def _register : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1101 | (outs VecListTwoDAllLanes:$Vd, GPR:$wb), |
| 1102 | (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu, |
| 1103 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 1104 | "$Rn.addr = $wb", []> { |
| 1105 | let Inst{4} = Rn{4}; |
| 1106 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1107 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 1108 | } |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1109 | } |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1110 | |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1111 | defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">; |
| 1112 | defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">; |
| 1113 | defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1114 | |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1115 | defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">; |
| 1116 | defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">; |
| 1117 | defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1118 | |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1119 | def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>; |
| 1120 | def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>; |
| 1121 | def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>; |
| 1122 | def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>; |
| 1123 | def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>; |
| 1124 | def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1125 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1126 | // VLD2DUP : Vector Load (single 2-element structure to all lanes) |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1127 | class VLD2DUP<bits<4> op7_4, string Dt> |
| 1128 | : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1129 | (ins addrmode6dup:$Rn), IIC_VLD2dup, |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1130 | "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> { |
| 1131 | let Rm = 0b1111; |
| 1132 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1133 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1134 | } |
| 1135 | |
| 1136 | def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">; |
| 1137 | def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">; |
| 1138 | def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">; |
| 1139 | |
| 1140 | def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 1141 | def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 1142 | def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 1143 | |
| 1144 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1145 | def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">; |
| 1146 | def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">; |
| 1147 | def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1148 | |
| 1149 | // ...with address register writeback: |
| 1150 | class VLD2DUPWB<bits<4> op7_4, string Dt> |
| 1151 | : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1152 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu, |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1153 | "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 1154 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1155 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1156 | } |
| 1157 | |
| 1158 | def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">; |
| 1159 | def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">; |
| 1160 | def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">; |
| 1161 | |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1162 | def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">; |
| 1163 | def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">; |
| 1164 | def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1165 | |
| 1166 | def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1167 | def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1168 | def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1169 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1170 | // VLD3DUP : Vector Load (single 3-element structure to all lanes) |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1171 | class VLD3DUP<bits<4> op7_4, string Dt> |
| 1172 | : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1173 | (ins addrmode6dup:$Rn), IIC_VLD3dup, |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1174 | "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> { |
| 1175 | let Rm = 0b1111; |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 1176 | let Inst{4} = 0; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1177 | let DecoderMethod = "DecodeVLD3DupInstruction"; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1178 | } |
| 1179 | |
| 1180 | def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">; |
| 1181 | def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">; |
| 1182 | def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">; |
| 1183 | |
| 1184 | def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1185 | def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1186 | def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1187 | |
| 1188 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1189 | def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">; |
| 1190 | def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">; |
| 1191 | def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1192 | |
| 1193 | // ...with address register writeback: |
| 1194 | class VLD3DUPWB<bits<4> op7_4, string Dt> |
| 1195 | : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1196 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu, |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1197 | "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm", |
| 1198 | "$Rn.addr = $wb", []> { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 1199 | let Inst{4} = 0; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1200 | let DecoderMethod = "DecodeVLD3DupInstruction"; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1201 | } |
| 1202 | |
| 1203 | def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">; |
| 1204 | def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">; |
| 1205 | def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">; |
| 1206 | |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1207 | def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">; |
| 1208 | def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">; |
| 1209 | def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1210 | |
| 1211 | def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1212 | def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1213 | def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1214 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1215 | // VLD4DUP : Vector Load (single 4-element structure to all lanes) |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1216 | class VLD4DUP<bits<4> op7_4, string Dt> |
| 1217 | : NLdSt<1, 0b10, 0b1111, op7_4, |
| 1218 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1219 | (ins addrmode6dup:$Rn), IIC_VLD4dup, |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1220 | "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> { |
| 1221 | let Rm = 0b1111; |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1222 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1223 | let DecoderMethod = "DecodeVLD4DupInstruction"; |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1224 | } |
| 1225 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1226 | def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">; |
| 1227 | def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">; |
| 1228 | def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1229 | |
| 1230 | def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1231 | def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1232 | def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1233 | |
| 1234 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1235 | def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">; |
| 1236 | def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">; |
| 1237 | def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1238 | |
| 1239 | // ...with address register writeback: |
| 1240 | class VLD4DUPWB<bits<4> op7_4, string Dt> |
| 1241 | : NLdSt<1, 0b10, 0b1111, op7_4, |
| 1242 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1243 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu, |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1244 | "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm", |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1245 | "$Rn.addr = $wb", []> { |
| 1246 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1247 | let DecoderMethod = "DecodeVLD4DupInstruction"; |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1248 | } |
| 1249 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1250 | def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">; |
| 1251 | def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">; |
| 1252 | def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; } |
| 1253 | |
| 1254 | def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">; |
| 1255 | def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">; |
| 1256 | def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1257 | |
| 1258 | def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1259 | def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1260 | def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1261 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1262 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Bob Wilson | dbd3c0e | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 1263 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1264 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1265 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1266 | // Classes for VST* pseudo-instructions with multi-register operands. |
| 1267 | // These are expanded to real instructions after register allocation. |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1268 | class VSTQPseudo<InstrItinClass itin> |
| 1269 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">; |
| 1270 | class VSTQWBPseudo<InstrItinClass itin> |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1271 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1272 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin, |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1273 | "$addr.addr = $wb">; |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1274 | class VSTQWBfixedPseudo<InstrItinClass itin> |
| 1275 | : PseudoNLdSt<(outs GPR:$wb), |
| 1276 | (ins addrmode6:$addr, QPR:$src), itin, |
| 1277 | "$addr.addr = $wb">; |
| 1278 | class VSTQWBregisterPseudo<InstrItinClass itin> |
| 1279 | : PseudoNLdSt<(outs GPR:$wb), |
| 1280 | (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin, |
| 1281 | "$addr.addr = $wb">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1282 | class VSTQQPseudo<InstrItinClass itin> |
| 1283 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">; |
| 1284 | class VSTQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1285 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1286 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1287 | "$addr.addr = $wb">; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1288 | class VSTQQQQPseudo<InstrItinClass itin> |
| 1289 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1290 | class VSTQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1291 | : PseudoNLdSt<(outs GPR:$wb), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1292 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1293 | "$addr.addr = $wb">; |
| 1294 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1295 | // VST1 : Vector Store (multiple single elements) |
| 1296 | class VST1D<bits<4> op7_4, string Dt> |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 1297 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd), |
| 1298 | IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1299 | let Rm = 0b1111; |
| 1300 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1301 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1302 | } |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1303 | class VST1Q<bits<4> op7_4, string Dt> |
Jim Grosbach | 742c4ba | 2011-11-12 00:31:53 +0000 | [diff] [blame] | 1304 | : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd), |
| 1305 | IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1306 | let Rm = 0b1111; |
| 1307 | let Inst{5-4} = Rn{5-4}; |
Jim Grosbach | 4d06138 | 2011-11-11 23:51:31 +0000 | [diff] [blame] | 1308 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1309 | } |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1310 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1311 | def VST1d8 : VST1D<{0,0,0,?}, "8">; |
| 1312 | def VST1d16 : VST1D<{0,1,0,?}, "16">; |
| 1313 | def VST1d32 : VST1D<{1,0,0,?}, "32">; |
| 1314 | def VST1d64 : VST1D<{1,1,0,?}, "64">; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1315 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1316 | def VST1q8 : VST1Q<{0,0,?,?}, "8">; |
| 1317 | def VST1q16 : VST1Q<{0,1,?,?}, "16">; |
| 1318 | def VST1q32 : VST1Q<{1,0,?,?}, "32">; |
| 1319 | def VST1q64 : VST1Q<{1,1,?,?}, "64">; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1320 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1321 | def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1322 | def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1323 | def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1324 | def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1325 | |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1326 | // ...with address register writeback: |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1327 | multiclass VST1DWB<bits<4> op7_4, string Dt> { |
| 1328 | def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb), |
| 1329 | (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u, |
| 1330 | "vst1", Dt, "$Vd, $Rn!", |
| 1331 | "$Rn.addr = $wb", []> { |
| 1332 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1333 | let Inst{4} = Rn{4}; |
| 1334 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1335 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1336 | } |
| 1337 | def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb), |
| 1338 | (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd), |
| 1339 | IIC_VLD1u, |
| 1340 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1341 | "$Rn.addr = $wb", []> { |
| 1342 | let Inst{4} = Rn{4}; |
| 1343 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1344 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1345 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1346 | } |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1347 | multiclass VST1QWB<bits<4> op7_4, string Dt> { |
| 1348 | def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb), |
| 1349 | (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u, |
| 1350 | "vst1", Dt, "$Vd, $Rn!", |
| 1351 | "$Rn.addr = $wb", []> { |
| 1352 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1353 | let Inst{5-4} = Rn{5-4}; |
| 1354 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1355 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1356 | } |
| 1357 | def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb), |
| 1358 | (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd), |
| 1359 | IIC_VLD1x2u, |
| 1360 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1361 | "$Rn.addr = $wb", []> { |
| 1362 | let Inst{5-4} = Rn{5-4}; |
| 1363 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1364 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1365 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1366 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1367 | |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1368 | defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">; |
| 1369 | defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">; |
| 1370 | defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">; |
| 1371 | defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1372 | |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1373 | defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">; |
| 1374 | defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">; |
| 1375 | defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">; |
| 1376 | defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1377 | |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1378 | def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>; |
| 1379 | def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>; |
| 1380 | def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>; |
| 1381 | def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>; |
| 1382 | def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>; |
| 1383 | def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>; |
| 1384 | def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>; |
| 1385 | def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1386 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1387 | // ...with 3 registers |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 1388 | class VST1D3<bits<4> op7_4, string Dt> |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 1389 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1390 | (ins addrmode6:$Rn, VecListThreeD:$Vd), |
| 1391 | IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1392 | let Rm = 0b1111; |
| 1393 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1394 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1395 | } |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1396 | multiclass VST1D3WB<bits<4> op7_4, string Dt> { |
| 1397 | def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb), |
| 1398 | (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u, |
| 1399 | "vst1", Dt, "$Vd, $Rn!", |
| 1400 | "$Rn.addr = $wb", []> { |
| 1401 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1402 | let Inst{5-4} = Rn{5-4}; |
| 1403 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1404 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1405 | } |
| 1406 | def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb), |
| 1407 | (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd), |
| 1408 | IIC_VLD1x3u, |
| 1409 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1410 | "$Rn.addr = $wb", []> { |
| 1411 | let Inst{5-4} = Rn{5-4}; |
| 1412 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1413 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1414 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1415 | } |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1416 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1417 | def VST1d8T : VST1D3<{0,0,0,?}, "8">; |
| 1418 | def VST1d16T : VST1D3<{0,1,0,?}, "16">; |
| 1419 | def VST1d32T : VST1D3<{1,0,0,?}, "32">; |
| 1420 | def VST1d64T : VST1D3<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1421 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1422 | defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">; |
| 1423 | defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">; |
| 1424 | defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">; |
| 1425 | defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1426 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1427 | def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>; |
| 1428 | def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>; |
| 1429 | def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1430 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1431 | // ...with 4 registers |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1432 | class VST1D4<bits<4> op7_4, string Dt> |
| 1433 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1434 | (ins addrmode6:$Rn, VecListFourD:$Vd), |
| 1435 | IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "", |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1436 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1437 | let Rm = 0b1111; |
| 1438 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1439 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1440 | } |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1441 | multiclass VST1D4WB<bits<4> op7_4, string Dt> { |
| 1442 | def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb), |
| 1443 | (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u, |
| 1444 | "vst1", Dt, "$Vd, $Rn!", |
| 1445 | "$Rn.addr = $wb", []> { |
| 1446 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1447 | let Inst{5-4} = Rn{5-4}; |
| 1448 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1449 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1450 | } |
| 1451 | def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb), |
| 1452 | (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd), |
| 1453 | IIC_VLD1x4u, |
| 1454 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1455 | "$Rn.addr = $wb", []> { |
| 1456 | let Inst{5-4} = Rn{5-4}; |
| 1457 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1458 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1459 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1460 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1461 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1462 | def VST1d8Q : VST1D4<{0,0,?,?}, "8">; |
| 1463 | def VST1d16Q : VST1D4<{0,1,?,?}, "16">; |
| 1464 | def VST1d32Q : VST1D4<{1,0,?,?}, "32">; |
| 1465 | def VST1d64Q : VST1D4<{1,1,?,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1466 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1467 | defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">; |
| 1468 | defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">; |
| 1469 | defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">; |
| 1470 | defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 1471 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1472 | def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>; |
| 1473 | def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>; |
| 1474 | def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>; |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 1475 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1476 | // VST2 : Vector Store (multiple 2-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1477 | class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1478 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1479 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), |
| 1480 | IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> { |
| 1481 | let Rm = 0b1111; |
| 1482 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1483 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1484 | } |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 1485 | class VST2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1486 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1487 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 1488 | IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1489 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1490 | let Rm = 0b1111; |
| 1491 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1492 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1493 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1494 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1495 | def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">; |
| 1496 | def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">; |
| 1497 | def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1498 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1499 | def VST2q8 : VST2Q<{0,0,?,?}, "8">; |
| 1500 | def VST2q16 : VST2Q<{0,1,?,?}, "16">; |
| 1501 | def VST2q32 : VST2Q<{1,0,?,?}, "32">; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1502 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1503 | def VST2d8Pseudo : VSTQPseudo<IIC_VST2>; |
| 1504 | def VST2d16Pseudo : VSTQPseudo<IIC_VST2>; |
| 1505 | def VST2d32Pseudo : VSTQPseudo<IIC_VST2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1506 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1507 | def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 1508 | def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 1509 | def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1510 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1511 | // ...with address register writeback: |
| 1512 | class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1513 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1514 | (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2), |
| 1515 | IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm", |
| 1516 | "$Rn.addr = $wb", []> { |
| 1517 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1518 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1519 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1520 | class VST2QWB<bits<4> op7_4, string Dt> |
| 1521 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1522 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1523 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1524 | "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 1525 | "$Rn.addr = $wb", []> { |
| 1526 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1527 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1528 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1529 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1530 | def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">; |
| 1531 | def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">; |
| 1532 | def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1533 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1534 | def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">; |
| 1535 | def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">; |
| 1536 | def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1537 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1538 | def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
| 1539 | def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
| 1540 | def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1541 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1542 | def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
| 1543 | def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
| 1544 | def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1545 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1546 | // ...with double-spaced registers |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1547 | def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">; |
| 1548 | def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">; |
| 1549 | def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">; |
| 1550 | def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">; |
| 1551 | def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">; |
| 1552 | def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">; |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 1553 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1554 | // VST3 : Vector Store (multiple 3-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1555 | class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1556 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1557 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3, |
| 1558 | "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> { |
| 1559 | let Rm = 0b1111; |
| 1560 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1561 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1562 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1563 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1564 | def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">; |
| 1565 | def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">; |
| 1566 | def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1567 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1568 | def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1569 | def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1570 | def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1571 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1572 | // ...with address register writeback: |
| 1573 | class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1574 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1575 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1576 | DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1577 | "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm", |
| 1578 | "$Rn.addr = $wb", []> { |
| 1579 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1580 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1581 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1582 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1583 | def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">; |
| 1584 | def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">; |
| 1585 | def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1586 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1587 | def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1588 | def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1589 | def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1590 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1591 | // ...with double-spaced registers: |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1592 | def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">; |
| 1593 | def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">; |
| 1594 | def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">; |
| 1595 | def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">; |
| 1596 | def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">; |
| 1597 | def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1598 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1599 | def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1600 | def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1601 | def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1602 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1603 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1604 | def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1605 | def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1606 | def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1607 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1608 | def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1609 | def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1610 | def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1611 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1612 | // VST4 : Vector Store (multiple 4-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1613 | class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1614 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1615 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 1616 | IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1617 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1618 | let Rm = 0b1111; |
| 1619 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1620 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1621 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1622 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1623 | def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">; |
| 1624 | def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">; |
| 1625 | def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1626 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1627 | def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1628 | def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1629 | def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1630 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1631 | // ...with address register writeback: |
| 1632 | class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1633 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1634 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1635 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1636 | "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 1637 | "$Rn.addr = $wb", []> { |
| 1638 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1639 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1640 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1641 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1642 | def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">; |
| 1643 | def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">; |
| 1644 | def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1645 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1646 | def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1647 | def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1648 | def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1649 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1650 | // ...with double-spaced registers: |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1651 | def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">; |
| 1652 | def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">; |
| 1653 | def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">; |
| 1654 | def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">; |
| 1655 | def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">; |
| 1656 | def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1657 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1658 | def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1659 | def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1660 | def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1661 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1662 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1663 | def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1664 | def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1665 | def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1666 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1667 | def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1668 | def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1669 | def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1670 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1671 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
| 1672 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1673 | // Classes for VST*LN pseudo-instructions with multi-register operands. |
| 1674 | // These are expanded to real instructions after register allocation. |
| 1675 | class VSTQLNPseudo<InstrItinClass itin> |
| 1676 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 1677 | itin, "">; |
| 1678 | class VSTQLNWBPseudo<InstrItinClass itin> |
| 1679 | : PseudoNLdSt<(outs GPR:$wb), |
| 1680 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 1681 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1682 | class VSTQQLNPseudo<InstrItinClass itin> |
| 1683 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 1684 | itin, "">; |
| 1685 | class VSTQQLNWBPseudo<InstrItinClass itin> |
| 1686 | : PseudoNLdSt<(outs GPR:$wb), |
| 1687 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 1688 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1689 | class VSTQQQQLNPseudo<InstrItinClass itin> |
| 1690 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 1691 | itin, "">; |
| 1692 | class VSTQQQQLNWBPseudo<InstrItinClass itin> |
| 1693 | : PseudoNLdSt<(outs GPR:$wb), |
| 1694 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 1695 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1696 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1697 | // VST1LN : Vector Store (single element from one lane) |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1698 | class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1699 | PatFrag StoreOp, SDNode ExtractOp> |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1700 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1701 | (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane), |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1702 | IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", |
| 1703 | [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1704 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1705 | let DecoderMethod = "DecodeVST1LN"; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1706 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1707 | class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1708 | PatFrag StoreOp, SDNode ExtractOp> |
| 1709 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
| 1710 | (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane), |
| 1711 | IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 1712 | [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{ |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1713 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1714 | let DecoderMethod = "DecodeVST1LN"; |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1715 | } |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1716 | class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp> |
| 1717 | : VSTQLNPseudo<IIC_VST1ln> { |
| 1718 | let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane), |
| 1719 | addrmode6:$addr)]; |
| 1720 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1721 | |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1722 | def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8, |
| 1723 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1724 | let Inst{7-5} = lane{2-0}; |
| 1725 | } |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1726 | def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16, |
| 1727 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1728 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1729 | let Inst{4} = Rn{5}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1730 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1731 | |
| 1732 | def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1733 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1734 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1735 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1736 | |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1737 | def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>; |
| 1738 | def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>; |
| 1739 | def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>; |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1740 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 1741 | def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr), |
| 1742 | (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>; |
| 1743 | def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr), |
| 1744 | (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>; |
| 1745 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1746 | // ...with address register writeback: |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1747 | class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1748 | PatFrag StoreOp, SDNode ExtractOp> |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1749 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1750 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1751 | DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1752 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1753 | "$Rn.addr = $wb", |
| 1754 | [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1755 | addrmode6:$Rn, am6offset:$Rm))]> { |
| 1756 | let DecoderMethod = "DecodeVST1LN"; |
| 1757 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1758 | class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp> |
| 1759 | : VSTQLNWBPseudo<IIC_VST1lnu> { |
| 1760 | let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane), |
| 1761 | addrmode6:$addr, am6offset:$offset))]; |
| 1762 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1763 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1764 | def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8, |
| 1765 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1766 | let Inst{7-5} = lane{2-0}; |
| 1767 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1768 | def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16, |
| 1769 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1770 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1771 | let Inst{4} = Rn{5}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1772 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1773 | def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store, |
| 1774 | extractelt> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1775 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1776 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1777 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1778 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1779 | def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>; |
| 1780 | def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>; |
| 1781 | def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>; |
| 1782 | |
| 1783 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 1784 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1785 | // VST2LN : Vector Store (single 2-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1786 | class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1787 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1788 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane), |
| 1789 | IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1790 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1791 | let Rm = 0b1111; |
| 1792 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1793 | let DecoderMethod = "DecodeVST2LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1794 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1795 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1796 | def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> { |
| 1797 | let Inst{7-5} = lane{2-0}; |
| 1798 | } |
| 1799 | def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> { |
| 1800 | let Inst{7-6} = lane{1-0}; |
| 1801 | } |
| 1802 | def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> { |
| 1803 | let Inst{7} = lane{0}; |
| 1804 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1805 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1806 | def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 1807 | def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 1808 | def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1809 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1810 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1811 | def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> { |
| 1812 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1813 | let Inst{4} = Rn{4}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1814 | } |
| 1815 | def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> { |
| 1816 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1817 | let Inst{4} = Rn{4}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1818 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1819 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1820 | def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
| 1821 | def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1822 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1823 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1824 | class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1825 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1826 | (ins addrmode6:$addr, am6offset:$offset, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1827 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1828 | "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1829 | "$addr.addr = $wb", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1830 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1831 | let DecoderMethod = "DecodeVST2LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1832 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1833 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1834 | def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 1835 | let Inst{7-5} = lane{2-0}; |
| 1836 | } |
| 1837 | def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 1838 | let Inst{7-6} = lane{1-0}; |
| 1839 | } |
| 1840 | def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 1841 | let Inst{7} = lane{0}; |
| 1842 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1843 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1844 | def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 1845 | def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 1846 | def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1847 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1848 | def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 1849 | let Inst{7-6} = lane{1-0}; |
| 1850 | } |
| 1851 | def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 1852 | let Inst{7} = lane{0}; |
| 1853 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1854 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1855 | def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
| 1856 | def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1857 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1858 | // VST3LN : Vector Store (single 3-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1859 | class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1860 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1861 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1862 | nohash_imm:$lane), IIC_VST3ln, "vst3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1863 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> { |
| 1864 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1865 | let DecoderMethod = "DecodeVST3LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1866 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1867 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1868 | def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> { |
| 1869 | let Inst{7-5} = lane{2-0}; |
| 1870 | } |
| 1871 | def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> { |
| 1872 | let Inst{7-6} = lane{1-0}; |
| 1873 | } |
| 1874 | def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> { |
| 1875 | let Inst{7} = lane{0}; |
| 1876 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 1877 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1878 | def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 1879 | def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 1880 | def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1881 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1882 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1883 | def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> { |
| 1884 | let Inst{7-6} = lane{1-0}; |
| 1885 | } |
| 1886 | def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> { |
| 1887 | let Inst{7} = lane{0}; |
| 1888 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 1889 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1890 | def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
| 1891 | def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1892 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1893 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1894 | class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1895 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1896 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1897 | DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1898 | IIC_VST3lnu, "vst3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1899 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1900 | "$Rn.addr = $wb", []> { |
| 1901 | let DecoderMethod = "DecodeVST3LN"; |
| 1902 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1903 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1904 | def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 1905 | let Inst{7-5} = lane{2-0}; |
| 1906 | } |
| 1907 | def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 1908 | let Inst{7-6} = lane{1-0}; |
| 1909 | } |
| 1910 | def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> { |
| 1911 | let Inst{7} = lane{0}; |
| 1912 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1913 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1914 | def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 1915 | def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 1916 | def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1917 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1918 | def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 1919 | let Inst{7-6} = lane{1-0}; |
| 1920 | } |
| 1921 | def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> { |
| 1922 | let Inst{7} = lane{0}; |
| 1923 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1924 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1925 | def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
| 1926 | def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1927 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1928 | // VST4LN : Vector Store (single 4-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1929 | class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1930 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1931 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1932 | nohash_imm:$lane), IIC_VST4ln, "vst4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1933 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1934 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1935 | let Rm = 0b1111; |
| 1936 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1937 | let DecoderMethod = "DecodeVST4LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1938 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1939 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1940 | def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> { |
| 1941 | let Inst{7-5} = lane{2-0}; |
| 1942 | } |
| 1943 | def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> { |
| 1944 | let Inst{7-6} = lane{1-0}; |
| 1945 | } |
| 1946 | def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> { |
| 1947 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1948 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1949 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1950 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1951 | def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 1952 | def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 1953 | def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1954 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1955 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1956 | def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> { |
| 1957 | let Inst{7-6} = lane{1-0}; |
| 1958 | } |
| 1959 | def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> { |
| 1960 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1961 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1962 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1963 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1964 | def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
| 1965 | def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1966 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1967 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1968 | class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1969 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1970 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1971 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1972 | IIC_VST4lnu, "vst4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1973 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm", |
| 1974 | "$Rn.addr = $wb", []> { |
| 1975 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1976 | let DecoderMethod = "DecodeVST4LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1977 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1978 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1979 | def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 1980 | let Inst{7-5} = lane{2-0}; |
| 1981 | } |
| 1982 | def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 1983 | let Inst{7-6} = lane{1-0}; |
| 1984 | } |
| 1985 | def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> { |
| 1986 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1987 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1988 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1989 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1990 | def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 1991 | def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 1992 | def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1993 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1994 | def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 1995 | let Inst{7-6} = lane{1-0}; |
| 1996 | } |
| 1997 | def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> { |
| 1998 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1999 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2000 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2001 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2002 | def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
| 2003 | def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2004 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 2005 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 2006 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 2007 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2008 | //===----------------------------------------------------------------------===// |
| 2009 | // NEON pattern fragments |
| 2010 | //===----------------------------------------------------------------------===// |
| 2011 | |
| 2012 | // Extract D sub-registers of Q registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2013 | def DSubReg_i8_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2014 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2015 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2016 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2017 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2018 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2019 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2020 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2021 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2022 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2023 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2024 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2025 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2026 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2027 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2028 | }]>; |
| 2029 | |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 2030 | // Extract S sub-registers of Q/D registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2031 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2032 | assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering"); |
| 2033 | return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32); |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2034 | }]>; |
| 2035 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2036 | // Translate lane numbers from Q registers to D subregs. |
| 2037 | def SubReg_i8_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2038 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2039 | }]>; |
| 2040 | def SubReg_i16_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2041 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2042 | }]>; |
| 2043 | def SubReg_i32_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2044 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2045 | }]>; |
| 2046 | |
| 2047 | //===----------------------------------------------------------------------===// |
| 2048 | // Instruction Classes |
| 2049 | //===----------------------------------------------------------------------===// |
| 2050 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2051 | // Basic 2-register operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2052 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2053 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 2054 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2055 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2056 | (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "", |
| 2057 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2058 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2059 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 2060 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2061 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2062 | (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "", |
| 2063 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2064 | |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 2065 | // Basic 2-register intrinsics, both double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2066 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 2067 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2068 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2069 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2070 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2071 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2072 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2073 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2074 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2075 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2076 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2077 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2078 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2079 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2080 | |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 2081 | // Narrow 2-register operations. |
| 2082 | class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2083 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2084 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2085 | ValueType TyD, ValueType TyQ, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2086 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd), |
| 2087 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2088 | [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>; |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 2089 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2090 | // Narrow 2-register intrinsics. |
| 2091 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2092 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2093 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2094 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2095 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd), |
| 2096 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2097 | [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2098 | |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 2099 | // Long 2-register operations (currently only used for VMOVL). |
| 2100 | class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2101 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2102 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2103 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2104 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd), |
| 2105 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2106 | [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2107 | |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 2108 | // Long 2-register intrinsics. |
| 2109 | class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2110 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2111 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2112 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
| 2113 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd), |
| 2114 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2115 | [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>; |
| 2116 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2117 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2118 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2119 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2120 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2121 | OpcodeStr, Dt, "$Vd, $Vm", |
| 2122 | "$src1 = $Vd, $src2 = $Vm", []>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2123 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2124 | InstrItinClass itin, string OpcodeStr, string Dt> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2125 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm), |
| 2126 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm", |
| 2127 | "$src1 = $Vd, $src2 = $Vm", []>; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2128 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2129 | // Basic 3-register operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2130 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2131 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2132 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2133 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2134 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2135 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2136 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2137 | let isCommutable = Commutable; |
| 2138 | } |
| 2139 | // Same as N3VD but no data type. |
| 2140 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2141 | InstrItinClass itin, string OpcodeStr, |
| 2142 | ValueType ResTy, ValueType OpTy, |
| 2143 | SDNode OpNode, bit Commutable> |
| 2144 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, |
Jim Grosbach | efaeb41 | 2010-11-19 22:36:02 +0000 | [diff] [blame] | 2145 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2146 | OpcodeStr, "$Vd, $Vn, $Vm", "", |
| 2147 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2148 | let isCommutable = Commutable; |
| 2149 | } |
Johnny Chen | 897dd0c | 2010-03-27 01:03:13 +0000 | [diff] [blame] | 2150 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2151 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2152 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2153 | ValueType Ty, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2154 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 970f787 | 2011-10-18 18:01:52 +0000 | [diff] [blame] | 2155 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2156 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2157 | [(set (Ty DPR:$Vd), |
| 2158 | (Ty (ShOp (Ty DPR:$Vn), |
| 2159 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2160 | let isCommutable = 0; |
| 2161 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2162 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2163 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2164 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 970f787 | 2011-10-18 18:01:52 +0000 | [diff] [blame] | 2165 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2166 | NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2167 | [(set (Ty DPR:$Vd), |
| 2168 | (Ty (ShOp (Ty DPR:$Vn), |
| 2169 | (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2170 | let isCommutable = 0; |
| 2171 | } |
| 2172 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2173 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2174 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2175 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2176 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2177 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2178 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2179 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2180 | let isCommutable = Commutable; |
| 2181 | } |
| 2182 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2183 | InstrItinClass itin, string OpcodeStr, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2184 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2185 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2186 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2187 | OpcodeStr, "$Vd, $Vn, $Vm", "", |
| 2188 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2189 | let isCommutable = Commutable; |
| 2190 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2191 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2192 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2193 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2194 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2195 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2196 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2197 | [(set (ResTy QPR:$Vd), |
| 2198 | (ResTy (ShOp (ResTy QPR:$Vn), |
| 2199 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2200 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2201 | let isCommutable = 0; |
| 2202 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2203 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2204 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2205 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2206 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2207 | NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2208 | [(set (ResTy QPR:$Vd), |
| 2209 | (ResTy (ShOp (ResTy QPR:$Vn), |
| 2210 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2211 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2212 | let isCommutable = 0; |
| 2213 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2214 | |
| 2215 | // Basic 3-register intrinsics, both double- and quad-register. |
| 2216 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2217 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2218 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2219 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2220 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin, |
| 2221 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2222 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2223 | let isCommutable = Commutable; |
| 2224 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2225 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2226 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2227 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 0a03740 | 2011-10-18 18:12:09 +0000 | [diff] [blame] | 2228 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2229 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2230 | [(set (Ty DPR:$Vd), |
| 2231 | (Ty (IntOp (Ty DPR:$Vn), |
| 2232 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2233 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2234 | let isCommutable = 0; |
| 2235 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2236 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2237 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2238 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 0a03740 | 2011-10-18 18:12:09 +0000 | [diff] [blame] | 2239 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2240 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2241 | [(set (Ty DPR:$Vd), |
| 2242 | (Ty (IntOp (Ty DPR:$Vn), |
| 2243 | (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2244 | let isCommutable = 0; |
| 2245 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2246 | class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2247 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2248 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2249 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 2250 | (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin, |
| 2251 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 2252 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> { |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2253 | let isCommutable = 0; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2254 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2255 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2256 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2257 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2258 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2259 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2260 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin, |
| 2261 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2262 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2263 | let isCommutable = Commutable; |
| 2264 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2265 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2266 | string OpcodeStr, string Dt, |
| 2267 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2268 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2269 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2270 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2271 | [(set (ResTy QPR:$Vd), |
| 2272 | (ResTy (IntOp (ResTy QPR:$Vn), |
| 2273 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2274 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2275 | let isCommutable = 0; |
| 2276 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2277 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2278 | string OpcodeStr, string Dt, |
| 2279 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2280 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2281 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2282 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2283 | [(set (ResTy QPR:$Vd), |
| 2284 | (ResTy (IntOp (ResTy QPR:$Vn), |
| 2285 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2286 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2287 | let isCommutable = 0; |
| 2288 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2289 | class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2290 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2291 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2292 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
| 2293 | (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin, |
| 2294 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 2295 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> { |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2296 | let isCommutable = 0; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2297 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2298 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2299 | // Multiply-Add/Sub operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2300 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2301 | InstrItinClass itin, string OpcodeStr, string Dt, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2302 | ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2303 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2304 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2305 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2306 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 2307 | (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>; |
| 2308 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2309 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2310 | string OpcodeStr, string Dt, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2311 | ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2312 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2313 | (outs DPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2314 | (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2315 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2316 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2317 | [(set (Ty DPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2318 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2319 | (Ty (MulOp DPR:$Vn, |
| 2320 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2321 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2322 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2323 | string OpcodeStr, string Dt, |
| 2324 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2325 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2326 | (outs DPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2327 | (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2328 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2329 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2330 | [(set (Ty DPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2331 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2332 | (Ty (MulOp DPR:$Vn, |
| 2333 | (Ty (NEONvduplane (Ty DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2334 | imm:$lane)))))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2335 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2336 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2337 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2338 | SDPatternOperator MulOp, SDPatternOperator OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2339 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2340 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2341 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2342 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 2343 | (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2344 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2345 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2346 | SDPatternOperator MulOp, SDPatternOperator ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2347 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2348 | (outs QPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2349 | (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2350 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2351 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2352 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2353 | (ResTy (ShOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2354 | (ResTy (MulOp QPR:$Vn, |
| 2355 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2356 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2357 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2358 | string OpcodeStr, string Dt, |
| 2359 | ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2360 | SDNode MulOp, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2361 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2362 | (outs QPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2363 | (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2364 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2365 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2366 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2367 | (ResTy (ShOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2368 | (ResTy (MulOp QPR:$Vn, |
| 2369 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2370 | imm:$lane)))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2371 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2372 | // Neon Intrinsic-Op instructions (VABA): double- and quad-register. |
| 2373 | class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2374 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2375 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 2376 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 410aebc | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 2377 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2378 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2379 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 2380 | (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>; |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2381 | class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2382 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2383 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 2384 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 410aebc | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 2385 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2386 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2387 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 2388 | (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>; |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2389 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2390 | // Neon 3-argument intrinsics, both double- and quad-register. |
| 2391 | // The destination register is also used as the first source operand register. |
| 2392 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2393 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2394 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2395 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2396 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2397 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2398 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1), |
| 2399 | (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2400 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2401 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2402 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2403 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2404 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2405 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2406 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1), |
| 2407 | (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2408 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2409 | // Long Multiply-Add/Sub operations. |
| 2410 | class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2411 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2412 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 2413 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9220584 | 2010-10-22 19:05:25 +0000 | [diff] [blame] | 2414 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2415 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2416 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 2417 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2418 | (TyD DPR:$Vm)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2419 | class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2420 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2421 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2422 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd), |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2423 | (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2424 | NVMulSLFrm, itin, |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2425 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2426 | [(set QPR:$Vd, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2427 | (OpNode (TyQ QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2428 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2429 | (TyD (NEONvduplane (TyD DPR_VFP2:$Vm), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2430 | imm:$lane))))))]>; |
| 2431 | class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2432 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2433 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2434 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd), |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2435 | (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2436 | NVMulSLFrm, itin, |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2437 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2438 | [(set QPR:$Vd, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2439 | (OpNode (TyQ QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2440 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2441 | (TyD (NEONvduplane (TyD DPR_8:$Vm), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2442 | imm:$lane))))))]>; |
| 2443 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2444 | // Long Intrinsic-Op vector operations with explicit extend (VABAL). |
| 2445 | class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2446 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2447 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 2448 | SDNode OpNode> |
| 2449 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 5258b61 | 2010-10-25 21:29:04 +0000 | [diff] [blame] | 2450 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2451 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2452 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 2453 | (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 2454 | (TyD DPR:$Vm)))))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2455 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2456 | // Neon Long 3-argument intrinsic. The destination register is |
| 2457 | // a quad-register and is also used as the first source operand register. |
| 2458 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2459 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2460 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2461 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9b26497 | 2010-10-22 19:35:48 +0000 | [diff] [blame] | 2462 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2463 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2464 | [(set QPR:$Vd, |
| 2465 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2466 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2467 | string OpcodeStr, string Dt, |
| 2468 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2469 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2470 | (outs QPR:$Vd), |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2471 | (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2472 | NVMulSLFrm, itin, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2473 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2474 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2475 | (ResTy (IntOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2476 | (OpTy DPR:$Vn), |
| 2477 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2478 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2479 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2480 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2481 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2482 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2483 | (outs QPR:$Vd), |
Jim Grosbach | e873d2a | 2011-10-18 17:16:30 +0000 | [diff] [blame] | 2484 | (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2485 | NVMulSLFrm, itin, |
Jim Grosbach | e873d2a | 2011-10-18 17:16:30 +0000 | [diff] [blame] | 2486 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2487 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2488 | (ResTy (IntOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2489 | (OpTy DPR:$Vn), |
| 2490 | (OpTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2491 | imm:$lane)))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2492 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2493 | // Narrowing 3-register intrinsics. |
| 2494 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2495 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2496 | Intrinsic IntOp, bit Commutable> |
| 2497 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2498 | (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D, |
| 2499 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2500 | [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2501 | let isCommutable = Commutable; |
| 2502 | } |
| 2503 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2504 | // Long 3-register operations. |
| 2505 | class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2506 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2507 | ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable> |
| 2508 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2509 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2510 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2511 | [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> { |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2512 | let isCommutable = Commutable; |
| 2513 | } |
| 2514 | class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2515 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2516 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2517 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2518 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2519 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2520 | [(set QPR:$Vd, |
| 2521 | (TyQ (OpNode (TyD DPR:$Vn), |
| 2522 | (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2523 | class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2524 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2525 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2526 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2527 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2528 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2529 | [(set QPR:$Vd, |
| 2530 | (TyQ (OpNode (TyD DPR:$Vn), |
| 2531 | (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2532 | |
| 2533 | // Long 3-register operations with explicitly extended operands. |
| 2534 | class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2535 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2536 | ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp, |
| 2537 | bit Commutable> |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2538 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2539 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2540 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2541 | [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))), |
| 2542 | (TyQ (ExtOp (TyD DPR:$Vm)))))]> { |
Owen Anderson | e0e6dc3 | 2010-10-21 18:09:17 +0000 | [diff] [blame] | 2543 | let isCommutable = Commutable; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2544 | } |
| 2545 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2546 | // Long 3-register intrinsics with explicit extend (VABDL). |
| 2547 | class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2548 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2549 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 2550 | bit Commutable> |
| 2551 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2552 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2553 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2554 | [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 2555 | (TyD DPR:$Vm))))))]> { |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2556 | let isCommutable = Commutable; |
| 2557 | } |
| 2558 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2559 | // Long 3-register intrinsics. |
| 2560 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2561 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2562 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2563 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2564 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2565 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2566 | [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2567 | let isCommutable = Commutable; |
| 2568 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2569 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2570 | string OpcodeStr, string Dt, |
| 2571 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2572 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2573 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2574 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2575 | [(set (ResTy QPR:$Vd), |
| 2576 | (ResTy (IntOp (OpTy DPR:$Vn), |
| 2577 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2578 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2579 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2580 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2581 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2582 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2583 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2584 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2585 | [(set (ResTy QPR:$Vd), |
| 2586 | (ResTy (IntOp (OpTy DPR:$Vn), |
| 2587 | (OpTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2588 | imm:$lane)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2589 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2590 | // Wide 3-register operations. |
| 2591 | class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2592 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, |
| 2593 | SDNode OpNode, SDNode ExtOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2594 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2595 | (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD, |
| 2596 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2597 | [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn), |
| 2598 | (TyQ (ExtOp (TyD DPR:$Vm)))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2599 | let isCommutable = Commutable; |
| 2600 | } |
| 2601 | |
| 2602 | // Pairwise long 2-register intrinsics, both double- and quad-register. |
| 2603 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2604 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2605 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2606 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2607 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2608 | (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2609 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2610 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2611 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2612 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2613 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2614 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2615 | (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2616 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2617 | |
| 2618 | // Pairwise long 2-register accumulate intrinsics, |
| 2619 | // both double- and quad-register. |
| 2620 | // The destination register is also used as the first source operand register. |
| 2621 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2622 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2623 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2624 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 2625 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
Owen Anderson | bc4118b | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 2626 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD, |
| 2627 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 2628 | [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2629 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2630 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2631 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2632 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 2633 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, |
Owen Anderson | bc4118b | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 2634 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ, |
| 2635 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 2636 | [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2637 | |
| 2638 | // Shift by immediate, |
| 2639 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2640 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2641 | Format f, InstrItinClass itin, Operand ImmTy, |
| 2642 | string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2643 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2644 | (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2645 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2646 | [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2647 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2648 | Format f, InstrItinClass itin, Operand ImmTy, |
| 2649 | string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2650 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2651 | (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2652 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2653 | [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2654 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2655 | // Long shift by immediate. |
| 2656 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
| 2657 | string OpcodeStr, string Dt, |
| 2658 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 2659 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2660 | (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm, |
| 2661 | IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2662 | [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2663 | (i32 imm:$SIMM))))]>; |
| 2664 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2665 | // Narrow shift by immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2666 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2667 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 2668 | ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2669 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 2670 | (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2671 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2672 | [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2673 | (i32 imm:$SIMM))))]>; |
| 2674 | |
| 2675 | // Shift right by immediate and accumulate, |
| 2676 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2677 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2678 | Operand ImmTy, string OpcodeStr, string Dt, |
| 2679 | ValueType Ty, SDNode ShOp> |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2680 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2681 | (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2682 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2683 | [(set DPR:$Vd, (Ty (add DPR:$src1, |
| 2684 | (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2685 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2686 | Operand ImmTy, string OpcodeStr, string Dt, |
| 2687 | ValueType Ty, SDNode ShOp> |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2688 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2689 | (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2690 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2691 | [(set QPR:$Vd, (Ty (add QPR:$src1, |
| 2692 | (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2693 | |
| 2694 | // Shift by immediate and insert, |
| 2695 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2696 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2697 | Operand ImmTy, Format f, string OpcodeStr, string Dt, |
| 2698 | ValueType Ty,SDNode ShOp> |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2699 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2700 | (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD, |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2701 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2702 | [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2703 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2704 | Operand ImmTy, Format f, string OpcodeStr, string Dt, |
| 2705 | ValueType Ty,SDNode ShOp> |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2706 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2707 | (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ, |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2708 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2709 | [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2710 | |
| 2711 | // Convert, with fractional bits immediate, |
| 2712 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2713 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2714 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2715 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2716 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 2717 | (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 2718 | IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2719 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2720 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2721 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2722 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2723 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 2724 | (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 2725 | IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2726 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2727 | |
| 2728 | //===----------------------------------------------------------------------===// |
| 2729 | // Multiclasses |
| 2730 | //===----------------------------------------------------------------------===// |
| 2731 | |
Bob Wilson | 916ac5b | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 2732 | // Abbreviations used in multiclass suffixes: |
| 2733 | // Q = quarter int (8 bit) elements |
| 2734 | // H = half int (16 bit) elements |
| 2735 | // S = single int (32 bit) elements |
| 2736 | // D = double int (64 bit) elements |
| 2737 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2738 | // Neon 2-register vector operations and intrinsics. |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2739 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2740 | // Neon 2-register comparisons. |
| 2741 | // source operand element sizes of 8, 16 and 32 bits: |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2742 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2743 | bits<5> op11_7, bit op4, string opc, string Dt, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2744 | string asm, SDNode OpNode> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2745 | // 64-bit vector types. |
| 2746 | def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2747 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2748 | opc, !strconcat(Dt, "8"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2749 | [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2750 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2751 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2752 | opc, !strconcat(Dt, "16"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2753 | [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2754 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2755 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2756 | opc, !strconcat(Dt, "32"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2757 | [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2758 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2759 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2760 | opc, "f32", asm, "", |
Bob Wilson | 3deb451 | 2010-12-18 00:04:33 +0000 | [diff] [blame] | 2761 | [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2762 | let Inst{10} = 1; // overwrite F = 1 |
| 2763 | } |
| 2764 | |
| 2765 | // 128-bit vector types. |
| 2766 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2767 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2768 | opc, !strconcat(Dt, "8"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2769 | [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2770 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2771 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2772 | opc, !strconcat(Dt, "16"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2773 | [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2774 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2775 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2776 | opc, !strconcat(Dt, "32"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2777 | [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2778 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2779 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2780 | opc, "f32", asm, "", |
Bob Wilson | 3deb451 | 2010-12-18 00:04:33 +0000 | [diff] [blame] | 2781 | [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2782 | let Inst{10} = 1; // overwrite F = 1 |
| 2783 | } |
| 2784 | } |
| 2785 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2786 | |
| 2787 | // Neon 2-register vector intrinsics, |
| 2788 | // element sizes of 8, 16 and 32 bits: |
| 2789 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2790 | bits<5> op11_7, bit op4, |
| 2791 | InstrItinClass itinD, InstrItinClass itinQ, |
| 2792 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
| 2793 | // 64-bit vector types. |
| 2794 | def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
| 2795 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
| 2796 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
| 2797 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; |
| 2798 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
| 2799 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; |
| 2800 | |
| 2801 | // 128-bit vector types. |
| 2802 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
| 2803 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; |
| 2804 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
| 2805 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; |
| 2806 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
| 2807 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; |
| 2808 | } |
| 2809 | |
| 2810 | |
| 2811 | // Neon Narrowing 2-register vector operations, |
| 2812 | // source operand element sizes of 16, 32 and 64 bits: |
| 2813 | multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2814 | bits<5> op11_7, bit op6, bit op4, |
| 2815 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2816 | SDNode OpNode> { |
| 2817 | def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 2818 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 2819 | v8i8, v8i16, OpNode>; |
| 2820 | def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 2821 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 2822 | v4i16, v4i32, OpNode>; |
| 2823 | def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 2824 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 2825 | v2i32, v2i64, OpNode>; |
| 2826 | } |
| 2827 | |
| 2828 | // Neon Narrowing 2-register vector intrinsics, |
| 2829 | // source operand element sizes of 16, 32 and 64 bits: |
| 2830 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2831 | bits<5> op11_7, bit op6, bit op4, |
| 2832 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2833 | Intrinsic IntOp> { |
| 2834 | def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 2835 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 2836 | v8i8, v8i16, IntOp>; |
| 2837 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 2838 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 2839 | v4i16, v4i32, IntOp>; |
| 2840 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 2841 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 2842 | v2i32, v2i64, IntOp>; |
| 2843 | } |
| 2844 | |
| 2845 | |
| 2846 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). |
| 2847 | // source operand element sizes of 16, 32 and 64 bits: |
| 2848 | multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, |
| 2849 | string OpcodeStr, string Dt, SDNode OpNode> { |
| 2850 | def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2851 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>; |
| 2852 | def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2853 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 2854 | def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2855 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 2856 | } |
| 2857 | |
| 2858 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2859 | // Neon 3-register vector operations. |
| 2860 | |
| 2861 | // First with only element sizes of 8, 16 and 32 bits: |
| 2862 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2863 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2864 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2865 | string OpcodeStr, string Dt, |
| 2866 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2867 | // 64-bit vector types. |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2868 | def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2869 | OpcodeStr, !strconcat(Dt, "8"), |
| 2870 | v8i8, v8i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2871 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2872 | OpcodeStr, !strconcat(Dt, "16"), |
| 2873 | v4i16, v4i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2874 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2875 | OpcodeStr, !strconcat(Dt, "32"), |
| 2876 | v2i32, v2i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2877 | |
| 2878 | // 128-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2879 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2880 | OpcodeStr, !strconcat(Dt, "8"), |
| 2881 | v16i8, v16i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2882 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2883 | OpcodeStr, !strconcat(Dt, "16"), |
| 2884 | v8i16, v8i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2885 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2886 | OpcodeStr, !strconcat(Dt, "32"), |
| 2887 | v4i32, v4i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2888 | } |
| 2889 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2890 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { |
| 2891 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
| 2892 | v4i16, ShOp>; |
| 2893 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2894 | v2i32, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2895 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2896 | v8i16, v4i16, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2897 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2898 | v4i32, v2i32, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2899 | } |
| 2900 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2901 | // ....then also with element size 64 bits: |
| 2902 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2903 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2904 | string OpcodeStr, string Dt, |
| 2905 | SDNode OpNode, bit Commutable = 0> |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2906 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2907 | OpcodeStr, Dt, OpNode, Commutable> { |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2908 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2909 | OpcodeStr, !strconcat(Dt, "64"), |
| 2910 | v1i64, v1i64, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2911 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2912 | OpcodeStr, !strconcat(Dt, "64"), |
| 2913 | v2i64, v2i64, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2914 | } |
| 2915 | |
| 2916 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2917 | // Neon 3-register vector intrinsics. |
| 2918 | |
| 2919 | // First with only element sizes of 16 and 32 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2920 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2921 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2922 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2923 | string OpcodeStr, string Dt, |
| 2924 | Intrinsic IntOp, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2925 | // 64-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2926 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2927 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2928 | v4i16, v4i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2929 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2930 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2931 | v2i32, v2i32, IntOp, Commutable>; |
| 2932 | |
| 2933 | // 128-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2934 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2935 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2936 | v8i16, v8i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2937 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2938 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2939 | v4i32, v4i32, IntOp, Commutable>; |
| 2940 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2941 | multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2942 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2943 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2944 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2945 | Intrinsic IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2946 | // 64-bit vector types. |
| 2947 | def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16, |
| 2948 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2949 | v4i16, v4i16, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2950 | def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32, |
| 2951 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2952 | v2i32, v2i32, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2953 | |
| 2954 | // 128-bit vector types. |
| 2955 | def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
| 2956 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2957 | v8i16, v8i16, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2958 | def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
| 2959 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2960 | v4i32, v4i32, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2961 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2962 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2963 | multiclass N3VIntSL_HS<bits<4> op11_8, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2964 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2965 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2966 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2967 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2968 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2969 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2970 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2971 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2972 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2973 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2974 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2975 | } |
| 2976 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2977 | // ....then also with element size of 8 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2978 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2979 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2980 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2981 | string OpcodeStr, string Dt, |
| 2982 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2983 | : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2984 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2985 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2986 | OpcodeStr, !strconcat(Dt, "8"), |
| 2987 | v8i8, v8i8, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2988 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2989 | OpcodeStr, !strconcat(Dt, "8"), |
| 2990 | v16i8, v16i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2991 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2992 | multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2993 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2994 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2995 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2996 | Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2997 | : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2998 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2999 | def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16, |
| 3000 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3001 | v8i8, v8i8, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3002 | def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
| 3003 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3004 | v16i8, v16i8, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3005 | } |
| 3006 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3007 | |
| 3008 | // ....then also with element size of 64 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3009 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3010 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3011 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3012 | string OpcodeStr, string Dt, |
| 3013 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3014 | : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3015 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3016 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3017 | OpcodeStr, !strconcat(Dt, "64"), |
| 3018 | v1i64, v1i64, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3019 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3020 | OpcodeStr, !strconcat(Dt, "64"), |
| 3021 | v2i64, v2i64, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3022 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3023 | multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 3024 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3025 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 3026 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3027 | Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3028 | : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3029 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3030 | def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32, |
| 3031 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3032 | v1i64, v1i64, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3033 | def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
| 3034 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3035 | v2i64, v2i64, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3036 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3037 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3038 | // Neon Narrowing 3-register vector intrinsics, |
| 3039 | // source operand element sizes of 16, 32 and 64 bits: |
| 3040 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3041 | string OpcodeStr, string Dt, |
| 3042 | Intrinsic IntOp, bit Commutable = 0> { |
| 3043 | def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, |
| 3044 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3045 | v8i8, v8i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3046 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, |
| 3047 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3048 | v4i16, v4i32, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3049 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, |
| 3050 | OpcodeStr, !strconcat(Dt, "64"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3051 | v2i32, v2i64, IntOp, Commutable>; |
| 3052 | } |
| 3053 | |
| 3054 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3055 | // Neon Long 3-register vector operations. |
| 3056 | |
| 3057 | multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3058 | InstrItinClass itin16, InstrItinClass itin32, |
| 3059 | string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3060 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3061 | def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16, |
| 3062 | OpcodeStr, !strconcat(Dt, "8"), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3063 | v8i16, v8i8, OpNode, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3064 | def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3065 | OpcodeStr, !strconcat(Dt, "16"), |
| 3066 | v4i32, v4i16, OpNode, Commutable>; |
| 3067 | def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32, |
| 3068 | OpcodeStr, !strconcat(Dt, "32"), |
| 3069 | v2i64, v2i32, OpNode, Commutable>; |
| 3070 | } |
| 3071 | |
| 3072 | multiclass N3VLSL_HS<bit op24, bits<4> op11_8, |
| 3073 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3074 | SDNode OpNode> { |
| 3075 | def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr, |
| 3076 | !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 3077 | def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr, |
| 3078 | !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 3079 | } |
| 3080 | |
| 3081 | multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3082 | InstrItinClass itin16, InstrItinClass itin32, |
| 3083 | string OpcodeStr, string Dt, |
| 3084 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 3085 | def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16, |
| 3086 | OpcodeStr, !strconcat(Dt, "8"), |
| 3087 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3088 | def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3089 | OpcodeStr, !strconcat(Dt, "16"), |
| 3090 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 3091 | def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32, |
| 3092 | OpcodeStr, !strconcat(Dt, "32"), |
| 3093 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3094 | } |
| 3095 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3096 | // Neon Long 3-register vector intrinsics. |
| 3097 | |
| 3098 | // First with only element sizes of 16 and 32 bits: |
| 3099 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3100 | InstrItinClass itin16, InstrItinClass itin32, |
| 3101 | string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3102 | Intrinsic IntOp, bit Commutable = 0> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3103 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3104 | OpcodeStr, !strconcat(Dt, "16"), |
| 3105 | v4i32, v4i16, IntOp, Commutable>; |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3106 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3107 | OpcodeStr, !strconcat(Dt, "32"), |
| 3108 | v2i64, v2i32, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3109 | } |
| 3110 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3111 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3112 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3113 | Intrinsic IntOp> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3114 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3115 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3116 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3117 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3118 | } |
| 3119 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3120 | // ....then also with element size of 8 bits: |
| 3121 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3122 | InstrItinClass itin16, InstrItinClass itin32, |
| 3123 | string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3124 | Intrinsic IntOp, bit Commutable = 0> |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3125 | : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3126 | IntOp, Commutable> { |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3127 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3128 | OpcodeStr, !strconcat(Dt, "8"), |
| 3129 | v8i16, v8i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3130 | } |
| 3131 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3132 | // ....with explicit extend (VABDL). |
| 3133 | multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3134 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3135 | Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> { |
| 3136 | def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin, |
| 3137 | OpcodeStr, !strconcat(Dt, "8"), |
| 3138 | v8i16, v8i8, IntOp, ExtOp, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3139 | def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3140 | OpcodeStr, !strconcat(Dt, "16"), |
| 3141 | v4i32, v4i16, IntOp, ExtOp, Commutable>; |
| 3142 | def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin, |
| 3143 | OpcodeStr, !strconcat(Dt, "32"), |
| 3144 | v2i64, v2i32, IntOp, ExtOp, Commutable>; |
| 3145 | } |
| 3146 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3147 | |
| 3148 | // Neon Wide 3-register vector intrinsics, |
| 3149 | // source operand element sizes of 8, 16 and 32 bits: |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3150 | multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3151 | string OpcodeStr, string Dt, |
| 3152 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 3153 | def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4, |
| 3154 | OpcodeStr, !strconcat(Dt, "8"), |
| 3155 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
| 3156 | def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4, |
| 3157 | OpcodeStr, !strconcat(Dt, "16"), |
| 3158 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 3159 | def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4, |
| 3160 | OpcodeStr, !strconcat(Dt, "32"), |
| 3161 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3162 | } |
| 3163 | |
| 3164 | |
| 3165 | // Neon Multiply-Op vector operations, |
| 3166 | // element sizes of 8, 16 and 32 bits: |
| 3167 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3168 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3169 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3170 | string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3171 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3172 | def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3173 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3174 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3175 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3176 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3177 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3178 | |
| 3179 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3180 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3181 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3182 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3183 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3184 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3185 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3186 | } |
| 3187 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3188 | multiclass N3VMulOpSL_HS<bits<4> op11_8, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3189 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3190 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3191 | string OpcodeStr, string Dt, SDNode ShOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3192 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3193 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3194 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3195 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3196 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3197 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, |
| 3198 | mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3199 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3200 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, |
| 3201 | mul, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3202 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3203 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3204 | // Neon Intrinsic-Op vector operations, |
| 3205 | // element sizes of 8, 16 and 32 bits: |
| 3206 | multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3207 | InstrItinClass itinD, InstrItinClass itinQ, |
| 3208 | string OpcodeStr, string Dt, Intrinsic IntOp, |
| 3209 | SDNode OpNode> { |
| 3210 | // 64-bit vector types. |
| 3211 | def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD, |
| 3212 | OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>; |
| 3213 | def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD, |
| 3214 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>; |
| 3215 | def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD, |
| 3216 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>; |
| 3217 | |
| 3218 | // 128-bit vector types. |
| 3219 | def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ, |
| 3220 | OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>; |
| 3221 | def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ, |
| 3222 | OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>; |
| 3223 | def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ, |
| 3224 | OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>; |
| 3225 | } |
| 3226 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3227 | // Neon 3-argument intrinsics, |
| 3228 | // element sizes of 8, 16 and 32 bits: |
| 3229 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3230 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3231 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3232 | // 64-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3233 | def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3234 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3235 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3236 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3237 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3238 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3239 | |
| 3240 | // 128-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3241 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3242 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3243 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3244 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3245 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3246 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3247 | } |
| 3248 | |
| 3249 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3250 | // Neon Long Multiply-Op vector operations, |
| 3251 | // element sizes of 8, 16 and 32 bits: |
| 3252 | multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3253 | InstrItinClass itin16, InstrItinClass itin32, |
| 3254 | string OpcodeStr, string Dt, SDNode MulOp, |
| 3255 | SDNode OpNode> { |
| 3256 | def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr, |
| 3257 | !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>; |
| 3258 | def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr, |
| 3259 | !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>; |
| 3260 | def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr, |
| 3261 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 3262 | } |
| 3263 | |
| 3264 | multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr, |
| 3265 | string Dt, SDNode MulOp, SDNode OpNode> { |
| 3266 | def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr, |
| 3267 | !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>; |
| 3268 | def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr, |
| 3269 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 3270 | } |
| 3271 | |
| 3272 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3273 | // Neon Long 3-argument intrinsics. |
| 3274 | |
| 3275 | // First with only element sizes of 16 and 32 bits: |
| 3276 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3277 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3278 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3279 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3280 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3281 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3282 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3283 | } |
| 3284 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3285 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3286 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3287 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3288 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3289 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3290 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3291 | } |
| 3292 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3293 | // ....then also with element size of 8 bits: |
| 3294 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3295 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3296 | string OpcodeStr, string Dt, Intrinsic IntOp> |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3297 | : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> { |
| 3298 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3299 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3300 | } |
| 3301 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3302 | // ....with explicit extend (VABAL). |
| 3303 | multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3304 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3305 | Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> { |
| 3306 | def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin, |
| 3307 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, |
| 3308 | IntOp, ExtOp, OpNode>; |
| 3309 | def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin, |
| 3310 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, |
| 3311 | IntOp, ExtOp, OpNode>; |
| 3312 | def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin, |
| 3313 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, |
| 3314 | IntOp, ExtOp, OpNode>; |
| 3315 | } |
| 3316 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3317 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3318 | // Neon Pairwise long 2-register intrinsics, |
| 3319 | // element sizes of 8, 16 and 32 bits: |
| 3320 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3321 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3322 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3323 | // 64-bit vector types. |
| 3324 | def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3325 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3326 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3327 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3328 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3329 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3330 | |
| 3331 | // 128-bit vector types. |
| 3332 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3333 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3334 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3335 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3336 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3337 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3338 | } |
| 3339 | |
| 3340 | |
| 3341 | // Neon Pairwise long 2-register accumulate intrinsics, |
| 3342 | // element sizes of 8, 16 and 32 bits: |
| 3343 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3344 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3345 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3346 | // 64-bit vector types. |
| 3347 | def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3348 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3349 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3350 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3351 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3352 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3353 | |
| 3354 | // 128-bit vector types. |
| 3355 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3356 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3357 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3358 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3359 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3360 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3361 | } |
| 3362 | |
| 3363 | |
| 3364 | // Neon 2-register vector shift by immediate, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3365 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3366 | // element sizes of 8, 16, 32 and 64 bits: |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3367 | multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3368 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3369 | SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3370 | // 64-bit vector types. |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3371 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3372 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3373 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3374 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3375 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3376 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3377 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3378 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3379 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3380 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3381 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3382 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3383 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3384 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3385 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3386 | |
| 3387 | // 128-bit vector types. |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3388 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3389 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3390 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3391 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3392 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3393 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3394 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3395 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3396 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3397 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3398 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3399 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3400 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm, |
| 3401 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
| 3402 | // imm6 = xxxxxx |
| 3403 | } |
| 3404 | multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3405 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3406 | SDNode OpNode> { |
| 3407 | // 64-bit vector types. |
| 3408 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8, |
| 3409 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
| 3410 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3411 | } |
| 3412 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16, |
| 3413 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
| 3414 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3415 | } |
| 3416 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32, |
| 3417 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
| 3418 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3419 | } |
| 3420 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64, |
| 3421 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
| 3422 | // imm6 = xxxxxx |
| 3423 | |
| 3424 | // 128-bit vector types. |
| 3425 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8, |
| 3426 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
| 3427 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3428 | } |
| 3429 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16, |
| 3430 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
| 3431 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3432 | } |
| 3433 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32, |
| 3434 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
| 3435 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3436 | } |
| 3437 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3438 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3439 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3440 | } |
| 3441 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3442 | // Neon Shift-Accumulate vector operations, |
| 3443 | // element sizes of 8, 16, 32 and 64 bits: |
| 3444 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3445 | string OpcodeStr, string Dt, SDNode ShOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3446 | // 64-bit vector types. |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3447 | def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3448 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3449 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3450 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3451 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3452 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3453 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3454 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3455 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3456 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3457 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3458 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3459 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3460 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3461 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3462 | |
| 3463 | // 128-bit vector types. |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3464 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3465 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3466 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3467 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3468 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3469 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3470 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3471 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3472 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3473 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3474 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3475 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3476 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3477 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3478 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3479 | } |
| 3480 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3481 | // Neon Shift-Insert vector operations, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3482 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3483 | // element sizes of 8, 16, 32 and 64 bits: |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3484 | multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3485 | string OpcodeStr> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3486 | // 64-bit vector types. |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3487 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3488 | N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3489 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3490 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3491 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3492 | N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3493 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3494 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3495 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3496 | N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3497 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3498 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3499 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm, |
| 3500 | N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3501 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3502 | |
| 3503 | // 128-bit vector types. |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3504 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3505 | N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3506 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3507 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3508 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3509 | N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3510 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3511 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3512 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3513 | N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3514 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3515 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3516 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm, |
| 3517 | N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>; |
| 3518 | // imm6 = xxxxxx |
| 3519 | } |
| 3520 | multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3521 | string OpcodeStr> { |
| 3522 | // 64-bit vector types. |
| 3523 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8, |
| 3524 | N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> { |
| 3525 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3526 | } |
| 3527 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16, |
| 3528 | N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> { |
| 3529 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3530 | } |
| 3531 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32, |
| 3532 | N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> { |
| 3533 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3534 | } |
| 3535 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64, |
| 3536 | N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>; |
| 3537 | // imm6 = xxxxxx |
| 3538 | |
| 3539 | // 128-bit vector types. |
| 3540 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8, |
| 3541 | N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> { |
| 3542 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3543 | } |
| 3544 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16, |
| 3545 | N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> { |
| 3546 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3547 | } |
| 3548 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32, |
| 3549 | N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> { |
| 3550 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3551 | } |
| 3552 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64, |
| 3553 | N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3554 | // imm6 = xxxxxx |
| 3555 | } |
| 3556 | |
| 3557 | // Neon Shift Long operations, |
| 3558 | // element sizes of 8, 16, 32 bits: |
| 3559 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3560 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3561 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3562 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3563 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3564 | } |
| 3565 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3566 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3567 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3568 | } |
| 3569 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3570 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3571 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3572 | } |
| 3573 | } |
| 3574 | |
| 3575 | // Neon Shift Narrow operations, |
| 3576 | // element sizes of 16, 32, 64 bits: |
| 3577 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3578 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3579 | SDNode OpNode> { |
| 3580 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3581 | OpcodeStr, !strconcat(Dt, "16"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3582 | v8i8, v8i16, shr_imm8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3583 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3584 | } |
| 3585 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3586 | OpcodeStr, !strconcat(Dt, "32"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3587 | v4i16, v4i32, shr_imm16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3588 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3589 | } |
| 3590 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3591 | OpcodeStr, !strconcat(Dt, "64"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3592 | v2i32, v2i64, shr_imm32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3593 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3594 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3595 | } |
| 3596 | |
| 3597 | //===----------------------------------------------------------------------===// |
| 3598 | // Instruction Definitions. |
| 3599 | //===----------------------------------------------------------------------===// |
| 3600 | |
| 3601 | // Vector Add Operations. |
| 3602 | |
| 3603 | // VADD : Vector Add (integer and floating-point) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3604 | defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3605 | add, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3606 | def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3607 | v2f32, v2f32, fadd, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3608 | def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3609 | v4f32, v4f32, fadd, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3610 | // VADDL : Vector Add Long (Q = D + D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3611 | defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3612 | "vaddl", "s", add, sext, 1>; |
| 3613 | defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3614 | "vaddl", "u", add, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3615 | // VADDW : Vector Add Wide (Q = Q + D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3616 | defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>; |
| 3617 | defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3618 | // VHADD : Vector Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3619 | defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm, |
| 3620 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3621 | "vhadd", "s", int_arm_neon_vhadds, 1>; |
| 3622 | defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm, |
| 3623 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3624 | "vhadd", "u", int_arm_neon_vhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3625 | // VRHADD : Vector Rounding Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3626 | defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm, |
| 3627 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3628 | "vrhadd", "s", int_arm_neon_vrhadds, 1>; |
| 3629 | defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm, |
| 3630 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3631 | "vrhadd", "u", int_arm_neon_vrhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3632 | // VQADD : Vector Saturating Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3633 | defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm, |
| 3634 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3635 | "vqadd", "s", int_arm_neon_vqadds, 1>; |
| 3636 | defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm, |
| 3637 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3638 | "vqadd", "u", int_arm_neon_vqaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3639 | // VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3640 | defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", |
| 3641 | int_arm_neon_vaddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3642 | // VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3643 | defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", |
| 3644 | int_arm_neon_vraddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3645 | |
| 3646 | // Vector Multiply Operations. |
| 3647 | |
| 3648 | // VMUL : Vector Multiply (integer, polynomial and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3649 | defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3650 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3651 | def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul", |
| 3652 | "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>; |
| 3653 | def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul", |
| 3654 | "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3655 | def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3656 | v2f32, v2f32, fmul, 1>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3657 | def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3658 | v4f32, v4f32, fmul, 1>; |
| 3659 | defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>; |
| 3660 | def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; |
| 3661 | def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, |
| 3662 | v2f32, fmul>; |
| 3663 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3664 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), |
| 3665 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), |
| 3666 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), |
| 3667 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3668 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3669 | (SubReg_i16_lane imm:$lane)))>; |
| 3670 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), |
| 3671 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), |
| 3672 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), |
| 3673 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3674 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3675 | (SubReg_i32_lane imm:$lane)))>; |
| 3676 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), |
| 3677 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), |
| 3678 | (v4f32 (VMULslfq (v4f32 QPR:$src1), |
| 3679 | (v2f32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3680 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3681 | (SubReg_i32_lane imm:$lane)))>; |
| 3682 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3683 | // VQDMULH : Vector Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3684 | defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D, |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3685 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3686 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3687 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, |
| 3688 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3689 | "vqdmulh", "s", int_arm_neon_vqdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3690 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3691 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 3692 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3693 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), |
| 3694 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3695 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3696 | (SubReg_i16_lane imm:$lane)))>; |
| 3697 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3698 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 3699 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3700 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), |
| 3701 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3702 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3703 | (SubReg_i32_lane imm:$lane)))>; |
| 3704 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3705 | // VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3706 | defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm, |
| 3707 | IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3708 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3709 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, |
| 3710 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3711 | "vqrdmulh", "s", int_arm_neon_vqrdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3712 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3713 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 3714 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3715 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), |
| 3716 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3717 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3718 | (SubReg_i16_lane imm:$lane)))>; |
| 3719 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3720 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 3721 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3722 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), |
| 3723 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3724 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3725 | (SubReg_i32_lane imm:$lane)))>; |
| 3726 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3727 | // VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3728 | defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3729 | "vmull", "s", NEONvmulls, 1>; |
| 3730 | defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3731 | "vmull", "u", NEONvmullu, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3732 | def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3733 | v8i16, v8i8, int_arm_neon_vmullp, 1>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3734 | defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>; |
| 3735 | defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3736 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3737 | // VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D) |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3738 | defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3739 | "vqdmull", "s", int_arm_neon_vqdmull, 1>; |
| 3740 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, |
| 3741 | "vqdmull", "s", int_arm_neon_vqdmull>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3742 | |
| 3743 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. |
| 3744 | |
| 3745 | // VMLA : Vector Multiply Accumulate (integer and floating-point) |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3746 | defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3747 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 3748 | def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3749 | v2f32, fmul_su, fadd_mlx>, |
| 3750 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3751 | def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3752 | v4f32, fmul_su, fadd_mlx>, |
| 3753 | Requires<[HasNEON, UseFPVMLx]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3754 | defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3755 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 3756 | def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3757 | v2f32, fmul_su, fadd_mlx>, |
| 3758 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3759 | def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3760 | v4f32, v2f32, fmul_su, fadd_mlx>, |
| 3761 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3762 | |
| 3763 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3764 | (mul (v8i16 QPR:$src2), |
| 3765 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 3766 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3767 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3768 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3769 | (SubReg_i16_lane imm:$lane)))>; |
| 3770 | |
| 3771 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3772 | (mul (v4i32 QPR:$src2), |
| 3773 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 3774 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3775 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3776 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3777 | (SubReg_i32_lane imm:$lane)))>; |
| 3778 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3779 | def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1), |
| 3780 | (fmul_su (v4f32 QPR:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3781 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3782 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), |
| 3783 | (v4f32 QPR:$src2), |
| 3784 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3785 | (DSubReg_i32_reg imm:$lane))), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3786 | (SubReg_i32_lane imm:$lane)))>, |
| 3787 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3788 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3789 | // VMLAL : Vector Multiply Accumulate Long (Q += D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3790 | defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3791 | "vmlal", "s", NEONvmulls, add>; |
| 3792 | defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3793 | "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3794 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3795 | defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>; |
| 3796 | defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3797 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3798 | // VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3799 | defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3800 | "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3801 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3802 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3803 | // VMLS : Vector Multiply Subtract (integer and floating-point) |
Bob Wilson | 8f07b9e | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 3804 | defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3805 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 3806 | def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3807 | v2f32, fmul_su, fsub_mlx>, |
| 3808 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3809 | def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3810 | v4f32, fmul_su, fsub_mlx>, |
| 3811 | Requires<[HasNEON, UseFPVMLx]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3812 | defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3813 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 3814 | def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3815 | v2f32, fmul_su, fsub_mlx>, |
| 3816 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3817 | def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3818 | v4f32, v2f32, fmul_su, fsub_mlx>, |
| 3819 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3820 | |
| 3821 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3822 | (mul (v8i16 QPR:$src2), |
| 3823 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 3824 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3825 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3826 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3827 | (SubReg_i16_lane imm:$lane)))>; |
| 3828 | |
| 3829 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3830 | (mul (v4i32 QPR:$src2), |
| 3831 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 3832 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3833 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3834 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3835 | (SubReg_i32_lane imm:$lane)))>; |
| 3836 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3837 | def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1), |
| 3838 | (fmul_su (v4f32 QPR:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3839 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
| 3840 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3841 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3842 | (DSubReg_i32_reg imm:$lane))), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3843 | (SubReg_i32_lane imm:$lane)))>, |
| 3844 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3845 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3846 | // VMLSL : Vector Multiply Subtract Long (Q -= D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3847 | defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3848 | "vmlsl", "s", NEONvmulls, sub>; |
| 3849 | defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3850 | "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3851 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3852 | defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>; |
| 3853 | defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3854 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3855 | // VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3856 | defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3857 | "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3858 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3859 | |
| 3860 | // Vector Subtract Operations. |
| 3861 | |
| 3862 | // VSUB : Vector Subtract (integer and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3863 | defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3864 | "vsub", "i", sub, 0>; |
| 3865 | def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3866 | v2f32, v2f32, fsub, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3867 | def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3868 | v4f32, v4f32, fsub, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3869 | // VSUBL : Vector Subtract Long (Q = D - D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3870 | defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3871 | "vsubl", "s", sub, sext, 0>; |
| 3872 | defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3873 | "vsubl", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3874 | // VSUBW : Vector Subtract Wide (Q = Q - D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3875 | defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>; |
| 3876 | defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3877 | // VHSUB : Vector Halving Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3878 | defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3879 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3880 | "vhsub", "s", int_arm_neon_vhsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3881 | defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3882 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3883 | "vhsub", "u", int_arm_neon_vhsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3884 | // VQSUB : Vector Saturing Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3885 | defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3886 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3887 | "vqsub", "s", int_arm_neon_vqsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3888 | defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3889 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3890 | "vqsub", "u", int_arm_neon_vqsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3891 | // VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3892 | defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", |
| 3893 | int_arm_neon_vsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3894 | // VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3895 | defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", |
| 3896 | int_arm_neon_vrsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3897 | |
| 3898 | // Vector Comparisons. |
| 3899 | |
| 3900 | // VCEQ : Vector Compare Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3901 | defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3902 | IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3903 | def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3904 | NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3905 | def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3906 | NEONvceq, 1>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3907 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3908 | defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3909 | "$Vd, $Vm, #0", NEONvceqz>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3910 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3911 | // VCGE : Vector Compare Greater Than or Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3912 | defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3913 | IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3914 | defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3915 | IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>; |
Johnny Chen | 69631b1 | 2010-03-24 21:25:07 +0000 | [diff] [blame] | 3916 | def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32, |
| 3917 | NEONvcge, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3918 | def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3919 | NEONvcge, 0>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3920 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3921 | defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3922 | "$Vd, $Vm, #0", NEONvcgez>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3923 | defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3924 | "$Vd, $Vm, #0", NEONvclez>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3925 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3926 | // VCGT : Vector Compare Greater Than |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3927 | defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3928 | IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>; |
| 3929 | defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3930 | IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3931 | def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3932 | NEONvcgt, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3933 | def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3934 | NEONvcgt, 0>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3935 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3936 | defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3937 | "$Vd, $Vm, #0", NEONvcgtz>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3938 | defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3939 | "$Vd, $Vm, #0", NEONvcltz>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3940 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3941 | // VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3942 | def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge", |
| 3943 | "f32", v2i32, v2f32, int_arm_neon_vacged, 0>; |
| 3944 | def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge", |
| 3945 | "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3946 | // VACGT : Vector Absolute Compare Greater Than (aka VCAGT) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3947 | def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt", |
| 3948 | "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>; |
| 3949 | def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt", |
| 3950 | "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3951 | // VTST : Vector Test Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3952 | defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Bob Wilson | 3a4a832 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 3953 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3954 | |
| 3955 | // Vector Bitwise Operations. |
| 3956 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3957 | def vnotd : PatFrag<(ops node:$in), |
| 3958 | (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>; |
| 3959 | def vnotq : PatFrag<(ops node:$in), |
| 3960 | (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>; |
Chris Lattner | b26fdcb | 2010-03-28 08:08:07 +0000 | [diff] [blame] | 3961 | |
| 3962 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3963 | // VAND : Vector Bitwise AND |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3964 | def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", |
| 3965 | v2i32, v2i32, and, 1>; |
| 3966 | def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", |
| 3967 | v4i32, v4i32, and, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3968 | |
| 3969 | // VEOR : Vector Bitwise Exclusive OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3970 | def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", |
| 3971 | v2i32, v2i32, xor, 1>; |
| 3972 | def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", |
| 3973 | v4i32, v4i32, xor, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3974 | |
| 3975 | // VORR : Vector Bitwise OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3976 | def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", |
| 3977 | v2i32, v2i32, or, 1>; |
| 3978 | def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", |
| 3979 | v4i32, v4i32, or, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3980 | |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3981 | def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 3982 | (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3983 | IIC_VMOVImm, |
| 3984 | "vorr", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 3985 | [(set DPR:$Vd, |
| 3986 | (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> { |
| 3987 | let Inst{9} = SIMM{9}; |
| 3988 | } |
| 3989 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3990 | def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 3991 | (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3992 | IIC_VMOVImm, |
| 3993 | "vorr", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 3994 | [(set DPR:$Vd, |
| 3995 | (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> { |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 3996 | let Inst{10-9} = SIMM{10-9}; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3997 | } |
| 3998 | |
| 3999 | def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4000 | (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4001 | IIC_VMOVImm, |
| 4002 | "vorr", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4003 | [(set QPR:$Vd, |
| 4004 | (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> { |
| 4005 | let Inst{9} = SIMM{9}; |
| 4006 | } |
| 4007 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4008 | def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4009 | (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4010 | IIC_VMOVImm, |
| 4011 | "vorr", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4012 | [(set QPR:$Vd, |
| 4013 | (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> { |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4014 | let Inst{10-9} = SIMM{10-9}; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4015 | } |
| 4016 | |
| 4017 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4018 | // VBIC : Vector Bitwise Bit Clear (AND NOT) |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4019 | def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4020 | (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD, |
| 4021 | "vbic", "$Vd, $Vn, $Vm", "", |
| 4022 | [(set DPR:$Vd, (v2i32 (and DPR:$Vn, |
| 4023 | (vnotd DPR:$Vm))))]>; |
| 4024 | def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4025 | (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ, |
| 4026 | "vbic", "$Vd, $Vn, $Vm", "", |
| 4027 | [(set QPR:$Vd, (v4i32 (and QPR:$Vn, |
| 4028 | (vnotq QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4029 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4030 | def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4031 | (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4032 | IIC_VMOVImm, |
| 4033 | "vbic", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4034 | [(set DPR:$Vd, |
| 4035 | (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> { |
| 4036 | let Inst{9} = SIMM{9}; |
| 4037 | } |
| 4038 | |
| 4039 | def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4040 | (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4041 | IIC_VMOVImm, |
| 4042 | "vbic", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4043 | [(set DPR:$Vd, |
| 4044 | (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> { |
| 4045 | let Inst{10-9} = SIMM{10-9}; |
| 4046 | } |
| 4047 | |
| 4048 | def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4049 | (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4050 | IIC_VMOVImm, |
| 4051 | "vbic", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4052 | [(set QPR:$Vd, |
| 4053 | (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> { |
| 4054 | let Inst{9} = SIMM{9}; |
| 4055 | } |
| 4056 | |
| 4057 | def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4058 | (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4059 | IIC_VMOVImm, |
| 4060 | "vbic", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4061 | [(set QPR:$Vd, |
| 4062 | (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> { |
| 4063 | let Inst{10-9} = SIMM{10-9}; |
| 4064 | } |
| 4065 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4066 | // VORN : Vector Bitwise OR NOT |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4067 | def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4068 | (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD, |
| 4069 | "vorn", "$Vd, $Vn, $Vm", "", |
| 4070 | [(set DPR:$Vd, (v2i32 (or DPR:$Vn, |
| 4071 | (vnotd DPR:$Vm))))]>; |
| 4072 | def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4073 | (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ, |
| 4074 | "vorn", "$Vd, $Vn, $Vm", "", |
| 4075 | [(set QPR:$Vd, (v4i32 (or QPR:$Vn, |
| 4076 | (vnotq QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4077 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 4078 | // VMVN : Vector Bitwise NOT (Immediate) |
| 4079 | |
| 4080 | let isReMaterializable = 1 in { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4081 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4082 | def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4083 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4084 | "vmvn", "i16", "$Vd, $SIMM", "", |
| 4085 | [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4086 | let Inst{9} = SIMM{9}; |
| 4087 | } |
| 4088 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4089 | def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4090 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4091 | "vmvn", "i16", "$Vd, $SIMM", "", |
| 4092 | [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4093 | let Inst{9} = SIMM{9}; |
| 4094 | } |
| 4095 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4096 | def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4097 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4098 | "vmvn", "i32", "$Vd, $SIMM", "", |
| 4099 | [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4100 | let Inst{11-8} = SIMM{11-8}; |
| 4101 | } |
| 4102 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4103 | def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4104 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4105 | "vmvn", "i32", "$Vd, $SIMM", "", |
| 4106 | [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4107 | let Inst{11-8} = SIMM{11-8}; |
| 4108 | } |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 4109 | } |
| 4110 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4111 | // VMVN : Vector Bitwise NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4112 | def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4113 | (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD, |
| 4114 | "vmvn", "$Vd, $Vm", "", |
| 4115 | [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4116 | def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4117 | (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD, |
| 4118 | "vmvn", "$Vd, $Vm", "", |
| 4119 | [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4120 | def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>; |
| 4121 | def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4122 | |
| 4123 | // VBSL : Vector Bitwise Select |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4124 | def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4125 | (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 4126 | N3RegFrm, IIC_VCNTiD, |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4127 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 4128 | [(set DPR:$Vd, |
| 4129 | (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 4130 | |
| 4131 | def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd), |
| 4132 | (and DPR:$Vm, (vnotd DPR:$Vd)))), |
| 4133 | (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>; |
| 4134 | |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4135 | def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4136 | (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 4137 | N3RegFrm, IIC_VCNTiQ, |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4138 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 4139 | [(set QPR:$Vd, |
| 4140 | (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 4141 | |
| 4142 | def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd), |
| 4143 | (and QPR:$Vm, (vnotq QPR:$Vd)))), |
| 4144 | (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4145 | |
| 4146 | // VBIF : Vector Bitwise Insert if False |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4147 | // like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4148 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4149 | def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4150 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4151 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4152 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4153 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4154 | def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4155 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4156 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4157 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4158 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4159 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4160 | // VBIT : Vector Bitwise Insert if True |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4161 | // like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4162 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4163 | def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4164 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4165 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4166 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4167 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4168 | def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4169 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4170 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4171 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4172 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4173 | |
| 4174 | // VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4175 | // for equivalent operations with different register constraints; it just |
| 4176 | // inserts copies. |
| 4177 | |
| 4178 | // Vector Absolute Differences. |
| 4179 | |
| 4180 | // VABD : Vector Absolute Difference |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4181 | defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 4182 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4183 | "vabd", "s", int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4184 | defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 4185 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4186 | "vabd", "u", int_arm_neon_vabdu, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4187 | def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4188 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4189 | def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4190 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4191 | |
| 4192 | // VABDL : Vector Absolute Difference Long (Q = | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4193 | defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, |
| 4194 | "vabdl", "s", int_arm_neon_vabds, zext, 1>; |
| 4195 | defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, |
| 4196 | "vabdl", "u", int_arm_neon_vabdu, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4197 | |
| 4198 | // VABA : Vector Absolute Difference and Accumulate |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4199 | defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 4200 | "vaba", "s", int_arm_neon_vabds, add>; |
| 4201 | defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 4202 | "vaba", "u", int_arm_neon_vabdu, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4203 | |
| 4204 | // VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4205 | defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD, |
| 4206 | "vabal", "s", int_arm_neon_vabds, zext, add>; |
| 4207 | defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD, |
| 4208 | "vabal", "u", int_arm_neon_vabdu, zext, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4209 | |
| 4210 | // Vector Maximum and Minimum. |
| 4211 | |
| 4212 | // VMAX : Vector Maximum |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4213 | defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4214 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4215 | "vmax", "s", int_arm_neon_vmaxs, 1>; |
| 4216 | defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4217 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4218 | "vmax", "u", int_arm_neon_vmaxu, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4219 | def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 4220 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4221 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4222 | def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 4223 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4224 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; |
| 4225 | |
| 4226 | // VMIN : Vector Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4227 | defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm, |
| 4228 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 4229 | "vmin", "s", int_arm_neon_vmins, 1>; |
| 4230 | defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm, |
| 4231 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 4232 | "vmin", "u", int_arm_neon_vminu, 1>; |
| 4233 | def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 4234 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4235 | v2f32, v2f32, int_arm_neon_vmins, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4236 | def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 4237 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4238 | v4f32, v4f32, int_arm_neon_vmins, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4239 | |
| 4240 | // Vector Pairwise Operations. |
| 4241 | |
| 4242 | // VPADD : Vector Pairwise Add |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4243 | def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4244 | "vpadd", "i8", |
| 4245 | v8i8, v8i8, int_arm_neon_vpadd, 0>; |
| 4246 | def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4247 | "vpadd", "i16", |
| 4248 | v4i16, v4i16, int_arm_neon_vpadd, 0>; |
| 4249 | def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4250 | "vpadd", "i32", |
| 4251 | v2i32, v2i32, int_arm_neon_vpadd, 0>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4252 | def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm, |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4253 | IIC_VPBIND, "vpadd", "f32", |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4254 | v2f32, v2f32, int_arm_neon_vpadd, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4255 | |
| 4256 | // VPADDL : Vector Pairwise Add Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4257 | defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4258 | int_arm_neon_vpaddls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4259 | defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4260 | int_arm_neon_vpaddlu>; |
| 4261 | |
| 4262 | // VPADAL : Vector Pairwise Add and Accumulate Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4263 | defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4264 | int_arm_neon_vpadals>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4265 | defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4266 | int_arm_neon_vpadalu>; |
| 4267 | |
| 4268 | // VPMAX : Vector Pairwise Maximum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4269 | def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4270 | "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4271 | def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4272 | "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4273 | def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4274 | "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4275 | def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4276 | "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4277 | def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4278 | "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4279 | def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4280 | "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4281 | def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4282 | "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4283 | |
| 4284 | // VPMIN : Vector Pairwise Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4285 | def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4286 | "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4287 | def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4288 | "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4289 | def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4290 | "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4291 | def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4292 | "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4293 | def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4294 | "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4295 | def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4296 | "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4297 | def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4298 | "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4299 | |
| 4300 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. |
| 4301 | |
| 4302 | // VRECPE : Vector Reciprocal Estimate |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4303 | def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4304 | IIC_VUNAD, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4305 | v2i32, v2i32, int_arm_neon_vrecpe>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4306 | def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4307 | IIC_VUNAQ, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4308 | v4i32, v4i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4309 | def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4310 | IIC_VUNAD, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4311 | v2f32, v2f32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4312 | def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4313 | IIC_VUNAQ, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4314 | v4f32, v4f32, int_arm_neon_vrecpe>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4315 | |
| 4316 | // VRECPS : Vector Reciprocal Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4317 | def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4318 | IIC_VRECSD, "vrecps", "f32", |
| 4319 | v2f32, v2f32, int_arm_neon_vrecps, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4320 | def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4321 | IIC_VRECSQ, "vrecps", "f32", |
| 4322 | v4f32, v4f32, int_arm_neon_vrecps, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4323 | |
| 4324 | // VRSQRTE : Vector Reciprocal Square Root Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4325 | def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4326 | IIC_VUNAD, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4327 | v2i32, v2i32, int_arm_neon_vrsqrte>; |
| 4328 | def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4329 | IIC_VUNAQ, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4330 | v4i32, v4i32, int_arm_neon_vrsqrte>; |
| 4331 | def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4332 | IIC_VUNAD, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4333 | v2f32, v2f32, int_arm_neon_vrsqrte>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4334 | def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4335 | IIC_VUNAQ, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4336 | v4f32, v4f32, int_arm_neon_vrsqrte>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4337 | |
| 4338 | // VRSQRTS : Vector Reciprocal Square Root Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4339 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4340 | IIC_VRECSD, "vrsqrts", "f32", |
| 4341 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4342 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4343 | IIC_VRECSQ, "vrsqrts", "f32", |
| 4344 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4345 | |
| 4346 | // Vector Shifts. |
| 4347 | |
| 4348 | // VSHL : Vector Shift |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 4349 | defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4350 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 4351 | "vshl", "s", int_arm_neon_vshifts>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 4352 | defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4353 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 4354 | "vshl", "u", int_arm_neon_vshiftu>; |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4355 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4356 | // VSHL : Vector Shift Left (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4357 | defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>; |
| 4358 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4359 | // VSHR : Vector Shift Right (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4360 | defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>; |
| 4361 | defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4362 | |
| 4363 | // VSHLL : Vector Shift Left Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4364 | defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; |
| 4365 | defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4366 | |
| 4367 | // VSHLL : Vector Shift Left Long (with maximum shift count) |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4368 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4369 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4370 | ValueType OpTy, SDNode OpNode> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4371 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, |
| 4372 | ResTy, OpTy, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4373 | let Inst{21-16} = op21_16; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4374 | let DecoderMethod = "DecodeVSHLMaxInstruction"; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4375 | } |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4376 | def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4377 | v8i16, v8i8, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4378 | def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4379 | v4i32, v4i16, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4380 | def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4381 | v2i64, v2i32, NEONvshlli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4382 | |
| 4383 | // VSHRN : Vector Shift Right and Narrow |
Evan Cheng | ef0ccad | 2010-10-01 21:48:06 +0000 | [diff] [blame] | 4384 | defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4385 | NEONvshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4386 | |
| 4387 | // VRSHL : Vector Rounding Shift |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4388 | defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4389 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4390 | "vrshl", "s", int_arm_neon_vrshifts>; |
| 4391 | defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4392 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4393 | "vrshl", "u", int_arm_neon_vrshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4394 | // VRSHR : Vector Rounding Shift Right |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4395 | defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>; |
| 4396 | defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4397 | |
| 4398 | // VRSHRN : Vector Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4399 | defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4400 | NEONvrshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4401 | |
| 4402 | // VQSHL : Vector Saturating Shift |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4403 | defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4404 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4405 | "vqshl", "s", int_arm_neon_vqshifts>; |
| 4406 | defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4407 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4408 | "vqshl", "u", int_arm_neon_vqshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4409 | // VQSHL : Vector Saturating Shift Left (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4410 | defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>; |
| 4411 | defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>; |
| 4412 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4413 | // VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4414 | defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4415 | |
| 4416 | // VQSHRN : Vector Saturating Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4417 | defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4418 | NEONvqshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4419 | defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4420 | NEONvqshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4421 | |
| 4422 | // VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4423 | defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4424 | NEONvqshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4425 | |
| 4426 | // VQRSHL : Vector Saturating Rounding Shift |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4427 | defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4428 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4429 | "vqrshl", "s", int_arm_neon_vqrshifts>; |
| 4430 | defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4431 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4432 | "vqrshl", "u", int_arm_neon_vqrshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4433 | |
| 4434 | // VQRSHRN : Vector Saturating Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4435 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4436 | NEONvqrshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4437 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4438 | NEONvqrshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4439 | |
| 4440 | // VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4441 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4442 | NEONvqrshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4443 | |
| 4444 | // VSRA : Vector Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4445 | defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; |
| 4446 | defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4447 | // VRSRA : Vector Rounding Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4448 | defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; |
| 4449 | defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4450 | |
| 4451 | // VSLI : Vector Shift Left and Insert |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 4452 | defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">; |
| 4453 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4454 | // VSRI : Vector Shift Right and Insert |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 4455 | defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4456 | |
| 4457 | // Vector Absolute and Saturating Absolute. |
| 4458 | |
| 4459 | // VABS : Vector Absolute Value |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4460 | defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4461 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4462 | int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4463 | def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4464 | IIC_VUNAD, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4465 | v2f32, v2f32, int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4466 | def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4467 | IIC_VUNAQ, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4468 | v4f32, v4f32, int_arm_neon_vabs>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4469 | |
| 4470 | // VQABS : Vector Saturating Absolute Value |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4471 | defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4472 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4473 | int_arm_neon_vqabs>; |
| 4474 | |
| 4475 | // Vector Negate. |
| 4476 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4477 | def vnegd : PatFrag<(ops node:$in), |
| 4478 | (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>; |
| 4479 | def vnegq : PatFrag<(ops node:$in), |
| 4480 | (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4481 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4482 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4483 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm), |
| 4484 | IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4485 | [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4486 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4487 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm), |
| 4488 | IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4489 | [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4490 | |
Chris Lattner | 0a00ed9 | 2010-03-28 08:39:10 +0000 | [diff] [blame] | 4491 | // VNEG : Vector Negate (integer) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4492 | def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>; |
| 4493 | def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; |
| 4494 | def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; |
| 4495 | def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>; |
| 4496 | def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; |
| 4497 | def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4498 | |
| 4499 | // VNEG : Vector Negate (floating-point) |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4500 | def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4501 | (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD, |
| 4502 | "vneg", "f32", "$Vd, $Vm", "", |
| 4503 | [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4504 | def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4505 | (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ, |
| 4506 | "vneg", "f32", "$Vd, $Vm", "", |
| 4507 | [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4508 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4509 | def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>; |
| 4510 | def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>; |
| 4511 | def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>; |
| 4512 | def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>; |
| 4513 | def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>; |
| 4514 | def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4515 | |
| 4516 | // VQNEG : Vector Saturating Negate |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4517 | defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4518 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4519 | int_arm_neon_vqneg>; |
| 4520 | |
| 4521 | // Vector Bit Counting Operations. |
| 4522 | |
| 4523 | // VCLS : Vector Count Leading Sign Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4524 | defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4525 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4526 | int_arm_neon_vcls>; |
| 4527 | // VCLZ : Vector Count Leading Zeros |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4528 | defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4529 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4530 | int_arm_neon_vclz>; |
| 4531 | // VCNT : Vector Count One Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4532 | def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4533 | IIC_VCNTiD, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4534 | v8i8, v8i8, int_arm_neon_vcnt>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4535 | def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4536 | IIC_VCNTiQ, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4537 | v16i8, v16i8, int_arm_neon_vcnt>; |
| 4538 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4539 | // Vector Swap |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4540 | def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4541 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
| 4542 | "vswp", "$Vd, $Vm", "", []>; |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4543 | def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4544 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
| 4545 | "vswp", "$Vd, $Vm", "", []>; |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4546 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4547 | // Vector Move Operations. |
| 4548 | |
| 4549 | // VMOV : Vector Move (Register) |
Owen Anderson | 43967a9 | 2011-07-15 18:46:47 +0000 | [diff] [blame] | 4550 | def : InstAlias<"vmov${p} $Vd, $Vm", |
| 4551 | (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>; |
| 4552 | def : InstAlias<"vmov${p} $Vd, $Vm", |
| 4553 | (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>; |
Jim Grosbach | 5b2fb20 | 2011-11-15 22:54:42 +0000 | [diff] [blame] | 4554 | defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm", |
| 4555 | (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>; |
| 4556 | defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm", |
| 4557 | (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4558 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4559 | // VMOV : Vector Move (Immediate) |
| 4560 | |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 4561 | let isReMaterializable = 1 in { |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4562 | def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 4563 | (ins nImmSplatI8:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4564 | "vmov", "i8", "$Vd, $SIMM", "", |
| 4565 | [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>; |
| 4566 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 4567 | (ins nImmSplatI8:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4568 | "vmov", "i8", "$Vd, $SIMM", "", |
| 4569 | [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4570 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4571 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4572 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4573 | "vmov", "i16", "$Vd, $SIMM", "", |
| 4574 | [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4575 | let Inst{9} = SIMM{9}; |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4576 | } |
| 4577 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4578 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4579 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4580 | "vmov", "i16", "$Vd, $SIMM", "", |
| 4581 | [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4582 | let Inst{9} = SIMM{9}; |
| 4583 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4584 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4585 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4586 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4587 | "vmov", "i32", "$Vd, $SIMM", "", |
| 4588 | [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4589 | let Inst{11-8} = SIMM{11-8}; |
| 4590 | } |
| 4591 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4592 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4593 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4594 | "vmov", "i32", "$Vd, $SIMM", "", |
| 4595 | [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4596 | let Inst{11-8} = SIMM{11-8}; |
| 4597 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4598 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4599 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 4600 | (ins nImmSplatI64:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4601 | "vmov", "i64", "$Vd, $SIMM", "", |
| 4602 | [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>; |
| 4603 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 4604 | (ins nImmSplatI64:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4605 | "vmov", "i64", "$Vd, $SIMM", "", |
| 4606 | [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>; |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 4607 | |
| 4608 | def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd), |
| 4609 | (ins nImmVMOVF32:$SIMM), IIC_VMOVImm, |
| 4610 | "vmov", "f32", "$Vd, $SIMM", "", |
| 4611 | [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>; |
| 4612 | def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd), |
| 4613 | (ins nImmVMOVF32:$SIMM), IIC_VMOVImm, |
| 4614 | "vmov", "f32", "$Vd, $SIMM", "", |
| 4615 | [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>; |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 4616 | } // isReMaterializable |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4617 | |
| 4618 | // VMOV : Vector Get Lane (move scalar to ARM core register) |
| 4619 | |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4620 | def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4621 | (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane), |
| 4622 | IIC_VMOVSI, "vmov", "s8", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4623 | [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V), |
| 4624 | imm:$lane))]> { |
| 4625 | let Inst{21} = lane{2}; |
| 4626 | let Inst{6-5} = lane{1-0}; |
| 4627 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4628 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4629 | (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane), |
| 4630 | IIC_VMOVSI, "vmov", "s16", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4631 | [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V), |
| 4632 | imm:$lane))]> { |
| 4633 | let Inst{21} = lane{1}; |
| 4634 | let Inst{6} = lane{0}; |
| 4635 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4636 | def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4637 | (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane), |
| 4638 | IIC_VMOVSI, "vmov", "u8", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4639 | [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V), |
| 4640 | imm:$lane))]> { |
| 4641 | let Inst{21} = lane{2}; |
| 4642 | let Inst{6-5} = lane{1-0}; |
| 4643 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4644 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4645 | (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane), |
| 4646 | IIC_VMOVSI, "vmov", "u16", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4647 | [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V), |
| 4648 | imm:$lane))]> { |
| 4649 | let Inst{21} = lane{1}; |
| 4650 | let Inst{6} = lane{0}; |
| 4651 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4652 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4653 | (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane), |
| 4654 | IIC_VMOVSI, "vmov", "32", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4655 | [(set GPR:$R, (extractelt (v2i32 DPR:$V), |
| 4656 | imm:$lane))]> { |
| 4657 | let Inst{21} = lane{0}; |
| 4658 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4659 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td |
| 4660 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), |
| 4661 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4662 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4663 | (SubReg_i8_lane imm:$lane))>; |
| 4664 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), |
| 4665 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4666 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4667 | (SubReg_i16_lane imm:$lane))>; |
| 4668 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), |
| 4669 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4670 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4671 | (SubReg_i8_lane imm:$lane))>; |
| 4672 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), |
| 4673 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4674 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4675 | (SubReg_i16_lane imm:$lane))>; |
| 4676 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 4677 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4678 | (DSubReg_i32_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4679 | (SubReg_i32_lane imm:$lane))>; |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 4680 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4681 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 4682 | (SSubReg_f32_reg imm:$src2))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4683 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4684 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 4685 | (SSubReg_f32_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4686 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4687 | // (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4688 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4689 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4690 | |
| 4691 | |
| 4692 | // VMOV : Vector Set Lane (move ARM core register to scalar) |
| 4693 | |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4694 | let Constraints = "$src1 = $V" in { |
| 4695 | def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4696 | (ins DPR:$src1, GPR:$R, VectorIndex8:$lane), |
| 4697 | IIC_VMOVISL, "vmov", "8", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4698 | [(set DPR:$V, (vector_insert (v8i8 DPR:$src1), |
| 4699 | GPR:$R, imm:$lane))]> { |
| 4700 | let Inst{21} = lane{2}; |
| 4701 | let Inst{6-5} = lane{1-0}; |
| 4702 | } |
| 4703 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4704 | (ins DPR:$src1, GPR:$R, VectorIndex16:$lane), |
| 4705 | IIC_VMOVISL, "vmov", "16", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4706 | [(set DPR:$V, (vector_insert (v4i16 DPR:$src1), |
| 4707 | GPR:$R, imm:$lane))]> { |
| 4708 | let Inst{21} = lane{1}; |
| 4709 | let Inst{6} = lane{0}; |
| 4710 | } |
| 4711 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4712 | (ins DPR:$src1, GPR:$R, VectorIndex32:$lane), |
| 4713 | IIC_VMOVISL, "vmov", "32", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4714 | [(set DPR:$V, (insertelt (v2i32 DPR:$src1), |
| 4715 | GPR:$R, imm:$lane))]> { |
| 4716 | let Inst{21} = lane{0}; |
| 4717 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4718 | } |
| 4719 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4720 | (v16i8 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4721 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4722 | (DSubReg_i8_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4723 | GPR:$src2, (SubReg_i8_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4724 | (DSubReg_i8_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4725 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4726 | (v8i16 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4727 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4728 | (DSubReg_i16_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4729 | GPR:$src2, (SubReg_i16_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4730 | (DSubReg_i16_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4731 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4732 | (v4i32 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4733 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4734 | (DSubReg_i32_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4735 | GPR:$src2, (SubReg_i32_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4736 | (DSubReg_i32_reg imm:$lane)))>; |
| 4737 | |
Anton Korobeynikov | d91aafd | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 4738 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 4739 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), |
| 4740 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4741 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 4742 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), |
| 4743 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4744 | |
| 4745 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4746 | // (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4747 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4748 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4749 | |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4750 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4751 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Chris Lattner | 77144e7 | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 4752 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4753 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4754 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4755 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4756 | |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4757 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), |
| 4758 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4759 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), |
| 4760 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4761 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), |
| 4762 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4763 | |
| 4764 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), |
| 4765 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), |
| 4766 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4767 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4768 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), |
| 4769 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), |
| 4770 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4771 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4772 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), |
| 4773 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), |
| 4774 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4775 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4776 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4777 | // VDUP : Vector Duplicate (from ARM core register to all elements) |
| 4778 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4779 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4780 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R), |
| 4781 | IIC_VMOVIS, "vdup", Dt, "$V, $R", |
| 4782 | [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4783 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4784 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R), |
| 4785 | IIC_VMOVIS, "vdup", Dt, "$V, $R", |
| 4786 | [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4787 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4788 | def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>; |
| 4789 | def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>; |
| 4790 | def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>; |
| 4791 | def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>; |
| 4792 | def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>; |
| 4793 | def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4794 | |
Jim Grosbach | 958108a | 2011-03-11 20:44:08 +0000 | [diff] [blame] | 4795 | def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>; |
| 4796 | def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4797 | |
| 4798 | // VDUP : Vector Duplicate Lane (from scalar to all elements) |
| 4799 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 4800 | class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt, |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4801 | ValueType Ty, Operand IdxTy> |
| 4802 | : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane), |
| 4803 | IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4804 | [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4805 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 4806 | class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt, |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4807 | ValueType ResTy, ValueType OpTy, Operand IdxTy> |
| 4808 | : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane), |
| 4809 | IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4810 | [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm), |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4811 | VectorIndex32:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4812 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4813 | // Inst{19-16} is partially specified depending on the element size. |
| 4814 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4815 | def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> { |
| 4816 | bits<3> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4817 | let Inst{19-17} = lane{2-0}; |
| 4818 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4819 | def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> { |
| 4820 | bits<2> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4821 | let Inst{19-18} = lane{1-0}; |
| 4822 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4823 | def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> { |
| 4824 | bits<1> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4825 | let Inst{19} = lane{0}; |
| 4826 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4827 | def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> { |
| 4828 | bits<3> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4829 | let Inst{19-17} = lane{2-0}; |
| 4830 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4831 | def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> { |
| 4832 | bits<2> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4833 | let Inst{19-18} = lane{1-0}; |
| 4834 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4835 | def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> { |
| 4836 | bits<1> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4837 | let Inst{19} = lane{0}; |
| 4838 | } |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 4839 | |
| 4840 | def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)), |
| 4841 | (VDUPLN32d DPR:$Vm, imm:$lane)>; |
| 4842 | |
| 4843 | def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)), |
| 4844 | (VDUPLN32q DPR:$Vm, imm:$lane)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4845 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 4846 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), |
| 4847 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, |
| 4848 | (DSubReg_i8_reg imm:$lane))), |
| 4849 | (SubReg_i8_lane imm:$lane)))>; |
| 4850 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), |
| 4851 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, |
| 4852 | (DSubReg_i16_reg imm:$lane))), |
| 4853 | (SubReg_i16_lane imm:$lane)))>; |
| 4854 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), |
| 4855 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, |
| 4856 | (DSubReg_i32_reg imm:$lane))), |
| 4857 | (SubReg_i32_lane imm:$lane)))>; |
| 4858 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 4859 | (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src, |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 4860 | (DSubReg_i32_reg imm:$lane))), |
| 4861 | (SubReg_i32_lane imm:$lane)))>; |
| 4862 | |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 4863 | def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 4864 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 4865 | def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 4866 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 4867 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4868 | // VMOVN : Vector Narrowing Move |
Evan Cheng | cae6a12 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 4869 | defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN, |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 4870 | "vmovn", "i", trunc>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4871 | // VQMOVN : Vector Saturating Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4872 | defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, |
| 4873 | "vqmovn", "s", int_arm_neon_vqmovns>; |
| 4874 | defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, |
| 4875 | "vqmovn", "u", int_arm_neon_vqmovnu>; |
| 4876 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, |
| 4877 | "vqmovun", "s", int_arm_neon_vqmovnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4878 | // VMOVL : Vector Lengthening Move |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 4879 | defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>; |
| 4880 | defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4881 | |
| 4882 | // Vector Conversions. |
| 4883 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 4884 | // VCVT : Vector Convert Between Floating-Point and Integers |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 4885 | def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4886 | v2i32, v2f32, fp_to_sint>; |
| 4887 | def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4888 | v2i32, v2f32, fp_to_uint>; |
| 4889 | def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4890 | v2f32, v2i32, sint_to_fp>; |
| 4891 | def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4892 | v2f32, v2i32, uint_to_fp>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 4893 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 4894 | def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4895 | v4i32, v4f32, fp_to_sint>; |
| 4896 | def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4897 | v4i32, v4f32, fp_to_uint>; |
| 4898 | def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4899 | v4f32, v4i32, sint_to_fp>; |
| 4900 | def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4901 | v4f32, v4i32, uint_to_fp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4902 | |
| 4903 | // VCVT : Vector Convert Between Floating-Point and Fixed-Point. |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 4904 | let DecoderMethod = "DecodeVCVTD" in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4905 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4906 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4907 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4908 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4909 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4910 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4911 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4912 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 4913 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4914 | |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 4915 | let DecoderMethod = "DecodeVCVTQ" in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4916 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4917 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4918 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4919 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4920 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4921 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4922 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4923 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 4924 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4925 | |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 4926 | // VCVT : Vector Convert Between Half-Precision and Single-Precision. |
| 4927 | def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0, |
| 4928 | IIC_VUNAQ, "vcvt", "f16.f32", |
| 4929 | v4i16, v4f32, int_arm_neon_vcvtfp2hf>, |
| 4930 | Requires<[HasNEON, HasFP16]>; |
| 4931 | def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0, |
| 4932 | IIC_VUNAQ, "vcvt", "f32.f16", |
| 4933 | v4f32, v4i16, int_arm_neon_vcvthf2fp>, |
| 4934 | Requires<[HasNEON, HasFP16]>; |
| 4935 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4936 | // Vector Reverse. |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4937 | |
| 4938 | // VREV64 : Vector Reverse elements within 64-bit doublewords |
| 4939 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4940 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4941 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd), |
| 4942 | (ins DPR:$Vm), IIC_VMOVD, |
| 4943 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4944 | [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4945 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4946 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd), |
| 4947 | (ins QPR:$Vm), IIC_VMOVQ, |
| 4948 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4949 | [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4950 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4951 | def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>; |
| 4952 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; |
| 4953 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; |
Jim Grosbach | 1558df7 | 2011-03-11 20:18:05 +0000 | [diff] [blame] | 4954 | def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4955 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4956 | def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>; |
| 4957 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; |
| 4958 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; |
Jim Grosbach | 1558df7 | 2011-03-11 20:18:05 +0000 | [diff] [blame] | 4959 | def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4960 | |
| 4961 | // VREV32 : Vector Reverse elements within 32-bit words |
| 4962 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4963 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4964 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd), |
| 4965 | (ins DPR:$Vm), IIC_VMOVD, |
| 4966 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4967 | [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4968 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4969 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd), |
| 4970 | (ins QPR:$Vm), IIC_VMOVQ, |
| 4971 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4972 | [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4973 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4974 | def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>; |
| 4975 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4976 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4977 | def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>; |
| 4978 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4979 | |
| 4980 | // VREV16 : Vector Reverse elements within 16-bit halfwords |
| 4981 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4982 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4983 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd), |
| 4984 | (ins DPR:$Vm), IIC_VMOVD, |
| 4985 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4986 | [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4987 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4988 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd), |
| 4989 | (ins QPR:$Vm), IIC_VMOVQ, |
| 4990 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4991 | [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4992 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4993 | def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>; |
| 4994 | def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4995 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 4996 | // Other Vector Shuffles. |
| 4997 | |
Bob Wilson | 5e8b833 | 2011-01-07 04:59:04 +0000 | [diff] [blame] | 4998 | // Aligned extractions: really just dropping registers |
| 4999 | |
| 5000 | class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT> |
| 5001 | : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))), |
| 5002 | (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>; |
| 5003 | |
| 5004 | def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>; |
| 5005 | |
| 5006 | def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>; |
| 5007 | |
| 5008 | def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>; |
| 5009 | |
| 5010 | def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>; |
| 5011 | |
| 5012 | def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>; |
| 5013 | |
| 5014 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 5015 | // VEXT : Vector Extract |
| 5016 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5017 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5018 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd), |
| 5019 | (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm, |
| 5020 | IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "", |
| 5021 | [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn), |
| 5022 | (Ty DPR:$Vm), imm:$index)))]> { |
Owen Anderson | 3eff4af | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 5023 | bits<4> index; |
| 5024 | let Inst{11-8} = index{3-0}; |
| 5025 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5026 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5027 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5028 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd), |
| 5029 | (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm, |
| 5030 | IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "", |
| 5031 | [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn), |
| 5032 | (Ty QPR:$Vm), imm:$index)))]> { |
Owen Anderson | 3eff4af | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 5033 | bits<4> index; |
| 5034 | let Inst{11-8} = index{3-0}; |
| 5035 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5036 | |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5037 | def VEXTd8 : VEXTd<"vext", "8", v8i8> { |
| 5038 | let Inst{11-8} = index{3-0}; |
| 5039 | } |
| 5040 | def VEXTd16 : VEXTd<"vext", "16", v4i16> { |
| 5041 | let Inst{11-9} = index{2-0}; |
| 5042 | let Inst{8} = 0b0; |
| 5043 | } |
| 5044 | def VEXTd32 : VEXTd<"vext", "32", v2i32> { |
| 5045 | let Inst{11-10} = index{1-0}; |
| 5046 | let Inst{9-8} = 0b00; |
| 5047 | } |
Owen Anderson | 167eb1f | 2011-07-15 17:48:05 +0000 | [diff] [blame] | 5048 | def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn), |
| 5049 | (v2f32 DPR:$Vm), |
| 5050 | (i32 imm:$index))), |
| 5051 | (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5052 | |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5053 | def VEXTq8 : VEXTq<"vext", "8", v16i8> { |
| 5054 | let Inst{11-8} = index{3-0}; |
| 5055 | } |
| 5056 | def VEXTq16 : VEXTq<"vext", "16", v8i16> { |
| 5057 | let Inst{11-9} = index{2-0}; |
| 5058 | let Inst{8} = 0b0; |
| 5059 | } |
| 5060 | def VEXTq32 : VEXTq<"vext", "32", v4i32> { |
| 5061 | let Inst{11-10} = index{1-0}; |
| 5062 | let Inst{9-8} = 0b00; |
| 5063 | } |
Owen Anderson | 167eb1f | 2011-07-15 17:48:05 +0000 | [diff] [blame] | 5064 | def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn), |
| 5065 | (v4f32 QPR:$Vm), |
| 5066 | (i32 imm:$index))), |
| 5067 | (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>; |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 5068 | |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5069 | // VTRN : Vector Transpose |
| 5070 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5071 | def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; |
| 5072 | def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; |
| 5073 | def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5074 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5075 | def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; |
| 5076 | def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; |
| 5077 | def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5078 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5079 | // VUZP : Vector Unzip (Deinterleave) |
| 5080 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5081 | def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; |
| 5082 | def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; |
| 5083 | def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5084 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5085 | def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; |
| 5086 | def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; |
| 5087 | def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5088 | |
| 5089 | // VZIP : Vector Zip (Interleave) |
| 5090 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5091 | def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">; |
| 5092 | def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">; |
| 5093 | def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5094 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5095 | def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; |
| 5096 | def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; |
| 5097 | def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5098 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5099 | // Vector Table Lookup and Table Extension. |
| 5100 | |
| 5101 | // VTBL : Vector Table Lookup |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 5102 | let DecoderMethod = "DecodeTBLInstruction" in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5103 | def VTBL1 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5104 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd), |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 5105 | (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1, |
| 5106 | "vtbl", "8", "$Vd, $Vn, $Vm", "", |
| 5107 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5108 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5109 | def VTBL2 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5110 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd), |
| 5111 | (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2, |
| 5112 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5113 | def VTBL3 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5114 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd), |
| 5115 | (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3, |
| 5116 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5117 | def VTBL4 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5118 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd), |
| 5119 | (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 5120 | NVTBLFrm, IIC_VTB4, |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5121 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5122 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5123 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5124 | def VTBL2Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5125 | : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5126 | def VTBL3Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5127 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5128 | def VTBL4Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5129 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5130 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5131 | // VTBX : Vector Table Extension |
| 5132 | def VTBX1 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5133 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd), |
Jim Grosbach | d0b6147 | 2011-10-20 14:48:50 +0000 | [diff] [blame] | 5134 | (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1, |
| 5135 | "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5136 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1 |
Jim Grosbach | d0b6147 | 2011-10-20 14:48:50 +0000 | [diff] [blame] | 5137 | DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5138 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5139 | def VTBX2 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5140 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd), |
| 5141 | (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2, |
| 5142 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5143 | def VTBX3 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5144 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd), |
| 5145 | (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 5146 | NVTBLFrm, IIC_VTBX3, |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5147 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", |
| 5148 | "$orig = $Vd", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5149 | def VTBX4 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5150 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn, |
| 5151 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4, |
| 5152 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", |
| 5153 | "$orig = $Vd", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5154 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5155 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5156 | def VTBX2Pseudo |
| 5157 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5158 | IIC_VTBX2, "$orig = $dst", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5159 | def VTBX3Pseudo |
| 5160 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5161 | IIC_VTBX3, "$orig = $dst", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5162 | def VTBX4Pseudo |
| 5163 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5164 | IIC_VTBX4, "$orig = $dst", []>; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 5165 | } // DecoderMethod = "DecodeTBLInstruction" |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5166 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5167 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 5168 | // NEON instructions for single-precision FP math |
| 5169 | //===----------------------------------------------------------------------===// |
| 5170 | |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5171 | class N2VSPat<SDNode OpNode, NeonI Inst> |
| 5172 | : NEONFPPat<(f32 (OpNode SPR:$a)), |
Bob Wilson | 1e6f596 | 2010-12-13 21:58:05 +0000 | [diff] [blame] | 5173 | (EXTRACT_SUBREG |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5174 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5175 | (INSERT_SUBREG |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5176 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5177 | SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5178 | |
| 5179 | class N3VSPat<SDNode OpNode, NeonI Inst> |
| 5180 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5181 | (EXTRACT_SUBREG |
| 5182 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5183 | (INSERT_SUBREG |
| 5184 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5185 | SPR:$a, ssub_0), |
| 5186 | (INSERT_SUBREG |
| 5187 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5188 | SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5189 | |
| 5190 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> |
| 5191 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5192 | (EXTRACT_SUBREG |
| 5193 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5194 | (INSERT_SUBREG |
| 5195 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5196 | SPR:$acc, ssub_0), |
| 5197 | (INSERT_SUBREG |
| 5198 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5199 | SPR:$a, ssub_0), |
| 5200 | (INSERT_SUBREG |
| 5201 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5202 | SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5203 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5204 | def : N3VSPat<fadd, VADDfd>; |
| 5205 | def : N3VSPat<fsub, VSUBfd>; |
| 5206 | def : N3VSPat<fmul, VMULfd>; |
| 5207 | def : N3VSMulOpPat<fmul, fadd, VMLAfd>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 5208 | Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>; |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5209 | def : N3VSMulOpPat<fmul, fsub, VMLSfd>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 5210 | Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5211 | def : N2VSPat<fabs, VABSfd>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5212 | def : N2VSPat<fneg, VNEGfd>; |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5213 | def : N3VSPat<NEONfmax, VMAXfd>; |
| 5214 | def : N3VSPat<NEONfmin, VMINfd>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5215 | def : N2VSPat<arm_ftosi, VCVTf2sd>; |
| 5216 | def : N2VSPat<arm_ftoui, VCVTf2ud>; |
| 5217 | def : N2VSPat<arm_sitof, VCVTs2fd>; |
| 5218 | def : N2VSPat<arm_uitof, VCVTu2fd>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 5219 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 5220 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5221 | // Non-Instruction Patterns |
| 5222 | //===----------------------------------------------------------------------===// |
| 5223 | |
| 5224 | // bit_convert |
| 5225 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; |
| 5226 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; |
| 5227 | def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>; |
| 5228 | def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>; |
| 5229 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; |
| 5230 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; |
| 5231 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; |
| 5232 | def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>; |
| 5233 | def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>; |
| 5234 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; |
| 5235 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; |
| 5236 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; |
| 5237 | def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>; |
| 5238 | def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>; |
| 5239 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; |
| 5240 | def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>; |
| 5241 | def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>; |
| 5242 | def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>; |
| 5243 | def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>; |
| 5244 | def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>; |
| 5245 | def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>; |
| 5246 | def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>; |
| 5247 | def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>; |
| 5248 | def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>; |
| 5249 | def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>; |
| 5250 | def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>; |
| 5251 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; |
| 5252 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; |
| 5253 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; |
| 5254 | def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>; |
| 5255 | |
| 5256 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; |
| 5257 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; |
| 5258 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; |
| 5259 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; |
| 5260 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; |
| 5261 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; |
| 5262 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; |
| 5263 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; |
| 5264 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; |
| 5265 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; |
| 5266 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; |
| 5267 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; |
| 5268 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; |
| 5269 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; |
| 5270 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; |
| 5271 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; |
| 5272 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; |
| 5273 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; |
| 5274 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; |
| 5275 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; |
| 5276 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; |
| 5277 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; |
| 5278 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; |
| 5279 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; |
| 5280 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; |
| 5281 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; |
| 5282 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; |
| 5283 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; |
| 5284 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; |
| 5285 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5286 | |
| 5287 | |
| 5288 | //===----------------------------------------------------------------------===// |
| 5289 | // Assembler aliases |
| 5290 | // |
| 5291 | |
Jim Grosbach | 04db7f7 | 2011-11-14 23:21:09 +0000 | [diff] [blame] | 5292 | // VAND/VEOR/VORR accept but do not require a type suffix. |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5293 | defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm", |
| 5294 | (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 5295 | defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm", |
| 5296 | (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
| 5297 | defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm", |
| 5298 | (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 5299 | defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm", |
| 5300 | (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
| 5301 | defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm", |
| 5302 | (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 5303 | defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm", |
| 5304 | (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5305 | |
| 5306 | // VLD1 requires a size suffix, but also accepts type specific variants. |
| 5307 | // Load one D register. |
| 5308 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5309 | (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5310 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5311 | (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5312 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5313 | (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5314 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5315 | (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5316 | // with writeback, fixed stride |
| 5317 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5318 | (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5319 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5320 | (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5321 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5322 | (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5323 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5324 | (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5325 | // with writeback, register stride |
| 5326 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5327 | (VLD1d8wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn, |
| 5328 | rGPR:$Rm, pred:$p)>; |
| 5329 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5330 | (VLD1d16wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn, |
| 5331 | rGPR:$Rm, pred:$p)>; |
| 5332 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5333 | (VLD1d32wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn, |
| 5334 | rGPR:$Rm, pred:$p)>; |
| 5335 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5336 | (VLD1d64wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn, |
| 5337 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5338 | |
| 5339 | // Load two D registers. |
| 5340 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5341 | (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5342 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5343 | (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5344 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5345 | (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5346 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5347 | (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5348 | // with writeback, fixed stride |
| 5349 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5350 | (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5351 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5352 | (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5353 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5354 | (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5355 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5356 | (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5357 | // with writeback, register stride |
| 5358 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5359 | (VLD1q8wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, |
| 5360 | rGPR:$Rm, pred:$p)>; |
| 5361 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5362 | (VLD1q16wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, |
| 5363 | rGPR:$Rm, pred:$p)>; |
| 5364 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5365 | (VLD1q32wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, |
| 5366 | rGPR:$Rm, pred:$p)>; |
| 5367 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5368 | (VLD1q64wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, |
| 5369 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5370 | |
| 5371 | // Load three D registers. |
| 5372 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5373 | (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5374 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5375 | (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5376 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5377 | (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5378 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5379 | (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5380 | // with writeback, fixed stride |
| 5381 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5382 | (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg, |
| 5383 | addrmode6:$Rn, pred:$p)>; |
| 5384 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5385 | (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg, |
| 5386 | addrmode6:$Rn, pred:$p)>; |
| 5387 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5388 | (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg, |
| 5389 | addrmode6:$Rn, pred:$p)>; |
| 5390 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5391 | (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg, |
| 5392 | addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5393 | // with writeback, register stride |
| 5394 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5395 | (VLD1d8Twb_register VecListThreeD:$Vd, zero_reg, |
| 5396 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5397 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5398 | (VLD1d16Twb_register VecListThreeD:$Vd, zero_reg, |
| 5399 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5400 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5401 | (VLD1d32Twb_register VecListThreeD:$Vd, zero_reg, |
| 5402 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5403 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5404 | (VLD1d64Twb_register VecListThreeD:$Vd, zero_reg, |
| 5405 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5406 | |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5407 | |
| 5408 | // Load four D registers. |
| 5409 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5410 | (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5411 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5412 | (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5413 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5414 | (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5415 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5416 | (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5417 | // with writeback, fixed stride |
| 5418 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5419 | (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg, |
| 5420 | addrmode6:$Rn, pred:$p)>; |
| 5421 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5422 | (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg, |
| 5423 | addrmode6:$Rn, pred:$p)>; |
| 5424 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5425 | (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg, |
| 5426 | addrmode6:$Rn, pred:$p)>; |
| 5427 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5428 | (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg, |
| 5429 | addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5430 | // with writeback, register stride |
| 5431 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5432 | (VLD1d8Qwb_register VecListFourD:$Vd, zero_reg, |
| 5433 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5434 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5435 | (VLD1d16Qwb_register VecListFourD:$Vd, zero_reg, |
| 5436 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5437 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5438 | (VLD1d32Qwb_register VecListFourD:$Vd, zero_reg, |
| 5439 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5440 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5441 | (VLD1d64Qwb_register VecListFourD:$Vd, zero_reg, |
| 5442 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5443 | |
| 5444 | // VST1 requires a size suffix, but also accepts type specific variants. |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5445 | // Store one D register. |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5446 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5447 | (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5448 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5449 | (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5450 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5451 | (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5452 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5453 | (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5454 | // with writeback, fixed stride |
| 5455 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5456 | (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5457 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5458 | (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5459 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5460 | (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5461 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5462 | (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5463 | // with writeback, register stride |
| 5464 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5465 | (VST1d8wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5466 | VecListOneD:$Vd, pred:$p)>; |
| 5467 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5468 | (VST1d16wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5469 | VecListOneD:$Vd, pred:$p)>; |
| 5470 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5471 | (VST1d32wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5472 | VecListOneD:$Vd, pred:$p)>; |
| 5473 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5474 | (VST1d64wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5475 | VecListOneD:$Vd, pred:$p)>; |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5476 | |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5477 | // Store two D registers. |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5478 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5479 | (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5480 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5481 | (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5482 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5483 | (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5484 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5485 | (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5486 | // with writeback, fixed stride |
| 5487 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5488 | (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5489 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5490 | (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5491 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5492 | (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5493 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5494 | (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5495 | // with writeback, register stride |
| 5496 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5497 | (VST1q8wb_register zero_reg, addrmode6:$Rn, |
| 5498 | rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>; |
| 5499 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5500 | (VST1q16wb_register zero_reg, addrmode6:$Rn, |
| 5501 | rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>; |
| 5502 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5503 | (VST1q32wb_register zero_reg, addrmode6:$Rn, |
| 5504 | rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>; |
| 5505 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5506 | (VST1q64wb_register zero_reg, addrmode6:$Rn, |
| 5507 | rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>; |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5508 | |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5509 | // Load three D registers. |
Jim Grosbach | 1ec7bf0c | 2011-11-29 23:21:31 +0000 | [diff] [blame] | 5510 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5511 | (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5512 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5513 | (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5514 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5515 | (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5516 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5517 | (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5518 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5519 | (VST1d8Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5520 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5521 | (VST1d16Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5522 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5523 | (VST1d32Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5524 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5525 | (VST1d64Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5526 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5527 | (VST1d8Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5528 | VecListThreeD:$Vd, pred:$p)>; |
| 5529 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5530 | (VST1d16Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5531 | VecListThreeD:$Vd, pred:$p)>; |
| 5532 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5533 | (VST1d32Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5534 | VecListThreeD:$Vd, pred:$p)>; |
| 5535 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5536 | (VST1d64Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5537 | VecListThreeD:$Vd, pred:$p)>; |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5538 | |
| 5539 | // Load four D registers. |
Jim Grosbach | 1ec7bf0c | 2011-11-29 23:21:31 +0000 | [diff] [blame] | 5540 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5541 | (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5542 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5543 | (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5544 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5545 | (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5546 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5547 | (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5548 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5549 | (VST1d8Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5550 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5551 | (VST1d16Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5552 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5553 | (VST1d32Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5554 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5555 | (VST1d64Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5556 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5557 | (VST1d8Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5558 | VecListFourD:$Vd, pred:$p)>; |
| 5559 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5560 | (VST1d16Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5561 | VecListFourD:$Vd, pred:$p)>; |
| 5562 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5563 | (VST1d32Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5564 | VecListFourD:$Vd, pred:$p)>; |
| 5565 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5566 | (VST1d64Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5567 | VecListFourD:$Vd, pred:$p)>; |
Jim Grosbach | 19885de | 2011-11-15 20:49:46 +0000 | [diff] [blame] | 5568 | |
| 5569 | |
| 5570 | // VTRN instructions data type suffix aliases for more-specific types. |
| 5571 | defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Dd, $Dm", |
| 5572 | (VTRNd8 DPR:$Dd, DPR:$Dm, pred:$p)>; |
| 5573 | defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Dd, $Dm", |
| 5574 | (VTRNd16 DPR:$Dd, DPR:$Dm, pred:$p)>; |
| 5575 | defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Dd, $Dm", |
| 5576 | (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>; |
| 5577 | |
| 5578 | defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Qd, $Qm", |
| 5579 | (VTRNq8 QPR:$Qd, QPR:$Qm, pred:$p)>; |
| 5580 | defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Qd, $Qm", |
| 5581 | (VTRNq16 QPR:$Qd, QPR:$Qm, pred:$p)>; |
| 5582 | defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Qd, $Qm", |
| 5583 | (VTRNq32 QPR:$Qd, QPR:$Qm, pred:$p)>; |