blob: 406f163f89c52b2dc557f085788fba9703e70470 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Bob Wilson5bafff32009-06-22 23:27:02 +0000142//===----------------------------------------------------------------------===//
143// NEON-specific DAG Nodes.
144//===----------------------------------------------------------------------===//
145
146def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000147def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000148
149def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000150def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000151def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000152def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
153def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000154def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
155def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000156def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
157def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000158def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
159def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
160
161// Types for vector shift by immediates. The "SHX" version is for long and
162// narrow operations where the source and destination vectors have different
163// types. The "SHINS" version is for shift and insert operations.
164def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
165 SDTCisVT<2, i32>]>;
166def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
167 SDTCisVT<2, i32>]>;
168def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
169 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
170
171def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
172def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
173def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
174def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
175def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
176def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
177def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
178
179def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
180def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
181def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
182
183def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
184def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
185def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
186def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
187def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
188def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
189
190def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
191def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
192def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
193
194def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
195def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
196
197def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
198 SDTCisVT<2, i32>]>;
199def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
200def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
201
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000202def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
203def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
204def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000205def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000206
Owen Andersond9668172010-11-03 22:44:51 +0000207def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
208 SDTCisVT<2, i32>]>;
209def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000210def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000211
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000212def NEONvbsl : SDNode<"ARMISD::VBSL",
213 SDTypeProfile<1, 3, [SDTCisVec<0>,
214 SDTCisSameAs<0, 1>,
215 SDTCisSameAs<0, 2>,
216 SDTCisSameAs<0, 3>]>>;
217
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000218def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
219
Bob Wilson0ce37102009-08-14 05:08:32 +0000220// VDUPLANE can produce a quad-register result from a double-register source,
221// so the result is not constrained to match the source.
222def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
223 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
224 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000225
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000226def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
227 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
228def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
229
Bob Wilsond8e17572009-08-12 22:31:50 +0000230def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
231def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
232def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
233def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
234
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000235def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000236 SDTCisSameAs<0, 2>,
237 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000238def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
239def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
240def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000241
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000242def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
243 SDTCisSameAs<1, 2>]>;
244def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
245def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
246
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000247def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
248 SDTCisSameAs<0, 2>]>;
249def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
250def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
251
Bob Wilsoncba270d2010-07-13 21:16:48 +0000252def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
253 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000254 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000255 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
256 return (EltBits == 32 && EltVal == 0);
257}]>;
258
259def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
260 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000261 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000262 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
263 return (EltBits == 8 && EltVal == 0xff);
264}]>;
265
Bob Wilson5bafff32009-06-22 23:27:02 +0000266//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000267// NEON load / store instructions
268//===----------------------------------------------------------------------===//
269
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000270// Use VLDM to load a Q register as a D register pair.
271// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000272def VLDMQIA
273 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
274 IIC_fpLoad_m, "",
275 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000276
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000277// Use VSTM to store a Q register as a D register pair.
278// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000279def VSTMQIA
280 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
281 IIC_fpStore_m, "",
282 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000283
Bob Wilsonffde0802010-09-02 16:00:54 +0000284// Classes for VLD* pseudo-instructions with multi-register operands.
285// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000286class VLDQPseudo<InstrItinClass itin>
287 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
288class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000289 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000290 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000291 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000292class VLDQWBfixedPseudo<InstrItinClass itin>
293 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
294 (ins addrmode6:$addr), itin,
295 "$addr.addr = $wb">;
296class VLDQWBregisterPseudo<InstrItinClass itin>
297 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
298 (ins addrmode6:$addr, rGPR:$offset), itin,
299 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000300class VLDQQPseudo<InstrItinClass itin>
301 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
302class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000303 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000304 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000305 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000306class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000307 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
308 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000309class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000310 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000311 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000312 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000313
Bob Wilson2a0e9742010-11-27 06:35:16 +0000314let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
315
Bob Wilson205a5ca2009-07-08 18:11:30 +0000316// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000317class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000318 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000319 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000320 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000321 let Rm = 0b1111;
322 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000323 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000324}
Bob Wilson621f1952010-03-23 05:25:43 +0000325class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000326 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000327 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000328 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000329 let Rm = 0b1111;
330 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000332}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000333
Owen Andersond9aa7d32010-11-02 00:05:05 +0000334def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
335def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
336def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
337def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000338
Owen Andersond9aa7d32010-11-02 00:05:05 +0000339def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
340def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
341def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
342def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000343
Evan Chengd2ca8132010-10-09 01:03:04 +0000344def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
345def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
346def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
347def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000348
Bob Wilson99493b22010-03-20 17:59:03 +0000349// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000350multiclass VLD1DWB<bits<4> op7_4, string Dt> {
351 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
352 (ins addrmode6:$Rn), IIC_VLD1u,
353 "vld1", Dt, "$Vd, $Rn!",
354 "$Rn.addr = $wb", []> {
355 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
356 let Inst{4} = Rn{4};
357 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000358 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000359 }
360 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
361 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
362 "vld1", Dt, "$Vd, $Rn, $Rm",
363 "$Rn.addr = $wb", []> {
364 let Inst{4} = Rn{4};
365 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000366 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000367 }
Owen Andersone85bd772010-11-02 00:24:52 +0000368}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000369multiclass VLD1QWB<bits<4> op7_4, string Dt> {
370 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
371 (ins addrmode6:$Rn), IIC_VLD1x2u,
372 "vld1", Dt, "$Vd, $Rn!",
373 "$Rn.addr = $wb", []> {
374 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
375 let Inst{5-4} = Rn{5-4};
376 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000377 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000378 }
379 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
380 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
381 "vld1", Dt, "$Vd, $Rn, $Rm",
382 "$Rn.addr = $wb", []> {
383 let Inst{5-4} = Rn{5-4};
384 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000385 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000386 }
Owen Andersone85bd772010-11-02 00:24:52 +0000387}
Bob Wilson99493b22010-03-20 17:59:03 +0000388
Jim Grosbach10b90a92011-10-24 21:45:13 +0000389defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
390defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
391defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
392defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
393defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
394defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
395defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
396defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000397
Jim Grosbach10b90a92011-10-24 21:45:13 +0000398def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
399def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
400def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
401def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
402def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
403def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
404def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
405def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000406
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000407// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000408class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000409 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000410 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000411 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000412 let Rm = 0b1111;
413 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000415}
Jim Grosbach59216752011-10-24 23:26:05 +0000416multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
417 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
418 (ins addrmode6:$Rn), IIC_VLD1x2u,
419 "vld1", Dt, "$Vd, $Rn!",
420 "$Rn.addr = $wb", []> {
421 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000422 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000423 let DecoderMethod = "DecodeVLDInstruction";
424 let AsmMatchConverter = "cvtVLDwbFixed";
425 }
426 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
427 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
428 "vld1", Dt, "$Vd, $Rn, $Rm",
429 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000430 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000431 let DecoderMethod = "DecodeVLDInstruction";
432 let AsmMatchConverter = "cvtVLDwbRegister";
433 }
Owen Andersone85bd772010-11-02 00:24:52 +0000434}
Bob Wilson052ba452010-03-22 18:22:06 +0000435
Owen Andersone85bd772010-11-02 00:24:52 +0000436def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
437def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
438def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
439def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000440
Jim Grosbach59216752011-10-24 23:26:05 +0000441defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
442defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
443defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
444defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000445
Jim Grosbach59216752011-10-24 23:26:05 +0000446def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000447
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000448// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000449class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000450 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000451 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000452 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000453 let Rm = 0b1111;
454 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000456}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000457multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
458 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
459 (ins addrmode6:$Rn), IIC_VLD1x2u,
460 "vld1", Dt, "$Vd, $Rn!",
461 "$Rn.addr = $wb", []> {
462 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
463 let Inst{5-4} = Rn{5-4};
464 let DecoderMethod = "DecodeVLDInstruction";
465 let AsmMatchConverter = "cvtVLDwbFixed";
466 }
467 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
468 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
469 "vld1", Dt, "$Vd, $Rn, $Rm",
470 "$Rn.addr = $wb", []> {
471 let Inst{5-4} = Rn{5-4};
472 let DecoderMethod = "DecodeVLDInstruction";
473 let AsmMatchConverter = "cvtVLDwbRegister";
474 }
Owen Andersone85bd772010-11-02 00:24:52 +0000475}
Johnny Chend7283d92010-02-23 20:51:23 +0000476
Owen Andersone85bd772010-11-02 00:24:52 +0000477def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
478def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
479def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
480def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000481
Jim Grosbach399cdca2011-10-25 00:14:01 +0000482defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
483defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
484defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
485defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000486
Jim Grosbach399cdca2011-10-25 00:14:01 +0000487def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000488
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000489// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000490class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
491 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000492 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000493 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000494 let Rm = 0b1111;
495 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000496 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000497}
Jim Grosbach224180e2011-10-21 23:58:57 +0000498class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000499 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000500 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000501 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000502 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000503 let Rm = 0b1111;
504 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000505 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000506}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000507
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000508def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
509def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
510def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000511
Jim Grosbach224180e2011-10-21 23:58:57 +0000512def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
513def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
514def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000515
Bob Wilson9d84fb32010-09-14 20:59:49 +0000516def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
517def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
518def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000519
Evan Chengd2ca8132010-10-09 01:03:04 +0000520def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
521def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
522def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000523
Bob Wilson92cb9322010-03-20 20:10:51 +0000524// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000525class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
526 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000527 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000528 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000529 "$Rn.addr = $wb", []> {
530 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000531 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000532}
Jim Grosbach224180e2011-10-21 23:58:57 +0000533class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000534 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000535 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000536 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000537 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000538 "$Rn.addr = $wb", []> {
539 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000540 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000541}
Bob Wilson92cb9322010-03-20 20:10:51 +0000542
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000543def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
544def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
545def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000546
Jim Grosbach224180e2011-10-21 23:58:57 +0000547def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
548def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
549def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000550
Evan Chengd2ca8132010-10-09 01:03:04 +0000551def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
552def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
553def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000554
Evan Chengd2ca8132010-10-09 01:03:04 +0000555def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
556def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
557def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000558
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000559// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000560def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
561def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
562def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
563def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
564def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
565def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000566
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000567// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000568class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000569 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000570 (ins addrmode6:$Rn), IIC_VLD3,
571 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
572 let Rm = 0b1111;
573 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000574 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000575}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000576
Owen Andersoncf667be2010-11-02 01:24:55 +0000577def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
578def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
579def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000580
Bob Wilson9d84fb32010-09-14 20:59:49 +0000581def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
582def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
583def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000584
Bob Wilson92cb9322010-03-20 20:10:51 +0000585// ...with address register writeback:
586class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
587 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000588 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000589 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
590 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
591 "$Rn.addr = $wb", []> {
592 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000593 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000594}
Bob Wilson92cb9322010-03-20 20:10:51 +0000595
Owen Andersoncf667be2010-11-02 01:24:55 +0000596def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
597def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
598def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000599
Evan Cheng84f69e82010-10-09 01:45:34 +0000600def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
601def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
602def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000603
Bob Wilson7de68142011-02-07 17:43:15 +0000604// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000605def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
606def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
607def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
608def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
609def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
610def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000611
Evan Cheng84f69e82010-10-09 01:45:34 +0000612def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
613def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
614def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000615
Bob Wilson92cb9322010-03-20 20:10:51 +0000616// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000617def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
618def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
619def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
620
Evan Cheng84f69e82010-10-09 01:45:34 +0000621def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
622def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
623def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000624
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000625// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000626class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
627 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000628 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000629 (ins addrmode6:$Rn), IIC_VLD4,
630 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
631 let Rm = 0b1111;
632 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000633 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000634}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000635
Owen Andersoncf667be2010-11-02 01:24:55 +0000636def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
637def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
638def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000639
Bob Wilson9d84fb32010-09-14 20:59:49 +0000640def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
641def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
642def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000643
Bob Wilson92cb9322010-03-20 20:10:51 +0000644// ...with address register writeback:
645class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
646 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000647 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000648 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000649 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
650 "$Rn.addr = $wb", []> {
651 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000653}
Bob Wilson92cb9322010-03-20 20:10:51 +0000654
Owen Andersoncf667be2010-11-02 01:24:55 +0000655def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
656def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
657def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000658
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000659def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
660def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
661def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000662
Bob Wilson7de68142011-02-07 17:43:15 +0000663// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000664def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
665def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
666def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
667def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
668def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
669def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000670
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000671def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
672def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
673def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000674
Bob Wilson92cb9322010-03-20 20:10:51 +0000675// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000676def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
677def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
678def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
679
680def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
681def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
682def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000683
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000684} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
685
Bob Wilson8466fa12010-09-13 23:01:35 +0000686// Classes for VLD*LN pseudo-instructions with multi-register operands.
687// These are expanded to real instructions after register allocation.
688class VLDQLNPseudo<InstrItinClass itin>
689 : PseudoNLdSt<(outs QPR:$dst),
690 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
691 itin, "$src = $dst">;
692class VLDQLNWBPseudo<InstrItinClass itin>
693 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
694 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
695 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
696class VLDQQLNPseudo<InstrItinClass itin>
697 : PseudoNLdSt<(outs QQPR:$dst),
698 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
699 itin, "$src = $dst">;
700class VLDQQLNWBPseudo<InstrItinClass itin>
701 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
702 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
703 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
704class VLDQQQQLNPseudo<InstrItinClass itin>
705 : PseudoNLdSt<(outs QQQQPR:$dst),
706 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
707 itin, "$src = $dst">;
708class VLDQQQQLNWBPseudo<InstrItinClass itin>
709 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
710 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
711 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
712
Bob Wilsonb07c1712009-10-07 21:53:04 +0000713// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000714class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
715 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000716 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000717 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
718 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000719 "$src = $Vd",
720 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000724 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Mon P Wang183c6272011-05-09 17:47:27 +0000726class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
727 PatFrag LoadOp>
728 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
729 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
730 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
731 "$src = $Vd",
732 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
733 (i32 (LoadOp addrmode6oneL32:$Rn)),
734 imm:$lane))]> {
735 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000736 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000737}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000738class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
739 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
740 (i32 (LoadOp addrmode6:$addr)),
741 imm:$lane))];
742}
743
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000744def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
745 let Inst{7-5} = lane{2-0};
746}
747def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
748 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000749 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750}
Mon P Wang183c6272011-05-09 17:47:27 +0000751def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000752 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000753 let Inst{5} = Rn{4};
754 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000755}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000756
757def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
758def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
759def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
760
Bob Wilson746fa172010-12-10 22:13:32 +0000761def : Pat<(vector_insert (v2f32 DPR:$src),
762 (f32 (load addrmode6:$addr)), imm:$lane),
763 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
764def : Pat<(vector_insert (v4f32 QPR:$src),
765 (f32 (load addrmode6:$addr)), imm:$lane),
766 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
767
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000768let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
769
770// ...with address register writeback:
771class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000772 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000773 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000774 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000776 "$src = $Vd, $Rn.addr = $wb", []> {
777 let DecoderMethod = "DecodeVLD1LN";
778}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000779
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000780def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
781 let Inst{7-5} = lane{2-0};
782}
783def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
784 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000785 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000786}
787def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
788 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000789 let Inst{5} = Rn{4};
790 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000791}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000792
793def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
794def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
795def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000796
Bob Wilson243fcc52009-09-01 04:26:28 +0000797// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000798class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000799 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000800 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
801 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000802 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000803 let Rm = 0b1111;
804 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000805 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000806}
Bob Wilson243fcc52009-09-01 04:26:28 +0000807
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000808def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
809 let Inst{7-5} = lane{2-0};
810}
811def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
812 let Inst{7-6} = lane{1-0};
813}
814def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
815 let Inst{7} = lane{0};
816}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000817
Evan Chengd2ca8132010-10-09 01:03:04 +0000818def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
819def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
820def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000821
Bob Wilson41315282010-03-20 20:39:53 +0000822// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000823def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
824 let Inst{7-6} = lane{1-0};
825}
826def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
827 let Inst{7} = lane{0};
828}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000829
Evan Chengd2ca8132010-10-09 01:03:04 +0000830def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
831def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000832
Bob Wilsona1023642010-03-20 20:47:18 +0000833// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000834class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000835 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000836 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000837 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000838 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
839 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
840 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000841 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000842}
Bob Wilsona1023642010-03-20 20:47:18 +0000843
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000844def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
845 let Inst{7-5} = lane{2-0};
846}
847def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
848 let Inst{7-6} = lane{1-0};
849}
850def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
851 let Inst{7} = lane{0};
852}
Bob Wilsona1023642010-03-20 20:47:18 +0000853
Evan Chengd2ca8132010-10-09 01:03:04 +0000854def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
855def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
856def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000857
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000858def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
859 let Inst{7-6} = lane{1-0};
860}
861def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
862 let Inst{7} = lane{0};
863}
Bob Wilsona1023642010-03-20 20:47:18 +0000864
Evan Chengd2ca8132010-10-09 01:03:04 +0000865def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
866def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000867
Bob Wilson243fcc52009-09-01 04:26:28 +0000868// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000869class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000870 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000871 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000872 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000873 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000874 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000875 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000876 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000877}
Bob Wilson243fcc52009-09-01 04:26:28 +0000878
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000879def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
880 let Inst{7-5} = lane{2-0};
881}
882def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
883 let Inst{7-6} = lane{1-0};
884}
885def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
886 let Inst{7} = lane{0};
887}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000888
Evan Cheng84f69e82010-10-09 01:45:34 +0000889def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
890def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
891def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000892
Bob Wilson41315282010-03-20 20:39:53 +0000893// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000894def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
895 let Inst{7-6} = lane{1-0};
896}
897def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
898 let Inst{7} = lane{0};
899}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000900
Evan Cheng84f69e82010-10-09 01:45:34 +0000901def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
902def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000903
Bob Wilsona1023642010-03-20 20:47:18 +0000904// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000905class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000906 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000907 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000908 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000909 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000910 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000911 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
912 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000913 []> {
914 let DecoderMethod = "DecodeVLD3LN";
915}
Bob Wilsona1023642010-03-20 20:47:18 +0000916
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000917def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
918 let Inst{7-5} = lane{2-0};
919}
920def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
921 let Inst{7-6} = lane{1-0};
922}
923def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
924 let Inst{7} = lane{0};
925}
Bob Wilsona1023642010-03-20 20:47:18 +0000926
Evan Cheng84f69e82010-10-09 01:45:34 +0000927def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
928def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
929def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000930
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000931def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
932 let Inst{7-6} = lane{1-0};
933}
934def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
935 let Inst{7} = lane{0};
936}
Bob Wilsona1023642010-03-20 20:47:18 +0000937
Evan Cheng84f69e82010-10-09 01:45:34 +0000938def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
939def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000940
Bob Wilson243fcc52009-09-01 04:26:28 +0000941// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000942class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000943 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000944 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000946 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000947 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000948 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000949 let Rm = 0b1111;
950 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000951 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000952}
Bob Wilson243fcc52009-09-01 04:26:28 +0000953
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
955 let Inst{7-5} = lane{2-0};
956}
957def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
958 let Inst{7-6} = lane{1-0};
959}
960def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
961 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000962 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000963}
Bob Wilson62e053e2009-10-08 22:53:57 +0000964
Evan Cheng10dc63f2010-10-09 04:07:58 +0000965def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
966def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
967def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000968
Bob Wilson41315282010-03-20 20:39:53 +0000969// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000970def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
971 let Inst{7-6} = lane{1-0};
972}
973def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
974 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000975 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000976}
Bob Wilson62e053e2009-10-08 22:53:57 +0000977
Evan Cheng10dc63f2010-10-09 04:07:58 +0000978def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
979def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000980
Bob Wilsona1023642010-03-20 20:47:18 +0000981// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000982class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000983 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000984 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000986 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000987 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000988"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
989"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000990 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000991 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000992 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000993}
Bob Wilsona1023642010-03-20 20:47:18 +0000994
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000995def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
996 let Inst{7-5} = lane{2-0};
997}
998def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
999 let Inst{7-6} = lane{1-0};
1000}
1001def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
1002 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001003 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001004}
Bob Wilsona1023642010-03-20 20:47:18 +00001005
Evan Cheng10dc63f2010-10-09 04:07:58 +00001006def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1007def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1008def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001009
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001010def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1011 let Inst{7-6} = lane{1-0};
1012}
1013def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
1014 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001015 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001016}
Bob Wilsona1023642010-03-20 20:47:18 +00001017
Evan Cheng10dc63f2010-10-09 04:07:58 +00001018def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1019def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001020
Bob Wilson2a0e9742010-11-27 06:35:16 +00001021} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1022
Bob Wilsonb07c1712009-10-07 21:53:04 +00001023// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001024class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001025 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1026 (ins addrmode6dup:$Rn),
1027 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1028 [(set VecListOneDAllLanes:$Vd,
1029 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001030 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001031 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001032 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001033}
1034class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1035 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001036 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001037}
1038
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001039def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1040def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1041def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001042
1043def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1044def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1045def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1046
Bob Wilson746fa172010-12-10 22:13:32 +00001047def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1048 (VLD1DUPd32 addrmode6:$addr)>;
1049def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1050 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1051
Bob Wilson2a0e9742010-11-27 06:35:16 +00001052let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1053
Bob Wilson20d55152010-12-10 22:13:24 +00001054class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001055 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001056 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001057 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001058 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001059 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001060 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001061}
1062
Bob Wilson20d55152010-12-10 22:13:24 +00001063def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1064def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1065def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001066
1067// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001068multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1069 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1070 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1071 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1072 "vld1", Dt, "$Vd, $Rn!",
1073 "$Rn.addr = $wb", []> {
1074 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1075 let Inst{4} = Rn{4};
1076 let DecoderMethod = "DecodeVLD1DupInstruction";
1077 let AsmMatchConverter = "cvtVLDwbFixed";
1078 }
1079 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1080 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1081 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1082 "vld1", Dt, "$Vd, $Rn, $Rm",
1083 "$Rn.addr = $wb", []> {
1084 let Inst{4} = Rn{4};
1085 let DecoderMethod = "DecodeVLD1DupInstruction";
1086 let AsmMatchConverter = "cvtVLDwbRegister";
1087 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001088}
Jim Grosbach096334e2011-11-30 19:35:44 +00001089multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1090 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1091 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1092 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1093 "vld1", Dt, "$Vd, $Rn!",
1094 "$Rn.addr = $wb", []> {
1095 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1096 let Inst{4} = Rn{4};
1097 let DecoderMethod = "DecodeVLD1DupInstruction";
1098 let AsmMatchConverter = "cvtVLDwbFixed";
1099 }
1100 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1101 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1102 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1103 "vld1", Dt, "$Vd, $Rn, $Rm",
1104 "$Rn.addr = $wb", []> {
1105 let Inst{4} = Rn{4};
1106 let DecoderMethod = "DecodeVLD1DupInstruction";
1107 let AsmMatchConverter = "cvtVLDwbRegister";
1108 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001109}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001110
Jim Grosbach096334e2011-11-30 19:35:44 +00001111defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1112defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1113defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001114
Jim Grosbach096334e2011-11-30 19:35:44 +00001115defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1116defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1117defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001118
Jim Grosbach096334e2011-11-30 19:35:44 +00001119def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1120def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1121def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1122def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1123def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1124def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001125
Bob Wilsonb07c1712009-10-07 21:53:04 +00001126// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001127class VLD2DUP<bits<4> op7_4, string Dt>
1128 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001129 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001130 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1131 let Rm = 0b1111;
1132 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001133 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001134}
1135
1136def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1137def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1138def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1139
1140def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1141def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1142def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1143
1144// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001145def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1146def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1147def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001148
1149// ...with address register writeback:
1150class VLD2DUPWB<bits<4> op7_4, string Dt>
1151 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001152 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001153 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1154 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001155 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001156}
1157
1158def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1159def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1160def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1161
Bob Wilson173fb142010-11-30 00:00:38 +00001162def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1163def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1164def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001165
1166def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1167def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1168def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1169
Bob Wilsonb07c1712009-10-07 21:53:04 +00001170// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001171class VLD3DUP<bits<4> op7_4, string Dt>
1172 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001173 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001174 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1175 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001176 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001177 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001178}
1179
1180def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1181def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1182def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1183
1184def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1185def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1186def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1187
1188// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001189def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1190def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1191def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001192
1193// ...with address register writeback:
1194class VLD3DUPWB<bits<4> op7_4, string Dt>
1195 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001196 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001197 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1198 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001199 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001200 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001201}
1202
1203def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1204def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1205def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1206
Bob Wilson173fb142010-11-30 00:00:38 +00001207def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1208def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1209def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001210
1211def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1212def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1213def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1214
Bob Wilsonb07c1712009-10-07 21:53:04 +00001215// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001216class VLD4DUP<bits<4> op7_4, string Dt>
1217 : NLdSt<1, 0b10, 0b1111, op7_4,
1218 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001219 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001220 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1221 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001222 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001223 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001224}
1225
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001226def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1227def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1228def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001229
1230def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1231def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1232def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1233
1234// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001235def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1236def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1237def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001238
1239// ...with address register writeback:
1240class VLD4DUPWB<bits<4> op7_4, string Dt>
1241 : NLdSt<1, 0b10, 0b1111, op7_4,
1242 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001243 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001244 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001245 "$Rn.addr = $wb", []> {
1246 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001247 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001248}
1249
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001250def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1251def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1252def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1253
1254def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1255def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1256def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001257
1258def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1259def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1260def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1261
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001262} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001263
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001264let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001265
Bob Wilson709d5922010-08-25 23:27:42 +00001266// Classes for VST* pseudo-instructions with multi-register operands.
1267// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001268class VSTQPseudo<InstrItinClass itin>
1269 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1270class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001271 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001272 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001273 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001274class VSTQWBfixedPseudo<InstrItinClass itin>
1275 : PseudoNLdSt<(outs GPR:$wb),
1276 (ins addrmode6:$addr, QPR:$src), itin,
1277 "$addr.addr = $wb">;
1278class VSTQWBregisterPseudo<InstrItinClass itin>
1279 : PseudoNLdSt<(outs GPR:$wb),
1280 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1281 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001282class VSTQQPseudo<InstrItinClass itin>
1283 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1284class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001285 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001286 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001287 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001288class VSTQQQQPseudo<InstrItinClass itin>
1289 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001290class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001291 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001292 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001293 "$addr.addr = $wb">;
1294
Bob Wilson11d98992010-03-23 06:20:33 +00001295// VST1 : Vector Store (multiple single elements)
1296class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001297 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1298 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001299 let Rm = 0b1111;
1300 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001302}
Bob Wilson11d98992010-03-23 06:20:33 +00001303class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001304 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1305 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001306 let Rm = 0b1111;
1307 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001308 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001309}
Bob Wilson11d98992010-03-23 06:20:33 +00001310
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001311def VST1d8 : VST1D<{0,0,0,?}, "8">;
1312def VST1d16 : VST1D<{0,1,0,?}, "16">;
1313def VST1d32 : VST1D<{1,0,0,?}, "32">;
1314def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001315
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001316def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1317def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1318def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1319def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001320
Evan Cheng60ff8792010-10-11 22:03:18 +00001321def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1322def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1323def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1324def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001325
Bob Wilson25eb5012010-03-20 20:54:36 +00001326// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001327multiclass VST1DWB<bits<4> op7_4, string Dt> {
1328 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1329 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1330 "vst1", Dt, "$Vd, $Rn!",
1331 "$Rn.addr = $wb", []> {
1332 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1333 let Inst{4} = Rn{4};
1334 let DecoderMethod = "DecodeVSTInstruction";
1335 let AsmMatchConverter = "cvtVSTwbFixed";
1336 }
1337 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1338 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1339 IIC_VLD1u,
1340 "vst1", Dt, "$Vd, $Rn, $Rm",
1341 "$Rn.addr = $wb", []> {
1342 let Inst{4} = Rn{4};
1343 let DecoderMethod = "DecodeVSTInstruction";
1344 let AsmMatchConverter = "cvtVSTwbRegister";
1345 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001346}
Jim Grosbach4334e032011-10-31 21:50:31 +00001347multiclass VST1QWB<bits<4> op7_4, string Dt> {
1348 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1349 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1350 "vst1", Dt, "$Vd, $Rn!",
1351 "$Rn.addr = $wb", []> {
1352 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1353 let Inst{5-4} = Rn{5-4};
1354 let DecoderMethod = "DecodeVSTInstruction";
1355 let AsmMatchConverter = "cvtVSTwbFixed";
1356 }
1357 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1358 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1359 IIC_VLD1x2u,
1360 "vst1", Dt, "$Vd, $Rn, $Rm",
1361 "$Rn.addr = $wb", []> {
1362 let Inst{5-4} = Rn{5-4};
1363 let DecoderMethod = "DecodeVSTInstruction";
1364 let AsmMatchConverter = "cvtVSTwbRegister";
1365 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001366}
Bob Wilson25eb5012010-03-20 20:54:36 +00001367
Jim Grosbach4334e032011-10-31 21:50:31 +00001368defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1369defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1370defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1371defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001372
Jim Grosbach4334e032011-10-31 21:50:31 +00001373defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1374defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1375defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1376defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001377
Jim Grosbach4334e032011-10-31 21:50:31 +00001378def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1379def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1380def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1381def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1382def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1383def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1384def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1385def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001386
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001387// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001388class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001389 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001390 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1391 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001392 let Rm = 0b1111;
1393 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001394 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001395}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001396multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1397 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1398 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1399 "vst1", Dt, "$Vd, $Rn!",
1400 "$Rn.addr = $wb", []> {
1401 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1402 let Inst{5-4} = Rn{5-4};
1403 let DecoderMethod = "DecodeVSTInstruction";
1404 let AsmMatchConverter = "cvtVSTwbFixed";
1405 }
1406 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1407 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1408 IIC_VLD1x3u,
1409 "vst1", Dt, "$Vd, $Rn, $Rm",
1410 "$Rn.addr = $wb", []> {
1411 let Inst{5-4} = Rn{5-4};
1412 let DecoderMethod = "DecodeVSTInstruction";
1413 let AsmMatchConverter = "cvtVSTwbRegister";
1414 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001415}
Bob Wilson052ba452010-03-22 18:22:06 +00001416
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001417def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1418def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1419def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1420def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001421
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001422defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1423defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1424defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1425defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001426
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001427def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1428def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1429def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001430
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001431// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001432class VST1D4<bits<4> op7_4, string Dt>
1433 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001434 (ins addrmode6:$Rn, VecListFourD:$Vd),
1435 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001436 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001437 let Rm = 0b1111;
1438 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001439 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001440}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001441multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1442 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1443 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1444 "vst1", Dt, "$Vd, $Rn!",
1445 "$Rn.addr = $wb", []> {
1446 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1447 let Inst{5-4} = Rn{5-4};
1448 let DecoderMethod = "DecodeVSTInstruction";
1449 let AsmMatchConverter = "cvtVSTwbFixed";
1450 }
1451 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1452 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1453 IIC_VLD1x4u,
1454 "vst1", Dt, "$Vd, $Rn, $Rm",
1455 "$Rn.addr = $wb", []> {
1456 let Inst{5-4} = Rn{5-4};
1457 let DecoderMethod = "DecodeVSTInstruction";
1458 let AsmMatchConverter = "cvtVSTwbRegister";
1459 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001460}
Bob Wilson25eb5012010-03-20 20:54:36 +00001461
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001462def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1463def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1464def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1465def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001466
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001467defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1468defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1469defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1470defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001471
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001472def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1473def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1474def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001475
Bob Wilsonb36ec862009-08-06 18:47:44 +00001476// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001477class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1478 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001479 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1480 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1481 let Rm = 0b1111;
1482 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001483 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001484}
Bob Wilson95808322010-03-18 20:18:39 +00001485class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001486 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001487 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1488 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001489 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001490 let Rm = 0b1111;
1491 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001492 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001493}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001494
Owen Andersond2f37942010-11-02 21:16:58 +00001495def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1496def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1497def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001498
Owen Andersond2f37942010-11-02 21:16:58 +00001499def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1500def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1501def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001502
Evan Cheng60ff8792010-10-11 22:03:18 +00001503def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1504def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1505def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001506
Evan Cheng60ff8792010-10-11 22:03:18 +00001507def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1508def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1509def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001510
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001511// ...with address register writeback:
1512class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1513 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001514 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1515 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1516 "$Rn.addr = $wb", []> {
1517 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001518 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001519}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001520class VST2QWB<bits<4> op7_4, string Dt>
1521 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001522 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001523 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001524 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1525 "$Rn.addr = $wb", []> {
1526 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001527 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001528}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001529
Owen Andersond2f37942010-11-02 21:16:58 +00001530def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1531def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1532def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001533
Owen Andersond2f37942010-11-02 21:16:58 +00001534def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1535def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1536def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001537
Evan Cheng60ff8792010-10-11 22:03:18 +00001538def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1539def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1540def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001541
Evan Cheng60ff8792010-10-11 22:03:18 +00001542def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1543def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1544def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001545
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001546// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001547def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1548def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1549def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1550def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1551def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1552def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001553
Bob Wilsonb36ec862009-08-06 18:47:44 +00001554// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001555class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1556 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001557 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1558 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1559 let Rm = 0b1111;
1560 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001561 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001562}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001563
Owen Andersona1a45fd2010-11-02 21:47:03 +00001564def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1565def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1566def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001567
Evan Cheng60ff8792010-10-11 22:03:18 +00001568def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1569def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1570def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001571
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001572// ...with address register writeback:
1573class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1574 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001575 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001576 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001577 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1578 "$Rn.addr = $wb", []> {
1579 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001580 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001581}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001582
Owen Andersona1a45fd2010-11-02 21:47:03 +00001583def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1584def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1585def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001586
Evan Cheng60ff8792010-10-11 22:03:18 +00001587def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1588def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1589def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001590
Bob Wilson7de68142011-02-07 17:43:15 +00001591// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001592def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1593def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1594def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1595def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1596def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1597def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001598
Evan Cheng60ff8792010-10-11 22:03:18 +00001599def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1600def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1601def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001602
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001603// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001604def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1605def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1606def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1607
Evan Cheng60ff8792010-10-11 22:03:18 +00001608def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1609def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1610def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001611
Bob Wilsonb36ec862009-08-06 18:47:44 +00001612// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001613class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1614 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001615 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1616 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001617 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 let Rm = 0b1111;
1619 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001620 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001621}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001622
Owen Andersona1a45fd2010-11-02 21:47:03 +00001623def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1624def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1625def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001626
Evan Cheng60ff8792010-10-11 22:03:18 +00001627def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1628def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1629def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001630
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001631// ...with address register writeback:
1632class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1633 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001634 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001635 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001636 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1637 "$Rn.addr = $wb", []> {
1638 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001639 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001640}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001641
Owen Andersona1a45fd2010-11-02 21:47:03 +00001642def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1643def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1644def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001645
Evan Cheng60ff8792010-10-11 22:03:18 +00001646def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1647def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1648def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001649
Bob Wilson7de68142011-02-07 17:43:15 +00001650// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001651def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1652def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1653def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1654def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1655def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1656def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001657
Evan Cheng60ff8792010-10-11 22:03:18 +00001658def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1659def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1660def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001661
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001662// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001663def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1664def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1665def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1666
Evan Cheng60ff8792010-10-11 22:03:18 +00001667def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1668def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1669def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001670
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001671} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1672
Bob Wilson8466fa12010-09-13 23:01:35 +00001673// Classes for VST*LN pseudo-instructions with multi-register operands.
1674// These are expanded to real instructions after register allocation.
1675class VSTQLNPseudo<InstrItinClass itin>
1676 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1677 itin, "">;
1678class VSTQLNWBPseudo<InstrItinClass itin>
1679 : PseudoNLdSt<(outs GPR:$wb),
1680 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1681 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1682class VSTQQLNPseudo<InstrItinClass itin>
1683 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1684 itin, "">;
1685class VSTQQLNWBPseudo<InstrItinClass itin>
1686 : PseudoNLdSt<(outs GPR:$wb),
1687 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1688 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1689class VSTQQQQLNPseudo<InstrItinClass itin>
1690 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1691 itin, "">;
1692class VSTQQQQLNWBPseudo<InstrItinClass itin>
1693 : PseudoNLdSt<(outs GPR:$wb),
1694 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1695 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1696
Bob Wilsonb07c1712009-10-07 21:53:04 +00001697// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001698class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1699 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001700 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001701 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001702 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1703 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001704 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001705 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001706}
Mon P Wang183c6272011-05-09 17:47:27 +00001707class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1708 PatFrag StoreOp, SDNode ExtractOp>
1709 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1710 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1711 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001712 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001713 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001714 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001715}
Bob Wilsond168cef2010-11-03 16:24:53 +00001716class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1717 : VSTQLNPseudo<IIC_VST1ln> {
1718 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1719 addrmode6:$addr)];
1720}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001721
Bob Wilsond168cef2010-11-03 16:24:53 +00001722def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1723 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001724 let Inst{7-5} = lane{2-0};
1725}
Bob Wilsond168cef2010-11-03 16:24:53 +00001726def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1727 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001728 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001729 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001730}
Mon P Wang183c6272011-05-09 17:47:27 +00001731
1732def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001733 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001734 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001735}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001736
Bob Wilsond168cef2010-11-03 16:24:53 +00001737def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1738def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1739def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001740
Bob Wilson746fa172010-12-10 22:13:32 +00001741def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1742 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1743def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1744 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1745
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001746// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001747class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1748 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001749 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001750 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001751 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001752 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001753 "$Rn.addr = $wb",
1754 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001755 addrmode6:$Rn, am6offset:$Rm))]> {
1756 let DecoderMethod = "DecodeVST1LN";
1757}
Bob Wilsonda525062011-02-25 06:42:42 +00001758class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1759 : VSTQLNWBPseudo<IIC_VST1lnu> {
1760 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1761 addrmode6:$addr, am6offset:$offset))];
1762}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001763
Bob Wilsonda525062011-02-25 06:42:42 +00001764def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1765 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001766 let Inst{7-5} = lane{2-0};
1767}
Bob Wilsonda525062011-02-25 06:42:42 +00001768def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1769 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001770 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001771 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001772}
Bob Wilsonda525062011-02-25 06:42:42 +00001773def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1774 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001775 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001776 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001777}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001778
Bob Wilsonda525062011-02-25 06:42:42 +00001779def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1780def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1781def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1782
1783let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001784
Bob Wilson8a3198b2009-09-01 18:51:56 +00001785// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001786class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001787 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001788 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1789 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001790 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001791 let Rm = 0b1111;
1792 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001793 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001794}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001795
Owen Andersonb20594f2010-11-02 22:18:18 +00001796def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1797 let Inst{7-5} = lane{2-0};
1798}
1799def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1800 let Inst{7-6} = lane{1-0};
1801}
1802def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1803 let Inst{7} = lane{0};
1804}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001805
Evan Cheng60ff8792010-10-11 22:03:18 +00001806def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1807def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1808def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001809
Bob Wilson41315282010-03-20 20:39:53 +00001810// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001811def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1812 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001813 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001814}
1815def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1816 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001817 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001818}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001819
Evan Cheng60ff8792010-10-11 22:03:18 +00001820def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1821def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001822
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001823// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001824class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001825 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001826 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001827 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001828 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001829 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001830 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001831 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001832}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001833
Owen Andersonb20594f2010-11-02 22:18:18 +00001834def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1835 let Inst{7-5} = lane{2-0};
1836}
1837def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1838 let Inst{7-6} = lane{1-0};
1839}
1840def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1841 let Inst{7} = lane{0};
1842}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001843
Evan Cheng60ff8792010-10-11 22:03:18 +00001844def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1845def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1846def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001847
Owen Andersonb20594f2010-11-02 22:18:18 +00001848def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1849 let Inst{7-6} = lane{1-0};
1850}
1851def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1852 let Inst{7} = lane{0};
1853}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001854
Evan Cheng60ff8792010-10-11 22:03:18 +00001855def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1856def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001857
Bob Wilson8a3198b2009-09-01 18:51:56 +00001858// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001859class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001860 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001861 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001862 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001863 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1864 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001865 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001866}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001867
Owen Andersonb20594f2010-11-02 22:18:18 +00001868def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1869 let Inst{7-5} = lane{2-0};
1870}
1871def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1872 let Inst{7-6} = lane{1-0};
1873}
1874def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1875 let Inst{7} = lane{0};
1876}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001877
Evan Cheng60ff8792010-10-11 22:03:18 +00001878def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1879def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1880def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001881
Bob Wilson41315282010-03-20 20:39:53 +00001882// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001883def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1884 let Inst{7-6} = lane{1-0};
1885}
1886def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1887 let Inst{7} = lane{0};
1888}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001889
Evan Cheng60ff8792010-10-11 22:03:18 +00001890def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1891def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001892
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001893// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001894class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001895 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001896 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001897 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001898 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001899 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001900 "$Rn.addr = $wb", []> {
1901 let DecoderMethod = "DecodeVST3LN";
1902}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001903
Owen Andersonb20594f2010-11-02 22:18:18 +00001904def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1905 let Inst{7-5} = lane{2-0};
1906}
1907def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1908 let Inst{7-6} = lane{1-0};
1909}
1910def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1911 let Inst{7} = lane{0};
1912}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001913
Evan Cheng60ff8792010-10-11 22:03:18 +00001914def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1915def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1916def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001917
Owen Andersonb20594f2010-11-02 22:18:18 +00001918def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1919 let Inst{7-6} = lane{1-0};
1920}
1921def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1922 let Inst{7} = lane{0};
1923}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001924
Evan Cheng60ff8792010-10-11 22:03:18 +00001925def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1926def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001927
Bob Wilson8a3198b2009-09-01 18:51:56 +00001928// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001929class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001930 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001931 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001932 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001933 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001934 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001935 let Rm = 0b1111;
1936 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001937 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001938}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001939
Owen Andersonb20594f2010-11-02 22:18:18 +00001940def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1941 let Inst{7-5} = lane{2-0};
1942}
1943def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1944 let Inst{7-6} = lane{1-0};
1945}
1946def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1947 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001948 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001949}
Bob Wilson56311392009-10-09 00:01:36 +00001950
Evan Cheng60ff8792010-10-11 22:03:18 +00001951def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1952def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1953def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001954
Bob Wilson41315282010-03-20 20:39:53 +00001955// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001956def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1957 let Inst{7-6} = lane{1-0};
1958}
1959def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1960 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001961 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001962}
Bob Wilson56311392009-10-09 00:01:36 +00001963
Evan Cheng60ff8792010-10-11 22:03:18 +00001964def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1965def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001966
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001967// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001968class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001969 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001970 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001971 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001972 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001973 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1974 "$Rn.addr = $wb", []> {
1975 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001976 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001977}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001978
Owen Andersonb20594f2010-11-02 22:18:18 +00001979def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1980 let Inst{7-5} = lane{2-0};
1981}
1982def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1983 let Inst{7-6} = lane{1-0};
1984}
1985def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1986 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001987 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001988}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001989
Evan Cheng60ff8792010-10-11 22:03:18 +00001990def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1991def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1992def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001993
Owen Andersonb20594f2010-11-02 22:18:18 +00001994def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1995 let Inst{7-6} = lane{1-0};
1996}
1997def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1998 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001999 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002000}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002001
Evan Cheng60ff8792010-10-11 22:03:18 +00002002def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2003def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002004
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002005} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002006
Bob Wilson205a5ca2009-07-08 18:11:30 +00002007
Bob Wilson5bafff32009-06-22 23:27:02 +00002008//===----------------------------------------------------------------------===//
2009// NEON pattern fragments
2010//===----------------------------------------------------------------------===//
2011
2012// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002013def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002014 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2015 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002016}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002017def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002018 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2019 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002020}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002021def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002022 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2023 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002024}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002025def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002026 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2027 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002028}]>;
2029
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002030// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002031def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002032 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2033 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002034}]>;
2035
Bob Wilson5bafff32009-06-22 23:27:02 +00002036// Translate lane numbers from Q registers to D subregs.
2037def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002039}]>;
2040def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002042}]>;
2043def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002045}]>;
2046
2047//===----------------------------------------------------------------------===//
2048// Instruction Classes
2049//===----------------------------------------------------------------------===//
2050
Bob Wilson4711d5c2010-12-13 23:02:37 +00002051// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002052class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002053 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2054 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002055 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2056 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2057 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002058class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002059 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2060 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002061 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2062 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2063 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002064
Bob Wilson69bfbd62010-02-17 22:42:54 +00002065// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002066class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002067 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002068 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002069 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002070 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2071 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2072 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002073class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002074 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002075 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002076 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002077 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2078 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2079 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002080
Bob Wilson973a0742010-08-30 20:02:30 +00002081// Narrow 2-register operations.
2082class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2083 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2084 InstrItinClass itin, string OpcodeStr, string Dt,
2085 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002086 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2087 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2088 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002089
Bob Wilson5bafff32009-06-22 23:27:02 +00002090// Narrow 2-register intrinsics.
2091class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2092 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002094 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002095 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2096 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2097 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002098
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002099// Long 2-register operations (currently only used for VMOVL).
2100class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2101 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2102 InstrItinClass itin, string OpcodeStr, string Dt,
2103 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002104 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2105 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2106 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002107
Bob Wilson04063562010-12-15 22:14:12 +00002108// Long 2-register intrinsics.
2109class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2110 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2111 InstrItinClass itin, string OpcodeStr, string Dt,
2112 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2113 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2114 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2115 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2116
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002117// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002118class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002119 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002120 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002121 OpcodeStr, Dt, "$Vd, $Vm",
2122 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002123class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002124 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002125 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2126 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2127 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002128
Bob Wilson4711d5c2010-12-13 23:02:37 +00002129// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002130class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002131 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002132 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002133 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002134 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2135 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2136 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002137 let isCommutable = Commutable;
2138}
2139// Same as N3VD but no data type.
2140class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2141 InstrItinClass itin, string OpcodeStr,
2142 ValueType ResTy, ValueType OpTy,
2143 SDNode OpNode, bit Commutable>
2144 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002145 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2146 OpcodeStr, "$Vd, $Vn, $Vm", "",
2147 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 let isCommutable = Commutable;
2149}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002150
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002151class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002152 InstrItinClass itin, string OpcodeStr, string Dt,
2153 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002154 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002155 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2156 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002157 [(set (Ty DPR:$Vd),
2158 (Ty (ShOp (Ty DPR:$Vn),
2159 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002160 let isCommutable = 0;
2161}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002162class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002163 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002164 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002165 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2166 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002167 [(set (Ty DPR:$Vd),
2168 (Ty (ShOp (Ty DPR:$Vn),
2169 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002170 let isCommutable = 0;
2171}
2172
Bob Wilson5bafff32009-06-22 23:27:02 +00002173class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002174 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002175 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002176 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002177 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2178 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2179 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002180 let isCommutable = Commutable;
2181}
2182class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2183 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002184 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002185 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002186 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2187 OpcodeStr, "$Vd, $Vn, $Vm", "",
2188 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 let isCommutable = Commutable;
2190}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002191class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002193 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002194 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002195 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2196 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002197 [(set (ResTy QPR:$Vd),
2198 (ResTy (ShOp (ResTy QPR:$Vn),
2199 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002200 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002201 let isCommutable = 0;
2202}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002203class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002204 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002205 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002206 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2207 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002208 [(set (ResTy QPR:$Vd),
2209 (ResTy (ShOp (ResTy QPR:$Vn),
2210 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002211 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002212 let isCommutable = 0;
2213}
Bob Wilson5bafff32009-06-22 23:27:02 +00002214
2215// Basic 3-register intrinsics, both double- and quad-register.
2216class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002217 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002218 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002219 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002220 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2221 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2222 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002223 let isCommutable = Commutable;
2224}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002225class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002226 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002227 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002228 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2229 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002230 [(set (Ty DPR:$Vd),
2231 (Ty (IntOp (Ty DPR:$Vn),
2232 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002233 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002234 let isCommutable = 0;
2235}
David Goodwin658ea602009-09-25 18:38:29 +00002236class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002237 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002238 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002239 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2240 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002241 [(set (Ty DPR:$Vd),
2242 (Ty (IntOp (Ty DPR:$Vn),
2243 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002244 let isCommutable = 0;
2245}
Owen Anderson3557d002010-10-26 20:56:57 +00002246class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2247 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002248 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002249 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2250 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2251 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2252 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002253 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002254}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002255
Bob Wilson5bafff32009-06-22 23:27:02 +00002256class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002257 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002258 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002259 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002260 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2261 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2262 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002263 let isCommutable = Commutable;
2264}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002265class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 string OpcodeStr, string Dt,
2267 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002268 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002269 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2270 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002271 [(set (ResTy QPR:$Vd),
2272 (ResTy (IntOp (ResTy QPR:$Vn),
2273 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002274 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002275 let isCommutable = 0;
2276}
David Goodwin658ea602009-09-25 18:38:29 +00002277class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002278 string OpcodeStr, string Dt,
2279 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002280 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002281 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2282 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002283 [(set (ResTy QPR:$Vd),
2284 (ResTy (IntOp (ResTy QPR:$Vn),
2285 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002286 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002287 let isCommutable = 0;
2288}
Owen Anderson3557d002010-10-26 20:56:57 +00002289class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2290 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002291 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002292 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2293 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2294 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2295 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002296 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002297}
Bob Wilson5bafff32009-06-22 23:27:02 +00002298
Bob Wilson4711d5c2010-12-13 23:02:37 +00002299// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002300class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002301 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002302 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002303 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002304 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2305 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2306 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2307 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2308
David Goodwin658ea602009-09-25 18:38:29 +00002309class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002311 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002312 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002313 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002314 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002315 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002316 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002317 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002318 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002319 (Ty (MulOp DPR:$Vn,
2320 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002321 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002322class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 string OpcodeStr, string Dt,
2324 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002325 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002326 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002327 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002328 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002329 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002330 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002331 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002332 (Ty (MulOp DPR:$Vn,
2333 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002334 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002335
Bob Wilson5bafff32009-06-22 23:27:02 +00002336class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002337 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002338 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002339 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002340 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2341 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2342 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2343 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002344class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002345 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002346 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002347 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002348 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002349 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002350 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002351 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002353 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002354 (ResTy (MulOp QPR:$Vn,
2355 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002356 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002357class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002358 string OpcodeStr, string Dt,
2359 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002360 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002361 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002362 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002363 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002364 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002365 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002366 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002367 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002368 (ResTy (MulOp QPR:$Vn,
2369 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002370 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002371
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002372// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2373class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2374 InstrItinClass itin, string OpcodeStr, string Dt,
2375 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2376 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002377 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2378 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2379 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2380 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002381class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2382 InstrItinClass itin, string OpcodeStr, string Dt,
2383 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2384 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002385 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2386 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2387 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2388 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002389
Bob Wilson5bafff32009-06-22 23:27:02 +00002390// Neon 3-argument intrinsics, both double- and quad-register.
2391// The destination register is also used as the first source operand register.
2392class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002393 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002394 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002395 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002396 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2397 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2398 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2399 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002400class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002402 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002403 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002404 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2405 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2406 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2407 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002408
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002409// Long Multiply-Add/Sub operations.
2410class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2411 InstrItinClass itin, string OpcodeStr, string Dt,
2412 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2413 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002414 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2415 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2416 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2417 (TyQ (MulOp (TyD DPR:$Vn),
2418 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002419class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2420 InstrItinClass itin, string OpcodeStr, string Dt,
2421 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002422 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002423 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002424 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002425 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002426 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002427 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002428 (TyQ (MulOp (TyD DPR:$Vn),
2429 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002430 imm:$lane))))))]>;
2431class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2432 InstrItinClass itin, string OpcodeStr, string Dt,
2433 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002434 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002435 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002436 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002437 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002438 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002439 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002440 (TyQ (MulOp (TyD DPR:$Vn),
2441 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002442 imm:$lane))))))]>;
2443
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002444// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2445class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2446 InstrItinClass itin, string OpcodeStr, string Dt,
2447 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2448 SDNode OpNode>
2449 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002450 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2451 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2452 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2453 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2454 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002455
Bob Wilson5bafff32009-06-22 23:27:02 +00002456// Neon Long 3-argument intrinsic. The destination register is
2457// a quad-register and is also used as the first source operand register.
2458class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002460 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002461 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002462 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2463 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2464 [(set QPR:$Vd,
2465 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002466class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 string OpcodeStr, string Dt,
2468 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002469 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002470 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002471 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002472 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002473 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002474 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002475 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002476 (OpTy DPR:$Vn),
2477 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002478 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002479class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2480 InstrItinClass itin, string OpcodeStr, string Dt,
2481 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002482 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002483 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002484 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002485 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002486 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002487 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002488 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002489 (OpTy DPR:$Vn),
2490 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002491 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002492
Bob Wilson5bafff32009-06-22 23:27:02 +00002493// Narrowing 3-register intrinsics.
2494class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 Intrinsic IntOp, bit Commutable>
2497 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002498 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2499 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2500 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 let isCommutable = Commutable;
2502}
2503
Bob Wilson04d6c282010-08-29 05:57:34 +00002504// Long 3-register operations.
2505class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2506 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002507 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2508 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002509 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2510 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2511 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002512 let isCommutable = Commutable;
2513}
2514class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2515 InstrItinClass itin, string OpcodeStr, string Dt,
2516 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002517 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002518 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2519 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002520 [(set QPR:$Vd,
2521 (TyQ (OpNode (TyD DPR:$Vn),
2522 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002523class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2524 InstrItinClass itin, string OpcodeStr, string Dt,
2525 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002526 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002527 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2528 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002529 [(set QPR:$Vd,
2530 (TyQ (OpNode (TyD DPR:$Vn),
2531 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002532
2533// Long 3-register operations with explicitly extended operands.
2534class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2535 InstrItinClass itin, string OpcodeStr, string Dt,
2536 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2537 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002538 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002539 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2540 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2541 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2542 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002543 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002544}
2545
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002546// Long 3-register intrinsics with explicit extend (VABDL).
2547class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2548 InstrItinClass itin, string OpcodeStr, string Dt,
2549 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2550 bit Commutable>
2551 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002552 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2553 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2554 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2555 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002556 let isCommutable = Commutable;
2557}
2558
Bob Wilson5bafff32009-06-22 23:27:02 +00002559// Long 3-register intrinsics.
2560class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002561 InstrItinClass itin, string OpcodeStr, string Dt,
2562 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002563 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002564 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2565 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2566 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002567 let isCommutable = Commutable;
2568}
David Goodwin658ea602009-09-25 18:38:29 +00002569class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 string OpcodeStr, string Dt,
2571 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002572 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002573 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2574 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002575 [(set (ResTy QPR:$Vd),
2576 (ResTy (IntOp (OpTy DPR:$Vn),
2577 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002578 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002579class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2580 InstrItinClass itin, string OpcodeStr, string Dt,
2581 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002582 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002583 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2584 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002585 [(set (ResTy QPR:$Vd),
2586 (ResTy (IntOp (OpTy DPR:$Vn),
2587 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002588 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002589
Bob Wilson04d6c282010-08-29 05:57:34 +00002590// Wide 3-register operations.
2591class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2592 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2593 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002594 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002595 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2596 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2597 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2598 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002599 let isCommutable = Commutable;
2600}
2601
2602// Pairwise long 2-register intrinsics, both double- and quad-register.
2603class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002604 bits<2> op17_16, bits<5> op11_7, bit op4,
2605 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002606 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002607 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2608 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2609 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002610class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002611 bits<2> op17_16, bits<5> op11_7, bit op4,
2612 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002613 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002614 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2615 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2616 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002617
2618// Pairwise long 2-register accumulate intrinsics,
2619// both double- and quad-register.
2620// The destination register is also used as the first source operand register.
2621class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002622 bits<2> op17_16, bits<5> op11_7, bit op4,
2623 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002624 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2625 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002626 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2627 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2628 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002629class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002630 bits<2> op17_16, bits<5> op11_7, bit op4,
2631 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002632 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2633 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002634 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2635 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2636 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002637
2638// Shift by immediate,
2639// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002640class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002641 Format f, InstrItinClass itin, Operand ImmTy,
2642 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002643 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002644 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002645 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2646 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002647class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002648 Format f, InstrItinClass itin, Operand ImmTy,
2649 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002650 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002651 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002652 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2653 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002654
Johnny Chen6c8648b2010-03-17 23:26:50 +00002655// Long shift by immediate.
2656class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2657 string OpcodeStr, string Dt,
2658 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2659 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002660 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2661 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2662 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002663 (i32 imm:$SIMM))))]>;
2664
Bob Wilson5bafff32009-06-22 23:27:02 +00002665// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002666class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002667 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002668 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002669 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002670 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002671 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2672 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002673 (i32 imm:$SIMM))))]>;
2674
2675// Shift right by immediate and accumulate,
2676// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002677class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002678 Operand ImmTy, string OpcodeStr, string Dt,
2679 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002680 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002681 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002682 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2683 [(set DPR:$Vd, (Ty (add DPR:$src1,
2684 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002685class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002686 Operand ImmTy, string OpcodeStr, string Dt,
2687 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002688 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002689 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002690 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2691 [(set QPR:$Vd, (Ty (add QPR:$src1,
2692 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002693
2694// Shift by immediate and insert,
2695// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002696class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002697 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2698 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002699 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002700 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002701 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2702 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002703class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002704 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2705 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002706 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002707 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002708 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2709 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002710
2711// Convert, with fractional bits immediate,
2712// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002713class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002716 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002717 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2718 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2719 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002720class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002722 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002723 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002724 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2725 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2726 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002727
2728//===----------------------------------------------------------------------===//
2729// Multiclasses
2730//===----------------------------------------------------------------------===//
2731
Bob Wilson916ac5b2009-10-03 04:44:16 +00002732// Abbreviations used in multiclass suffixes:
2733// Q = quarter int (8 bit) elements
2734// H = half int (16 bit) elements
2735// S = single int (32 bit) elements
2736// D = double int (64 bit) elements
2737
Bob Wilson094dd802010-12-18 00:42:58 +00002738// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002739
Bob Wilson094dd802010-12-18 00:42:58 +00002740// Neon 2-register comparisons.
2741// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002742multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2743 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002744 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002745 // 64-bit vector types.
2746 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002747 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002748 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002749 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002750 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002751 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002752 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002753 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002754 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002755 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002756 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002757 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002758 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002759 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002760 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002761 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002762 let Inst{10} = 1; // overwrite F = 1
2763 }
2764
2765 // 128-bit vector types.
2766 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002767 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002768 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002769 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002770 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002771 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002772 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002773 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002774 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002775 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002776 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002777 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002778 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002779 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002780 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002781 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002782 let Inst{10} = 1; // overwrite F = 1
2783 }
2784}
2785
Bob Wilson094dd802010-12-18 00:42:58 +00002786
2787// Neon 2-register vector intrinsics,
2788// element sizes of 8, 16 and 32 bits:
2789multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2790 bits<5> op11_7, bit op4,
2791 InstrItinClass itinD, InstrItinClass itinQ,
2792 string OpcodeStr, string Dt, Intrinsic IntOp> {
2793 // 64-bit vector types.
2794 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2795 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2796 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2797 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2798 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2799 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2800
2801 // 128-bit vector types.
2802 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2803 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2804 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2805 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2806 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2807 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2808}
2809
2810
2811// Neon Narrowing 2-register vector operations,
2812// source operand element sizes of 16, 32 and 64 bits:
2813multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2814 bits<5> op11_7, bit op6, bit op4,
2815 InstrItinClass itin, string OpcodeStr, string Dt,
2816 SDNode OpNode> {
2817 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2818 itin, OpcodeStr, !strconcat(Dt, "16"),
2819 v8i8, v8i16, OpNode>;
2820 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2821 itin, OpcodeStr, !strconcat(Dt, "32"),
2822 v4i16, v4i32, OpNode>;
2823 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2824 itin, OpcodeStr, !strconcat(Dt, "64"),
2825 v2i32, v2i64, OpNode>;
2826}
2827
2828// Neon Narrowing 2-register vector intrinsics,
2829// source operand element sizes of 16, 32 and 64 bits:
2830multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2831 bits<5> op11_7, bit op6, bit op4,
2832 InstrItinClass itin, string OpcodeStr, string Dt,
2833 Intrinsic IntOp> {
2834 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2835 itin, OpcodeStr, !strconcat(Dt, "16"),
2836 v8i8, v8i16, IntOp>;
2837 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2838 itin, OpcodeStr, !strconcat(Dt, "32"),
2839 v4i16, v4i32, IntOp>;
2840 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2841 itin, OpcodeStr, !strconcat(Dt, "64"),
2842 v2i32, v2i64, IntOp>;
2843}
2844
2845
2846// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2847// source operand element sizes of 16, 32 and 64 bits:
2848multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2849 string OpcodeStr, string Dt, SDNode OpNode> {
2850 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2851 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2852 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2853 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2854 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2855 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2856}
2857
2858
Bob Wilson5bafff32009-06-22 23:27:02 +00002859// Neon 3-register vector operations.
2860
2861// First with only element sizes of 8, 16 and 32 bits:
2862multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002863 InstrItinClass itinD16, InstrItinClass itinD32,
2864 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002865 string OpcodeStr, string Dt,
2866 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002867 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002868 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002869 OpcodeStr, !strconcat(Dt, "8"),
2870 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002871 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002872 OpcodeStr, !strconcat(Dt, "16"),
2873 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002874 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002875 OpcodeStr, !strconcat(Dt, "32"),
2876 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002877
2878 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002879 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002880 OpcodeStr, !strconcat(Dt, "8"),
2881 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002882 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002883 OpcodeStr, !strconcat(Dt, "16"),
2884 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002885 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002886 OpcodeStr, !strconcat(Dt, "32"),
2887 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002888}
2889
Evan Chengf81bf152009-11-23 21:57:23 +00002890multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2891 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2892 v4i16, ShOp>;
2893 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002894 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002895 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002896 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002897 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002898 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002899}
2900
Bob Wilson5bafff32009-06-22 23:27:02 +00002901// ....then also with element size 64 bits:
2902multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002903 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 string OpcodeStr, string Dt,
2905 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002906 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002908 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002909 OpcodeStr, !strconcat(Dt, "64"),
2910 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002911 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 OpcodeStr, !strconcat(Dt, "64"),
2913 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002914}
2915
2916
Bob Wilson5bafff32009-06-22 23:27:02 +00002917// Neon 3-register vector intrinsics.
2918
2919// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002920multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002921 InstrItinClass itinD16, InstrItinClass itinD32,
2922 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002923 string OpcodeStr, string Dt,
2924 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002925 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002926 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002929 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002931 v2i32, v2i32, IntOp, Commutable>;
2932
2933 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002934 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002935 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002936 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002937 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002938 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002939 v4i32, v4i32, IntOp, Commutable>;
2940}
Owen Anderson3557d002010-10-26 20:56:57 +00002941multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2942 InstrItinClass itinD16, InstrItinClass itinD32,
2943 InstrItinClass itinQ16, InstrItinClass itinQ32,
2944 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002945 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002946 // 64-bit vector types.
2947 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2948 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002949 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002950 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2951 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002952 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002953
2954 // 128-bit vector types.
2955 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2956 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002957 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002958 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2959 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002960 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002961}
Bob Wilson5bafff32009-06-22 23:27:02 +00002962
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002963multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002964 InstrItinClass itinD16, InstrItinClass itinD32,
2965 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002966 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002967 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002968 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002969 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002970 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002971 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002972 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002973 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002974 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002975}
2976
Bob Wilson5bafff32009-06-22 23:27:02 +00002977// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002978multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002979 InstrItinClass itinD16, InstrItinClass itinD32,
2980 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 string OpcodeStr, string Dt,
2982 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002983 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002985 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002986 OpcodeStr, !strconcat(Dt, "8"),
2987 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002988 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002989 OpcodeStr, !strconcat(Dt, "8"),
2990 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002991}
Owen Anderson3557d002010-10-26 20:56:57 +00002992multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2993 InstrItinClass itinD16, InstrItinClass itinD32,
2994 InstrItinClass itinQ16, InstrItinClass itinQ32,
2995 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002996 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002997 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002998 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002999 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3000 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003001 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003002 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3003 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003004 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003005}
3006
Bob Wilson5bafff32009-06-22 23:27:02 +00003007
3008// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003009multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003010 InstrItinClass itinD16, InstrItinClass itinD32,
3011 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003012 string OpcodeStr, string Dt,
3013 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003014 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003015 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003016 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003017 OpcodeStr, !strconcat(Dt, "64"),
3018 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003019 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003020 OpcodeStr, !strconcat(Dt, "64"),
3021 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022}
Owen Anderson3557d002010-10-26 20:56:57 +00003023multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3024 InstrItinClass itinD16, InstrItinClass itinD32,
3025 InstrItinClass itinQ16, InstrItinClass itinQ32,
3026 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003027 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003028 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003029 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003030 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3031 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003032 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003033 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3034 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003035 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003036}
Bob Wilson5bafff32009-06-22 23:27:02 +00003037
Bob Wilson5bafff32009-06-22 23:27:02 +00003038// Neon Narrowing 3-register vector intrinsics,
3039// source operand element sizes of 16, 32 and 64 bits:
3040multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003041 string OpcodeStr, string Dt,
3042 Intrinsic IntOp, bit Commutable = 0> {
3043 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3044 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003045 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003046 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3047 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003048 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003049 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3050 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003051 v2i32, v2i64, IntOp, Commutable>;
3052}
3053
3054
Bob Wilson04d6c282010-08-29 05:57:34 +00003055// Neon Long 3-register vector operations.
3056
3057multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3058 InstrItinClass itin16, InstrItinClass itin32,
3059 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003060 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003061 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3062 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003063 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003064 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003065 OpcodeStr, !strconcat(Dt, "16"),
3066 v4i32, v4i16, OpNode, Commutable>;
3067 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3068 OpcodeStr, !strconcat(Dt, "32"),
3069 v2i64, v2i32, OpNode, Commutable>;
3070}
3071
3072multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3073 InstrItinClass itin, string OpcodeStr, string Dt,
3074 SDNode OpNode> {
3075 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3076 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3077 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3078 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3079}
3080
3081multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3082 InstrItinClass itin16, InstrItinClass itin32,
3083 string OpcodeStr, string Dt,
3084 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3085 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3086 OpcodeStr, !strconcat(Dt, "8"),
3087 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003088 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003089 OpcodeStr, !strconcat(Dt, "16"),
3090 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3091 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3092 OpcodeStr, !strconcat(Dt, "32"),
3093 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003094}
3095
Bob Wilson5bafff32009-06-22 23:27:02 +00003096// Neon Long 3-register vector intrinsics.
3097
3098// First with only element sizes of 16 and 32 bits:
3099multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003100 InstrItinClass itin16, InstrItinClass itin32,
3101 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003102 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003103 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003104 OpcodeStr, !strconcat(Dt, "16"),
3105 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003106 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 OpcodeStr, !strconcat(Dt, "32"),
3108 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003109}
3110
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003111multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 InstrItinClass itin, string OpcodeStr, string Dt,
3113 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003114 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003115 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003116 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003118}
3119
Bob Wilson5bafff32009-06-22 23:27:02 +00003120// ....then also with element size of 8 bits:
3121multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003122 InstrItinClass itin16, InstrItinClass itin32,
3123 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003124 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003125 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003127 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003128 OpcodeStr, !strconcat(Dt, "8"),
3129 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003130}
3131
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003132// ....with explicit extend (VABDL).
3133multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3134 InstrItinClass itin, string OpcodeStr, string Dt,
3135 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3136 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3137 OpcodeStr, !strconcat(Dt, "8"),
3138 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003139 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003140 OpcodeStr, !strconcat(Dt, "16"),
3141 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3142 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3143 OpcodeStr, !strconcat(Dt, "32"),
3144 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3145}
3146
Bob Wilson5bafff32009-06-22 23:27:02 +00003147
3148// Neon Wide 3-register vector intrinsics,
3149// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003150multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3151 string OpcodeStr, string Dt,
3152 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3153 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3154 OpcodeStr, !strconcat(Dt, "8"),
3155 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3156 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3157 OpcodeStr, !strconcat(Dt, "16"),
3158 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3159 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3160 OpcodeStr, !strconcat(Dt, "32"),
3161 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003162}
3163
3164
3165// Neon Multiply-Op vector operations,
3166// element sizes of 8, 16 and 32 bits:
3167multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003168 InstrItinClass itinD16, InstrItinClass itinD32,
3169 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003170 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003171 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003172 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003174 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003175 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003176 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003177 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003178
3179 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003180 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003182 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003183 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003184 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003186}
3187
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003188multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003189 InstrItinClass itinD16, InstrItinClass itinD32,
3190 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003192 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003194 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003196 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003197 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3198 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003199 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003200 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3201 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003202}
Bob Wilson5bafff32009-06-22 23:27:02 +00003203
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003204// Neon Intrinsic-Op vector operations,
3205// element sizes of 8, 16 and 32 bits:
3206multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3207 InstrItinClass itinD, InstrItinClass itinQ,
3208 string OpcodeStr, string Dt, Intrinsic IntOp,
3209 SDNode OpNode> {
3210 // 64-bit vector types.
3211 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3212 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3213 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3214 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3215 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3216 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3217
3218 // 128-bit vector types.
3219 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3220 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3221 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3222 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3223 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3224 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3225}
3226
Bob Wilson5bafff32009-06-22 23:27:02 +00003227// Neon 3-argument intrinsics,
3228// element sizes of 8, 16 and 32 bits:
3229multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003230 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003232 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003233 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003234 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003235 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003236 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003237 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003238 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003239
3240 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003241 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003242 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003243 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003244 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003245 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003246 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003247}
3248
3249
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003250// Neon Long Multiply-Op vector operations,
3251// element sizes of 8, 16 and 32 bits:
3252multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3253 InstrItinClass itin16, InstrItinClass itin32,
3254 string OpcodeStr, string Dt, SDNode MulOp,
3255 SDNode OpNode> {
3256 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3257 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3258 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3259 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3260 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3261 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3262}
3263
3264multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3265 string Dt, SDNode MulOp, SDNode OpNode> {
3266 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3267 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3268 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3269 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3270}
3271
3272
Bob Wilson5bafff32009-06-22 23:27:02 +00003273// Neon Long 3-argument intrinsics.
3274
3275// First with only element sizes of 16 and 32 bits:
3276multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003277 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003279 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003280 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003281 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003282 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003283}
3284
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003285multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003286 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003287 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003288 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003289 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003290 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003291}
3292
Bob Wilson5bafff32009-06-22 23:27:02 +00003293// ....then also with element size of 8 bits:
3294multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003295 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003296 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003297 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3298 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003299 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003300}
3301
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003302// ....with explicit extend (VABAL).
3303multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3304 InstrItinClass itin, string OpcodeStr, string Dt,
3305 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3306 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3307 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3308 IntOp, ExtOp, OpNode>;
3309 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3310 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3311 IntOp, ExtOp, OpNode>;
3312 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3313 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3314 IntOp, ExtOp, OpNode>;
3315}
3316
Bob Wilson5bafff32009-06-22 23:27:02 +00003317
Bob Wilson5bafff32009-06-22 23:27:02 +00003318// Neon Pairwise long 2-register intrinsics,
3319// element sizes of 8, 16 and 32 bits:
3320multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3321 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003322 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003323 // 64-bit vector types.
3324 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003326 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003327 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003328 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003329 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003330
3331 // 128-bit vector types.
3332 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003333 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003334 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003336 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003337 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003338}
3339
3340
3341// Neon Pairwise long 2-register accumulate intrinsics,
3342// element sizes of 8, 16 and 32 bits:
3343multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3344 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003345 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003346 // 64-bit vector types.
3347 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003348 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003349 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003350 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003351 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003352 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003353
3354 // 128-bit vector types.
3355 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003356 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003357 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003359 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003360 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003361}
3362
3363
3364// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003365// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003366// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003367multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3368 InstrItinClass itin, string OpcodeStr, string Dt,
3369 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003370 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003371 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003372 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003373 let Inst{21-19} = 0b001; // imm6 = 001xxx
3374 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003375 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003376 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003377 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3378 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003379 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003381 let Inst{21} = 0b1; // imm6 = 1xxxxx
3382 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003383 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003384 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003385 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003386
3387 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003388 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003389 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003390 let Inst{21-19} = 0b001; // imm6 = 001xxx
3391 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003392 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003393 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003394 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3395 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003396 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003397 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003398 let Inst{21} = 0b1; // imm6 = 1xxxxx
3399 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003400 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3401 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3402 // imm6 = xxxxxx
3403}
3404multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3405 InstrItinClass itin, string OpcodeStr, string Dt,
3406 SDNode OpNode> {
3407 // 64-bit vector types.
3408 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3409 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3410 let Inst{21-19} = 0b001; // imm6 = 001xxx
3411 }
3412 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3413 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3414 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3415 }
3416 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3417 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3418 let Inst{21} = 0b1; // imm6 = 1xxxxx
3419 }
3420 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3421 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3422 // imm6 = xxxxxx
3423
3424 // 128-bit vector types.
3425 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3426 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3427 let Inst{21-19} = 0b001; // imm6 = 001xxx
3428 }
3429 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3430 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3431 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3432 }
3433 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3434 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3435 let Inst{21} = 0b1; // imm6 = 1xxxxx
3436 }
3437 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003438 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003439 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003440}
3441
Bob Wilson5bafff32009-06-22 23:27:02 +00003442// Neon Shift-Accumulate vector operations,
3443// element sizes of 8, 16, 32 and 64 bits:
3444multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003445 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003446 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003447 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003449 let Inst{21-19} = 0b001; // imm6 = 001xxx
3450 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003451 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003452 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003453 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3454 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003455 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003456 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003457 let Inst{21} = 0b1; // imm6 = 1xxxxx
3458 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003459 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003460 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003461 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003462
3463 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003464 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003466 let Inst{21-19} = 0b001; // imm6 = 001xxx
3467 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003468 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003469 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003470 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3471 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003472 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003473 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003474 let Inst{21} = 0b1; // imm6 = 1xxxxx
3475 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003476 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003477 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003478 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003479}
3480
Bob Wilson5bafff32009-06-22 23:27:02 +00003481// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003482// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003483// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003484multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3485 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003486 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003487 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3488 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003489 let Inst{21-19} = 0b001; // imm6 = 001xxx
3490 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003491 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3492 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003493 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3494 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003495 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3496 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003497 let Inst{21} = 0b1; // imm6 = 1xxxxx
3498 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003499 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3500 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003501 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003502
3503 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003504 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3505 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003506 let Inst{21-19} = 0b001; // imm6 = 001xxx
3507 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003508 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3509 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003510 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3511 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003512 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3513 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003514 let Inst{21} = 0b1; // imm6 = 1xxxxx
3515 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003516 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3517 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3518 // imm6 = xxxxxx
3519}
3520multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3521 string OpcodeStr> {
3522 // 64-bit vector types.
3523 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3524 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3525 let Inst{21-19} = 0b001; // imm6 = 001xxx
3526 }
3527 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3528 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3529 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3530 }
3531 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3532 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3533 let Inst{21} = 0b1; // imm6 = 1xxxxx
3534 }
3535 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3536 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3537 // imm6 = xxxxxx
3538
3539 // 128-bit vector types.
3540 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3541 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3542 let Inst{21-19} = 0b001; // imm6 = 001xxx
3543 }
3544 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3545 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3546 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3547 }
3548 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3549 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3550 let Inst{21} = 0b1; // imm6 = 1xxxxx
3551 }
3552 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3553 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003554 // imm6 = xxxxxx
3555}
3556
3557// Neon Shift Long operations,
3558// element sizes of 8, 16, 32 bits:
3559multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003560 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003561 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003562 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003563 let Inst{21-19} = 0b001; // imm6 = 001xxx
3564 }
3565 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003566 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003567 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3568 }
3569 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003570 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003571 let Inst{21} = 0b1; // imm6 = 1xxxxx
3572 }
3573}
3574
3575// Neon Shift Narrow operations,
3576// element sizes of 16, 32, 64 bits:
3577multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003578 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003579 SDNode OpNode> {
3580 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003581 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003582 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003583 let Inst{21-19} = 0b001; // imm6 = 001xxx
3584 }
3585 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003586 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003587 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003588 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3589 }
3590 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003591 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003592 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003593 let Inst{21} = 0b1; // imm6 = 1xxxxx
3594 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003595}
3596
3597//===----------------------------------------------------------------------===//
3598// Instruction Definitions.
3599//===----------------------------------------------------------------------===//
3600
3601// Vector Add Operations.
3602
3603// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003604defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003605 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003606def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003607 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003608def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003609 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003610// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003611defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3612 "vaddl", "s", add, sext, 1>;
3613defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3614 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003615// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003616defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3617defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003618// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003619defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3620 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3621 "vhadd", "s", int_arm_neon_vhadds, 1>;
3622defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3623 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3624 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003625// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003626defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3627 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3628 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3629defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3630 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3631 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003633defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3634 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3635 "vqadd", "s", int_arm_neon_vqadds, 1>;
3636defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3637 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3638 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003639// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003640defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3641 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003642// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003643defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3644 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003645
3646// Vector Multiply Operations.
3647
3648// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003649defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003650 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003651def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3652 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3653def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3654 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003655def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003656 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003657def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003658 v4f32, v4f32, fmul, 1>;
3659defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3660def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3661def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3662 v2f32, fmul>;
3663
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003664def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3665 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3666 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3667 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003668 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003669 (SubReg_i16_lane imm:$lane)))>;
3670def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3671 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3672 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3673 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003674 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003675 (SubReg_i32_lane imm:$lane)))>;
3676def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3677 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3678 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3679 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003680 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003681 (SubReg_i32_lane imm:$lane)))>;
3682
Bob Wilson5bafff32009-06-22 23:27:02 +00003683// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003684defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003685 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003686 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003687defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3688 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003689 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003690def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003691 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3692 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003693 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3694 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003695 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003696 (SubReg_i16_lane imm:$lane)))>;
3697def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003698 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3699 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003700 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3701 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003702 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003703 (SubReg_i32_lane imm:$lane)))>;
3704
Bob Wilson5bafff32009-06-22 23:27:02 +00003705// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003706defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3707 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003708 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003709defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3710 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003711 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003712def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003713 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3714 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003715 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3716 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003717 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003718 (SubReg_i16_lane imm:$lane)))>;
3719def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003720 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3721 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003722 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3723 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003724 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003725 (SubReg_i32_lane imm:$lane)))>;
3726
Bob Wilson5bafff32009-06-22 23:27:02 +00003727// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003728defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3729 "vmull", "s", NEONvmulls, 1>;
3730defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3731 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003732def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003733 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003734defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3735defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003736
Bob Wilson5bafff32009-06-22 23:27:02 +00003737// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003738defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3739 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3740defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3741 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003742
3743// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3744
3745// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003746defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003747 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3748def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003749 v2f32, fmul_su, fadd_mlx>,
3750 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003751def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003752 v4f32, fmul_su, fadd_mlx>,
3753 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003754defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003755 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3756def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003757 v2f32, fmul_su, fadd_mlx>,
3758 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003759def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003760 v4f32, v2f32, fmul_su, fadd_mlx>,
3761 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003762
3763def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003764 (mul (v8i16 QPR:$src2),
3765 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3766 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003767 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003768 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003769 (SubReg_i16_lane imm:$lane)))>;
3770
3771def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003772 (mul (v4i32 QPR:$src2),
3773 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3774 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003775 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003776 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003777 (SubReg_i32_lane imm:$lane)))>;
3778
Evan Cheng48575f62010-12-05 22:04:16 +00003779def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3780 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003781 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003782 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3783 (v4f32 QPR:$src2),
3784 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003785 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003786 (SubReg_i32_lane imm:$lane)))>,
3787 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003788
Bob Wilson5bafff32009-06-22 23:27:02 +00003789// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003790defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3791 "vmlal", "s", NEONvmulls, add>;
3792defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3793 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003794
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003795defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3796defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003797
Bob Wilson5bafff32009-06-22 23:27:02 +00003798// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003799defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003800 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003801defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003802
Bob Wilson5bafff32009-06-22 23:27:02 +00003803// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003804defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003805 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3806def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003807 v2f32, fmul_su, fsub_mlx>,
3808 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003809def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003810 v4f32, fmul_su, fsub_mlx>,
3811 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003812defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003813 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3814def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003815 v2f32, fmul_su, fsub_mlx>,
3816 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003817def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003818 v4f32, v2f32, fmul_su, fsub_mlx>,
3819 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003820
3821def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003822 (mul (v8i16 QPR:$src2),
3823 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3824 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003825 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003826 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003827 (SubReg_i16_lane imm:$lane)))>;
3828
3829def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003830 (mul (v4i32 QPR:$src2),
3831 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3832 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003833 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003834 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003835 (SubReg_i32_lane imm:$lane)))>;
3836
Evan Cheng48575f62010-12-05 22:04:16 +00003837def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3838 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003839 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3840 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003841 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003842 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003843 (SubReg_i32_lane imm:$lane)))>,
3844 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003845
Bob Wilson5bafff32009-06-22 23:27:02 +00003846// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003847defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3848 "vmlsl", "s", NEONvmulls, sub>;
3849defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3850 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003851
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003852defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3853defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003854
Bob Wilson5bafff32009-06-22 23:27:02 +00003855// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003856defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003857 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003858defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003859
3860// Vector Subtract Operations.
3861
3862// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003863defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003864 "vsub", "i", sub, 0>;
3865def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003866 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003867def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003868 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003869// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003870defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3871 "vsubl", "s", sub, sext, 0>;
3872defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3873 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003874// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003875defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3876defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003877// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003878defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003879 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003880 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003881defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003882 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003883 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003884// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003885defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003886 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003887 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003888defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003889 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003890 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003892defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3893 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003894// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003895defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3896 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003897
3898// Vector Comparisons.
3899
3900// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003901defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3902 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003903def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003904 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003905def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003906 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003907
Johnny Chen363ac582010-02-23 01:42:58 +00003908defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003909 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003910
Bob Wilson5bafff32009-06-22 23:27:02 +00003911// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003912defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3913 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003914defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003915 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003916def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3917 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003918def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003919 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003920
Johnny Chen363ac582010-02-23 01:42:58 +00003921defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003922 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003923defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003924 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003925
Bob Wilson5bafff32009-06-22 23:27:02 +00003926// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003927defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3928 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3929defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3930 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003931def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003932 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003933def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003934 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003935
Johnny Chen363ac582010-02-23 01:42:58 +00003936defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003937 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003938defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003939 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003940
Bob Wilson5bafff32009-06-22 23:27:02 +00003941// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003942def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3943 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3944def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3945 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003946// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003947def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3948 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3949def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3950 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003951// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003952defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003953 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003954
3955// Vector Bitwise Operations.
3956
Bob Wilsoncba270d2010-07-13 21:16:48 +00003957def vnotd : PatFrag<(ops node:$in),
3958 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3959def vnotq : PatFrag<(ops node:$in),
3960 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003961
3962
Bob Wilson5bafff32009-06-22 23:27:02 +00003963// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003964def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3965 v2i32, v2i32, and, 1>;
3966def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3967 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003968
3969// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003970def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3971 v2i32, v2i32, xor, 1>;
3972def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3973 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003974
3975// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003976def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3977 v2i32, v2i32, or, 1>;
3978def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3979 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003980
Owen Andersond9668172010-11-03 22:44:51 +00003981def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003982 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003983 IIC_VMOVImm,
3984 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3985 [(set DPR:$Vd,
3986 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3987 let Inst{9} = SIMM{9};
3988}
3989
Owen Anderson080c0922010-11-05 19:27:46 +00003990def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003991 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003992 IIC_VMOVImm,
3993 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3994 [(set DPR:$Vd,
3995 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003996 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003997}
3998
3999def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004000 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004001 IIC_VMOVImm,
4002 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4003 [(set QPR:$Vd,
4004 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4005 let Inst{9} = SIMM{9};
4006}
4007
Owen Anderson080c0922010-11-05 19:27:46 +00004008def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004009 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004010 IIC_VMOVImm,
4011 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4012 [(set QPR:$Vd,
4013 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004014 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004015}
4016
4017
Bob Wilson5bafff32009-06-22 23:27:02 +00004018// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004019def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4020 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4021 "vbic", "$Vd, $Vn, $Vm", "",
4022 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4023 (vnotd DPR:$Vm))))]>;
4024def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4025 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4026 "vbic", "$Vd, $Vn, $Vm", "",
4027 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4028 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004029
Owen Anderson080c0922010-11-05 19:27:46 +00004030def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004031 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004032 IIC_VMOVImm,
4033 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4034 [(set DPR:$Vd,
4035 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4036 let Inst{9} = SIMM{9};
4037}
4038
4039def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004040 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004041 IIC_VMOVImm,
4042 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4043 [(set DPR:$Vd,
4044 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4045 let Inst{10-9} = SIMM{10-9};
4046}
4047
4048def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004049 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004050 IIC_VMOVImm,
4051 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4052 [(set QPR:$Vd,
4053 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4054 let Inst{9} = SIMM{9};
4055}
4056
4057def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004058 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004059 IIC_VMOVImm,
4060 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4061 [(set QPR:$Vd,
4062 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4063 let Inst{10-9} = SIMM{10-9};
4064}
4065
Bob Wilson5bafff32009-06-22 23:27:02 +00004066// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004067def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4068 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4069 "vorn", "$Vd, $Vn, $Vm", "",
4070 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4071 (vnotd DPR:$Vm))))]>;
4072def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4073 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4074 "vorn", "$Vd, $Vn, $Vm", "",
4075 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4076 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004077
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004078// VMVN : Vector Bitwise NOT (Immediate)
4079
4080let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004081
Owen Andersonca6945e2010-12-01 00:28:25 +00004082def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004083 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004084 "vmvn", "i16", "$Vd, $SIMM", "",
4085 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004086 let Inst{9} = SIMM{9};
4087}
4088
Owen Andersonca6945e2010-12-01 00:28:25 +00004089def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004090 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004091 "vmvn", "i16", "$Vd, $SIMM", "",
4092 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004093 let Inst{9} = SIMM{9};
4094}
4095
Owen Andersonca6945e2010-12-01 00:28:25 +00004096def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004097 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004098 "vmvn", "i32", "$Vd, $SIMM", "",
4099 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004100 let Inst{11-8} = SIMM{11-8};
4101}
4102
Owen Andersonca6945e2010-12-01 00:28:25 +00004103def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004104 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004105 "vmvn", "i32", "$Vd, $SIMM", "",
4106 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004107 let Inst{11-8} = SIMM{11-8};
4108}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004109}
4110
Bob Wilson5bafff32009-06-22 23:27:02 +00004111// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004112def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004113 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4114 "vmvn", "$Vd, $Vm", "",
4115 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004116def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004117 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4118 "vmvn", "$Vd, $Vm", "",
4119 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004120def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4121def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004122
4123// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004124def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4125 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004126 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004127 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004128 [(set DPR:$Vd,
4129 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004130
4131def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4132 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4133 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4134
Owen Anderson4110b432010-10-25 20:13:13 +00004135def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4136 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004137 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004138 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004139 [(set QPR:$Vd,
4140 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004141
4142def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4143 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4144 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004145
4146// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004147// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004148// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004149def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004150 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004151 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004152 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004153 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004154def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004155 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004156 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004157 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004158 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004159
Bob Wilson5bafff32009-06-22 23:27:02 +00004160// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004161// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004162// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004163def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004164 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004165 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004166 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004167 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004168def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004169 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004170 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004171 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004172 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004173
4174// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004175// for equivalent operations with different register constraints; it just
4176// inserts copies.
4177
4178// Vector Absolute Differences.
4179
4180// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004181defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004182 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004183 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004184defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004185 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004186 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004187def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004188 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004189def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004190 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004191
4192// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004193defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4194 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4195defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4196 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004199defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4200 "vaba", "s", int_arm_neon_vabds, add>;
4201defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4202 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004203
4204// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004205defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4206 "vabal", "s", int_arm_neon_vabds, zext, add>;
4207defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4208 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209
4210// Vector Maximum and Minimum.
4211
4212// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004213defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004214 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004215 "vmax", "s", int_arm_neon_vmaxs, 1>;
4216defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004217 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004218 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004219def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4220 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004221 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004222def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4223 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004224 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4225
4226// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004227defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4228 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4229 "vmin", "s", int_arm_neon_vmins, 1>;
4230defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4231 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4232 "vmin", "u", int_arm_neon_vminu, 1>;
4233def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4234 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004235 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004236def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4237 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004238 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004239
4240// Vector Pairwise Operations.
4241
4242// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004243def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4244 "vpadd", "i8",
4245 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4246def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4247 "vpadd", "i16",
4248 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4249def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4250 "vpadd", "i32",
4251 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004252def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004253 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004254 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004255
4256// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004257defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004258 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004259defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004260 int_arm_neon_vpaddlu>;
4261
4262// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004263defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004264 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004265defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004266 int_arm_neon_vpadalu>;
4267
4268// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004269def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004270 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004271def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004272 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004273def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004274 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004275def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004276 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004277def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004278 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004279def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004280 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004281def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004282 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004283
4284// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004285def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004286 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004287def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004288 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004289def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004290 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004291def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004292 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004293def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004294 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004295def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004296 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004297def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004298 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299
4300// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4301
4302// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004303def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004304 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004305 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004306def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004307 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004308 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004309def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004310 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004311 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004312def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004313 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004314 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004315
4316// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004317def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004318 IIC_VRECSD, "vrecps", "f32",
4319 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004320def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004321 IIC_VRECSQ, "vrecps", "f32",
4322 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004323
4324// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004325def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004326 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004327 v2i32, v2i32, int_arm_neon_vrsqrte>;
4328def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004329 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004330 v4i32, v4i32, int_arm_neon_vrsqrte>;
4331def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004332 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004333 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004334def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004335 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004336 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004337
4338// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004339def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004340 IIC_VRECSD, "vrsqrts", "f32",
4341 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004342def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004343 IIC_VRECSQ, "vrsqrts", "f32",
4344 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004345
4346// Vector Shifts.
4347
4348// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004349defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004350 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004351 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004352defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004353 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004354 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004355
Bob Wilson5bafff32009-06-22 23:27:02 +00004356// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004357defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4358
Bob Wilson5bafff32009-06-22 23:27:02 +00004359// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004360defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4361defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004362
4363// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004364defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4365defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004366
4367// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004368class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004369 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004370 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004371 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4372 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004373 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004374 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004375}
Evan Chengf81bf152009-11-23 21:57:23 +00004376def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004377 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004378def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004379 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004380def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004381 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004382
4383// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004384defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004385 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004386
4387// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004388defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004389 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004390 "vrshl", "s", int_arm_neon_vrshifts>;
4391defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004392 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004393 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004394// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004395defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4396defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004397
4398// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004399defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004400 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004401
4402// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004403defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004404 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004405 "vqshl", "s", int_arm_neon_vqshifts>;
4406defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004407 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004408 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004409// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004410defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4411defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4412
Bob Wilson5bafff32009-06-22 23:27:02 +00004413// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004414defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004415
4416// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004417defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004418 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004419defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004420 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004421
4422// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004423defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004424 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004425
4426// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004427defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004428 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004429 "vqrshl", "s", int_arm_neon_vqrshifts>;
4430defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004431 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004432 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004433
4434// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004435defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004436 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004437defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004438 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004439
4440// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004441defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004442 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004443
4444// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004445defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4446defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004447// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004448defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4449defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004450
4451// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004452defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4453
Bob Wilson5bafff32009-06-22 23:27:02 +00004454// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004455defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004456
4457// Vector Absolute and Saturating Absolute.
4458
4459// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004460defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004461 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004462 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004463def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004464 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004465 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004466def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004467 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004468 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004469
4470// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004471defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004472 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004473 int_arm_neon_vqabs>;
4474
4475// Vector Negate.
4476
Bob Wilsoncba270d2010-07-13 21:16:48 +00004477def vnegd : PatFrag<(ops node:$in),
4478 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4479def vnegq : PatFrag<(ops node:$in),
4480 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004481
Evan Chengf81bf152009-11-23 21:57:23 +00004482class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004483 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4484 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4485 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004486class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004487 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4488 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4489 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004490
Chris Lattner0a00ed92010-03-28 08:39:10 +00004491// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004492def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4493def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4494def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4495def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4496def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4497def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004498
4499// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004500def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004501 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4502 "vneg", "f32", "$Vd, $Vm", "",
4503 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004504def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004505 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4506 "vneg", "f32", "$Vd, $Vm", "",
4507 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004508
Bob Wilsoncba270d2010-07-13 21:16:48 +00004509def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4510def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4511def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4512def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4513def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4514def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004515
4516// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004517defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004518 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004519 int_arm_neon_vqneg>;
4520
4521// Vector Bit Counting Operations.
4522
4523// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004524defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004525 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004526 int_arm_neon_vcls>;
4527// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004528defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004529 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004530 int_arm_neon_vclz>;
4531// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004532def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004533 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004534 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004535def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004536 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004537 v16i8, v16i8, int_arm_neon_vcnt>;
4538
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004539// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004540def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004541 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4542 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004543def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004544 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4545 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004546
Bob Wilson5bafff32009-06-22 23:27:02 +00004547// Vector Move Operations.
4548
4549// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004550def : InstAlias<"vmov${p} $Vd, $Vm",
4551 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4552def : InstAlias<"vmov${p} $Vd, $Vm",
4553 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Jim Grosbach5b2fb202011-11-15 22:54:42 +00004554defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4555 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4556defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4557 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004558
Bob Wilson5bafff32009-06-22 23:27:02 +00004559// VMOV : Vector Move (Immediate)
4560
Evan Cheng47006be2010-05-17 21:54:50 +00004561let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004562def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004563 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004564 "vmov", "i8", "$Vd, $SIMM", "",
4565 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4566def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004567 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004568 "vmov", "i8", "$Vd, $SIMM", "",
4569 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004570
Owen Andersonca6945e2010-12-01 00:28:25 +00004571def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004572 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004573 "vmov", "i16", "$Vd, $SIMM", "",
4574 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004575 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004576}
4577
Owen Andersonca6945e2010-12-01 00:28:25 +00004578def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004579 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004580 "vmov", "i16", "$Vd, $SIMM", "",
4581 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004582 let Inst{9} = SIMM{9};
4583}
Bob Wilson5bafff32009-06-22 23:27:02 +00004584
Owen Andersonca6945e2010-12-01 00:28:25 +00004585def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004586 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004587 "vmov", "i32", "$Vd, $SIMM", "",
4588 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004589 let Inst{11-8} = SIMM{11-8};
4590}
4591
Owen Andersonca6945e2010-12-01 00:28:25 +00004592def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004593 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004594 "vmov", "i32", "$Vd, $SIMM", "",
4595 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004596 let Inst{11-8} = SIMM{11-8};
4597}
Bob Wilson5bafff32009-06-22 23:27:02 +00004598
Owen Andersonca6945e2010-12-01 00:28:25 +00004599def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004600 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004601 "vmov", "i64", "$Vd, $SIMM", "",
4602 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4603def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004604 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004605 "vmov", "i64", "$Vd, $SIMM", "",
4606 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004607
4608def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4609 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4610 "vmov", "f32", "$Vd, $SIMM", "",
4611 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4612def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4613 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4614 "vmov", "f32", "$Vd, $SIMM", "",
4615 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004616} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004617
4618// VMOV : Vector Get Lane (move scalar to ARM core register)
4619
Johnny Chen131c4a52009-11-23 17:48:17 +00004620def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004621 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4622 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004623 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4624 imm:$lane))]> {
4625 let Inst{21} = lane{2};
4626 let Inst{6-5} = lane{1-0};
4627}
Johnny Chen131c4a52009-11-23 17:48:17 +00004628def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004629 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4630 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004631 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4632 imm:$lane))]> {
4633 let Inst{21} = lane{1};
4634 let Inst{6} = lane{0};
4635}
Johnny Chen131c4a52009-11-23 17:48:17 +00004636def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004637 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4638 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004639 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4640 imm:$lane))]> {
4641 let Inst{21} = lane{2};
4642 let Inst{6-5} = lane{1-0};
4643}
Johnny Chen131c4a52009-11-23 17:48:17 +00004644def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004645 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4646 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004647 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4648 imm:$lane))]> {
4649 let Inst{21} = lane{1};
4650 let Inst{6} = lane{0};
4651}
Johnny Chen131c4a52009-11-23 17:48:17 +00004652def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004653 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4654 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004655 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4656 imm:$lane))]> {
4657 let Inst{21} = lane{0};
4658}
Bob Wilson5bafff32009-06-22 23:27:02 +00004659// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4660def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4661 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004662 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004663 (SubReg_i8_lane imm:$lane))>;
4664def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4665 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004666 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004667 (SubReg_i16_lane imm:$lane))>;
4668def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4669 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004670 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004671 (SubReg_i8_lane imm:$lane))>;
4672def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4673 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004674 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004675 (SubReg_i16_lane imm:$lane))>;
4676def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4677 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004678 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004679 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004680def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004681 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004682 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004683def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004684 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004685 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004686//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004687// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004688def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004689 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004690
4691
4692// VMOV : Vector Set Lane (move ARM core register to scalar)
4693
Owen Andersond2fbdb72010-10-27 21:28:09 +00004694let Constraints = "$src1 = $V" in {
4695def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004696 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4697 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004698 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4699 GPR:$R, imm:$lane))]> {
4700 let Inst{21} = lane{2};
4701 let Inst{6-5} = lane{1-0};
4702}
4703def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004704 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4705 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004706 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4707 GPR:$R, imm:$lane))]> {
4708 let Inst{21} = lane{1};
4709 let Inst{6} = lane{0};
4710}
4711def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004712 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4713 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004714 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4715 GPR:$R, imm:$lane))]> {
4716 let Inst{21} = lane{0};
4717}
Bob Wilson5bafff32009-06-22 23:27:02 +00004718}
4719def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004720 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004721 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004722 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004723 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004724 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004725def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004726 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004727 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004728 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004729 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004730 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004731def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004732 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004733 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004734 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004735 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004736 (DSubReg_i32_reg imm:$lane)))>;
4737
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004738def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004739 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4740 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004741def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004742 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4743 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004744
4745//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004746// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004747def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004748 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004749
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004750def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004751 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004752def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004753 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004754def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004755 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004756
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004757def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4758 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4759def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4760 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4761def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4762 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4763
4764def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4765 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4766 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004767 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004768def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4769 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4770 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004771 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004772def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4773 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4774 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004775 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004776
Bob Wilson5bafff32009-06-22 23:27:02 +00004777// VDUP : Vector Duplicate (from ARM core register to all elements)
4778
Evan Chengf81bf152009-11-23 21:57:23 +00004779class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004780 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4781 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4782 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004783class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004784 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4785 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4786 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004787
Evan Chengf81bf152009-11-23 21:57:23 +00004788def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4789def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4790def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4791def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4792def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4793def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004794
Jim Grosbach958108a2011-03-11 20:44:08 +00004795def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4796def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004797
4798// VDUP : Vector Duplicate Lane (from scalar to all elements)
4799
Johnny Chene4614f72010-03-25 17:01:27 +00004800class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004801 ValueType Ty, Operand IdxTy>
4802 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4803 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004804 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004805
Johnny Chene4614f72010-03-25 17:01:27 +00004806class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004807 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4808 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4809 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004810 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004811 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004812
Bob Wilson507df402009-10-21 02:15:46 +00004813// Inst{19-16} is partially specified depending on the element size.
4814
Jim Grosbach460a9052011-10-07 23:56:00 +00004815def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4816 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004817 let Inst{19-17} = lane{2-0};
4818}
Jim Grosbach460a9052011-10-07 23:56:00 +00004819def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4820 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004821 let Inst{19-18} = lane{1-0};
4822}
Jim Grosbach460a9052011-10-07 23:56:00 +00004823def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4824 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004825 let Inst{19} = lane{0};
4826}
Jim Grosbach460a9052011-10-07 23:56:00 +00004827def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4828 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004829 let Inst{19-17} = lane{2-0};
4830}
Jim Grosbach460a9052011-10-07 23:56:00 +00004831def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4832 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004833 let Inst{19-18} = lane{1-0};
4834}
Jim Grosbach460a9052011-10-07 23:56:00 +00004835def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4836 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004837 let Inst{19} = lane{0};
4838}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004839
4840def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4841 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4842
4843def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4844 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004845
Bob Wilson0ce37102009-08-14 05:08:32 +00004846def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4847 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4848 (DSubReg_i8_reg imm:$lane))),
4849 (SubReg_i8_lane imm:$lane)))>;
4850def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4851 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4852 (DSubReg_i16_reg imm:$lane))),
4853 (SubReg_i16_lane imm:$lane)))>;
4854def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4855 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4856 (DSubReg_i32_reg imm:$lane))),
4857 (SubReg_i32_lane imm:$lane)))>;
4858def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004859 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004860 (DSubReg_i32_reg imm:$lane))),
4861 (SubReg_i32_lane imm:$lane)))>;
4862
Jim Grosbach65dc3032010-10-06 21:16:16 +00004863def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004864 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004865def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004866 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004867
Bob Wilson5bafff32009-06-22 23:27:02 +00004868// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004869defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004870 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004871// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004872defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4873 "vqmovn", "s", int_arm_neon_vqmovns>;
4874defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4875 "vqmovn", "u", int_arm_neon_vqmovnu>;
4876defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4877 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004878// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004879defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4880defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004881
4882// Vector Conversions.
4883
Johnny Chen9e088762010-03-17 17:52:21 +00004884// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004885def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4886 v2i32, v2f32, fp_to_sint>;
4887def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4888 v2i32, v2f32, fp_to_uint>;
4889def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4890 v2f32, v2i32, sint_to_fp>;
4891def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4892 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004893
Johnny Chen6c8648b2010-03-17 23:26:50 +00004894def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4895 v4i32, v4f32, fp_to_sint>;
4896def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4897 v4i32, v4f32, fp_to_uint>;
4898def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4899 v4f32, v4i32, sint_to_fp>;
4900def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4901 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004902
4903// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004904let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004905def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004906 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004907def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004908 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004909def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004910 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004911def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004912 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004913}
Bob Wilson5bafff32009-06-22 23:27:02 +00004914
Owen Andersonb589be92011-11-15 19:55:00 +00004915let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004916def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004917 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004918def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004919 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004920def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004921 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004922def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004923 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004924}
Bob Wilson5bafff32009-06-22 23:27:02 +00004925
Bob Wilson04063562010-12-15 22:14:12 +00004926// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4927def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4928 IIC_VUNAQ, "vcvt", "f16.f32",
4929 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4930 Requires<[HasNEON, HasFP16]>;
4931def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4932 IIC_VUNAQ, "vcvt", "f32.f16",
4933 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4934 Requires<[HasNEON, HasFP16]>;
4935
Bob Wilsond8e17572009-08-12 22:31:50 +00004936// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004937
4938// VREV64 : Vector Reverse elements within 64-bit doublewords
4939
Evan Chengf81bf152009-11-23 21:57:23 +00004940class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004941 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4942 (ins DPR:$Vm), IIC_VMOVD,
4943 OpcodeStr, Dt, "$Vd, $Vm", "",
4944 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004945class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004946 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4947 (ins QPR:$Vm), IIC_VMOVQ,
4948 OpcodeStr, Dt, "$Vd, $Vm", "",
4949 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004950
Evan Chengf81bf152009-11-23 21:57:23 +00004951def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4952def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4953def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004954def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004955
Evan Chengf81bf152009-11-23 21:57:23 +00004956def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4957def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4958def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004959def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004960
4961// VREV32 : Vector Reverse elements within 32-bit words
4962
Evan Chengf81bf152009-11-23 21:57:23 +00004963class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004964 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4965 (ins DPR:$Vm), IIC_VMOVD,
4966 OpcodeStr, Dt, "$Vd, $Vm", "",
4967 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004968class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004969 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4970 (ins QPR:$Vm), IIC_VMOVQ,
4971 OpcodeStr, Dt, "$Vd, $Vm", "",
4972 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004973
Evan Chengf81bf152009-11-23 21:57:23 +00004974def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4975def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004976
Evan Chengf81bf152009-11-23 21:57:23 +00004977def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4978def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004979
4980// VREV16 : Vector Reverse elements within 16-bit halfwords
4981
Evan Chengf81bf152009-11-23 21:57:23 +00004982class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004983 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4984 (ins DPR:$Vm), IIC_VMOVD,
4985 OpcodeStr, Dt, "$Vd, $Vm", "",
4986 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004987class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004988 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4989 (ins QPR:$Vm), IIC_VMOVQ,
4990 OpcodeStr, Dt, "$Vd, $Vm", "",
4991 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004992
Evan Chengf81bf152009-11-23 21:57:23 +00004993def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4994def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004995
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004996// Other Vector Shuffles.
4997
Bob Wilson5e8b8332011-01-07 04:59:04 +00004998// Aligned extractions: really just dropping registers
4999
5000class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5001 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5002 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5003
5004def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5005
5006def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5007
5008def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5009
5010def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5011
5012def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5013
5014
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005015// VEXT : Vector Extract
5016
Evan Chengf81bf152009-11-23 21:57:23 +00005017class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005018 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
5019 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
5020 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5021 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
5022 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005023 bits<4> index;
5024 let Inst{11-8} = index{3-0};
5025}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005026
Evan Chengf81bf152009-11-23 21:57:23 +00005027class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005028 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
5029 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
5030 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5031 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
5032 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005033 bits<4> index;
5034 let Inst{11-8} = index{3-0};
5035}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005036
Owen Anderson7a258252010-11-03 18:16:27 +00005037def VEXTd8 : VEXTd<"vext", "8", v8i8> {
5038 let Inst{11-8} = index{3-0};
5039}
5040def VEXTd16 : VEXTd<"vext", "16", v4i16> {
5041 let Inst{11-9} = index{2-0};
5042 let Inst{8} = 0b0;
5043}
5044def VEXTd32 : VEXTd<"vext", "32", v2i32> {
5045 let Inst{11-10} = index{1-0};
5046 let Inst{9-8} = 0b00;
5047}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005048def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5049 (v2f32 DPR:$Vm),
5050 (i32 imm:$index))),
5051 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005052
Owen Anderson7a258252010-11-03 18:16:27 +00005053def VEXTq8 : VEXTq<"vext", "8", v16i8> {
5054 let Inst{11-8} = index{3-0};
5055}
5056def VEXTq16 : VEXTq<"vext", "16", v8i16> {
5057 let Inst{11-9} = index{2-0};
5058 let Inst{8} = 0b0;
5059}
5060def VEXTq32 : VEXTq<"vext", "32", v4i32> {
5061 let Inst{11-10} = index{1-0};
5062 let Inst{9-8} = 0b00;
5063}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005064def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5065 (v4f32 QPR:$Vm),
5066 (i32 imm:$index))),
5067 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005068
Bob Wilson64efd902009-08-08 05:53:00 +00005069// VTRN : Vector Transpose
5070
Evan Chengf81bf152009-11-23 21:57:23 +00005071def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5072def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5073def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005074
Evan Chengf81bf152009-11-23 21:57:23 +00005075def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5076def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5077def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005078
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005079// VUZP : Vector Unzip (Deinterleave)
5080
Evan Chengf81bf152009-11-23 21:57:23 +00005081def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5082def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5083def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005084
Evan Chengf81bf152009-11-23 21:57:23 +00005085def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5086def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5087def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005088
5089// VZIP : Vector Zip (Interleave)
5090
Evan Chengf81bf152009-11-23 21:57:23 +00005091def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5092def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5093def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005094
Evan Chengf81bf152009-11-23 21:57:23 +00005095def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5096def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5097def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005098
Bob Wilson114a2662009-08-12 20:51:55 +00005099// Vector Table Lookup and Table Extension.
5100
5101// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005102let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005103def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005104 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005105 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5106 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5107 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005108let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005109def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005110 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5111 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5112 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005113def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005114 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5115 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5116 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005117def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005118 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5119 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005120 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005121 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005122} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005123
Bob Wilsonbd916c52010-09-13 23:55:10 +00005124def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005125 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005126def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005127 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005128def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005129 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005130
Bob Wilson114a2662009-08-12 20:51:55 +00005131// VTBX : Vector Table Extension
5132def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005133 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005134 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5135 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005136 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005137 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005138let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005139def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005140 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5141 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5142 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005143def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005144 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5145 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005146 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005147 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5148 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005149def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005150 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5151 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5152 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5153 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005154} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005155
Bob Wilsonbd916c52010-09-13 23:55:10 +00005156def VTBX2Pseudo
5157 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005158 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005159def VTBX3Pseudo
5160 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005161 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005162def VTBX4Pseudo
5163 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005164 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005165} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005166
Bob Wilson5bafff32009-06-22 23:27:02 +00005167//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005168// NEON instructions for single-precision FP math
5169//===----------------------------------------------------------------------===//
5170
Bob Wilson0e6d5402010-12-13 23:02:31 +00005171class N2VSPat<SDNode OpNode, NeonI Inst>
5172 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005173 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005174 (v2f32 (COPY_TO_REGCLASS (Inst
5175 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005176 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5177 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005178
5179class N3VSPat<SDNode OpNode, NeonI Inst>
5180 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005181 (EXTRACT_SUBREG
5182 (v2f32 (COPY_TO_REGCLASS (Inst
5183 (INSERT_SUBREG
5184 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5185 SPR:$a, ssub_0),
5186 (INSERT_SUBREG
5187 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5188 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005189
5190class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5191 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005192 (EXTRACT_SUBREG
5193 (v2f32 (COPY_TO_REGCLASS (Inst
5194 (INSERT_SUBREG
5195 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5196 SPR:$acc, ssub_0),
5197 (INSERT_SUBREG
5198 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5199 SPR:$a, ssub_0),
5200 (INSERT_SUBREG
5201 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5202 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005203
Bob Wilson4711d5c2010-12-13 23:02:37 +00005204def : N3VSPat<fadd, VADDfd>;
5205def : N3VSPat<fsub, VSUBfd>;
5206def : N3VSPat<fmul, VMULfd>;
5207def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005208 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005209def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005210 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005211def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005212def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005213def : N3VSPat<NEONfmax, VMAXfd>;
5214def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005215def : N2VSPat<arm_ftosi, VCVTf2sd>;
5216def : N2VSPat<arm_ftoui, VCVTf2ud>;
5217def : N2VSPat<arm_sitof, VCVTs2fd>;
5218def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005219
Evan Cheng1d2426c2009-08-07 19:30:41 +00005220//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005221// Non-Instruction Patterns
5222//===----------------------------------------------------------------------===//
5223
5224// bit_convert
5225def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5226def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5227def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5228def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5229def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5230def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5231def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5232def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5233def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5234def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5235def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5236def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5237def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5238def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5239def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5240def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5241def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5242def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5243def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5244def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5245def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5246def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5247def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5248def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5249def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5250def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5251def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5252def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5253def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5254def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5255
5256def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5257def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5258def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5259def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5260def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5261def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5262def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5263def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5264def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5265def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5266def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5267def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5268def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5269def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5270def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5271def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5272def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5273def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5274def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5275def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5276def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5277def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5278def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5279def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5280def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5281def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5282def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5283def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5284def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5285def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005286
5287
5288//===----------------------------------------------------------------------===//
5289// Assembler aliases
5290//
5291
Jim Grosbach04db7f72011-11-14 23:21:09 +00005292// VAND/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005293defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5294 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5295defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5296 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5297defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5298 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5299defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5300 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5301defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5302 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5303defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5304 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005305
5306// VLD1 requires a size suffix, but also accepts type specific variants.
5307// Load one D register.
5308defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5309 (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5310defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5311 (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5312defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5313 (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5314defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5315 (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005316// with writeback, fixed stride
5317defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5318 (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5319defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5320 (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5321defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5322 (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5323defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5324 (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005325// with writeback, register stride
5326defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5327 (VLD1d8wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5328 rGPR:$Rm, pred:$p)>;
5329defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5330 (VLD1d16wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5331 rGPR:$Rm, pred:$p)>;
5332defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5333 (VLD1d32wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5334 rGPR:$Rm, pred:$p)>;
5335defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5336 (VLD1d64wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5337 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005338
5339// Load two D registers.
5340defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5341 (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5342defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5343 (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5344defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5345 (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5346defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5347 (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005348// with writeback, fixed stride
5349defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5350 (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5351defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5352 (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5353defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5354 (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5355defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5356 (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005357// with writeback, register stride
5358defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5359 (VLD1q8wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5360 rGPR:$Rm, pred:$p)>;
5361defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5362 (VLD1q16wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5363 rGPR:$Rm, pred:$p)>;
5364defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5365 (VLD1q32wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5366 rGPR:$Rm, pred:$p)>;
5367defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5368 (VLD1q64wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5369 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005370
5371// Load three D registers.
5372defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5373 (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5374defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5375 (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5376defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5377 (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5378defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5379 (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005380// with writeback, fixed stride
5381defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5382 (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg,
5383 addrmode6:$Rn, pred:$p)>;
5384defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5385 (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg,
5386 addrmode6:$Rn, pred:$p)>;
5387defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5388 (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg,
5389 addrmode6:$Rn, pred:$p)>;
5390defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5391 (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg,
5392 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005393// with writeback, register stride
5394defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5395 (VLD1d8Twb_register VecListThreeD:$Vd, zero_reg,
5396 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5397defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5398 (VLD1d16Twb_register VecListThreeD:$Vd, zero_reg,
5399 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5400defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5401 (VLD1d32Twb_register VecListThreeD:$Vd, zero_reg,
5402 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5403defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5404 (VLD1d64Twb_register VecListThreeD:$Vd, zero_reg,
5405 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005406
Jim Grosbache052b9a2011-11-14 23:32:59 +00005407
5408// Load four D registers.
5409defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5410 (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5411defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5412 (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5413defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5414 (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5415defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5416 (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005417// with writeback, fixed stride
5418defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5419 (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg,
5420 addrmode6:$Rn, pred:$p)>;
5421defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5422 (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg,
5423 addrmode6:$Rn, pred:$p)>;
5424defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5425 (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg,
5426 addrmode6:$Rn, pred:$p)>;
5427defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5428 (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg,
5429 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005430// with writeback, register stride
5431defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5432 (VLD1d8Qwb_register VecListFourD:$Vd, zero_reg,
5433 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5434defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5435 (VLD1d16Qwb_register VecListFourD:$Vd, zero_reg,
5436 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5437defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5438 (VLD1d32Qwb_register VecListFourD:$Vd, zero_reg,
5439 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5440defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5441 (VLD1d64Qwb_register VecListFourD:$Vd, zero_reg,
5442 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005443
5444// VST1 requires a size suffix, but also accepts type specific variants.
Jim Grosbachbfc94292011-11-15 01:46:57 +00005445// Store one D register.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005446defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5447 (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5448defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5449 (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5450defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5451 (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5452defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5453 (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005454// with writeback, fixed stride
5455defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5456 (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5457defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5458 (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5459defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5460 (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5461defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5462 (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005463// with writeback, register stride
5464defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5465 (VST1d8wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5466 VecListOneD:$Vd, pred:$p)>;
5467defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5468 (VST1d16wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5469 VecListOneD:$Vd, pred:$p)>;
5470defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5471 (VST1d32wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5472 VecListOneD:$Vd, pred:$p)>;
5473defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5474 (VST1d64wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5475 VecListOneD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005476
Jim Grosbachbfc94292011-11-15 01:46:57 +00005477// Store two D registers.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005478defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5479 (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5480defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5481 (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5482defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5483 (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5484defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5485 (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005486// with writeback, fixed stride
5487defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5488 (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5489defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5490 (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5491defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5492 (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5493defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5494 (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005495// with writeback, register stride
5496defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5497 (VST1q8wb_register zero_reg, addrmode6:$Rn,
5498 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5499defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5500 (VST1q16wb_register zero_reg, addrmode6:$Rn,
5501 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5502defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5503 (VST1q32wb_register zero_reg, addrmode6:$Rn,
5504 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5505defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5506 (VST1q64wb_register zero_reg, addrmode6:$Rn,
5507 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005508
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005509// Load three D registers.
Jim Grosbach1ec7bf0c2011-11-29 23:21:31 +00005510defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5511 (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5512defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5513 (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5514defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5515 (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5516defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5517 (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5518defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5519 (VST1d8Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5520defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5521 (VST1d16Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5522defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5523 (VST1d32Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5524defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5525 (VST1d64Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5526defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5527 (VST1d8Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5528 VecListThreeD:$Vd, pred:$p)>;
5529defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5530 (VST1d16Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5531 VecListThreeD:$Vd, pred:$p)>;
5532defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5533 (VST1d32Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5534 VecListThreeD:$Vd, pred:$p)>;
5535defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5536 (VST1d64Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5537 VecListThreeD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005538
5539// Load four D registers.
Jim Grosbach1ec7bf0c2011-11-29 23:21:31 +00005540defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5541 (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5542defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5543 (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5544defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5545 (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5546defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5547 (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5548defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5549 (VST1d8Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5550defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5551 (VST1d16Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5552defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5553 (VST1d32Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5554defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5555 (VST1d64Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5556defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5557 (VST1d8Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5558 VecListFourD:$Vd, pred:$p)>;
5559defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5560 (VST1d16Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5561 VecListFourD:$Vd, pred:$p)>;
5562defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5563 (VST1d32Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5564 VecListFourD:$Vd, pred:$p)>;
5565defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5566 (VST1d64Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5567 VecListFourD:$Vd, pred:$p)>;
Jim Grosbach19885de2011-11-15 20:49:46 +00005568
5569
5570// VTRN instructions data type suffix aliases for more-specific types.
5571defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Dd, $Dm",
5572 (VTRNd8 DPR:$Dd, DPR:$Dm, pred:$p)>;
5573defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5574 (VTRNd16 DPR:$Dd, DPR:$Dm, pred:$p)>;
5575defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5576 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
5577
5578defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Qd, $Qm",
5579 (VTRNq8 QPR:$Qd, QPR:$Qm, pred:$p)>;
5580defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5581 (VTRNq16 QPR:$Qd, QPR:$Qm, pred:$p)>;
5582defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5583 (VTRNq32 QPR:$Qd, QPR:$Qm, pred:$p)>;