blob: 88078246c1f148986d8ec7284cdcdba40df04826 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Craig Topperc9099502012-04-20 06:31:50 +0000377 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
379 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
380 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000383 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
385 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
386 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
389 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
393 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
394 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000395 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Hal Finkel8cc34742012-08-04 14:10:46 +0000397 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000398 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000399 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
400 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000401
Eli Friedman4db5aca2011-08-29 18:23:02 +0000402 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
403 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
404
Duncan Sands03228082008-11-23 15:47:28 +0000405 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000406 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Evan Cheng769951f2012-07-02 22:39:56 +0000408 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000409 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000410 setExceptionPointerRegister(PPC::X3);
411 setExceptionSelectorRegister(PPC::X4);
412 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::R3);
415 setExceptionSelectorRegister(PPC::R4);
416 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000417
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000418 // We have target-specific dag combine patterns for the following nodes:
419 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000420 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000421 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000422 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000424 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000425 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000426 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000427 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
428 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000429 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
430 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000431 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
432 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
433 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
434 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
435 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000436 }
437
Hal Finkelc6129162011-10-17 18:53:03 +0000438 setMinFunctionAlignment(2);
439 if (PPCSubTarget.isDarwin())
440 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000441
Evan Cheng769951f2012-07-02 22:39:56 +0000442 if (isPPC64 && Subtarget->isJITCodeModel())
443 // Temporary workaround for the inability of PPC64 JIT to handle jump
444 // tables.
445 setSupportJumpTables(false);
446
Eli Friedman26689ac2011-08-03 21:06:02 +0000447 setInsertFencesForAtomic(true);
448
Hal Finkel768c65f2011-11-22 16:21:04 +0000449 setSchedulingPreference(Sched::Hybrid);
450
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000451 computeRegisterProperties();
452}
453
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000454/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
455/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000456unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000457 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000458 // Darwin passes everything on 4 byte boundary.
459 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
460 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000461
462 // 16byte and wider vectors are passed on 16byte boundary.
463 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
464 if (VTy->getBitWidth() >= 128)
465 return 16;
466
467 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
468 if (PPCSubTarget.isPPC64())
469 return 8;
470
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000471 return 4;
472}
473
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000474const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
475 switch (Opcode) {
476 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000477 case PPCISD::FSEL: return "PPCISD::FSEL";
478 case PPCISD::FCFID: return "PPCISD::FCFID";
479 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
480 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
481 case PPCISD::STFIWX: return "PPCISD::STFIWX";
482 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
483 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
484 case PPCISD::VPERM: return "PPCISD::VPERM";
485 case PPCISD::Hi: return "PPCISD::Hi";
486 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000487 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000488 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
489 case PPCISD::LOAD: return "PPCISD::LOAD";
490 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000491 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
492 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
493 case PPCISD::SRL: return "PPCISD::SRL";
494 case PPCISD::SRA: return "PPCISD::SRA";
495 case PPCISD::SHL: return "PPCISD::SHL";
496 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
497 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000498 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000499 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000500 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000501 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000502 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000503 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
504 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000505 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
506 case PPCISD::MFCR: return "PPCISD::MFCR";
507 case PPCISD::VCMP: return "PPCISD::VCMP";
508 case PPCISD::VCMPo: return "PPCISD::VCMPo";
509 case PPCISD::LBRX: return "PPCISD::LBRX";
510 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000511 case PPCISD::LARX: return "PPCISD::LARX";
512 case PPCISD::STCX: return "PPCISD::STCX";
513 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
514 case PPCISD::MFFS: return "PPCISD::MFFS";
515 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
516 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
517 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
518 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000519 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000520 }
521}
522
Duncan Sands28b77e92011-09-06 19:07:46 +0000523EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000525}
526
Chris Lattner1a635d62006-04-14 06:01:58 +0000527//===----------------------------------------------------------------------===//
528// Node matching predicates, for use by the tblgen matching code.
529//===----------------------------------------------------------------------===//
530
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000531/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000532static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000533 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000534 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000535 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000536 // Maybe this has already been legalized into the constant pool?
537 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000538 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000539 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000540 }
541 return false;
542}
543
Chris Lattnerddb739e2006-04-06 17:23:16 +0000544/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
545/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000546static bool isConstantOrUndef(int Op, int Val) {
547 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000548}
549
550/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
551/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000552bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000553 if (!isUnary) {
554 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000555 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000556 return false;
557 } else {
558 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
560 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000561 return false;
562 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000563 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000564}
565
566/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
567/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000568bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000569 if (!isUnary) {
570 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000571 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
572 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000573 return false;
574 } else {
575 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
577 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
578 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
579 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000580 return false;
581 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000583}
584
Chris Lattnercaad1632006-04-06 22:02:42 +0000585/// isVMerge - Common function, used to match vmrg* shuffles.
586///
Nate Begeman9008ca62009-04-27 18:41:29 +0000587static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000588 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000591 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
592 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000593
Chris Lattner116cc482006-04-06 21:11:54 +0000594 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
595 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000597 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000599 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000600 return false;
601 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000603}
604
605/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
606/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000607bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000608 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000609 if (!isUnary)
610 return isVMerge(N, UnitSize, 8, 24);
611 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000612}
613
614/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
615/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000616bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000617 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000618 if (!isUnary)
619 return isVMerge(N, UnitSize, 0, 16);
620 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000621}
622
623
Chris Lattnerd0608e12006-04-06 18:26:28 +0000624/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
625/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000626int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 "PPC only supports shuffles by bytes!");
629
630 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000631
Chris Lattnerd0608e12006-04-06 18:26:28 +0000632 // Find the first non-undef value in the shuffle mask.
633 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000635 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Chris Lattnerd0608e12006-04-06 18:26:28 +0000637 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000638
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000640 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000642 if (ShiftAmt < i) return -1;
643 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000644
Chris Lattnerf24380e2006-04-06 22:28:36 +0000645 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000649 return -1;
650 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000652 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000654 return -1;
655 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000656 return ShiftAmt;
657}
Chris Lattneref819f82006-03-20 06:33:01 +0000658
659/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
660/// specifies a splat of a single element that is suitable for input to
661/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000662bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000664 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000665
Chris Lattner88a99ef2006-03-20 06:37:44 +0000666 // This is a splat operation if each element of the permute is the same, and
667 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000669
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 // FIXME: Handle UNDEF elements too!
671 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000672 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000673
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 // Check that the indices are consecutive, in the case of a multi-byte element
675 // splatted with a v16i8 mask.
676 for (unsigned i = 1; i != EltSize; ++i)
677 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000678 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000679
Chris Lattner7ff7e672006-04-04 17:25:31 +0000680 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000682 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000683 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000684 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000685 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000686 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000687}
688
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000689/// isAllNegativeZeroVector - Returns true if all elements of build_vector
690/// are -0.0.
691bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000692 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
693
694 APInt APVal, APUndef;
695 unsigned BitSize;
696 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697
Dale Johannesen1e608812009-11-13 01:45:18 +0000698 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000700 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000701
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000702 return false;
703}
704
Chris Lattneref819f82006-03-20 06:33:01 +0000705/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
706/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000707unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000708 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
709 assert(isSplatShuffleMask(SVOp, EltSize));
710 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000711}
712
Chris Lattnere87192a2006-04-12 17:37:20 +0000713/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000714/// by using a vspltis[bhw] instruction of the specified element size, return
715/// the constant being splatted. The ByteSize field indicates the number of
716/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000717SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
718 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000719
720 // If ByteSize of the splat is bigger than the element size of the
721 // build_vector, then we have a case where we are checking for a splat where
722 // multiple elements of the buildvector are folded together into a single
723 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
724 unsigned EltSize = 16/N->getNumOperands();
725 if (EltSize < ByteSize) {
726 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000727 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Chris Lattner79d9a882006-04-08 07:14:26 +0000730 // See if all of the elements in the buildvector agree across.
731 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
732 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
733 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000734 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000735
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Gabor Greifba36cb52008-08-28 21:40:38 +0000737 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000738 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
739 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000740 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000741 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000742
Chris Lattner79d9a882006-04-08 07:14:26 +0000743 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
744 // either constant or undef values that are identical for each chunk. See
745 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000746
Chris Lattner79d9a882006-04-08 07:14:26 +0000747 // Check to see if all of the leading entries are either 0 or -1. If
748 // neither, then this won't fit into the immediate field.
749 bool LeadingZero = true;
750 bool LeadingOnes = true;
751 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000752 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000753
Chris Lattner79d9a882006-04-08 07:14:26 +0000754 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
755 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
756 }
757 // Finally, check the least significant entry.
758 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000759 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000761 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000762 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 }
765 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000766 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000768 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000769 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000771 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Dan Gohman475871a2008-07-27 21:46:04 +0000773 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000774 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000776 // Check to see if this buildvec has a single non-undef value in its elements.
777 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
778 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000779 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000780 OpVal = N->getOperand(i);
781 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000782 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000783 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000784
Gabor Greifba36cb52008-08-28 21:40:38 +0000785 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000786
Eli Friedman1a8229b2009-05-24 02:03:36 +0000787 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000788 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000789 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000790 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000791 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000793 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000794 }
795
796 // If the splat value is larger than the element value, then we can never do
797 // this splat. The only case that we could fit the replicated bits into our
798 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000799 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000801 // If the element value is larger than the splat value, cut it in half and
802 // check to see if the two halves are equal. Continue doing this until we
803 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
804 while (ValSizeInBytes > ByteSize) {
805 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000807 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000808 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
809 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000810 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000811 }
812
813 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000814 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000815
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000816 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000817 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000818
Chris Lattner140a58f2006-04-08 06:46:53 +0000819 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000820 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000822 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000823}
824
Chris Lattner1a635d62006-04-14 06:01:58 +0000825//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000826// Addressing Mode Selection
827//===----------------------------------------------------------------------===//
828
829/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
830/// or 64-bit immediate, and if the value can be accurately represented as a
831/// sign extension from a 16-bit value. If so, this returns true and the
832/// immediate.
833static bool isIntS16Immediate(SDNode *N, short &Imm) {
834 if (N->getOpcode() != ISD::Constant)
835 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000837 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000839 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000840 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000841 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000842}
Dan Gohman475871a2008-07-27 21:46:04 +0000843static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000844 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000845}
846
847
848/// SelectAddressRegReg - Given the specified addressed, check to see if it
849/// can be represented as an indexed [r+r] operation. Returns false if it
850/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000851bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
852 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000853 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 short imm = 0;
855 if (N.getOpcode() == ISD::ADD) {
856 if (isIntS16Immediate(N.getOperand(1), imm))
857 return false; // r+i
858 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
859 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000861 Base = N.getOperand(0);
862 Index = N.getOperand(1);
863 return true;
864 } else if (N.getOpcode() == ISD::OR) {
865 if (isIntS16Immediate(N.getOperand(1), imm))
866 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000868 // If this is an or of disjoint bitfields, we can codegen this as an add
869 // (for better address arithmetic) if the LHS and RHS of the OR are provably
870 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000871 APInt LHSKnownZero, LHSKnownOne;
872 APInt RHSKnownZero, RHSKnownOne;
873 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000874 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000875
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000876 if (LHSKnownZero.getBoolValue()) {
877 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000878 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879 // If all of the bits are known zero on the LHS or RHS, the add won't
880 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000881 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882 Base = N.getOperand(0);
883 Index = N.getOperand(1);
884 return true;
885 }
886 }
887 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 return false;
890}
891
892/// Returns true if the address N can be represented by a base register plus
893/// a signed 16-bit displacement [r+imm], and if it is not better
894/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000895bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000896 SDValue &Base,
897 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000898 // FIXME dl should come from parent load or store, not from address
899 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900 // If this can be more profitably realized as r+r, fail.
901 if (SelectAddressRegReg(N, Disp, Base, DAG))
902 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000903
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000904 if (N.getOpcode() == ISD::ADD) {
905 short imm = 0;
906 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
909 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
910 } else {
911 Base = N.getOperand(0);
912 }
913 return true; // [r+i]
914 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
915 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000916 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 && "Cannot handle constant offsets yet!");
918 Disp = N.getOperand(1).getOperand(0); // The global address.
919 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000920 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921 Disp.getOpcode() == ISD::TargetConstantPool ||
922 Disp.getOpcode() == ISD::TargetJumpTable);
923 Base = N.getOperand(0);
924 return true; // [&g+r]
925 }
926 } else if (N.getOpcode() == ISD::OR) {
927 short imm = 0;
928 if (isIntS16Immediate(N.getOperand(1), imm)) {
929 // If this is an or of disjoint bitfields, we can codegen this as an add
930 // (for better address arithmetic) if the LHS and RHS of the OR are
931 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000932 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000933 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000934
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000935 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936 // If all of the bits are known zero on the LHS or RHS, the add won't
937 // carry.
938 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940 return true;
941 }
942 }
943 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
944 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000946 // If this address fits entirely in a 16-bit sext immediate field, codegen
947 // this as "d, 0"
948 short Imm;
949 if (isIntS16Immediate(CN, Imm)) {
950 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000951 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
952 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953 return true;
954 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000955
956 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000958 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
959 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000960
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
965 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000966 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 return true;
968 }
969 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000970
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 Disp = DAG.getTargetConstant(0, getPointerTy());
972 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
973 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
974 else
975 Base = N;
976 return true; // [r+0]
977}
978
979/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
980/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000981bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
982 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000983 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 // Check to see if we can easily represent this as an [r+r] address. This
985 // will fail if it thinks that the address is more profitably represented as
986 // reg+imm, e.g. where imm = 0.
987 if (SelectAddressRegReg(N, Base, Index, DAG))
988 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000989
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 // If the operand is an addition, always emit this as [r+r], since this is
991 // better (for code size, and execution, as the memop does the add for free)
992 // than emitting an explicit add.
993 if (N.getOpcode() == ISD::ADD) {
994 Base = N.getOperand(0);
995 Index = N.getOperand(1);
996 return true;
997 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000998
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001000 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1001 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 Index = N;
1003 return true;
1004}
1005
1006/// SelectAddressRegImmShift - Returns true if the address N can be
1007/// represented by a base register plus a signed 14-bit displacement
1008/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001009bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1010 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001011 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001012 // FIXME dl should come from the parent load or store, not the address
1013 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 // If this can be more profitably realized as r+r, fail.
1015 if (SelectAddressRegReg(N, Disp, Base, DAG))
1016 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001017
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001018 if (N.getOpcode() == ISD::ADD) {
1019 short imm = 0;
1020 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001021 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1023 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1024 } else {
1025 Base = N.getOperand(0);
1026 }
1027 return true; // [r+i]
1028 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1029 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001030 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 && "Cannot handle constant offsets yet!");
1032 Disp = N.getOperand(1).getOperand(0); // The global address.
1033 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1034 Disp.getOpcode() == ISD::TargetConstantPool ||
1035 Disp.getOpcode() == ISD::TargetJumpTable);
1036 Base = N.getOperand(0);
1037 return true; // [&g+r]
1038 }
1039 } else if (N.getOpcode() == ISD::OR) {
1040 short imm = 0;
1041 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1042 // If this is an or of disjoint bitfields, we can codegen this as an add
1043 // (for better address arithmetic) if the LHS and RHS of the OR are
1044 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001045 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001046 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001047 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001048 // If all of the bits are known zero on the LHS or RHS, the add won't
1049 // carry.
1050 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 return true;
1053 }
1054 }
1055 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001056 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001057 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001058 // If this address fits entirely in a 14-bit sext immediate field, codegen
1059 // this as "d, 0"
1060 short Imm;
1061 if (isIntS16Immediate(CN, Imm)) {
1062 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001063 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1064 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001065 return true;
1066 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001068 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001070 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1071 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001072
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001073 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1075 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1076 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001077 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001078 return true;
1079 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001080 }
1081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001083 Disp = DAG.getTargetConstant(0, getPointerTy());
1084 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1085 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1086 else
1087 Base = N;
1088 return true; // [r+0]
1089}
1090
1091
1092/// getPreIndexedAddressParts - returns true by value, base pointer and
1093/// offset pointer and addressing mode by reference if the node's address
1094/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001095bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1096 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001097 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001098 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001099 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001100
Dan Gohman475871a2008-07-27 21:46:04 +00001101 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001102 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001103 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1104 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001105 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001107 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001108 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001109 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001110 } else
1111 return false;
1112
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001113 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001114 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001115 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001116
Hal Finkelac81cc32012-06-19 02:34:32 +00001117 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001118 AM = ISD::PRE_INC;
1119 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Chris Lattner0851b4f2006-11-15 19:55:13 +00001122 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001124 // reg + imm
1125 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1126 return false;
1127 } else {
1128 // reg + imm * 4.
1129 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1130 return false;
1131 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001132
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001133 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001134 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1135 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001136 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001137 LD->getExtensionType() == ISD::SEXTLOAD &&
1138 isa<ConstantSDNode>(Offset))
1139 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001140 }
1141
Chris Lattner4eab7142006-11-10 02:08:47 +00001142 AM = ISD::PRE_INC;
1143 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001144}
1145
1146//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001147// LowerOperation implementation
1148//===----------------------------------------------------------------------===//
1149
Chris Lattner1e61e692010-11-15 02:46:57 +00001150/// GetLabelAccessInfo - Return true if we should reference labels using a
1151/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1152static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001153 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1154 HiOpFlags = PPCII::MO_HA16;
1155 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001156
Chris Lattner1e61e692010-11-15 02:46:57 +00001157 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1158 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001159 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001160 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001161 if (isPIC) {
1162 HiOpFlags |= PPCII::MO_PIC_FLAG;
1163 LoOpFlags |= PPCII::MO_PIC_FLAG;
1164 }
1165
1166 // If this is a reference to a global value that requires a non-lazy-ptr, make
1167 // sure that instruction lowering adds it.
1168 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1169 HiOpFlags |= PPCII::MO_NLP_FLAG;
1170 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001171
Chris Lattner6d2ff122010-11-15 03:13:19 +00001172 if (GV->hasHiddenVisibility()) {
1173 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1174 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1175 }
1176 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001177
Chris Lattner1e61e692010-11-15 02:46:57 +00001178 return isPIC;
1179}
1180
1181static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1182 SelectionDAG &DAG) {
1183 EVT PtrVT = HiPart.getValueType();
1184 SDValue Zero = DAG.getConstant(0, PtrVT);
1185 DebugLoc DL = HiPart.getDebugLoc();
1186
1187 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1188 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001189
Chris Lattner1e61e692010-11-15 02:46:57 +00001190 // With PIC, the first instruction is actually "GR+hi(&G)".
1191 if (isPIC)
1192 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1193 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194
Chris Lattner1e61e692010-11-15 02:46:57 +00001195 // Generate non-pic code that has direct accesses to the constant pool.
1196 // The address of the global is just (hi(&g)+lo(&g)).
1197 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1198}
1199
Scott Michelfdc40a02009-02-17 22:15:04 +00001200SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001201 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001202 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001203 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001204 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001205
Roman Divacky9fb8b492012-08-24 16:26:02 +00001206 // 64-bit SVR4 ABI code is always position-independent.
1207 // The actual address of the GlobalValue is stored in the TOC.
1208 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1209 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1210 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1211 DAG.getRegister(PPC::X2, MVT::i64));
1212 }
1213
Chris Lattner1e61e692010-11-15 02:46:57 +00001214 unsigned MOHiFlag, MOLoFlag;
1215 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1216 SDValue CPIHi =
1217 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1218 SDValue CPILo =
1219 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1220 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001221}
1222
Dan Gohmand858e902010-04-17 15:26:15 +00001223SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001224 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001225 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001226
Roman Divacky9fb8b492012-08-24 16:26:02 +00001227 // 64-bit SVR4 ABI code is always position-independent.
1228 // The actual address of the GlobalValue is stored in the TOC.
1229 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1230 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1231 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1232 DAG.getRegister(PPC::X2, MVT::i64));
1233 }
1234
Chris Lattner1e61e692010-11-15 02:46:57 +00001235 unsigned MOHiFlag, MOLoFlag;
1236 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1237 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1238 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1239 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001240}
1241
Dan Gohmand858e902010-04-17 15:26:15 +00001242SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1243 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001244 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001245
Dan Gohman46510a72010-04-15 01:51:59 +00001246 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001247
Chris Lattner1e61e692010-11-15 02:46:57 +00001248 unsigned MOHiFlag, MOLoFlag;
1249 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1250 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1251 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1252 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1253}
1254
Roman Divackyfd42ed62012-06-04 17:36:38 +00001255SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1256 SelectionDAG &DAG) const {
1257
1258 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1259 DebugLoc dl = GA->getDebugLoc();
1260 const GlobalValue *GV = GA->getGlobal();
1261 EVT PtrVT = getPointerTy();
1262 bool is64bit = PPCSubTarget.isPPC64();
1263
1264 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1265
1266 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1267 PPCII::MO_TPREL16_HA);
1268 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1269 PPCII::MO_TPREL16_LO);
1270
1271 if (model != TLSModel::LocalExec)
1272 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001273 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1274 is64bit ? MVT::i64 : MVT::i32);
1275 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001276 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1277}
1278
Chris Lattner1e61e692010-11-15 02:46:57 +00001279SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1280 SelectionDAG &DAG) const {
1281 EVT PtrVT = Op.getValueType();
1282 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1283 DebugLoc DL = GSDN->getDebugLoc();
1284 const GlobalValue *GV = GSDN->getGlobal();
1285
Chris Lattner1e61e692010-11-15 02:46:57 +00001286 // 64-bit SVR4 ABI code is always position-independent.
1287 // The actual address of the GlobalValue is stored in the TOC.
1288 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1289 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1290 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1291 DAG.getRegister(PPC::X2, MVT::i64));
1292 }
1293
Chris Lattner6d2ff122010-11-15 03:13:19 +00001294 unsigned MOHiFlag, MOLoFlag;
1295 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001296
Chris Lattner6d2ff122010-11-15 03:13:19 +00001297 SDValue GAHi =
1298 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1299 SDValue GALo =
1300 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001301
Chris Lattner6d2ff122010-11-15 03:13:19 +00001302 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001303
Chris Lattner6d2ff122010-11-15 03:13:19 +00001304 // If the global reference is actually to a non-lazy-pointer, we have to do an
1305 // extra load to get the address of the global.
1306 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1307 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001308 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001309 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001310}
1311
Dan Gohmand858e902010-04-17 15:26:15 +00001312SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001313 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001314 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Chris Lattner1a635d62006-04-14 06:01:58 +00001316 // If we're comparing for equality to zero, expose the fact that this is
1317 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1318 // fold the new nodes.
1319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1320 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001321 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001322 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 if (VT.bitsLT(MVT::i32)) {
1324 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001325 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001326 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001327 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001328 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1329 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 DAG.getConstant(Log2b, MVT::i32));
1331 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001332 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001333 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001334 // optimized. FIXME: revisit this when we can custom lower all setcc
1335 // optimizations.
1336 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001337 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001339
Chris Lattner1a635d62006-04-14 06:01:58 +00001340 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001341 // by xor'ing the rhs with the lhs, which is faster than setting a
1342 // condition register, reading it back out, and masking the correct bit. The
1343 // normal approach here uses sub to do this instead of xor. Using xor exposes
1344 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001345 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001346 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001347 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001348 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001349 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001350 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001351 }
Dan Gohman475871a2008-07-27 21:46:04 +00001352 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001353}
1354
Dan Gohman475871a2008-07-27 21:46:04 +00001355SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001356 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001357 SDNode *Node = Op.getNode();
1358 EVT VT = Node->getValueType(0);
1359 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1360 SDValue InChain = Node->getOperand(0);
1361 SDValue VAListPtr = Node->getOperand(1);
1362 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1363 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Roman Divackybdb226e2011-06-28 15:30:42 +00001365 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1366
1367 // gpr_index
1368 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1369 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1370 false, false, 0);
1371 InChain = GprIndex.getValue(1);
1372
1373 if (VT == MVT::i64) {
1374 // Check if GprIndex is even
1375 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1376 DAG.getConstant(1, MVT::i32));
1377 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1378 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1379 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1380 DAG.getConstant(1, MVT::i32));
1381 // Align GprIndex to be even if it isn't
1382 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1383 GprIndex);
1384 }
1385
1386 // fpr index is 1 byte after gpr
1387 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1388 DAG.getConstant(1, MVT::i32));
1389
1390 // fpr
1391 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1392 FprPtr, MachinePointerInfo(SV), MVT::i8,
1393 false, false, 0);
1394 InChain = FprIndex.getValue(1);
1395
1396 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1397 DAG.getConstant(8, MVT::i32));
1398
1399 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1400 DAG.getConstant(4, MVT::i32));
1401
1402 // areas
1403 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001404 MachinePointerInfo(), false, false,
1405 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001406 InChain = OverflowArea.getValue(1);
1407
1408 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001409 MachinePointerInfo(), false, false,
1410 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001411 InChain = RegSaveArea.getValue(1);
1412
1413 // select overflow_area if index > 8
1414 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1415 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1416
Roman Divackybdb226e2011-06-28 15:30:42 +00001417 // adjustment constant gpr_index * 4/8
1418 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1419 VT.isInteger() ? GprIndex : FprIndex,
1420 DAG.getConstant(VT.isInteger() ? 4 : 8,
1421 MVT::i32));
1422
1423 // OurReg = RegSaveArea + RegConstant
1424 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1425 RegConstant);
1426
1427 // Floating types are 32 bytes into RegSaveArea
1428 if (VT.isFloatingPoint())
1429 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1430 DAG.getConstant(32, MVT::i32));
1431
1432 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1433 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1434 VT.isInteger() ? GprIndex : FprIndex,
1435 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1436 MVT::i32));
1437
1438 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1439 VT.isInteger() ? VAListPtr : FprPtr,
1440 MachinePointerInfo(SV),
1441 MVT::i8, false, false, 0);
1442
1443 // determine if we should load from reg_save_area or overflow_area
1444 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1445
1446 // increase overflow_area by 4/8 if gpr/fpr > 8
1447 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1448 DAG.getConstant(VT.isInteger() ? 4 : 8,
1449 MVT::i32));
1450
1451 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1452 OverflowAreaPlusN);
1453
1454 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1455 OverflowAreaPtr,
1456 MachinePointerInfo(),
1457 MVT::i32, false, false, 0);
1458
Pete Cooperd752e0f2011-11-08 18:42:53 +00001459 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1460 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001461}
1462
Duncan Sands4a544a72011-09-06 13:37:06 +00001463SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1464 SelectionDAG &DAG) const {
1465 return Op.getOperand(0);
1466}
1467
1468SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1469 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001470 SDValue Chain = Op.getOperand(0);
1471 SDValue Trmp = Op.getOperand(1); // trampoline
1472 SDValue FPtr = Op.getOperand(2); // nested function
1473 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001474 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001475
Owen Andersone50ed302009-08-10 22:56:29 +00001476 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001477 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001478 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001479 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1480 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001481
Scott Michelfdc40a02009-02-17 22:15:04 +00001482 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001483 TargetLowering::ArgListEntry Entry;
1484
1485 Entry.Ty = IntPtrTy;
1486 Entry.Node = Trmp; Args.push_back(Entry);
1487
1488 // TrampSize == (isPPC64 ? 48 : 40);
1489 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001491 Args.push_back(Entry);
1492
1493 Entry.Node = FPtr; Args.push_back(Entry);
1494 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Bill Wendling77959322008-09-17 00:30:57 +00001496 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001497 TargetLowering::CallLoweringInfo CLI(Chain,
1498 Type::getVoidTy(*DAG.getContext()),
1499 false, false, false, false, 0,
1500 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001501 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001502 /*doesNotRet=*/false,
1503 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001504 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001505 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001506 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001507
Duncan Sands4a544a72011-09-06 13:37:06 +00001508 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001509}
1510
Dan Gohman475871a2008-07-27 21:46:04 +00001511SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001512 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001513 MachineFunction &MF = DAG.getMachineFunction();
1514 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1515
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001516 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001517
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001518 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001519 // vastart just stores the address of the VarArgsFrameIndex slot into the
1520 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001522 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001523 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001524 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1525 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001526 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001527 }
1528
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001529 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001530 // We suppose the given va_list is already allocated.
1531 //
1532 // typedef struct {
1533 // char gpr; /* index into the array of 8 GPRs
1534 // * stored in the register save area
1535 // * gpr=0 corresponds to r3,
1536 // * gpr=1 to r4, etc.
1537 // */
1538 // char fpr; /* index into the array of 8 FPRs
1539 // * stored in the register save area
1540 // * fpr=0 corresponds to f1,
1541 // * fpr=1 to f2, etc.
1542 // */
1543 // char *overflow_arg_area;
1544 // /* location on stack that holds
1545 // * the next overflow argument
1546 // */
1547 // char *reg_save_area;
1548 // /* where r3:r10 and f1:f8 (if saved)
1549 // * are stored
1550 // */
1551 // } va_list[1];
1552
1553
Dan Gohman1e93df62010-04-17 14:41:14 +00001554 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1555 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001556
Nicolas Geoffray01119992007-04-03 13:59:52 +00001557
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Dan Gohman1e93df62010-04-17 14:41:14 +00001560 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1561 PtrVT);
1562 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1563 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Duncan Sands83ec4b62008-06-06 12:08:01 +00001565 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001566 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001567
Duncan Sands83ec4b62008-06-06 12:08:01 +00001568 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001569 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001570
1571 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001572 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Dan Gohman69de1932008-02-06 22:27:42 +00001574 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001575
Nicolas Geoffray01119992007-04-03 13:59:52 +00001576 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001577 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001578 Op.getOperand(1),
1579 MachinePointerInfo(SV),
1580 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001581 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001582 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001583 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001584
Nicolas Geoffray01119992007-04-03 13:59:52 +00001585 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001586 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001587 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1588 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001589 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001590 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001591 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001592
Nicolas Geoffray01119992007-04-03 13:59:52 +00001593 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001594 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001595 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1596 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001597 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001598 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001599 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001600
1601 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001602 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1603 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001604 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001605
Chris Lattner1a635d62006-04-14 06:01:58 +00001606}
1607
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001608#include "PPCGenCallingConv.inc"
1609
Duncan Sands1e96bab2010-11-04 10:49:57 +00001610static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001611 CCValAssign::LocInfo &LocInfo,
1612 ISD::ArgFlagsTy &ArgFlags,
1613 CCState &State) {
1614 return true;
1615}
1616
Duncan Sands1e96bab2010-11-04 10:49:57 +00001617static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001618 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001619 CCValAssign::LocInfo &LocInfo,
1620 ISD::ArgFlagsTy &ArgFlags,
1621 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001622 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001623 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1624 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1625 };
1626 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001627
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1629
1630 // Skip one register if the first unallocated register has an even register
1631 // number and there are still argument registers available which have not been
1632 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1633 // need to skip a register if RegNum is odd.
1634 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1635 State.AllocateReg(ArgRegs[RegNum]);
1636 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001637
Tilmann Schellerffd02002009-07-03 06:45:56 +00001638 // Always return false here, as this function only makes sure that the first
1639 // unallocated register has an odd register number and does not actually
1640 // allocate a register for the current argument.
1641 return false;
1642}
1643
Duncan Sands1e96bab2010-11-04 10:49:57 +00001644static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001645 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001646 CCValAssign::LocInfo &LocInfo,
1647 ISD::ArgFlagsTy &ArgFlags,
1648 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001649 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001650 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1651 PPC::F8
1652 };
1653
1654 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001655
Tilmann Schellerffd02002009-07-03 06:45:56 +00001656 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1657
1658 // If there is only one Floating-point register left we need to put both f64
1659 // values of a split ppc_fp128 value on the stack.
1660 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1661 State.AllocateReg(ArgRegs[RegNum]);
1662 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001663
Tilmann Schellerffd02002009-07-03 06:45:56 +00001664 // Always return false here, as this function only makes sure that the two f64
1665 // values a ppc_fp128 value is split into are both passed in registers or both
1666 // passed on the stack and does not actually allocate a register for the
1667 // current argument.
1668 return false;
1669}
1670
Chris Lattner9f0bc652007-02-25 05:34:32 +00001671/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001672/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001673static const uint16_t *GetFPR() {
1674 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001675 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001676 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001677 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001678
Chris Lattner9f0bc652007-02-25 05:34:32 +00001679 return FPR;
1680}
1681
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001682/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1683/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001684static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001685 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001686 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001687 if (Flags.isByVal())
1688 ArgSize = Flags.getByValSize();
1689 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1690
1691 return ArgSize;
1692}
1693
Dan Gohman475871a2008-07-27 21:46:04 +00001694SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001696 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 const SmallVectorImpl<ISD::InputArg>
1698 &Ins,
1699 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001700 SmallVectorImpl<SDValue> &InVals)
1701 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001702 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1704 dl, DAG, InVals);
1705 } else {
1706 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1707 dl, DAG, InVals);
1708 }
1709}
1710
1711SDValue
1712PPCTargetLowering::LowerFormalArguments_SVR4(
1713 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001714 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715 const SmallVectorImpl<ISD::InputArg>
1716 &Ins,
1717 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001718 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001720 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 // +-----------------------------------+
1722 // +--> | Back chain |
1723 // | +-----------------------------------+
1724 // | | Floating-point register save area |
1725 // | +-----------------------------------+
1726 // | | General register save area |
1727 // | +-----------------------------------+
1728 // | | CR save word |
1729 // | +-----------------------------------+
1730 // | | VRSAVE save word |
1731 // | +-----------------------------------+
1732 // | | Alignment padding |
1733 // | +-----------------------------------+
1734 // | | Vector register save area |
1735 // | +-----------------------------------+
1736 // | | Local variable space |
1737 // | +-----------------------------------+
1738 // | | Parameter list area |
1739 // | +-----------------------------------+
1740 // | | LR save word |
1741 // | +-----------------------------------+
1742 // SP--> +--- | Back chain |
1743 // +-----------------------------------+
1744 //
1745 // Specifications:
1746 // System V Application Binary Interface PowerPC Processor Supplement
1747 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001748
Tilmann Schellerffd02002009-07-03 06:45:56 +00001749 MachineFunction &MF = DAG.getMachineFunction();
1750 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001751 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001752
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001755 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1756 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 unsigned PtrByteSize = 4;
1758
1759 // Assign locations to all of the incoming arguments.
1760 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001761 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001762 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001763
1764 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001765 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001766
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001768
Tilmann Schellerffd02002009-07-03 06:45:56 +00001769 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1770 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001771
Tilmann Schellerffd02002009-07-03 06:45:56 +00001772 // Arguments stored in registers.
1773 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001774 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001775 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001778 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001781 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001784 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001787 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001789 case MVT::v16i8:
1790 case MVT::v8i16:
1791 case MVT::v4i32:
1792 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001793 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794 break;
1795 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001798 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802 } else {
1803 // Argument stored in memory.
1804 assert(VA.isMemLoc());
1805
1806 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1807 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001808 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809
1810 // Create load nodes to retrieve arguments from the stack.
1811 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001812 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1813 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001814 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815 }
1816 }
1817
1818 // Assign locations to all of the incoming aggregate by value arguments.
1819 // Aggregates passed by value are stored in the local variable space of the
1820 // caller's stack frame, right above the parameter list area.
1821 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001822 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001823 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824
1825 // Reserve stack space for the allocations in CCInfo.
1826 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1827
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829
1830 // Area that is at least reserved in the caller of this function.
1831 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833 // Set the size that is at least reserved in caller of this function. Tail
1834 // call optimized function's reserved stack space needs to be aligned so that
1835 // taking the difference between two stack areas will result in an aligned
1836 // stack.
1837 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1838
1839 MinReservedArea =
1840 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001841 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001842
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001843 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001844 getStackAlignment();
1845 unsigned AlignMask = TargetAlign-1;
1846 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001847
Tilmann Schellerffd02002009-07-03 06:45:56 +00001848 FI->setMinReservedArea(MinReservedArea);
1849
1850 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001851
Tilmann Schellerffd02002009-07-03 06:45:56 +00001852 // If the function takes variable number of arguments, make a frame index for
1853 // the start of the first vararg value... for expansion of llvm.va_start.
1854 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001855 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001856 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1857 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1858 };
1859 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1860
Craig Topperc5eaae42012-03-11 07:57:25 +00001861 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001862 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1863 PPC::F8
1864 };
1865 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1866
Dan Gohman1e93df62010-04-17 14:41:14 +00001867 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1868 NumGPArgRegs));
1869 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1870 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871
1872 // Make room for NumGPArgRegs and NumFPArgRegs.
1873 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001875
Dan Gohman1e93df62010-04-17 14:41:14 +00001876 FuncInfo->setVarArgsStackOffset(
1877 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001878 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001879
Dan Gohman1e93df62010-04-17 14:41:14 +00001880 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1881 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001882
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001883 // The fixed integer arguments of a variadic function are stored to the
1884 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1885 // the result of va_next.
1886 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1887 // Get an existing live-in vreg, or add a new one.
1888 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1889 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001890 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001891
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001893 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1894 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001895 MemOps.push_back(Store);
1896 // Increment the address by four for the next argument to store
1897 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1898 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1899 }
1900
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001901 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1902 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903 // The double arguments are stored to the VarArgsFrameIndex
1904 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001905 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1906 // Get an existing live-in vreg, or add a new one.
1907 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1908 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001909 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001910
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001912 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1913 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001914 MemOps.push_back(Store);
1915 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001917 PtrVT);
1918 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1919 }
1920 }
1921
1922 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001923 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001925
Dan Gohman98ca4f22009-08-05 01:29:28 +00001926 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001927}
1928
1929SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930PPCTargetLowering::LowerFormalArguments_Darwin(
1931 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001932 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 const SmallVectorImpl<ISD::InputArg>
1934 &Ins,
1935 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001936 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001937 // TODO: add description of PPC stack frame format, or at least some docs.
1938 //
1939 MachineFunction &MF = DAG.getMachineFunction();
1940 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001941 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001942
Owen Andersone50ed302009-08-10 22:56:29 +00001943 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001945 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001946 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1947 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001948 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001949
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001950 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001951 // Area that is at least reserved in caller of this function.
1952 unsigned MinReservedArea = ArgOffset;
1953
Craig Topperb78ca422012-03-11 07:16:55 +00001954 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001955 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1956 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1957 };
Craig Topperb78ca422012-03-11 07:16:55 +00001958 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001959 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1960 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1961 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001962
Craig Topperb78ca422012-03-11 07:16:55 +00001963 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001964
Craig Topperb78ca422012-03-11 07:16:55 +00001965 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001966 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1967 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1968 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001969
Owen Anderson718cb662007-09-07 04:06:50 +00001970 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001971 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001972 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001973
1974 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001975
Craig Topperb78ca422012-03-11 07:16:55 +00001976 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001977
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001978 // In 32-bit non-varargs functions, the stack space for vectors is after the
1979 // stack space for non-vectors. We do not use this space unless we have
1980 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001981 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001982 // that out...for the pathological case, compute VecArgOffset as the
1983 // start of the vector parameter area. Computing VecArgOffset is the
1984 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001985 unsigned VecArgOffset = ArgOffset;
1986 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001988 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001989 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001991
Duncan Sands276dcbd2008-03-21 09:14:45 +00001992 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001993 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001994 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001996 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1997 VecArgOffset += ArgSize;
1998 continue;
1999 }
2000
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002002 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 case MVT::i32:
2004 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002005 VecArgOffset += isPPC64 ? 8 : 4;
2006 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 case MVT::i64: // PPC64
2008 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002009 VecArgOffset += 8;
2010 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 case MVT::v4f32:
2012 case MVT::v4i32:
2013 case MVT::v8i16:
2014 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002015 // Nothing to do, we're only looking at Nonvector args here.
2016 break;
2017 }
2018 }
2019 }
2020 // We've found where the vector parameter area in memory is. Skip the
2021 // first 12 parameters; these don't use that memory.
2022 VecArgOffset = ((VecArgOffset+15)/16)*16;
2023 VecArgOffset += 12*16;
2024
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002025 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002026 // entry to a function on PPC, the arguments start after the linkage area,
2027 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002028
Dan Gohman475871a2008-07-27 21:46:04 +00002029 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002030 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002032 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002033 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002034 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002035 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002036 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002038
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002039 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002040
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002041 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2043 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 if (isVarArg || isPPC64) {
2045 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002047 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002048 PtrByteSize);
2049 } else nAltivecParamsAtEnd++;
2050 } else
2051 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002053 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002054 PtrByteSize);
2055
Dale Johannesen8419dd62008-03-07 20:27:40 +00002056 // FIXME the codegen can be much improved in some cases.
2057 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002058 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002059 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002060 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002061 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002062 // Objects of size 1 and 2 are right justified, everything else is
2063 // left justified. This means the memory address is adjusted forwards.
2064 if (ObjSize==1 || ObjSize==2) {
2065 CurArgOffset = CurArgOffset + (4 - ObjSize);
2066 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002067 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002068 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002069 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002071 if (ObjSize==1 || ObjSize==2) {
2072 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002073 unsigned VReg;
2074 if (isPPC64)
2075 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2076 else
2077 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002079 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002080 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002081 ObjSize==1 ? MVT::i8 : MVT::i16,
2082 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002083 MemOps.push_back(Store);
2084 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002085 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002086
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002087 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002088
Dale Johannesen7f96f392008-03-08 01:41:42 +00002089 continue;
2090 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002091 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2092 // Store whatever pieces of the object are in registers
2093 // to memory. ArgVal will be address of the beginning of
2094 // the object.
2095 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002096 unsigned VReg;
2097 if (isPPC64)
2098 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2099 else
2100 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002101 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002102 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002104 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2105 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002106 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002107 MemOps.push_back(Store);
2108 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002109 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002110 } else {
2111 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2112 break;
2113 }
2114 }
2115 continue;
2116 }
2117
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002119 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002121 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002122 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002123 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002125 ++GPR_idx;
2126 } else {
2127 needsLoad = true;
2128 ArgSize = PtrByteSize;
2129 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002130 // All int arguments reserve stack space in the Darwin ABI.
2131 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002132 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002133 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002134 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002136 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002137 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002139
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002141 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002143 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002145 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002146 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002148 DAG.getValueType(ObjectVT));
2149
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002151 }
2152
Chris Lattnerc91a4752006-06-26 22:48:35 +00002153 ++GPR_idx;
2154 } else {
2155 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002156 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002157 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002158 // All int arguments reserve stack space in the Darwin ABI.
2159 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002160 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 case MVT::f32:
2163 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002164 // Every 4 bytes of argument space consumes one of the GPRs available for
2165 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002166 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002167 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002168 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002169 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002170 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002171 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002172 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002173
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002175 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002176 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002177 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002178
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002180 ++FPR_idx;
2181 } else {
2182 needsLoad = true;
2183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002184
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002185 // All FP arguments reserve stack space in the Darwin ABI.
2186 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002187 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 case MVT::v4f32:
2189 case MVT::v4i32:
2190 case MVT::v8i16:
2191 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002192 // Note that vector arguments in registers don't reserve stack space,
2193 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002194 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002195 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002197 if (isVarArg) {
2198 while ((ArgOffset % 16) != 0) {
2199 ArgOffset += PtrByteSize;
2200 if (GPR_idx != Num_GPR_Regs)
2201 GPR_idx++;
2202 }
2203 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002204 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002205 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002206 ++VR_idx;
2207 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002208 if (!isVarArg && !isPPC64) {
2209 // Vectors go after all the nonvectors.
2210 CurArgOffset = VecArgOffset;
2211 VecArgOffset += 16;
2212 } else {
2213 // Vectors are aligned.
2214 ArgOffset = ((ArgOffset+15)/16)*16;
2215 CurArgOffset = ArgOffset;
2216 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002217 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002218 needsLoad = true;
2219 }
2220 break;
2221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002222
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002223 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002224 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002225 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002226 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002227 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002228 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002229 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002230 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002231 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002233
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002235 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002236
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237 // Set the size that is at least reserved in caller of this function. Tail
2238 // call optimized function's reserved stack space needs to be aligned so that
2239 // taking the difference between two stack areas will result in an aligned
2240 // stack.
2241 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2242 // Add the Altivec parameters at the end, if needed.
2243 if (nAltivecParamsAtEnd) {
2244 MinReservedArea = ((MinReservedArea+15)/16)*16;
2245 MinReservedArea += 16*nAltivecParamsAtEnd;
2246 }
2247 MinReservedArea =
2248 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002249 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2250 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002251 getStackAlignment();
2252 unsigned AlignMask = TargetAlign-1;
2253 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2254 FI->setMinReservedArea(MinReservedArea);
2255
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002256 // If the function takes variable number of arguments, make a frame index for
2257 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002258 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002259 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002260
Dan Gohman1e93df62010-04-17 14:41:14 +00002261 FuncInfo->setVarArgsFrameIndex(
2262 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002263 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002264 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002265
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002266 // If this function is vararg, store any remaining integer argument regs
2267 // to their spots on the stack so that they may be loaded by deferencing the
2268 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002269 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002270 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002271
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002272 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002273 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002274 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002275 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002276
Dan Gohman98ca4f22009-08-05 01:29:28 +00002277 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002278 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2279 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002280 MemOps.push_back(Store);
2281 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002283 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002284 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesen8419dd62008-03-07 20:27:40 +00002287 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002290
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002292}
2293
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002295/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296static unsigned
2297CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2298 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002299 bool isVarArg,
2300 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301 const SmallVectorImpl<ISD::OutputArg>
2302 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002303 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304 unsigned &nAltivecParamsAtEnd) {
2305 // Count how many bytes are to be pushed on the stack, including the linkage
2306 // area, and parameter passing area. We start with 24/48 bytes, which is
2307 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002308 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002309 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2311
2312 // Add up all the space actually used.
2313 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2314 // they all go in registers, but we must reserve stack space for them for
2315 // possible use by the caller. In varargs or 64-bit calls, parameters are
2316 // assigned stack space in order, with padding so Altivec parameters are
2317 // 16-byte aligned.
2318 nAltivecParamsAtEnd = 0;
2319 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002320 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002321 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002322 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2324 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002325 if (!isVarArg && !isPPC64) {
2326 // Non-varargs Altivec parameters go after all the non-Altivec
2327 // parameters; handle those later so we know how much padding we need.
2328 nAltivecParamsAtEnd++;
2329 continue;
2330 }
2331 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2332 NumBytes = ((NumBytes+15)/16)*16;
2333 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002335 }
2336
2337 // Allow for Altivec parameters at the end, if needed.
2338 if (nAltivecParamsAtEnd) {
2339 NumBytes = ((NumBytes+15)/16)*16;
2340 NumBytes += 16*nAltivecParamsAtEnd;
2341 }
2342
2343 // The prolog code of the callee may store up to 8 GPR argument registers to
2344 // the stack, allowing va_start to index over them in memory if its varargs.
2345 // Because we cannot tell if this is needed on the caller side, we have to
2346 // conservatively assume that it is needed. As such, make sure we have at
2347 // least enough stack space for the caller to store the 8 GPRs.
2348 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002349 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002350
2351 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002352 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2353 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2354 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002355 unsigned AlignMask = TargetAlign-1;
2356 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2357 }
2358
2359 return NumBytes;
2360}
2361
2362/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002363/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002364static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002365 unsigned ParamSize) {
2366
Dale Johannesenb60d5192009-11-24 01:09:07 +00002367 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002368
2369 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2370 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2371 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2372 // Remember only if the new adjustement is bigger.
2373 if (SPDiff < FI->getTailCallSPDelta())
2374 FI->setTailCallSPDelta(SPDiff);
2375
2376 return SPDiff;
2377}
2378
Dan Gohman98ca4f22009-08-05 01:29:28 +00002379/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2380/// for tail call optimization. Targets which want to do tail call
2381/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002383PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002384 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002385 bool isVarArg,
2386 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002388 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002389 return false;
2390
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002393 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002394
Dan Gohman98ca4f22009-08-05 01:29:28 +00002395 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002396 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002397 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2398 // Functions containing by val parameters are not supported.
2399 for (unsigned i = 0; i != Ins.size(); i++) {
2400 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2401 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002403
2404 // Non PIC/GOT tail calls are supported.
2405 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2406 return true;
2407
2408 // At the moment we can only do local tail calls (in same module, hidden
2409 // or protected) if we are generating PIC.
2410 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2411 return G->getGlobal()->hasHiddenVisibility()
2412 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 }
2414
2415 return false;
2416}
2417
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002418/// isCallCompatibleAddress - Return the immediate to use if the specified
2419/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002420static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002421 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2422 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002423
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002424 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002425 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002426 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002427 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002428
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002429 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002430 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002431}
2432
Dan Gohman844731a2008-05-13 00:00:25 +00002433namespace {
2434
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002435struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue Arg;
2437 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002438 int FrameIdx;
2439
2440 TailCallArgumentInfo() : FrameIdx(0) {}
2441};
2442
Dan Gohman844731a2008-05-13 00:00:25 +00002443}
2444
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002445/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2446static void
2447StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002448 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002449 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002450 SmallVector<SDValue, 8> &MemOpChains,
2451 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002452 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002453 SDValue Arg = TailCallArgs[i].Arg;
2454 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002455 int FI = TailCallArgs[i].FrameIdx;
2456 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002457 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002458 MachinePointerInfo::getFixedStack(FI),
2459 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002460 }
2461}
2462
2463/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2464/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002465static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002466 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002467 SDValue Chain,
2468 SDValue OldRetAddr,
2469 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002470 int SPDiff,
2471 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002472 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002473 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002474 if (SPDiff) {
2475 // Calculate the new stack slot for the return address.
2476 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002477 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002478 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002479 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002480 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002482 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002483 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002484 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002485 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002486
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002487 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2488 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002489 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002490 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002491 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002492 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002493 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002494 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2495 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002496 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002497 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002498 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 }
2500 return Chain;
2501}
2502
2503/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2504/// the position of the argument.
2505static void
2506CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002507 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002508 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2509 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002510 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002511 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002513 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002514 TailCallArgumentInfo Info;
2515 Info.Arg = Arg;
2516 Info.FrameIdxOp = FIN;
2517 Info.FrameIdx = FI;
2518 TailCallArguments.push_back(Info);
2519}
2520
2521/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2522/// stack slot. Returns the chain as result and the loaded frame pointers in
2523/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002524SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002525 int SPDiff,
2526 SDValue Chain,
2527 SDValue &LROpOut,
2528 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002529 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002530 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002531 if (SPDiff) {
2532 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002534 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002535 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002536 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002537 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002538
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002539 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2540 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002541 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002542 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002543 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002544 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002545 Chain = SDValue(FPOpOut.getNode(), 1);
2546 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002547 }
2548 return Chain;
2549}
2550
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002551/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002552/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002553/// specified by the specific parameter attribute. The copy will be passed as
2554/// a byval function parameter.
2555/// Sometimes what we are copying is the end of a larger object, the part that
2556/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002557static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002558CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002559 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002560 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002562 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002563 false, false, MachinePointerInfo(0),
2564 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002565}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002566
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002567/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2568/// tail calls.
2569static void
Dan Gohman475871a2008-07-27 21:46:04 +00002570LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2571 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002572 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002573 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002574 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002575 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002577 if (!isTailCall) {
2578 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002579 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002582 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002583 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002584 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002585 DAG.getConstant(ArgOffset, PtrVT));
2586 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002587 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2588 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002589 // Calculate and remember argument location.
2590 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2591 TailCallArguments);
2592}
2593
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002594static
2595void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2596 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2597 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2598 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2599 MachineFunction &MF = DAG.getMachineFunction();
2600
2601 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2602 // might overwrite each other in case of tail call optimization.
2603 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002604 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605 InFlag = SDValue();
2606 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2607 MemOpChains2, dl);
2608 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002610 &MemOpChains2[0], MemOpChains2.size());
2611
2612 // Store the return address to the appropriate stack slot.
2613 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2614 isPPC64, isDarwinABI, dl);
2615
2616 // Emit callseq_end just before tailcall node.
2617 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2618 DAG.getIntPtrConstant(0, true), InFlag);
2619 InFlag = Chain.getValue(1);
2620}
2621
2622static
2623unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2624 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2625 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002626 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002627 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002628
Chris Lattnerb9082582010-11-14 23:42:06 +00002629 bool isPPC64 = PPCSubTarget.isPPC64();
2630 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2631
Owen Andersone50ed302009-08-10 22:56:29 +00002632 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002633 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002634 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002635
2636 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2637
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002638 bool needIndirectCall = true;
2639 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002640 // If this is an absolute destination address, use the munged value.
2641 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002642 needIndirectCall = false;
2643 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002644
Chris Lattnerb9082582010-11-14 23:42:06 +00002645 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2646 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2647 // Use indirect calls for ALL functions calls in JIT mode, since the
2648 // far-call stubs may be outside relocation limits for a BL instruction.
2649 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2650 unsigned OpFlags = 0;
2651 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002652 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002653 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002654 (G->getGlobal()->isDeclaration() ||
2655 G->getGlobal()->isWeakForLinker())) {
2656 // PC-relative references to external symbols should go through $stub,
2657 // unless we're building with the leopard linker or later, which
2658 // automatically synthesizes these stubs.
2659 OpFlags = PPCII::MO_DARWIN_STUB;
2660 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002661
Chris Lattnerb9082582010-11-14 23:42:06 +00002662 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2663 // every direct call is) turn it into a TargetGlobalAddress /
2664 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002665 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002666 Callee.getValueType(),
2667 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002668 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002669 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002670 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002671
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002672 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002673 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002674
Chris Lattnerb9082582010-11-14 23:42:06 +00002675 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002676 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002677 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002678 // PC-relative references to external symbols should go through $stub,
2679 // unless we're building with the leopard linker or later, which
2680 // automatically synthesizes these stubs.
2681 OpFlags = PPCII::MO_DARWIN_STUB;
2682 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002683
Chris Lattnerb9082582010-11-14 23:42:06 +00002684 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2685 OpFlags);
2686 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002687 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002688
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002689 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002690 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2691 // to do the call, we can't use PPCISD::CALL.
2692 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002693
2694 if (isSVR4ABI && isPPC64) {
2695 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2696 // entry point, but to the function descriptor (the function entry point
2697 // address is part of the function descriptor though).
2698 // The function descriptor is a three doubleword structure with the
2699 // following fields: function entry point, TOC base address and
2700 // environment pointer.
2701 // Thus for a call through a function pointer, the following actions need
2702 // to be performed:
2703 // 1. Save the TOC of the caller in the TOC save area of its stack
2704 // frame (this is done in LowerCall_Darwin()).
2705 // 2. Load the address of the function entry point from the function
2706 // descriptor.
2707 // 3. Load the TOC of the callee from the function descriptor into r2.
2708 // 4. Load the environment pointer from the function descriptor into
2709 // r11.
2710 // 5. Branch to the function entry point address.
2711 // 6. On return of the callee, the TOC of the caller needs to be
2712 // restored (this is done in FinishCall()).
2713 //
2714 // All those operations are flagged together to ensure that no other
2715 // operations can be scheduled in between. E.g. without flagging the
2716 // operations together, a TOC access in the caller could be scheduled
2717 // between the load of the callee TOC and the branch to the callee, which
2718 // results in the TOC access going through the TOC of the callee instead
2719 // of going through the TOC of the caller, which leads to incorrect code.
2720
2721 // Load the address of the function entry point from the function
2722 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002723 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002724 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2725 InFlag.getNode() ? 3 : 2);
2726 Chain = LoadFuncPtr.getValue(1);
2727 InFlag = LoadFuncPtr.getValue(2);
2728
2729 // Load environment pointer into r11.
2730 // Offset of the environment pointer within the function descriptor.
2731 SDValue PtrOff = DAG.getIntPtrConstant(16);
2732
2733 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2734 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2735 InFlag);
2736 Chain = LoadEnvPtr.getValue(1);
2737 InFlag = LoadEnvPtr.getValue(2);
2738
2739 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2740 InFlag);
2741 Chain = EnvVal.getValue(0);
2742 InFlag = EnvVal.getValue(1);
2743
2744 // Load TOC of the callee into r2. We are using a target-specific load
2745 // with r2 hard coded, because the result of a target-independent load
2746 // would never go directly into r2, since r2 is a reserved register (which
2747 // prevents the register allocator from allocating it), resulting in an
2748 // additional register being allocated and an unnecessary move instruction
2749 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002750 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002751 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2752 Callee, InFlag);
2753 Chain = LoadTOCPtr.getValue(0);
2754 InFlag = LoadTOCPtr.getValue(1);
2755
2756 MTCTROps[0] = Chain;
2757 MTCTROps[1] = LoadFuncPtr;
2758 MTCTROps[2] = InFlag;
2759 }
2760
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002761 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2762 2 + (InFlag.getNode() != 0));
2763 InFlag = Chain.getValue(1);
2764
2765 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002766 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002767 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002768 Ops.push_back(Chain);
2769 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2770 Callee.setNode(0);
2771 // Add CTR register as callee so a bctr can be emitted later.
2772 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002773 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002774 }
2775
2776 // If this is a direct call, pass the chain and the callee.
2777 if (Callee.getNode()) {
2778 Ops.push_back(Chain);
2779 Ops.push_back(Callee);
2780 }
2781 // If this is a tail call add stack pointer delta.
2782 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002783 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002784
2785 // Add argument registers to the end of the list so that they are known live
2786 // into the call.
2787 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2788 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2789 RegsToPass[i].second.getValueType()));
2790
2791 return CallOpc;
2792}
2793
Dan Gohman98ca4f22009-08-05 01:29:28 +00002794SDValue
2795PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002796 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002797 const SmallVectorImpl<ISD::InputArg> &Ins,
2798 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002799 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002801 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002802 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002803 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002804 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002805
2806 // Copy all of the result registers out of their specified physreg.
2807 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2808 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002809 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002810 assert(VA.isRegLoc() && "Can only return in registers!");
2811 Chain = DAG.getCopyFromReg(Chain, dl,
2812 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002814 InFlag = Chain.getValue(2);
2815 }
2816
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002818}
2819
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002821PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2822 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002823 SelectionDAG &DAG,
2824 SmallVector<std::pair<unsigned, SDValue>, 8>
2825 &RegsToPass,
2826 SDValue InFlag, SDValue Chain,
2827 SDValue &Callee,
2828 int SPDiff, unsigned NumBytes,
2829 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002830 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002831 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002832 SmallVector<SDValue, 8> Ops;
2833 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2834 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002835 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002836
2837 // When performing tail call optimization the callee pops its arguments off
2838 // the stack. Account for this here so these bytes can be pushed back on in
2839 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2840 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002841 (CallConv == CallingConv::Fast &&
2842 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002843
Roman Divackye46137f2012-03-06 16:41:49 +00002844 // Add a register mask operand representing the call-preserved registers.
2845 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2846 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2847 assert(Mask && "Missing call preserved mask for calling convention");
2848 Ops.push_back(DAG.getRegisterMask(Mask));
2849
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002850 if (InFlag.getNode())
2851 Ops.push_back(InFlag);
2852
2853 // Emit tail call.
2854 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002855 // If this is the first return lowered for this function, add the regs
2856 // to the liveout set for the function.
2857 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2858 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002859 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002860 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2862 for (unsigned i = 0; i != RVLocs.size(); ++i)
2863 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2864 }
2865
2866 assert(((Callee.getOpcode() == ISD::Register &&
2867 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2868 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2869 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2870 isa<ConstantSDNode>(Callee)) &&
2871 "Expecting an global address, external symbol, absolute value or register");
2872
Owen Anderson825b72b2009-08-11 20:47:22 +00002873 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002874 }
2875
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002876 // Add a NOP immediately after the branch instruction when using the 64-bit
2877 // SVR4 ABI. At link time, if caller and callee are in a different module and
2878 // thus have a different TOC, the call will be replaced with a call to a stub
2879 // function which saves the current TOC, loads the TOC of the callee and
2880 // branches to the callee. The NOP will be replaced with a load instruction
2881 // which restores the TOC of the caller from the TOC save slot of the current
2882 // stack frame. If caller and callee belong to the same module (and have the
2883 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002884
2885 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002886 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002887 if (CallOpc == PPCISD::BCTRL_SVR4) {
2888 // This is a call through a function pointer.
2889 // Restore the caller TOC from the save area into R2.
2890 // See PrepareCall() for more information about calls through function
2891 // pointers in the 64-bit SVR4 ABI.
2892 // We are using a target-specific load with r2 hard coded, because the
2893 // result of a target-independent load would never go directly into r2,
2894 // since r2 is a reserved register (which prevents the register allocator
2895 // from allocating it), resulting in an additional register being
2896 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002897 needsTOCRestore = true;
2898 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002899 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002900 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002901 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002902 }
2903
Hal Finkel5b00cea2012-03-31 14:45:15 +00002904 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2905 InFlag = Chain.getValue(1);
2906
2907 if (needsTOCRestore) {
2908 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2909 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2910 InFlag = Chain.getValue(1);
2911 }
2912
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002913 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2914 DAG.getIntPtrConstant(BytesCalleePops, true),
2915 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002916 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002917 InFlag = Chain.getValue(1);
2918
Dan Gohman98ca4f22009-08-05 01:29:28 +00002919 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2920 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002921}
2922
Dan Gohman98ca4f22009-08-05 01:29:28 +00002923SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002924PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002925 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002926 SelectionDAG &DAG = CLI.DAG;
2927 DebugLoc &dl = CLI.DL;
2928 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2929 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2930 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2931 SDValue Chain = CLI.Chain;
2932 SDValue Callee = CLI.Callee;
2933 bool &isTailCall = CLI.IsTailCall;
2934 CallingConv::ID CallConv = CLI.CallConv;
2935 bool isVarArg = CLI.IsVarArg;
2936
Evan Cheng0c439eb2010-01-27 00:07:07 +00002937 if (isTailCall)
2938 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2939 Ins, DAG);
2940
Chris Lattnerb9082582010-11-14 23:42:06 +00002941 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002942 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002943 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002944 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002945
2946 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2947 isTailCall, Outs, OutVals, Ins,
2948 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002949}
2950
2951SDValue
2952PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002953 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002954 bool isTailCall,
2955 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002956 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002957 const SmallVectorImpl<ISD::InputArg> &Ins,
2958 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002959 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002960 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002961 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002962
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963 assert((CallConv == CallingConv::C ||
2964 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002965
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966 unsigned PtrByteSize = 4;
2967
2968 MachineFunction &MF = DAG.getMachineFunction();
2969
2970 // Mark this function as potentially containing a function that contains a
2971 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2972 // and restoring the callers stack pointer in this functions epilog. This is
2973 // done because by tail calling the called function might overwrite the value
2974 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002975 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2976 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002977 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002978
Tilmann Schellerffd02002009-07-03 06:45:56 +00002979 // Count how many bytes are to be pushed on the stack, including the linkage
2980 // area, parameter list area and the part of the local variable space which
2981 // contains copies of aggregates which are passed by value.
2982
2983 // Assign locations to all of the outgoing arguments.
2984 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002985 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002986 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002987
2988 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002989 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990
2991 if (isVarArg) {
2992 // Handle fixed and variable vector arguments differently.
2993 // Fixed vector arguments go into registers as long as registers are
2994 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002995 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002996
Tilmann Schellerffd02002009-07-03 06:45:56 +00002997 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002998 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002999 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003000 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003001
Dan Gohman98ca4f22009-08-05 01:29:28 +00003002 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003003 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3004 CCInfo);
3005 } else {
3006 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3007 ArgFlags, CCInfo);
3008 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003009
Tilmann Schellerffd02002009-07-03 06:45:56 +00003010 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003011#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003012 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003013 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003014#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003015 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003016 }
3017 }
3018 } else {
3019 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003020 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003021 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022
Tilmann Schellerffd02002009-07-03 06:45:56 +00003023 // Assign locations to all of the outgoing aggregate by value arguments.
3024 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003025 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003026 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003027
3028 // Reserve stack space for the allocations in CCInfo.
3029 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3030
Dan Gohman98ca4f22009-08-05 01:29:28 +00003031 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003032
3033 // Size of the linkage area, parameter list area and the part of the local
3034 // space variable where copies of aggregates which are passed by value are
3035 // stored.
3036 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003037
Tilmann Schellerffd02002009-07-03 06:45:56 +00003038 // Calculate by how many bytes the stack has to be adjusted in case of tail
3039 // call optimization.
3040 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3041
3042 // Adjust the stack pointer for the new arguments...
3043 // These operations are automatically eliminated by the prolog/epilog pass
3044 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3045 SDValue CallSeqStart = Chain;
3046
3047 // Load the return address and frame pointer so it can be moved somewhere else
3048 // later.
3049 SDValue LROp, FPOp;
3050 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3051 dl);
3052
3053 // Set up a copy of the stack pointer for use loading and storing any
3054 // arguments that may not fit in the registers available for argument
3055 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003057
Tilmann Schellerffd02002009-07-03 06:45:56 +00003058 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3059 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3060 SmallVector<SDValue, 8> MemOpChains;
3061
Roman Divacky0aaa9192011-08-30 17:04:16 +00003062 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003063 // Walk the register/memloc assignments, inserting copies/loads.
3064 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3065 i != e;
3066 ++i) {
3067 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003068 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003069 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003070
Tilmann Schellerffd02002009-07-03 06:45:56 +00003071 if (Flags.isByVal()) {
3072 // Argument is an aggregate which is passed by value, thus we need to
3073 // create a copy of it in the local variable space of the current stack
3074 // frame (which is the stack frame of the caller) and pass the address of
3075 // this copy to the callee.
3076 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3077 CCValAssign &ByValVA = ByValArgLocs[j++];
3078 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003079
Tilmann Schellerffd02002009-07-03 06:45:56 +00003080 // Memory reserved in the local variable space of the callers stack frame.
3081 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003082
Tilmann Schellerffd02002009-07-03 06:45:56 +00003083 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3084 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003085
Tilmann Schellerffd02002009-07-03 06:45:56 +00003086 // Create a copy of the argument in the local area of the current
3087 // stack frame.
3088 SDValue MemcpyCall =
3089 CreateCopyOfByValArgument(Arg, PtrOff,
3090 CallSeqStart.getNode()->getOperand(0),
3091 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003092
Tilmann Schellerffd02002009-07-03 06:45:56 +00003093 // This must go outside the CALLSEQ_START..END.
3094 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3095 CallSeqStart.getNode()->getOperand(1));
3096 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3097 NewCallSeqStart.getNode());
3098 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003099
Tilmann Schellerffd02002009-07-03 06:45:56 +00003100 // Pass the address of the aggregate copy on the stack either in a
3101 // physical register or in the parameter list area of the current stack
3102 // frame to the callee.
3103 Arg = PtrOff;
3104 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003105
Tilmann Schellerffd02002009-07-03 06:45:56 +00003106 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003107 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003108 // Put argument in a physical register.
3109 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3110 } else {
3111 // Put argument in the parameter list area of the current stack frame.
3112 assert(VA.isMemLoc());
3113 unsigned LocMemOffset = VA.getLocMemOffset();
3114
3115 if (!isTailCall) {
3116 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3117 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3118
3119 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003120 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003121 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003122 } else {
3123 // Calculate and remember argument location.
3124 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3125 TailCallArguments);
3126 }
3127 }
3128 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003129
Tilmann Schellerffd02002009-07-03 06:45:56 +00003130 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003131 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003132 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003133
Roman Divacky0aaa9192011-08-30 17:04:16 +00003134 // Set CR6 to true if this is a vararg call with floating args passed in
3135 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003136 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003137 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3138 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003139 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3140 }
3141
Tilmann Schellerffd02002009-07-03 06:45:56 +00003142 // Build a sequence of copy-to-reg nodes chained together with token chain
3143 // and flag operands which copy the outgoing args into the appropriate regs.
3144 SDValue InFlag;
3145 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3146 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3147 RegsToPass[i].second, InFlag);
3148 InFlag = Chain.getValue(1);
3149 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003150
Chris Lattnerb9082582010-11-14 23:42:06 +00003151 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003152 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3153 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003154
Dan Gohman98ca4f22009-08-05 01:29:28 +00003155 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3156 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3157 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003158}
3159
Dan Gohman98ca4f22009-08-05 01:29:28 +00003160SDValue
3161PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003162 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003163 bool isTailCall,
3164 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003165 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003166 const SmallVectorImpl<ISD::InputArg> &Ins,
3167 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003168 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003169
3170 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003171
Owen Andersone50ed302009-08-10 22:56:29 +00003172 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003173 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003174 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003175
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003176 MachineFunction &MF = DAG.getMachineFunction();
3177
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003178 // Mark this function as potentially containing a function that contains a
3179 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3180 // and restoring the callers stack pointer in this functions epilog. This is
3181 // done because by tail calling the called function might overwrite the value
3182 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003183 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3184 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003185 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3186
3187 unsigned nAltivecParamsAtEnd = 0;
3188
Chris Lattnerabde4602006-05-16 22:56:08 +00003189 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003190 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003191 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003192 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003193 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003194 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003195 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003196
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003197 // Calculate by how many bytes the stack has to be adjusted in case of tail
3198 // call optimization.
3199 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003200
Dan Gohman98ca4f22009-08-05 01:29:28 +00003201 // To protect arguments on the stack from being clobbered in a tail call,
3202 // force all the loads to happen before doing any other lowering.
3203 if (isTailCall)
3204 Chain = DAG.getStackArgumentTokenFactor(Chain);
3205
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003206 // Adjust the stack pointer for the new arguments...
3207 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003208 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003209 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003210
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003211 // Load the return address and frame pointer so it can be move somewhere else
3212 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003213 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003214 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3215 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003216
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003217 // Set up a copy of the stack pointer for use loading and storing any
3218 // arguments that may not fit in the registers available for argument
3219 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003220 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003221 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003223 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003225
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003226 // Figure out which arguments are going to go in registers, and which in
3227 // memory. Also, if this is a vararg function, floating point operations
3228 // must be stored to our stack, and loaded into integer regs as well, if
3229 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003230 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003231 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003232
Craig Topperb78ca422012-03-11 07:16:55 +00003233 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003234 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3235 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3236 };
Craig Topperb78ca422012-03-11 07:16:55 +00003237 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003238 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3239 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3240 };
Craig Topperb78ca422012-03-11 07:16:55 +00003241 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003242
Craig Topperb78ca422012-03-11 07:16:55 +00003243 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003244 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3245 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3246 };
Owen Anderson718cb662007-09-07 04:06:50 +00003247 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003248 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003249 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003250
Craig Topperb78ca422012-03-11 07:16:55 +00003251 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003252
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003253 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003254 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3255
Dan Gohman475871a2008-07-27 21:46:04 +00003256 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003257 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003258 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003259 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003260
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003261 // PtrOff will be used to store the current argument to the stack if a
3262 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003263 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003264
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003265 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003266
Dale Johannesen39355f92009-02-04 02:34:38 +00003267 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003268
3269 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003271 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3272 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003274 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003275
Dale Johannesen8419dd62008-03-07 20:27:40 +00003276 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003277 if (Flags.isByVal()) {
3278 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003279 if (Size==1 || Size==2) {
3280 // Very small objects are passed right-justified.
3281 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003283 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003284 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003285 MachinePointerInfo(), VT,
3286 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003287 MemOpChains.push_back(Load.getValue(1));
3288 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003289
3290 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003291 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003292 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003293 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003294 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003295 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003296 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003297 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003298 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003299 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003300 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3301 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003302 Chain = CallSeqStart = NewCallSeqStart;
3303 ArgOffset += PtrByteSize;
3304 }
3305 continue;
3306 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003307 // Copy entire object into memory. There are cases where gcc-generated
3308 // code assumes it is there, even if it could be put entirely into
3309 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003310 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003311 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003312 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003313 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003314 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003315 CallSeqStart.getNode()->getOperand(1));
3316 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003317 Chain = CallSeqStart = NewCallSeqStart;
3318 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003319 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003320 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003321 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003322 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003323 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3324 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003325 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003326 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003327 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003328 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003329 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003330 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003331 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003332 }
3333 }
3334 continue;
3335 }
3336
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003338 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 case MVT::i32:
3340 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003341 if (GPR_idx != NumGPRs) {
3342 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003343 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003344 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3345 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003346 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003347 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003348 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003349 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 case MVT::f32:
3351 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003352 if (FPR_idx != NumFPRs) {
3353 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3354
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003355 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003356 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3357 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003358 MemOpChains.push_back(Store);
3359
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003360 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003361 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003362 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003363 MachinePointerInfo(), false, false,
3364 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003365 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003366 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003367 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003369 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003370 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003371 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3372 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003373 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003374 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003375 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003376 }
3377 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003378 // If we have any FPRs remaining, we may also have GPRs remaining.
3379 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3380 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003381 if (GPR_idx != NumGPRs)
3382 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003384 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3385 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003386 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003387 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003388 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3389 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003390 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003391 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003392 if (isPPC64)
3393 ArgOffset += 8;
3394 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003396 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 case MVT::v4f32:
3398 case MVT::v4i32:
3399 case MVT::v8i16:
3400 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003401 if (isVarArg) {
3402 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003403 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003404 // V registers; in fact gcc does this only for arguments that are
3405 // prototyped, not for those that match the ... We do it for all
3406 // arguments, seems to work.
3407 while (ArgOffset % 16 !=0) {
3408 ArgOffset += PtrByteSize;
3409 if (GPR_idx != NumGPRs)
3410 GPR_idx++;
3411 }
3412 // We could elide this store in the case where the object fits
3413 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003414 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003415 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003416 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3417 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003418 MemOpChains.push_back(Store);
3419 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003420 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003421 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003422 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003423 MemOpChains.push_back(Load.getValue(1));
3424 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3425 }
3426 ArgOffset += 16;
3427 for (unsigned i=0; i<16; i+=PtrByteSize) {
3428 if (GPR_idx == NumGPRs)
3429 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003430 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003431 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003432 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003433 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003434 MemOpChains.push_back(Load.getValue(1));
3435 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3436 }
3437 break;
3438 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003439
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003440 // Non-varargs Altivec params generally go in registers, but have
3441 // stack space allocated at the end.
3442 if (VR_idx != NumVRs) {
3443 // Doesn't have GPR space allocated.
3444 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3445 } else if (nAltivecParamsAtEnd==0) {
3446 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003447 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3448 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003449 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003450 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003451 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003452 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003453 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003454 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003455 // If all Altivec parameters fit in registers, as they usually do,
3456 // they get stack space following the non-Altivec parameters. We
3457 // don't track this here because nobody below needs it.
3458 // If there are more Altivec parameters than fit in registers emit
3459 // the stores here.
3460 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3461 unsigned j = 0;
3462 // Offset is aligned; skip 1st 12 params which go in V registers.
3463 ArgOffset = ((ArgOffset+15)/16)*16;
3464 ArgOffset += 12*16;
3465 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003466 SDValue Arg = OutVals[i];
3467 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3469 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003470 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003471 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003472 // We are emitting Altivec params in order.
3473 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3474 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003475 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003476 ArgOffset += 16;
3477 }
3478 }
3479 }
3480 }
3481
Chris Lattner9a2a4972006-05-17 06:01:33 +00003482 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003484 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003485
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003486 // Check if this is an indirect call (MTCTR/BCTRL).
3487 // See PrepareCall() for more information about calls through function
3488 // pointers in the 64-bit SVR4 ABI.
3489 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3490 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3491 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3492 !isBLACompatibleAddress(Callee, DAG)) {
3493 // Load r2 into a virtual register and store it to the TOC save area.
3494 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3495 // TOC save area offset.
3496 SDValue PtrOff = DAG.getIntPtrConstant(40);
3497 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003498 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003499 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003500 }
3501
Dale Johannesenf7b73042010-03-09 20:15:42 +00003502 // On Darwin, R12 must contain the address of an indirect callee. This does
3503 // not mean the MTCTR instruction must use R12; it's easier to model this as
3504 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003505 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003506 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3507 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3508 !isBLACompatibleAddress(Callee, DAG))
3509 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3510 PPC::R12), Callee));
3511
Chris Lattner9a2a4972006-05-17 06:01:33 +00003512 // Build a sequence of copy-to-reg nodes chained together with token chain
3513 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003514 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003515 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003516 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003517 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003518 InFlag = Chain.getValue(1);
3519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003520
Chris Lattnerb9082582010-11-14 23:42:06 +00003521 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003522 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3523 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003524
Dan Gohman98ca4f22009-08-05 01:29:28 +00003525 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3526 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3527 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003528}
3529
Hal Finkeld712f932011-10-14 19:51:36 +00003530bool
3531PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3532 MachineFunction &MF, bool isVarArg,
3533 const SmallVectorImpl<ISD::OutputArg> &Outs,
3534 LLVMContext &Context) const {
3535 SmallVector<CCValAssign, 16> RVLocs;
3536 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3537 RVLocs, Context);
3538 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3539}
3540
Dan Gohman98ca4f22009-08-05 01:29:28 +00003541SDValue
3542PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003543 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003544 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003545 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003546 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003547
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003548 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003549 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003550 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003551 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003552
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003553 // If this is the first return lowered for this function, add the regs to the
3554 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003555 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003556 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003557 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003558 }
3559
Dan Gohman475871a2008-07-27 21:46:04 +00003560 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003561
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003562 // Copy the result values into the output registers.
3563 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3564 CCValAssign &VA = RVLocs[i];
3565 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003566 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003567 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003568 Flag = Chain.getValue(1);
3569 }
3570
Gabor Greifba36cb52008-08-28 21:40:38 +00003571 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003573 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003575}
3576
Dan Gohman475871a2008-07-27 21:46:04 +00003577SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003578 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003579 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003580 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003581
Jim Laskeyefc7e522006-12-04 22:04:42 +00003582 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003583 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003584
3585 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003586 bool isPPC64 = Subtarget.isPPC64();
3587 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003588 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003589
3590 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003591 SDValue Chain = Op.getOperand(0);
3592 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003593
Jim Laskeyefc7e522006-12-04 22:04:42 +00003594 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003595 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3596 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003597 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003598
Jim Laskeyefc7e522006-12-04 22:04:42 +00003599 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003600 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003601
Jim Laskeyefc7e522006-12-04 22:04:42 +00003602 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003603 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003604 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003605}
3606
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003607
3608
Dan Gohman475871a2008-07-27 21:46:04 +00003609SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003610PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003611 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003612 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003613 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003614 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003615
3616 // Get current frame pointer save index. The users of this index will be
3617 // primarily DYNALLOC instructions.
3618 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3619 int RASI = FI->getReturnAddrSaveIndex();
3620
3621 // If the frame pointer save index hasn't been defined yet.
3622 if (!RASI) {
3623 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003624 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003625 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003626 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003627 // Save the result.
3628 FI->setReturnAddrSaveIndex(RASI);
3629 }
3630 return DAG.getFrameIndex(RASI, PtrVT);
3631}
3632
Dan Gohman475871a2008-07-27 21:46:04 +00003633SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003634PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3635 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003636 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003637 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003638 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003639
3640 // Get current frame pointer save index. The users of this index will be
3641 // primarily DYNALLOC instructions.
3642 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3643 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003644
Jim Laskey2f616bf2006-11-16 22:43:37 +00003645 // If the frame pointer save index hasn't been defined yet.
3646 if (!FPSI) {
3647 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003648 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003649 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003650
Jim Laskey2f616bf2006-11-16 22:43:37 +00003651 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003652 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003653 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003654 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003655 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003656 return DAG.getFrameIndex(FPSI, PtrVT);
3657}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003658
Dan Gohman475871a2008-07-27 21:46:04 +00003659SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003660 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003661 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003662 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003663 SDValue Chain = Op.getOperand(0);
3664 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003665 DebugLoc dl = Op.getDebugLoc();
3666
Jim Laskey2f616bf2006-11-16 22:43:37 +00003667 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003668 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003669 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003670 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003671 DAG.getConstant(0, PtrVT), Size);
3672 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003673 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003674 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003677 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003678}
3679
Chris Lattner1a635d62006-04-14 06:01:58 +00003680/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3681/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003682SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003683 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003684 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3685 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003686 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003687
Chris Lattner1a635d62006-04-14 06:01:58 +00003688 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003689
Chris Lattner1a635d62006-04-14 06:01:58 +00003690 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003691 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003692
Owen Andersone50ed302009-08-10 22:56:29 +00003693 EVT ResVT = Op.getValueType();
3694 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003695 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3696 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003697 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Chris Lattner1a635d62006-04-14 06:01:58 +00003699 // If the RHS of the comparison is a 0.0, we don't need to do the
3700 // subtraction at all.
3701 if (isFloatingPointZero(RHS))
3702 switch (CC) {
3703 default: break; // SETUO etc aren't handled by fsel.
3704 case ISD::SETULT:
3705 case ISD::SETLT:
3706 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003707 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003708 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3710 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003711 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003712 case ISD::SETUGT:
3713 case ISD::SETGT:
3714 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003715 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003716 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3718 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003719 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003721 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003722
Dan Gohman475871a2008-07-27 21:46:04 +00003723 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003724 switch (CC) {
3725 default: break; // SETUO etc aren't handled by fsel.
3726 case ISD::SETULT:
3727 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003728 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3730 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003731 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003732 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003733 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003734 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3736 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003737 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003738 case ISD::SETUGT:
3739 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003740 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3742 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003743 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003744 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003745 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003746 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3748 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003749 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003750 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003751 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003752}
3753
Chris Lattner1f873002007-11-28 18:44:47 +00003754// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003755SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003756 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003757 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003758 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 if (Src.getValueType() == MVT::f32)
3760 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003761
Dan Gohman475871a2008-07-27 21:46:04 +00003762 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003764 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003766 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003767 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003769 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 case MVT::i64:
3771 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003772 break;
3773 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003774
Chris Lattner1a635d62006-04-14 06:01:58 +00003775 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003777
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003778 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003779 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3780 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003781
3782 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3783 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003785 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003786 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003787 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003788 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003789}
3790
Dan Gohmand858e902010-04-17 15:26:15 +00003791SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3792 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003793 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003794 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003796 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003797
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003799 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3801 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003802 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003804 return FP;
3805 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003806
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003808 "Unhandled SINT_TO_FP type in custom expander!");
3809 // Since we only generate this in 64-bit mode, we can take advantage of
3810 // 64-bit registers. In particular, sign extend the input value into the
3811 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3812 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003813 MachineFunction &MF = DAG.getMachineFunction();
3814 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003815 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003816 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003817 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003818
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003820 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003821
Chris Lattner1a635d62006-04-14 06:01:58 +00003822 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003823 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003824 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003825 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003826 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3827 SDValue Store =
3828 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3829 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003830 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003831 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003832 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003833
Chris Lattner1a635d62006-04-14 06:01:58 +00003834 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3836 if (Op.getValueType() == MVT::f32)
3837 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003838 return FP;
3839}
3840
Dan Gohmand858e902010-04-17 15:26:15 +00003841SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3842 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003843 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003844 /*
3845 The rounding mode is in bits 30:31 of FPSR, and has the following
3846 settings:
3847 00 Round to nearest
3848 01 Round to 0
3849 10 Round to +inf
3850 11 Round to -inf
3851
3852 FLT_ROUNDS, on the other hand, expects the following:
3853 -1 Undefined
3854 0 Round to 0
3855 1 Round to nearest
3856 2 Round to +inf
3857 3 Round to -inf
3858
3859 To perform the conversion, we do:
3860 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3861 */
3862
3863 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003864 EVT VT = Op.getValueType();
3865 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3866 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003867 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003868
3869 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003871 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003872 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003873
3874 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003875 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003876 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003877 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003878 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003879
3880 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003881 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003882 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003883 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003884 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003885
3886 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003887 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 DAG.getNode(ISD::AND, dl, MVT::i32,
3889 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003890 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003891 DAG.getNode(ISD::SRL, dl, MVT::i32,
3892 DAG.getNode(ISD::AND, dl, MVT::i32,
3893 DAG.getNode(ISD::XOR, dl, MVT::i32,
3894 CWD, DAG.getConstant(3, MVT::i32)),
3895 DAG.getConstant(3, MVT::i32)),
3896 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003897
Dan Gohman475871a2008-07-27 21:46:04 +00003898 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003900
Duncan Sands83ec4b62008-06-06 12:08:01 +00003901 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003902 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003903}
3904
Dan Gohmand858e902010-04-17 15:26:15 +00003905SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003906 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003907 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003908 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003909 assert(Op.getNumOperands() == 3 &&
3910 VT == Op.getOperand(1).getValueType() &&
3911 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003912
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003913 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003914 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003915 SDValue Lo = Op.getOperand(0);
3916 SDValue Hi = Op.getOperand(1);
3917 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003918 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003919
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003920 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003921 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003922 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3923 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3924 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3925 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003926 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003927 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3928 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3929 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003930 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003931 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003932}
3933
Dan Gohmand858e902010-04-17 15:26:15 +00003934SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003935 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003936 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003937 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003938 assert(Op.getNumOperands() == 3 &&
3939 VT == Op.getOperand(1).getValueType() &&
3940 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003941
Dan Gohman9ed06db2008-03-07 20:36:53 +00003942 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003943 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003944 SDValue Lo = Op.getOperand(0);
3945 SDValue Hi = Op.getOperand(1);
3946 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003947 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003948
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003949 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003950 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003951 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3952 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3953 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3954 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003955 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003956 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3957 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3958 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003959 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003960 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003961}
3962
Dan Gohmand858e902010-04-17 15:26:15 +00003963SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003964 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003965 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003966 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003967 assert(Op.getNumOperands() == 3 &&
3968 VT == Op.getOperand(1).getValueType() &&
3969 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003970
Dan Gohman9ed06db2008-03-07 20:36:53 +00003971 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003972 SDValue Lo = Op.getOperand(0);
3973 SDValue Hi = Op.getOperand(1);
3974 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003975 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003976
Dale Johannesenf5d97892009-02-04 01:48:28 +00003977 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003978 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003979 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3980 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3981 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3982 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003983 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003984 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3985 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3986 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003987 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003988 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003989 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003990}
3991
3992//===----------------------------------------------------------------------===//
3993// Vector related lowering.
3994//
3995
Chris Lattner4a998b92006-04-17 06:00:21 +00003996/// BuildSplatI - Build a canonical splati of Val with an element size of
3997/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003998static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003999 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004000 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004001
Owen Andersone50ed302009-08-10 22:56:29 +00004002 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004004 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004005
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004007
Chris Lattner70fa4932006-12-01 01:45:39 +00004008 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4009 if (Val == -1)
4010 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004011
Owen Andersone50ed302009-08-10 22:56:29 +00004012 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004013
Chris Lattner4a998b92006-04-17 06:00:21 +00004014 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004016 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004017 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004018 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4019 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004020 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004021}
4022
Chris Lattnere7c768e2006-04-18 03:24:30 +00004023/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004024/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004025static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004026 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 EVT DestVT = MVT::Other) {
4028 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004029 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004031}
4032
Chris Lattnere7c768e2006-04-18 03:24:30 +00004033/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4034/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004035static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004036 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 DebugLoc dl, EVT DestVT = MVT::Other) {
4038 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004039 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004041}
4042
4043
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004044/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4045/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004046static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004047 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004048 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004049 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4050 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004051
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004053 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004056 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004057}
4058
Chris Lattnerf1b47082006-04-14 05:19:18 +00004059// If this is a case we can't handle, return null and let the default
4060// expansion code take care of it. If we CAN select this case, and if it
4061// selects to a single instruction, return Op. Otherwise, if we can codegen
4062// this case more efficiently than a constant pool load, lower it to the
4063// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004064SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4065 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004066 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004067 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4068 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004069
Bob Wilson24e338e2009-03-02 23:24:16 +00004070 // Check if this is a splat of a constant value.
4071 APInt APSplatBits, APSplatUndef;
4072 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004073 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004074 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004075 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004076 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004077
Bob Wilsonf2950b02009-03-03 19:26:27 +00004078 unsigned SplatBits = APSplatBits.getZExtValue();
4079 unsigned SplatUndef = APSplatUndef.getZExtValue();
4080 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004081
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 // First, handle single instruction cases.
4083
4084 // All zeros?
4085 if (SplatBits == 0) {
4086 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4088 SDValue Z = DAG.getConstant(0, MVT::i32);
4089 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004090 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004091 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004092 return Op;
4093 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004094
Bob Wilsonf2950b02009-03-03 19:26:27 +00004095 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4096 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4097 (32-SplatBitSize));
4098 if (SextVal >= -16 && SextVal <= 15)
4099 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004100
4101
Bob Wilsonf2950b02009-03-03 19:26:27 +00004102 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004103
Bob Wilsonf2950b02009-03-03 19:26:27 +00004104 // If this value is in the range [-32,30] and is even, use:
4105 // tmp = VSPLTI[bhw], result = add tmp, tmp
4106 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004108 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004109 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004110 }
4111
4112 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4113 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4114 // for fneg/fabs.
4115 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4116 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004118
4119 // Make the VSLW intrinsic, computing 0x8000_0000.
4120 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4121 OnesV, DAG, dl);
4122
4123 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004125 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004126 }
4127
4128 // Check to see if this is a wide variety of vsplti*, binop self cases.
4129 static const signed char SplatCsts[] = {
4130 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4131 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4132 };
4133
4134 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4135 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4136 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4137 int i = SplatCsts[idx];
4138
4139 // Figure out what shift amount will be used by altivec if shifted by i in
4140 // this splat size.
4141 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4142
4143 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004144 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004146 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4147 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4148 Intrinsic::ppc_altivec_vslw
4149 };
4150 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004151 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004153
Bob Wilsonf2950b02009-03-03 19:26:27 +00004154 // vsplti + srl self.
4155 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004157 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4158 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4159 Intrinsic::ppc_altivec_vsrw
4160 };
4161 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004162 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004163 }
4164
Bob Wilsonf2950b02009-03-03 19:26:27 +00004165 // vsplti + sra self.
4166 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004168 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4169 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4170 Intrinsic::ppc_altivec_vsraw
4171 };
4172 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004173 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004175
Bob Wilsonf2950b02009-03-03 19:26:27 +00004176 // vsplti + rol self.
4177 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4178 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004180 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4181 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4182 Intrinsic::ppc_altivec_vrlw
4183 };
4184 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004185 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004187
Bob Wilsonf2950b02009-03-03 19:26:27 +00004188 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004189 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004191 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004192 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004193 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004194 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004196 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004197 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004198 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004199 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004201 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4202 }
4203 }
4204
4205 // Three instruction sequences.
4206
4207 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4208 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4210 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004211 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004212 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004213 }
4214 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4215 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4217 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004218 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004219 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004220 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004221
Dan Gohman475871a2008-07-27 21:46:04 +00004222 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004223}
4224
Chris Lattner59138102006-04-17 05:28:54 +00004225/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4226/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004227static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004228 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004229 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004230 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004231 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004232 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004233
Chris Lattner59138102006-04-17 05:28:54 +00004234 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004235 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004236 OP_VMRGHW,
4237 OP_VMRGLW,
4238 OP_VSPLTISW0,
4239 OP_VSPLTISW1,
4240 OP_VSPLTISW2,
4241 OP_VSPLTISW3,
4242 OP_VSLDOI4,
4243 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004244 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004245 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004246
Chris Lattner59138102006-04-17 05:28:54 +00004247 if (OpNum == OP_COPY) {
4248 if (LHSID == (1*9+2)*9+3) return LHS;
4249 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4250 return RHS;
4251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004252
Dan Gohman475871a2008-07-27 21:46:04 +00004253 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004254 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4255 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004256
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004258 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004259 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004260 case OP_VMRGHW:
4261 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4262 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4263 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4264 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4265 break;
4266 case OP_VMRGLW:
4267 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4268 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4269 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4270 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4271 break;
4272 case OP_VSPLTISW0:
4273 for (unsigned i = 0; i != 16; ++i)
4274 ShufIdxs[i] = (i&3)+0;
4275 break;
4276 case OP_VSPLTISW1:
4277 for (unsigned i = 0; i != 16; ++i)
4278 ShufIdxs[i] = (i&3)+4;
4279 break;
4280 case OP_VSPLTISW2:
4281 for (unsigned i = 0; i != 16; ++i)
4282 ShufIdxs[i] = (i&3)+8;
4283 break;
4284 case OP_VSPLTISW3:
4285 for (unsigned i = 0; i != 16; ++i)
4286 ShufIdxs[i] = (i&3)+12;
4287 break;
4288 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004289 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004290 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004291 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004292 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004293 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004294 }
Owen Andersone50ed302009-08-10 22:56:29 +00004295 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004296 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4297 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004299 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004300}
4301
Chris Lattnerf1b47082006-04-14 05:19:18 +00004302/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4303/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4304/// return the code it can be lowered into. Worst case, it can always be
4305/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004306SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004307 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004308 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004309 SDValue V1 = Op.getOperand(0);
4310 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004312 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004313
Chris Lattnerf1b47082006-04-14 05:19:18 +00004314 // Cases that are handled by instructions that take permute immediates
4315 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4316 // selected by the instruction selector.
4317 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4319 PPC::isSplatShuffleMask(SVOp, 2) ||
4320 PPC::isSplatShuffleMask(SVOp, 4) ||
4321 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4322 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4323 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4324 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4325 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4326 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4327 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4328 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4329 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004330 return Op;
4331 }
4332 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004333
Chris Lattnerf1b47082006-04-14 05:19:18 +00004334 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4335 // and produce a fixed permutation. If any of these match, do not lower to
4336 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4338 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4339 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4340 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4341 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4342 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4343 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4344 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4345 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004346 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004347
Chris Lattner59138102006-04-17 05:28:54 +00004348 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4349 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004350 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004351
Chris Lattner59138102006-04-17 05:28:54 +00004352 unsigned PFIndexes[4];
4353 bool isFourElementShuffle = true;
4354 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4355 unsigned EltNo = 8; // Start out undef.
4356 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004358 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004359
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004361 if ((ByteSource & 3) != j) {
4362 isFourElementShuffle = false;
4363 break;
4364 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004365
Chris Lattner59138102006-04-17 05:28:54 +00004366 if (EltNo == 8) {
4367 EltNo = ByteSource/4;
4368 } else if (EltNo != ByteSource/4) {
4369 isFourElementShuffle = false;
4370 break;
4371 }
4372 }
4373 PFIndexes[i] = EltNo;
4374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004375
4376 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004377 // perfect shuffle vector to determine if it is cost effective to do this as
4378 // discrete instructions, or whether we should use a vperm.
4379 if (isFourElementShuffle) {
4380 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004381 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004382 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004383
Chris Lattner59138102006-04-17 05:28:54 +00004384 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4385 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004386
Chris Lattner59138102006-04-17 05:28:54 +00004387 // Determining when to avoid vperm is tricky. Many things affect the cost
4388 // of vperm, particularly how many times the perm mask needs to be computed.
4389 // For example, if the perm mask can be hoisted out of a loop or is already
4390 // used (perhaps because there are multiple permutes with the same shuffle
4391 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4392 // the loop requires an extra register.
4393 //
4394 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004395 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004396 // available, if this block is within a loop, we should avoid using vperm
4397 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004398 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004399 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004400 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004401
Chris Lattnerf1b47082006-04-14 05:19:18 +00004402 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4403 // vector that will get spilled to the constant pool.
4404 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004405
Chris Lattnerf1b47082006-04-14 05:19:18 +00004406 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4407 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004408 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004409 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004410
Dan Gohman475871a2008-07-27 21:46:04 +00004411 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4413 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004414
Chris Lattnerf1b47082006-04-14 05:19:18 +00004415 for (unsigned j = 0; j != BytesPerElement; ++j)
4416 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004419
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004421 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004422 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004423}
4424
Chris Lattner90564f22006-04-18 17:59:36 +00004425/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4426/// altivec comparison. If it is, return true and fill in Opc/isDot with
4427/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004428static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004429 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004430 unsigned IntrinsicID =
4431 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004432 CompareOpc = -1;
4433 isDot = false;
4434 switch (IntrinsicID) {
4435 default: return false;
4436 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004437 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4438 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4439 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4440 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4441 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4442 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4443 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4444 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4445 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4446 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4447 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4448 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4449 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004450
Chris Lattner1a635d62006-04-14 06:01:58 +00004451 // Normal Comparisons.
4452 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4453 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4454 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4455 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4456 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4457 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4458 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4459 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4460 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4461 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4462 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4463 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4464 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4465 }
Chris Lattner90564f22006-04-18 17:59:36 +00004466 return true;
4467}
4468
4469/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4470/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004471SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004472 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004473 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4474 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004475 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004476 int CompareOpc;
4477 bool isDot;
4478 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004479 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004480
Chris Lattner90564f22006-04-18 17:59:36 +00004481 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004482 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004483 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004484 Op.getOperand(1), Op.getOperand(2),
4485 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004486 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004487 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004488
Chris Lattner1a635d62006-04-14 06:01:58 +00004489 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004490 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004491 Op.getOperand(2), // LHS
4492 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004493 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004494 };
Owen Andersone50ed302009-08-10 22:56:29 +00004495 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004496 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004497 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004498 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004499
Chris Lattner1a635d62006-04-14 06:01:58 +00004500 // Now that we have the comparison, emit a copy from the CR to a GPR.
4501 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004502 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4503 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004504 CompNode.getValue(1));
4505
Chris Lattner1a635d62006-04-14 06:01:58 +00004506 // Unpack the result based on how the target uses it.
4507 unsigned BitNo; // Bit # of CR6.
4508 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004509 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004510 default: // Can't happen, don't crash on invalid number though.
4511 case 0: // Return the value of the EQ bit of CR6.
4512 BitNo = 0; InvertBit = false;
4513 break;
4514 case 1: // Return the inverted value of the EQ bit of CR6.
4515 BitNo = 0; InvertBit = true;
4516 break;
4517 case 2: // Return the value of the LT bit of CR6.
4518 BitNo = 2; InvertBit = false;
4519 break;
4520 case 3: // Return the inverted value of the LT bit of CR6.
4521 BitNo = 2; InvertBit = true;
4522 break;
4523 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004524
Chris Lattner1a635d62006-04-14 06:01:58 +00004525 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004526 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4527 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004528 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4530 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004531
Chris Lattner1a635d62006-04-14 06:01:58 +00004532 // If we are supposed to, toggle the bit.
4533 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4535 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004536 return Flags;
4537}
4538
Scott Michelfdc40a02009-02-17 22:15:04 +00004539SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004540 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004541 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004542 // Create a stack slot that is 16-byte aligned.
4543 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004544 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004545 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004546 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004547
Chris Lattner1a635d62006-04-14 06:01:58 +00004548 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004549 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004550 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004551 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004552 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004553 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004554 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004555}
4556
Dan Gohmand858e902010-04-17 15:26:15 +00004557SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004558 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004560 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004561
Owen Anderson825b72b2009-08-11 20:47:22 +00004562 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4563 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004564
Dan Gohman475871a2008-07-27 21:46:04 +00004565 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004566 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004567
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004568 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004569 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4570 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4571 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004572
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004573 // Low parts multiplied together, generating 32-bit results (we ignore the
4574 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004575 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004577
Dan Gohman475871a2008-07-27 21:46:04 +00004578 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004579 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004580 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004581 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004582 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4584 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004585 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004586
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004588
Chris Lattnercea2aa72006-04-18 04:28:57 +00004589 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004590 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004592 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004593
Chris Lattner19a81522006-04-18 03:57:35 +00004594 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004595 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004597 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004598
Chris Lattner19a81522006-04-18 03:57:35 +00004599 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004600 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004601 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004602 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004603
Chris Lattner19a81522006-04-18 03:57:35 +00004604 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004606 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 Ops[i*2 ] = 2*i+1;
4608 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004609 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004611 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004612 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004613 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004614}
4615
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004616/// LowerOperation - Provide custom lowering hooks for some operations.
4617///
Dan Gohmand858e902010-04-17 15:26:15 +00004618SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004619 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004620 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004621 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004622 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004623 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004624 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004625 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004627 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4628 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004629 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004630 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004631
4632 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004633 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004634
Jim Laskeyefc7e522006-12-04 22:04:42 +00004635 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004636 case ISD::DYNAMIC_STACKALLOC:
4637 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004638
Chris Lattner1a635d62006-04-14 06:01:58 +00004639 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004640 case ISD::FP_TO_UINT:
4641 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004642 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004643 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004644 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004645
Chris Lattner1a635d62006-04-14 06:01:58 +00004646 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004647 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4648 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4649 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004650
Chris Lattner1a635d62006-04-14 06:01:58 +00004651 // Vector-related lowering.
4652 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4653 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4654 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4655 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004656 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004657
Chris Lattner3fc027d2007-12-08 06:59:59 +00004658 // Frame & Return address.
4659 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004660 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004661 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004662}
4663
Duncan Sands1607f052008-12-01 11:39:25 +00004664void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4665 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004666 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004667 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004668 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004669 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004670 default:
Craig Topperbc219812012-02-07 02:50:20 +00004671 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004672 case ISD::VAARG: {
4673 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4674 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4675 return;
4676
4677 EVT VT = N->getValueType(0);
4678
4679 if (VT == MVT::i64) {
4680 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4681
4682 Results.push_back(NewNode);
4683 Results.push_back(NewNode.getValue(1));
4684 }
4685 return;
4686 }
Duncan Sands1607f052008-12-01 11:39:25 +00004687 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 assert(N->getValueType(0) == MVT::ppcf128);
4689 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004690 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004691 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004692 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004693 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004695 DAG.getIntPtrConstant(1));
4696
4697 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4698 // of the long double, and puts FPSCR back the way it was. We do not
4699 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004700 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004701 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4702
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004704 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004705 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004706 MFFSreg = Result.getValue(0);
4707 InFlag = Result.getValue(1);
4708
4709 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004710 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004712 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004713 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004714 InFlag = Result.getValue(0);
4715
4716 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004717 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004719 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004720 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004721 InFlag = Result.getValue(0);
4722
4723 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004725 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004726 Ops[0] = Lo;
4727 Ops[1] = Hi;
4728 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004729 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004730 FPreg = Result.getValue(0);
4731 InFlag = Result.getValue(1);
4732
4733 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 NodeTys.push_back(MVT::f64);
4735 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004736 Ops[1] = MFFSreg;
4737 Ops[2] = FPreg;
4738 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004739 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004740 FPreg = Result.getValue(0);
4741
4742 // We know the low half is about to be thrown away, so just use something
4743 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004745 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004746 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004747 }
Duncan Sands1607f052008-12-01 11:39:25 +00004748 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004749 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004750 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004751 }
4752}
4753
4754
Chris Lattner1a635d62006-04-14 06:01:58 +00004755//===----------------------------------------------------------------------===//
4756// Other Lowering Code
4757//===----------------------------------------------------------------------===//
4758
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004759MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004760PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004761 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004762 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004763 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4764
4765 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4766 MachineFunction *F = BB->getParent();
4767 MachineFunction::iterator It = BB;
4768 ++It;
4769
4770 unsigned dest = MI->getOperand(0).getReg();
4771 unsigned ptrA = MI->getOperand(1).getReg();
4772 unsigned ptrB = MI->getOperand(2).getReg();
4773 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004774 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004775
4776 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4777 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4778 F->insert(It, loopMBB);
4779 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004780 exitMBB->splice(exitMBB->begin(), BB,
4781 llvm::next(MachineBasicBlock::iterator(MI)),
4782 BB->end());
4783 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004784
4785 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004786 unsigned TmpReg = (!BinOpcode) ? incr :
4787 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004788 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4789 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004790
4791 // thisMBB:
4792 // ...
4793 // fallthrough --> loopMBB
4794 BB->addSuccessor(loopMBB);
4795
4796 // loopMBB:
4797 // l[wd]arx dest, ptr
4798 // add r0, dest, incr
4799 // st[wd]cx. r0, ptr
4800 // bne- loopMBB
4801 // fallthrough --> exitMBB
4802 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004803 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004804 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004805 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004806 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4807 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004808 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004809 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004810 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004811 BB->addSuccessor(loopMBB);
4812 BB->addSuccessor(exitMBB);
4813
4814 // exitMBB:
4815 // ...
4816 BB = exitMBB;
4817 return BB;
4818}
4819
4820MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004821PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004822 MachineBasicBlock *BB,
4823 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004824 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004825 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004826 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4827 // In 64 bit mode we have to use 64 bits for addresses, even though the
4828 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4829 // registers without caring whether they're 32 or 64, but here we're
4830 // doing actual arithmetic on the addresses.
4831 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004832 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004833
4834 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4835 MachineFunction *F = BB->getParent();
4836 MachineFunction::iterator It = BB;
4837 ++It;
4838
4839 unsigned dest = MI->getOperand(0).getReg();
4840 unsigned ptrA = MI->getOperand(1).getReg();
4841 unsigned ptrB = MI->getOperand(2).getReg();
4842 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004843 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004844
4845 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4846 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4847 F->insert(It, loopMBB);
4848 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004849 exitMBB->splice(exitMBB->begin(), BB,
4850 llvm::next(MachineBasicBlock::iterator(MI)),
4851 BB->end());
4852 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004853
4854 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004855 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004856 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4857 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004858 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4859 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4860 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4861 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4862 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4863 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4864 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4865 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4866 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4867 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004868 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004869 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004870 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004871
4872 // thisMBB:
4873 // ...
4874 // fallthrough --> loopMBB
4875 BB->addSuccessor(loopMBB);
4876
4877 // The 4-byte load must be aligned, while a char or short may be
4878 // anywhere in the word. Hence all this nasty bookkeeping code.
4879 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4880 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004881 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004882 // rlwinm ptr, ptr1, 0, 0, 29
4883 // slw incr2, incr, shift
4884 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4885 // slw mask, mask2, shift
4886 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004887 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004888 // add tmp, tmpDest, incr2
4889 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004890 // and tmp3, tmp, mask
4891 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004892 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004893 // bne- loopMBB
4894 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004895 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004896 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004897 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004898 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004899 .addReg(ptrA).addReg(ptrB);
4900 } else {
4901 Ptr1Reg = ptrB;
4902 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004903 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004904 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004905 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004906 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4907 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004908 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004909 .addReg(Ptr1Reg).addImm(0).addImm(61);
4910 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004911 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004912 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004913 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004914 .addReg(incr).addReg(ShiftReg);
4915 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004916 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004917 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004918 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4919 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004920 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004921 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004922 .addReg(Mask2Reg).addReg(ShiftReg);
4923
4924 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004925 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004926 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004927 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004928 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004929 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004930 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004931 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004932 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004933 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004934 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004935 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004936 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004937 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004938 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004939 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004940 BB->addSuccessor(loopMBB);
4941 BB->addSuccessor(exitMBB);
4942
4943 // exitMBB:
4944 // ...
4945 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004946 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4947 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004948 return BB;
4949}
4950
4951MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004952PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004953 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004954 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004955
4956 // To "insert" these instructions we actually have to insert their
4957 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004958 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004959 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004960 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004961
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004962 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004963
Hal Finkel009f7af2012-06-22 23:10:08 +00004964 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4965 MI->getOpcode() == PPC::SELECT_CC_I8)) {
4966 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
4967 PPC::ISEL8 : PPC::ISEL;
4968 unsigned SelectPred = MI->getOperand(4).getImm();
4969 DebugLoc dl = MI->getDebugLoc();
4970
4971 // The SelectPred is ((BI << 5) | BO) for a BCC
4972 unsigned BO = SelectPred & 0xF;
4973 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
4974
4975 unsigned TrueOpNo, FalseOpNo;
4976 if (BO == 12) {
4977 TrueOpNo = 2;
4978 FalseOpNo = 3;
4979 } else {
4980 TrueOpNo = 3;
4981 FalseOpNo = 2;
4982 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
4983 }
4984
4985 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
4986 .addReg(MI->getOperand(TrueOpNo).getReg())
4987 .addReg(MI->getOperand(FalseOpNo).getReg())
4988 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
4989 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4990 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4991 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4992 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4993 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4994
Evan Cheng53301922008-07-12 02:23:19 +00004995
4996 // The incoming instruction knows the destination vreg to set, the
4997 // condition code register to branch on, the true/false values to
4998 // select between, and a branch opcode to use.
4999
5000 // thisMBB:
5001 // ...
5002 // TrueVal = ...
5003 // cmpTY ccX, r1, r2
5004 // bCC copy1MBB
5005 // fallthrough --> copy0MBB
5006 MachineBasicBlock *thisMBB = BB;
5007 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5008 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5009 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005010 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005011 F->insert(It, copy0MBB);
5012 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005013
5014 // Transfer the remainder of BB and its successor edges to sinkMBB.
5015 sinkMBB->splice(sinkMBB->begin(), BB,
5016 llvm::next(MachineBasicBlock::iterator(MI)),
5017 BB->end());
5018 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5019
Evan Cheng53301922008-07-12 02:23:19 +00005020 // Next, add the true and fallthrough blocks as its successors.
5021 BB->addSuccessor(copy0MBB);
5022 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005023
Dan Gohman14152b42010-07-06 20:24:04 +00005024 BuildMI(BB, dl, TII->get(PPC::BCC))
5025 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5026
Evan Cheng53301922008-07-12 02:23:19 +00005027 // copy0MBB:
5028 // %FalseValue = ...
5029 // # fallthrough to sinkMBB
5030 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005031
Evan Cheng53301922008-07-12 02:23:19 +00005032 // Update machine-CFG edges
5033 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005034
Evan Cheng53301922008-07-12 02:23:19 +00005035 // sinkMBB:
5036 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5037 // ...
5038 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005039 BuildMI(*BB, BB->begin(), dl,
5040 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005041 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5042 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5043 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005044 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5045 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5046 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5047 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005048 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5049 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5050 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5051 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005052
5053 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5054 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5055 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5056 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005057 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5058 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5059 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5060 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005061
5062 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5063 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5064 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5065 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005066 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5067 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5068 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5069 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005070
5071 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5072 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5073 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5074 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005075 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5076 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5077 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5078 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005079
5080 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005081 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005082 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005083 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005084 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005085 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005086 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005087 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005088
5089 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5090 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5091 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5092 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005093 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5094 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5095 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5096 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005097
Dale Johannesen0e55f062008-08-29 18:29:46 +00005098 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5099 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5100 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5101 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5102 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5103 BB = EmitAtomicBinary(MI, BB, false, 0);
5104 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5105 BB = EmitAtomicBinary(MI, BB, true, 0);
5106
Evan Cheng53301922008-07-12 02:23:19 +00005107 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5108 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5109 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5110
5111 unsigned dest = MI->getOperand(0).getReg();
5112 unsigned ptrA = MI->getOperand(1).getReg();
5113 unsigned ptrB = MI->getOperand(2).getReg();
5114 unsigned oldval = MI->getOperand(3).getReg();
5115 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005116 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005117
Dale Johannesen65e39732008-08-25 18:53:26 +00005118 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5119 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5120 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005121 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005122 F->insert(It, loop1MBB);
5123 F->insert(It, loop2MBB);
5124 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005125 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005126 exitMBB->splice(exitMBB->begin(), BB,
5127 llvm::next(MachineBasicBlock::iterator(MI)),
5128 BB->end());
5129 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005130
5131 // thisMBB:
5132 // ...
5133 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005134 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005135
Dale Johannesen65e39732008-08-25 18:53:26 +00005136 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005137 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005138 // cmp[wd] dest, oldval
5139 // bne- midMBB
5140 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005141 // st[wd]cx. newval, ptr
5142 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005143 // b exitBB
5144 // midMBB:
5145 // st[wd]cx. dest, ptr
5146 // exitBB:
5147 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005148 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005149 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005150 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005151 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005152 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005153 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5154 BB->addSuccessor(loop2MBB);
5155 BB->addSuccessor(midMBB);
5156
5157 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005158 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005159 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005160 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005161 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005162 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005163 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005164 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005165
Dale Johannesen65e39732008-08-25 18:53:26 +00005166 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005167 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005168 .addReg(dest).addReg(ptrA).addReg(ptrB);
5169 BB->addSuccessor(exitMBB);
5170
Evan Cheng53301922008-07-12 02:23:19 +00005171 // exitMBB:
5172 // ...
5173 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005174 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5175 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5176 // We must use 64-bit registers for addresses when targeting 64-bit,
5177 // since we're actually doing arithmetic on them. Other registers
5178 // can be 32-bit.
5179 bool is64bit = PPCSubTarget.isPPC64();
5180 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5181
5182 unsigned dest = MI->getOperand(0).getReg();
5183 unsigned ptrA = MI->getOperand(1).getReg();
5184 unsigned ptrB = MI->getOperand(2).getReg();
5185 unsigned oldval = MI->getOperand(3).getReg();
5186 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005187 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005188
5189 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5190 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5191 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5192 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5193 F->insert(It, loop1MBB);
5194 F->insert(It, loop2MBB);
5195 F->insert(It, midMBB);
5196 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005197 exitMBB->splice(exitMBB->begin(), BB,
5198 llvm::next(MachineBasicBlock::iterator(MI)),
5199 BB->end());
5200 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005201
5202 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005203 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005204 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5205 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005206 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5207 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5208 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5209 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5210 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5211 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5212 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5213 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5214 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5215 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5216 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5217 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5218 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5219 unsigned Ptr1Reg;
5220 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005221 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005222 // thisMBB:
5223 // ...
5224 // fallthrough --> loopMBB
5225 BB->addSuccessor(loop1MBB);
5226
5227 // The 4-byte load must be aligned, while a char or short may be
5228 // anywhere in the word. Hence all this nasty bookkeeping code.
5229 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5230 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005231 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005232 // rlwinm ptr, ptr1, 0, 0, 29
5233 // slw newval2, newval, shift
5234 // slw oldval2, oldval,shift
5235 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5236 // slw mask, mask2, shift
5237 // and newval3, newval2, mask
5238 // and oldval3, oldval2, mask
5239 // loop1MBB:
5240 // lwarx tmpDest, ptr
5241 // and tmp, tmpDest, mask
5242 // cmpw tmp, oldval3
5243 // bne- midMBB
5244 // loop2MBB:
5245 // andc tmp2, tmpDest, mask
5246 // or tmp4, tmp2, newval3
5247 // stwcx. tmp4, ptr
5248 // bne- loop1MBB
5249 // b exitBB
5250 // midMBB:
5251 // stwcx. tmpDest, ptr
5252 // exitBB:
5253 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005254 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005255 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005256 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005257 .addReg(ptrA).addReg(ptrB);
5258 } else {
5259 Ptr1Reg = ptrB;
5260 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005261 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005262 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005263 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005264 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5265 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005266 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005267 .addReg(Ptr1Reg).addImm(0).addImm(61);
5268 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005269 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005270 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005271 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005272 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005273 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005274 .addReg(oldval).addReg(ShiftReg);
5275 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005276 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005277 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005278 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5279 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5280 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005281 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005282 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005283 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005284 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005285 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005286 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005287 .addReg(OldVal2Reg).addReg(MaskReg);
5288
5289 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005290 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005291 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005292 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5293 .addReg(TmpDestReg).addReg(MaskReg);
5294 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005295 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005296 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005297 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5298 BB->addSuccessor(loop2MBB);
5299 BB->addSuccessor(midMBB);
5300
5301 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005302 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5303 .addReg(TmpDestReg).addReg(MaskReg);
5304 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5305 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5306 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005307 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005308 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005309 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005310 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005311 BB->addSuccessor(loop1MBB);
5312 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005314 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005315 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005316 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005317 BB->addSuccessor(exitMBB);
5318
5319 // exitMBB:
5320 // ...
5321 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005322 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5323 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005324 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005325 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005326 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005327
Dan Gohman14152b42010-07-06 20:24:04 +00005328 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005329 return BB;
5330}
5331
Chris Lattner1a635d62006-04-14 06:01:58 +00005332//===----------------------------------------------------------------------===//
5333// Target Optimization Hooks
5334//===----------------------------------------------------------------------===//
5335
Duncan Sands25cf2272008-11-24 14:53:14 +00005336SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5337 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005338 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005339 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005340 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005341 switch (N->getOpcode()) {
5342 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005343 case PPCISD::SHL:
5344 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005345 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005346 return N->getOperand(0);
5347 }
5348 break;
5349 case PPCISD::SRL:
5350 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005351 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005352 return N->getOperand(0);
5353 }
5354 break;
5355 case PPCISD::SRA:
5356 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005357 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005358 C->isAllOnesValue()) // -1 >>s V -> -1.
5359 return N->getOperand(0);
5360 }
5361 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005363 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005364 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005365 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5366 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5367 // We allow the src/dst to be either f32/f64, but the intermediate
5368 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 if (N->getOperand(0).getValueType() == MVT::i64 &&
5370 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005371 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 if (Val.getValueType() == MVT::f32) {
5373 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005374 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005376
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005378 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005380 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 if (N->getValueType(0) == MVT::f32) {
5382 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005383 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005384 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005385 }
5386 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005388 // If the intermediate type is i32, we can avoid the load/store here
5389 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005390 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005391 }
5392 }
5393 break;
Chris Lattner51269842006-03-01 05:50:56 +00005394 case ISD::STORE:
5395 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5396 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005397 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005398 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 N->getOperand(1).getValueType() == MVT::i32 &&
5400 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005401 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 if (Val.getValueType() == MVT::f32) {
5403 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005404 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005405 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005407 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005408
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005410 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005411 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005412 return Val;
5413 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Chris Lattnerd9989382006-07-10 20:56:58 +00005415 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005416 if (cast<StoreSDNode>(N)->isUnindexed() &&
5417 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005418 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 (N->getOperand(1).getValueType() == MVT::i32 ||
5420 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005421 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005422 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 if (BSwapOp.getValueType() == MVT::i16)
5424 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005425
Dan Gohmanc76909a2009-09-25 20:36:54 +00005426 SDValue Ops[] = {
5427 N->getOperand(0), BSwapOp, N->getOperand(2),
5428 DAG.getValueType(N->getOperand(1).getValueType())
5429 };
5430 return
5431 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5432 Ops, array_lengthof(Ops),
5433 cast<StoreSDNode>(N)->getMemoryVT(),
5434 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005435 }
5436 break;
5437 case ISD::BSWAP:
5438 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005439 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005440 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005442 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005443 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005444 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005445 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005446 LD->getChain(), // Chain
5447 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005448 DAG.getValueType(N->getValueType(0)) // VT
5449 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005450 SDValue BSLoad =
5451 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5452 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5453 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005454
Scott Michelfdc40a02009-02-17 22:15:04 +00005455 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005456 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 if (N->getValueType(0) == MVT::i16)
5458 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005459
Chris Lattnerd9989382006-07-10 20:56:58 +00005460 // First, combine the bswap away. This makes the value produced by the
5461 // load dead.
5462 DCI.CombineTo(N, ResVal);
5463
5464 // Next, combine the load away, we give it a bogus result value but a real
5465 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005466 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Chris Lattnerd9989382006-07-10 20:56:58 +00005468 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005469 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Chris Lattner51269842006-03-01 05:50:56 +00005472 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005473 case PPCISD::VCMP: {
5474 // If a VCMPo node already exists with exactly the same operands as this
5475 // node, use its result instead of this node (VCMPo computes both a CR6 and
5476 // a normal output).
5477 //
5478 if (!N->getOperand(0).hasOneUse() &&
5479 !N->getOperand(1).hasOneUse() &&
5480 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005481
Chris Lattner4468c222006-03-31 06:02:07 +00005482 // Scan all of the users of the LHS, looking for VCMPo's that match.
5483 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005484
Gabor Greifba36cb52008-08-28 21:40:38 +00005485 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005486 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5487 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005488 if (UI->getOpcode() == PPCISD::VCMPo &&
5489 UI->getOperand(1) == N->getOperand(1) &&
5490 UI->getOperand(2) == N->getOperand(2) &&
5491 UI->getOperand(0) == N->getOperand(0)) {
5492 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005493 break;
5494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005495
Chris Lattner00901202006-04-18 18:28:22 +00005496 // If there is no VCMPo node, or if the flag value has a single use, don't
5497 // transform this.
5498 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5499 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
5501 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005502 // chain, this transformation is more complex. Note that multiple things
5503 // could use the value result, which we should ignore.
5504 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005505 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005506 FlagUser == 0; ++UI) {
5507 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005508 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005509 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005510 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005511 FlagUser = User;
5512 break;
5513 }
5514 }
5515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Chris Lattner00901202006-04-18 18:28:22 +00005517 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5518 // give up for right now.
5519 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005520 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005521 }
5522 break;
5523 }
Chris Lattner90564f22006-04-18 17:59:36 +00005524 case ISD::BR_CC: {
5525 // If this is a branch on an altivec predicate comparison, lower this so
5526 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5527 // lowering is done pre-legalize, because the legalizer lowers the predicate
5528 // compare down to code that is difficult to reassemble.
5529 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005530 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005531 int CompareOpc;
5532 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Chris Lattner90564f22006-04-18 17:59:36 +00005534 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5535 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5536 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5537 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005538
Chris Lattner90564f22006-04-18 17:59:36 +00005539 // If this is a comparison against something other than 0/1, then we know
5540 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005541 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005542 if (Val != 0 && Val != 1) {
5543 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5544 return N->getOperand(0);
5545 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005547 N->getOperand(0), N->getOperand(4));
5548 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005549
Chris Lattner90564f22006-04-18 17:59:36 +00005550 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005551
Chris Lattner90564f22006-04-18 17:59:36 +00005552 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005553 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005554 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005555 LHS.getOperand(2), // LHS of compare
5556 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005558 };
Chris Lattner90564f22006-04-18 17:59:36 +00005559 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005560 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005561 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005562
Chris Lattner90564f22006-04-18 17:59:36 +00005563 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005564 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005565 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005566 default: // Can't happen, don't crash on invalid number though.
5567 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005568 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005569 break;
5570 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005571 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005572 break;
5573 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005574 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005575 break;
5576 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005577 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005578 break;
5579 }
5580
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5582 DAG.getConstant(CompOpc, MVT::i32),
5583 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005584 N->getOperand(4), CompNode.getValue(1));
5585 }
5586 break;
5587 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005588 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005589
Dan Gohman475871a2008-07-27 21:46:04 +00005590 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005591}
5592
Chris Lattner1a635d62006-04-14 06:01:58 +00005593//===----------------------------------------------------------------------===//
5594// Inline Assembly Support
5595//===----------------------------------------------------------------------===//
5596
Dan Gohman475871a2008-07-27 21:46:04 +00005597void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005598 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005599 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005600 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005601 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005602 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005603 switch (Op.getOpcode()) {
5604 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005605 case PPCISD::LBRX: {
5606 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005607 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005608 KnownZero = 0xFFFF0000;
5609 break;
5610 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005611 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005612 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005613 default: break;
5614 case Intrinsic::ppc_altivec_vcmpbfp_p:
5615 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5616 case Intrinsic::ppc_altivec_vcmpequb_p:
5617 case Intrinsic::ppc_altivec_vcmpequh_p:
5618 case Intrinsic::ppc_altivec_vcmpequw_p:
5619 case Intrinsic::ppc_altivec_vcmpgefp_p:
5620 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5621 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5622 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5623 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5624 case Intrinsic::ppc_altivec_vcmpgtub_p:
5625 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5626 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5627 KnownZero = ~1U; // All bits but the low one are known to be zero.
5628 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005629 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005630 }
5631 }
5632}
5633
5634
Chris Lattner4234f572007-03-25 02:14:49 +00005635/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005636/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005637PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005638PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5639 if (Constraint.size() == 1) {
5640 switch (Constraint[0]) {
5641 default: break;
5642 case 'b':
5643 case 'r':
5644 case 'f':
5645 case 'v':
5646 case 'y':
5647 return C_RegisterClass;
5648 }
5649 }
5650 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005651}
5652
John Thompson44ab89e2010-10-29 17:29:13 +00005653/// Examine constraint type and operand type and determine a weight value.
5654/// This object must already have been set up with the operand type
5655/// and the current alternative constraint selected.
5656TargetLowering::ConstraintWeight
5657PPCTargetLowering::getSingleConstraintMatchWeight(
5658 AsmOperandInfo &info, const char *constraint) const {
5659 ConstraintWeight weight = CW_Invalid;
5660 Value *CallOperandVal = info.CallOperandVal;
5661 // If we don't have a value, we can't do a match,
5662 // but allow it at the lowest weight.
5663 if (CallOperandVal == NULL)
5664 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005665 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005666 // Look at the constraint type.
5667 switch (*constraint) {
5668 default:
5669 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5670 break;
5671 case 'b':
5672 if (type->isIntegerTy())
5673 weight = CW_Register;
5674 break;
5675 case 'f':
5676 if (type->isFloatTy())
5677 weight = CW_Register;
5678 break;
5679 case 'd':
5680 if (type->isDoubleTy())
5681 weight = CW_Register;
5682 break;
5683 case 'v':
5684 if (type->isVectorTy())
5685 weight = CW_Register;
5686 break;
5687 case 'y':
5688 weight = CW_Register;
5689 break;
5690 }
5691 return weight;
5692}
5693
Scott Michelfdc40a02009-02-17 22:15:04 +00005694std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005695PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005696 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005697 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005698 // GCC RS6000 Constraint Letters
5699 switch (Constraint[0]) {
5700 case 'b': // R1-R31
5701 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005703 return std::make_pair(0U, &PPC::G8RCRegClass);
5704 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005705 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005707 return std::make_pair(0U, &PPC::F4RCRegClass);
5708 if (VT == MVT::f64)
5709 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005710 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005711 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005712 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005713 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005714 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005715 }
5716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005717
Chris Lattner331d1bc2006-11-02 01:44:04 +00005718 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005719}
Chris Lattner763317d2006-02-07 00:47:13 +00005720
Chris Lattner331d1bc2006-11-02 01:44:04 +00005721
Chris Lattner48884cd2007-08-25 00:47:38 +00005722/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005723/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005724void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005725 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005726 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005727 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005728 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005729
Eric Christopher100c8332011-06-02 23:16:42 +00005730 // Only support length 1 constraints.
5731 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005732
Eric Christopher100c8332011-06-02 23:16:42 +00005733 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005734 switch (Letter) {
5735 default: break;
5736 case 'I':
5737 case 'J':
5738 case 'K':
5739 case 'L':
5740 case 'M':
5741 case 'N':
5742 case 'O':
5743 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005744 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005745 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005746 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005747 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005748 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005749 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005750 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005751 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005752 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005753 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5754 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005755 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005756 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005757 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005758 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005759 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005760 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005761 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005762 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005763 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005764 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005765 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005766 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005767 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005768 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005769 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005770 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005771 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005772 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005773 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005774 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005775 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005776 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005777 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005778 }
5779 break;
5780 }
5781 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005782
Gabor Greifba36cb52008-08-28 21:40:38 +00005783 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005784 Ops.push_back(Result);
5785 return;
5786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005787
Chris Lattner763317d2006-02-07 00:47:13 +00005788 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005789 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005790}
Evan Chengc4c62572006-03-13 23:20:37 +00005791
Chris Lattnerc9addb72007-03-30 23:15:24 +00005792// isLegalAddressingMode - Return true if the addressing mode represented
5793// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005794bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005795 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005796 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005797
Chris Lattnerc9addb72007-03-30 23:15:24 +00005798 // PPC allows a sign-extended 16-bit immediate field.
5799 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5800 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005801
Chris Lattnerc9addb72007-03-30 23:15:24 +00005802 // No global is ever allowed as a base.
5803 if (AM.BaseGV)
5804 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005805
5806 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005807 switch (AM.Scale) {
5808 case 0: // "r+i" or just "i", depending on HasBaseReg.
5809 break;
5810 case 1:
5811 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5812 return false;
5813 // Otherwise we have r+r or r+i.
5814 break;
5815 case 2:
5816 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5817 return false;
5818 // Allow 2*r as r+r.
5819 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005820 default:
5821 // No other scales are supported.
5822 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005823 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005824
Chris Lattnerc9addb72007-03-30 23:15:24 +00005825 return true;
5826}
5827
Evan Chengc4c62572006-03-13 23:20:37 +00005828/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005829/// as the offset of the target addressing mode for load / store of the
5830/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005831bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005832 // PPC allows a sign-extended 16-bit immediate field.
5833 return (V > -(1 << 16) && V < (1 << 16)-1);
5834}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005835
Craig Topperc89c7442012-03-27 07:21:54 +00005836bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005837 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005838}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005839
Dan Gohmand858e902010-04-17 15:26:15 +00005840SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5841 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005842 MachineFunction &MF = DAG.getMachineFunction();
5843 MachineFrameInfo *MFI = MF.getFrameInfo();
5844 MFI->setReturnAddressIsTaken(true);
5845
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005846 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005847 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005848
Dale Johannesen08673d22010-05-03 22:59:34 +00005849 // Make sure the function does not optimize away the store of the RA to
5850 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005851 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005852 FuncInfo->setLRStoreRequired();
5853 bool isPPC64 = PPCSubTarget.isPPC64();
5854 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5855
5856 if (Depth > 0) {
5857 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5858 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005859
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005860 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005861 isPPC64? MVT::i64 : MVT::i32);
5862 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5863 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5864 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005865 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005866 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005867
Chris Lattner3fc027d2007-12-08 06:59:59 +00005868 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005869 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005870 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005871 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005872}
5873
Dan Gohmand858e902010-04-17 15:26:15 +00005874SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5875 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005876 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005877 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005878
Owen Andersone50ed302009-08-10 22:56:29 +00005879 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005881
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005882 MachineFunction &MF = DAG.getMachineFunction();
5883 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005884 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005885 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5886 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005887 MFI->getStackSize() &&
5888 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5889 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5890 (is31 ? PPC::R31 : PPC::R1);
5891 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5892 PtrVT);
5893 while (Depth--)
5894 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005895 FrameAddr, MachinePointerInfo(), false, false,
5896 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005897 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005898}
Dan Gohman54aeea32008-10-21 03:41:46 +00005899
5900bool
5901PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5902 // The PowerPC target isn't yet aware of offsets.
5903 return false;
5904}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005905
Evan Cheng42642d02010-04-01 20:10:42 +00005906/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005907/// and store operations as a result of memset, memcpy, and memmove
5908/// lowering. If DstAlign is zero that means it's safe to destination
5909/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5910/// means there isn't a need to check it against alignment requirement,
5911/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005912/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005913/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005914/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5915/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005916/// It returns EVT::Other if the type should be determined using generic
5917/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005918EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5919 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005920 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005921 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005922 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005923 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005924 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005925 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005927 }
5928}
Hal Finkel3f31d492012-04-01 19:23:08 +00005929
Hal Finkel070b8db2012-06-22 00:49:52 +00005930/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
5931/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
5932/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
5933/// is expanded to mul + add.
5934bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
5935 if (!VT.isSimple())
5936 return false;
5937
5938 switch (VT.getSimpleVT().SimpleTy) {
5939 case MVT::f32:
5940 case MVT::f64:
5941 case MVT::v4f32:
5942 return true;
5943 default:
5944 break;
5945 }
5946
5947 return false;
5948}
5949
Hal Finkel3f31d492012-04-01 19:23:08 +00005950Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005951 if (DisableILPPref)
5952 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005953
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005954 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005955}
5956