blob: cfd77ea9c9346a5bc37645445b9a10469ee0b420 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000023#include "llvm/CallingConv.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
36#include "llvm/Constants.h"
37#include "llvm/DataLayout.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000038#include "llvm/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000039#include "llvm/DerivedTypes.h"
40#include "llvm/Function.h"
41#include "llvm/GlobalVariable.h"
42#include "llvm/InlineAsm.h"
43#include "llvm/Instructions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/IntrinsicInst.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000045#include "llvm/Intrinsics.h"
Chris Lattner6129c372010-04-08 00:09:16 +000046#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000047#include "llvm/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000048#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Debug.h"
50#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/IntegersSubsetMapping.h"
52#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000088static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000089
Chris Lattner3ac18842010-08-24 23:20:40 +000090static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
91 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +000092 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000094/// getCopyFromParts - Create a value that contains the specified legal parts
95/// combined into the value they represent. If the parts combine to a type
96/// larger then ValueVT then AssertOp can be used to specify whether the extra
97/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
98/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000099static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000100 const SDValue *Parts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000101 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000102 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
106 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000130 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000132 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000182 EVT PartEVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000183
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000184 if (PartEVT == ValueVT)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 return Val;
186
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000187 if (PartEVT.isInteger() && ValueVT.isInteger()) {
188 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000193 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000200 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000204 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000209 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213}
214
Bill Wendling12931302012-09-26 04:04:19 +0000215/// getCopyFromPartsVector - Create a value that contains the specified legal
216/// parts combined into the value they represent. If the parts combine to a
217/// type larger then ValueVT then AssertOp can be used to specify whether the
218/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
219/// ValueVT (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000222 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
Patrik Hagglundee211d22012-12-19 11:53:21 +0000230 EVT IntermediateVT;
231 MVT RegisterVT;
Chris Lattner3ac18842010-08-24 23:20:40 +0000232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglundee211d22012-12-19 11:53:21 +0000239 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000249 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000258 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000269 EVT PartEVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000271 if (PartEVT == ValueVT)
Chris Lattner3ac18842010-08-24 23:20:40 +0000272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000274 if (PartEVT.isVector()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000279 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000287 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem0b666362011-06-04 20:58:08 +0000288 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
289
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000290 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000291 "Cannot handle this kind of promotion");
292 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000293 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000294 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
295 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000296
Chris Lattnere6f7c262010-08-25 22:49:25 +0000297 }
Eric Christopher471e4222011-06-08 23:55:35 +0000298
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000299 // Trivial bitcast if the types are the same size and the destination
300 // vector type is legal.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000301 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000302 TLI.isTypeLegal(ValueVT))
303 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000304
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000305 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000306 if (ValueVT.getVectorNumElements() != 1) {
307 LLVMContext &Ctx = *DAG.getContext();
308 Twine ErrMsg("non-trivial scalar-to-vector conversion");
309 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
310 if (const CallInst *CI = dyn_cast<CallInst>(I))
311 if (isa<InlineAsm>(CI->getCalledValue()))
312 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
313 Ctx.emitError(I, ErrMsg);
314 } else {
315 Ctx.emitError(ErrMsg);
316 }
317 report_fatal_error("Cannot handle scalar-to-vector conversion!");
318 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000319
320 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000321 ValueVT.getVectorElementType() != PartEVT) {
322 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000323 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
324 DL, ValueVT.getScalarType(), Val);
325 }
326
Chris Lattner3ac18842010-08-24 23:20:40 +0000327 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
328}
329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
331 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000332 MVT PartVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334/// getCopyToParts - Create a series of nodes that contain the specified value
335/// split into legal parts. If the parts contain more bits than Val, then, for
336/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000337static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000338 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000339 MVT PartVT, const Value *V,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000341 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 // Handle the vector case separately.
344 if (ValueVT.isVector())
Bill Wendlingf18eb582012-09-26 06:16:18 +0000345 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000346
Chris Lattnera13b8602010-08-24 23:10:06 +0000347 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000348 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000349 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000350 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
351
Chris Lattnera13b8602010-08-24 23:10:06 +0000352 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 return;
354
Chris Lattnera13b8602010-08-24 23:10:06 +0000355 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000356 EVT PartEVT = PartVT;
357 if (PartEVT == ValueVT) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 Parts[0] = Val;
360 return;
361 }
362
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
364 // If the parts cover more bits than the value has, promote the value.
365 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
366 assert(NumParts == 1 && "Do not know what to promote to!");
367 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
368 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000369 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
370 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000371 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
373 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000374 if (PartVT == MVT::x86mmx)
375 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000376 }
377 } else if (PartBits == ValueVT.getSizeInBits()) {
378 // Different types of the same size.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000379 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000380 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000381 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
382 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000383 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
384 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000385 "Unknown mismatch!");
386 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
387 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000388 if (PartVT == MVT::x86mmx)
389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000390 }
391
392 // The value may have changed - recompute ValueVT.
393 ValueVT = Val.getValueType();
394 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
395 "Failed to tile the value with PartVT!");
396
397 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000398 if (PartEVT != ValueVT) {
Bill Wendlingf18eb582012-09-26 06:16:18 +0000399 LLVMContext &Ctx = *DAG.getContext();
400 Twine ErrMsg("scalar-to-vector conversion failed");
401 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
402 if (const CallInst *CI = dyn_cast<CallInst>(I))
403 if (isa<InlineAsm>(CI->getCalledValue()))
404 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
405 Ctx.emitError(I, ErrMsg);
406 } else {
407 Ctx.emitError(ErrMsg);
408 }
409 }
410
Chris Lattnera13b8602010-08-24 23:10:06 +0000411 Parts[0] = Val;
412 return;
413 }
414
415 // Expand the value into multiple parts.
416 if (NumParts & (NumParts - 1)) {
417 // The number of parts is not a power of 2. Split off and copy the tail.
418 assert(PartVT.isInteger() && ValueVT.isInteger() &&
419 "Do not know what to expand to!");
420 unsigned RoundParts = 1 << Log2_32(NumParts);
421 unsigned RoundBits = RoundParts * PartBits;
422 unsigned OddParts = NumParts - RoundParts;
423 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
424 DAG.getIntPtrConstant(RoundBits));
Bill Wendlingf18eb582012-09-26 06:16:18 +0000425 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattnera13b8602010-08-24 23:10:06 +0000426
427 if (TLI.isBigEndian())
428 // The odd parts were reversed by getCopyToParts - unreverse them.
429 std::reverse(Parts + RoundParts, Parts + NumParts);
430
431 NumParts = RoundParts;
432 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
433 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
434 }
435
436 // The number of parts is a power of 2. Repeatedly bisect the value using
437 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000438 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000439 EVT::getIntegerVT(*DAG.getContext(),
440 ValueVT.getSizeInBits()),
441 Val);
442
443 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
444 for (unsigned i = 0; i < NumParts; i += StepSize) {
445 unsigned ThisBits = StepSize * PartBits / 2;
446 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
447 SDValue &Part0 = Parts[i];
448 SDValue &Part1 = Parts[i+StepSize/2];
449
450 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(1));
452 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(0));
454
455 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
457 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
463 std::reverse(Parts, Parts + OrigNumParts);
464}
465
466
467/// getCopyToPartsVector - Create a series of nodes that contain the specified
468/// value split into legal parts.
469static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
470 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000471 MVT PartVT, const Value *V) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000472 EVT ValueVT = Val.getValueType();
473 assert(ValueVT.isVector() && "Not a vector");
474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 if (NumParts == 1) {
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000477 EVT PartEVT = PartVT;
478 if (PartEVT == ValueVT) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000479 // Nothing to do.
480 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
481 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000482 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000484 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
485 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 EVT ElementVT = PartVT.getVectorElementType();
487 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
488 // undef elements.
489 SmallVector<SDValue, 16> Ops;
490 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
491 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000493
Chris Lattnere6f7c262010-08-25 22:49:25 +0000494 for (unsigned i = ValueVT.getVectorNumElements(),
495 e = PartVT.getVectorNumElements(); i != e; ++i)
496 Ops.push_back(DAG.getUNDEF(ElementVT));
497
498 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
499
500 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000501
Chris Lattnere6f7c262010-08-25 22:49:25 +0000502 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
503 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000504 } else if (PartVT.isVector() &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000505 PartEVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000506 ValueVT.getVectorElementType()) &&
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000507 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem0b666362011-06-04 20:58:08 +0000508
509 // Promoted vector extract
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000510 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotemc6341e62011-06-19 08:49:38 +0000511 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
512 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000513 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000514 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000515 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000516 "Only trivial vector-to-scalar conversions should get here!");
517 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
518 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000519
520 bool Smaller = ValueVT.bitsLE(PartVT);
521 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
522 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000524
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 Parts[0] = Val;
526 return;
527 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000529 // Handle a multi-element vector.
Patrik Hagglundee211d22012-12-19 11:53:21 +0000530 EVT IntermediateVT;
531 MVT RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000533 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000534 IntermediateVT,
535 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000536 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
539 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglundb9e12e52012-12-19 12:33:30 +0000540 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 // Split the vector into intermediate operands.
543 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000544 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000545 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000546 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000548 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000549 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000550 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000551 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000552 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000554 // Split the intermediate operands into legal parts.
555 if (NumParts == NumIntermediates) {
556 // If the register was not expanded, promote or copy the value,
557 // as appropriate.
558 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000559 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000560 } else if (NumParts > 0) {
561 // If the intermediate type was expanded, split each the value into
562 // legal parts.
563 assert(NumParts % NumIntermediates == 0 &&
564 "Must expand into a divisible number of parts!");
565 unsigned Factor = NumParts / NumIntermediates;
566 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000568 }
569}
570
Dan Gohman462f6b52010-05-29 17:53:24 +0000571namespace {
572 /// RegsForValue - This struct represents the registers (physical or virtual)
573 /// that a particular set of values is assigned, and the type information
574 /// about the value. The most common situation is to represent one value at a
575 /// time, but struct or array values are handled element-wise as multiple
576 /// values. The splitting of aggregates is performed recursively, so that we
577 /// never have aggregate-typed registers. The values at this point do not
578 /// necessarily have legal types, so each value may require one or more
579 /// registers of some legal type.
580 ///
581 struct RegsForValue {
582 /// ValueVTs - The value types of the values, which may not be legal, and
583 /// may need be promoted or synthesized from one or more registers.
584 ///
585 SmallVector<EVT, 4> ValueVTs;
586
587 /// RegVTs - The value types of the registers. This is the same size as
588 /// ValueVTs and it records, for each value, what the type of the assigned
589 /// register or registers are. (Individual values are never synthesized
590 /// from more than one type of register.)
591 ///
592 /// With virtual registers, the contents of RegVTs is redundant with TLI's
593 /// getRegisterType member function, however when with physical registers
594 /// it is necessary to have a separate record of the types.
595 ///
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000596 SmallVector<MVT, 4> RegVTs;
Dan Gohman462f6b52010-05-29 17:53:24 +0000597
598 /// Regs - This list holds the registers assigned to the values.
599 /// Each legal or promoted value requires one register, and each
600 /// expanded value requires multiple registers.
601 ///
602 SmallVector<unsigned, 4> Regs;
603
604 RegsForValue() {}
605
606 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000607 MVT regvt, EVT valuevt)
Dan Gohman462f6b52010-05-29 17:53:24 +0000608 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
609
Dan Gohman462f6b52010-05-29 17:53:24 +0000610 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000611 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000612 ComputeValueVTs(tli, Ty, ValueVTs);
613
614 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
615 EVT ValueVT = ValueVTs[Value];
616 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000617 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 for (unsigned i = 0; i != NumRegs; ++i)
619 Regs.push_back(Reg + i);
620 RegVTs.push_back(RegisterVT);
621 Reg += NumRegs;
622 }
623 }
624
625 /// areValueTypesLegal - Return true if types of all the values are legal.
626 bool areValueTypesLegal(const TargetLowering &TLI) {
627 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000628 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000629 if (!TLI.isTypeLegal(RegisterVT))
630 return false;
631 }
632 return true;
633 }
634
635 /// append - Add the specified values to this one.
636 void append(const RegsForValue &RHS) {
637 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
638 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
639 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
640 }
641
642 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
643 /// this value and returns the result as a ValueVTs value. This uses
644 /// Chain/Flag as the input and updates them for the output Chain/Flag.
645 /// If the Flag pointer is NULL, no flag is used.
646 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
647 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000648 SDValue &Chain, SDValue *Flag,
649 const Value *V = 0) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000650
651 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
652 /// specified value into the registers specified by this object. This uses
653 /// Chain/Flag as the input and updates them for the output Chain/Flag.
654 /// If the Flag pointer is NULL, no flag is used.
655 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000656 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000657
658 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
659 /// operand list. This adds the code marker, matching input operand index
660 /// (if applicable), and includes the number of values added into it.
661 void AddInlineAsmOperands(unsigned Kind,
662 bool HasMatching, unsigned MatchingIdx,
663 SelectionDAG &DAG,
664 std::vector<SDValue> &Ops) const;
665 };
666}
667
668/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
669/// this value and returns the result as a ValueVT value. This uses
670/// Chain/Flag as the input and updates them for the output Chain/Flag.
671/// If the Flag pointer is NULL, no flag is used.
672SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
673 FunctionLoweringInfo &FuncInfo,
674 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000675 SDValue &Chain, SDValue *Flag,
676 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000677 // A Value with type {} or [0 x %t] needs no registers.
678 if (ValueVTs.empty())
679 return SDValue();
680
Dan Gohman462f6b52010-05-29 17:53:24 +0000681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Assemble the legal parts into the final values.
684 SmallVector<SDValue, 4> Values(ValueVTs.size());
685 SmallVector<SDValue, 8> Parts;
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 // Copy the legal parts from the registers.
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000690 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000691
692 Parts.resize(NumRegs);
693 for (unsigned i = 0; i != NumRegs; ++i) {
694 SDValue P;
695 if (Flag == 0) {
696 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
697 } else {
698 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
699 *Flag = P.getValue(2);
700 }
701
702 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000703 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000704
705 // If the source register was virtual and if we know something about it,
706 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000708 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000709 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000710
711 const FunctionLoweringInfo::LiveOutInfo *LOI =
712 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
713 if (!LOI)
714 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000715
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000716 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000717 unsigned NumSignBits = LOI->NumSignBits;
718 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000719
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000720 // FIXME: We capture more information than the dag can represent. For
721 // now, just use the tightest assertzext/assertsext possible.
722 bool isSExt = true;
723 EVT FromVT(MVT::Other);
724 if (NumSignBits == RegSize)
725 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
726 else if (NumZeroBits >= RegSize-1)
727 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
728 else if (NumSignBits > RegSize-8)
729 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
730 else if (NumZeroBits >= RegSize-8)
731 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
732 else if (NumSignBits > RegSize-16)
733 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
734 else if (NumZeroBits >= RegSize-16)
735 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
736 else if (NumSignBits > RegSize-32)
737 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
738 else if (NumZeroBits >= RegSize-32)
739 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
740 else
741 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000742
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000743 // Add an assertion node.
744 assert(FromVT != MVT::Other);
745 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
746 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000747 }
748
749 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000750 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 Part += NumRegs;
752 Parts.clear();
753 }
754
755 return DAG.getNode(ISD::MERGE_VALUES, dl,
756 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
757 &Values[0], ValueVTs.size());
758}
759
760/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
761/// specified value into the registers specified by this object. This uses
762/// Chain/Flag as the input and updates them for the output Chain/Flag.
763/// If the Flag pointer is NULL, no flag is used.
764void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000765 SDValue &Chain, SDValue *Flag,
766 const Value *V) const {
Dan Gohman462f6b52010-05-29 17:53:24 +0000767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
768
769 // Get the list of the values's legal parts.
770 unsigned NumRegs = Regs.size();
771 SmallVector<SDValue, 8> Parts(NumRegs);
772 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
773 EVT ValueVT = ValueVTs[Value];
774 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000775 MVT RegisterVT = RegVTs[Value];
Evan Cheng2766a472012-12-06 19:13:27 +0000776 ISD::NodeType ExtendKind =
777 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman462f6b52010-05-29 17:53:24 +0000778
Chris Lattner3ac18842010-08-24 23:20:40 +0000779 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng2766a472012-12-06 19:13:27 +0000780 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman462f6b52010-05-29 17:53:24 +0000781 Part += NumParts;
782 }
783
784 // Copy the parts into the registers.
785 SmallVector<SDValue, 8> Chains(NumRegs);
786 for (unsigned i = 0; i != NumRegs; ++i) {
787 SDValue Part;
788 if (Flag == 0) {
789 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
790 } else {
791 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
792 *Flag = Part.getValue(1);
793 }
794
795 Chains[i] = Part.getValue(0);
796 }
797
798 if (NumRegs == 1 || Flag)
799 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
800 // flagged to it. That is the CopyToReg nodes and the user are considered
801 // a single scheduling unit. If we create a TokenFactor and return it as
802 // chain, then the TokenFactor is both a predecessor (operand) of the
803 // user as well as a successor (the TF operands are flagged to the user).
804 // c1, f1 = CopyToReg
805 // c2, f2 = CopyToReg
806 // c3 = TokenFactor c1, c2
807 // ...
808 // = op c3, ..., f2
809 Chain = Chains[NumRegs-1];
810 else
811 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
812}
813
814/// AddInlineAsmOperands - Add this value to the specified inlineasm node
815/// operand list. This adds the code marker and includes the number of
816/// values added into it.
817void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
818 unsigned MatchingIdx,
819 SelectionDAG &DAG,
820 std::vector<SDValue> &Ops) const {
821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
822
823 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
824 if (HasMatching)
825 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000826 else if (!Regs.empty() &&
827 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
828 // Put the register class of the virtual registers in the flag word. That
829 // way, later passes can recompute register class constraints for inline
830 // assembly as well as normal instructions.
831 // Don't do this for tied operands that can use the regclass information
832 // from the def.
833 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
834 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
835 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
836 }
837
Dan Gohman462f6b52010-05-29 17:53:24 +0000838 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
839 Ops.push_back(Res);
840
841 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
842 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund8963fec2012-12-19 12:23:01 +0000843 MVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000844 for (unsigned i = 0; i != NumRegs; ++i) {
845 assert(Reg < Regs.size() && "Mismatch in # registers expected");
846 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
847 }
848 }
849}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850
Owen Anderson243eb9e2011-12-08 22:15:21 +0000851void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
852 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 AA = &aa;
854 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000855 LibInfo = li;
Micah Villmow3574eca2012-10-08 16:38:25 +0000856 TD = DAG.getTarget().getDataLayout();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000857 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000858 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859}
860
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000861/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000862/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863/// for a new block. This doesn't clear out information about
864/// additional blocks that are needed to complete switch lowering
865/// or PHI node updating; that information is cleared out as it is
866/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000867void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000869 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 PendingLoads.clear();
871 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000872 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000873 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874}
875
Devang Patel23385752011-05-23 17:44:13 +0000876/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000877/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000878/// information that is dangling in a basic block can be properly
879/// resolved in a different basic block. This allows the
880/// SelectionDAG to resolve dangling debug information attached
881/// to PHI nodes.
882void SelectionDAGBuilder::clearDanglingDebugInfo() {
883 DanglingDebugInfoMap.clear();
884}
885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886/// getRoot - Return the current virtual root of the Selection DAG,
887/// flushing any PendingLoad items. This must be done before emitting
888/// a store or any other node that may need to be ordered after any
889/// prior load instructions.
890///
Dan Gohman2048b852009-11-23 18:04:58 +0000891SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892 if (PendingLoads.empty())
893 return DAG.getRoot();
894
895 if (PendingLoads.size() == 1) {
896 SDValue Root = PendingLoads[0];
897 DAG.setRoot(Root);
898 PendingLoads.clear();
899 return Root;
900 }
901
902 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingLoads[0], PendingLoads.size());
905 PendingLoads.clear();
906 DAG.setRoot(Root);
907 return Root;
908}
909
910/// getControlRoot - Similar to getRoot, but instead of flushing all the
911/// PendingLoad items, flush all the PendingExports items. It is necessary
912/// to do this before emitting a terminator instruction.
913///
Dan Gohman2048b852009-11-23 18:04:58 +0000914SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915 SDValue Root = DAG.getRoot();
916
917 if (PendingExports.empty())
918 return Root;
919
920 // Turn all of the CopyToReg chains into one factored node.
921 if (Root.getOpcode() != ISD::EntryToken) {
922 unsigned i = 0, e = PendingExports.size();
923 for (; i != e; ++i) {
924 assert(PendingExports[i].getNode()->getNumOperands() > 1);
925 if (PendingExports[i].getNode()->getOperand(0) == Root)
926 break; // Don't add the root if we already indirectly depend on it.
927 }
928
929 if (i == e)
930 PendingExports.push_back(Root);
931 }
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 &PendingExports[0],
935 PendingExports.size());
936 PendingExports.clear();
937 DAG.setRoot(Root);
938 return Root;
939}
940
Bill Wendling4533cac2010-01-28 21:51:40 +0000941void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
942 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
943 DAG.AssignOrdering(Node, SDNodeOrder);
944
945 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
946 AssignOrderingToNode(Node->getOperand(I).getNode());
947}
948
Dan Gohman46510a72010-04-15 01:51:59 +0000949void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000950 // Set up outgoing PHI node register values before emitting the terminator.
951 if (isa<TerminatorInst>(&I))
952 HandlePHINodesInSuccessorBlocks(I.getParent());
953
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000954 CurDebugLoc = I.getDebugLoc();
955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000957
Dan Gohman92884f72010-04-20 15:03:56 +0000958 if (!isa<TerminatorInst>(&I) && !HasTailCall)
959 CopyToExportRegsIfNeeded(&I);
960
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000961 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962}
963
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000964void SelectionDAGBuilder::visitPHI(const PHINode &) {
965 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
966}
967
Dan Gohman46510a72010-04-15 01:51:59 +0000968void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 // Note: this doesn't use InstVisitor, because it has to work with
970 // ConstantExpr's in addition to instructions.
971 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000972 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 // Build the switch statement using the Instruction.def file.
974#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000975 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976#include "llvm/Instruction.def"
977 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000978
979 // Assign the ordering to the freshly created DAG nodes.
980 if (NodeMap.count(&I)) {
981 ++SDNodeOrder;
982 AssignOrderingToNode(getValue(&I).getNode());
983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000984}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
996 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 SDDbgValue *SDV;
998 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000999 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1001 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1002 DAG.AddDbgValue(SDV, Val.getNode(), false);
1003 }
Owen Anderson95771af2011-02-25 21:41:48 +00001004 } else
Eric Christopher0822e012012-02-23 03:39:43 +00001005 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001006 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1007 }
1008}
1009
Nick Lewycky8de34002011-09-30 22:19:53 +00001010/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +00001011SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +00001012 // If we already have an SDValue for this value, use it. It's important
1013 // to do this first, so that we don't create a CopyFromReg if we already
1014 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 SDValue &N = NodeMap[V];
1016 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Dan Gohman28a17352010-07-01 01:59:43 +00001018 // If there's a virtual register allocated and initialized for this
1019 // value, use it.
1020 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1021 if (It != FuncInfo.ValueMap.end()) {
1022 unsigned InReg = It->second;
1023 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
1024 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001025 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Devang Patel8f314282011-01-25 18:09:58 +00001026 resolveDanglingDebugInfo(V, N);
1027 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001028 }
1029
1030 // Otherwise create a new SDValue and remember it.
1031 SDValue Val = getValueImpl(V);
1032 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001033 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return Val;
1035}
1036
1037/// getNonRegisterValue - Return an SDValue for the given Value, but
1038/// don't look in FuncInfo.ValueMap for a virtual register.
1039SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1040 // If we already have an SDValue for this value, use it.
1041 SDValue &N = NodeMap[V];
1042 if (N.getNode()) return N;
1043
1044 // Otherwise create a new SDValue and remember it.
1045 SDValue Val = getValueImpl(V);
1046 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001047 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001048 return Val;
1049}
1050
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001051/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001052/// Create an SDValue for the given value.
1053SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001054 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohman383b5f62010-04-17 15:32:28 +00001057 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001058 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059
Dan Gohman383b5f62010-04-17 15:32:28 +00001060 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001061 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001064 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman383b5f62010-04-17 15:32:28 +00001066 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001067 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001068
Nate Begeman9008ca62009-04-27 18:41:29 +00001069 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001070 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071
Dan Gohman383b5f62010-04-17 15:32:28 +00001072 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 visit(CE->getOpcode(), *CE);
1074 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001075 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076 return N1;
1077 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1080 SmallVector<SDValue, 4> Constants;
1081 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1082 OI != OE; ++OI) {
1083 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001084 // If the operand is an empty aggregate, there are no values.
1085 if (!Val) continue;
1086 // Add each leaf value from the operand to the Constants list
1087 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1089 Constants.push_back(SDValue(Val, i));
1090 }
Bill Wendling87710f02009-12-21 23:47:40 +00001091
Bill Wendling4533cac2010-01-28 21:51:40 +00001092 return DAG.getMergeValues(&Constants[0], Constants.size(),
1093 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001095
1096 if (const ConstantDataSequential *CDS =
1097 dyn_cast<ConstantDataSequential>(C)) {
1098 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001099 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001100 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1101 // Add each leaf value from the operand to the Constants list
1102 // to form a flattened list of all the values.
1103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1104 Ops.push_back(SDValue(Val, i));
1105 }
1106
1107 if (isa<ArrayType>(CDS->getType()))
1108 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1109 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1110 VT, &Ops[0], Ops.size());
1111 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112
Duncan Sands1df98592010-02-16 11:11:14 +00001113 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1115 "Unknown struct or array constant!");
1116
Owen Andersone50ed302009-08-10 22:56:29 +00001117 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1119 unsigned NumElts = ValueVTs.size();
1120 if (NumElts == 0)
1121 return SDValue(); // empty struct
1122 SmallVector<SDValue, 4> Constants(NumElts);
1123 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001124 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001126 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 else if (EltVT.isFloatingPoint())
1128 Constants[i] = DAG.getConstantFP(0, EltVT);
1129 else
1130 Constants[i] = DAG.getConstant(0, EltVT);
1131 }
Bill Wendling87710f02009-12-21 23:47:40 +00001132
Bill Wendling4533cac2010-01-28 21:51:40 +00001133 return DAG.getMergeValues(&Constants[0], NumElts,
1134 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 }
1136
Dan Gohman383b5f62010-04-17 15:32:28 +00001137 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001138 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001139
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001140 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001141 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 // Now that we know the number and type of the elements, get that number of
1144 // elements into the Ops array based on what kind of constant it is.
1145 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001146 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001148 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001150 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001152
1153 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001154 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155 Op = DAG.getConstantFP(0, EltVT);
1156 else
1157 Op = DAG.getConstant(0, EltVT);
1158 Ops.assign(NumElements, Op);
1159 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001160
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001161 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001162 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1163 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 // If this is a static alloca, generate it as the frameindex instead of
1167 // computation.
1168 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1169 DenseMap<const AllocaInst*, int>::iterator SI =
1170 FuncInfo.StaticAllocaMap.find(AI);
1171 if (SI != FuncInfo.StaticAllocaMap.end())
1172 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1173 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001174
Dan Gohman28a17352010-07-01 01:59:43 +00001175 // If this is an instruction which fast-isel has deferred, select it now.
1176 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001177 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1178 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1179 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001180 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohman28a17352010-07-01 01:59:43 +00001183 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184}
1185
Dan Gohman46510a72010-04-15 01:51:59 +00001186void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 SDValue Chain = getControlRoot();
1188 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001189 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001190
Dan Gohman7451d3e2010-05-29 17:03:36 +00001191 if (!FuncInfo.CanLowerReturn) {
1192 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 const Function *F = I.getParent()->getParent();
1194
1195 // Emit a store of the return value through the virtual register.
1196 // Leave Outs empty so that LowerReturn won't try to load return
1197 // registers the usual way.
1198 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001199 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 PtrValueVTs);
1201
1202 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1203 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001204
Owen Andersone50ed302009-08-10 22:56:29 +00001205 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 SmallVector<uint64_t, 4> Offsets;
1207 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001208 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001209
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001210 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001211 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001212 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1213 RetPtr.getValueType(), RetPtr,
1214 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001215 Chains[i] =
1216 DAG.getStore(Chain, getCurDebugLoc(),
1217 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001218 // FIXME: better loc info would be nice.
1219 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001220 }
1221
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001222 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1223 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001224 } else if (I.getNumOperands() != 0) {
1225 SmallVector<EVT, 4> ValueVTs;
1226 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1227 unsigned NumValues = ValueVTs.size();
1228 if (NumValues) {
1229 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1231 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001233 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001235 const Function *F = I.getParent()->getParent();
Bill Wendling034b94b2012-12-19 07:18:57 +00001236 if (F->getRetAttributes().hasAttribute(Attribute::SExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001237 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling034b94b2012-12-19 07:18:57 +00001238 else if (F->getRetAttributes().hasAttribute(Attribute::ZExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001239 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001241 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001242 VT = TLI.getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001243
1244 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00001245 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001246 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001247 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001248 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendlingf18eb582012-09-26 06:16:18 +00001249 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001250
1251 // 'inreg' on function refers to return value
1252 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling034b94b2012-12-19 07:18:57 +00001253 if (F->getRetAttributes().hasAttribute(Attribute::InReg))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001254 Flags.setInReg();
1255
1256 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001257 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001258 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001259 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001260 Flags.setZExt();
1261
Dan Gohmanc9403652010-07-07 15:54:55 +00001262 for (unsigned i = 0; i < NumParts; ++i) {
1263 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00001264 /*isfixed=*/true, 0, 0));
Dan Gohmanc9403652010-07-07 15:54:55 +00001265 OutVals.push_back(Parts[i]);
1266 }
Evan Cheng3927f432009-03-25 20:20:11 +00001267 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 }
1269 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270
1271 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001272 CallingConv::ID CallConv =
1273 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001275 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001276
1277 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001278 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001279 "LowerReturn didn't return a valid chain!");
1280
1281 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283}
1284
Dan Gohmanad62f532009-04-23 23:13:24 +00001285/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1286/// created for it, emit nodes to copy the value into the virtual
1287/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001288void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001289 // Skip empty types
1290 if (V->getType()->isEmptyTy())
1291 return;
1292
Dan Gohman33b7a292010-04-16 17:15:02 +00001293 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1294 if (VMI != FuncInfo.ValueMap.end()) {
1295 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1296 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001297 }
1298}
1299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1301/// the current basic block, add it to ValueMap now so that we'll get a
1302/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001303void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 // No need to export constants.
1305 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // Already exported?
1308 if (FuncInfo.isExportedInst(V)) return;
1309
1310 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1311 CopyValueToVirtualRegister(V, Reg);
1312}
1313
Dan Gohman46510a72010-04-15 01:51:59 +00001314bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001315 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001316 // The operands of the setcc have to be in this block. We don't know
1317 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001318 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Can export from current BB.
1320 if (VI->getParent() == FromBB)
1321 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 // Is already exported, noop.
1324 return FuncInfo.isExportedInst(V);
1325 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 // If this is an argument, we can export it if the BB is the entry block or
1328 // if it is already exported.
1329 if (isa<Argument>(V)) {
1330 if (FromBB == &FromBB->getParent()->getEntryBlock())
1331 return true;
1332
1333 // Otherwise, can only export this if it is already exported.
1334 return FuncInfo.isExportedInst(V);
1335 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337 // Otherwise, constants can always be exported.
1338 return true;
1339}
1340
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001341/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001342uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1343 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001344 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1345 if (!BPI)
1346 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001347 const BasicBlock *SrcBB = Src->getBasicBlock();
1348 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001349 return BPI->getEdgeWeight(SrcBB, DstBB);
1350}
1351
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001352void SelectionDAGBuilder::
1353addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1354 uint32_t Weight /* = 0 */) {
1355 if (!Weight)
1356 Weight = getEdgeWeight(Src, Dst);
1357 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001358}
1359
1360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361static bool InBlock(const Value *V, const BasicBlock *BB) {
1362 if (const Instruction *I = dyn_cast<Instruction>(V))
1363 return I->getParent() == BB;
1364 return true;
1365}
1366
Dan Gohmanc2277342008-10-17 21:16:08 +00001367/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1368/// This function emits a branch and is used at the leaves of an OR or an
1369/// AND operator tree.
1370///
1371void
Dan Gohman46510a72010-04-15 01:51:59 +00001372SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001373 MachineBasicBlock *TBB,
1374 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001375 MachineBasicBlock *CurBB,
1376 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001377 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001378
Dan Gohmanc2277342008-10-17 21:16:08 +00001379 // If the leaf of the tree is a comparison, merge the condition into
1380 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001381 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001382 // The operands of the cmp have to be in this block. We don't know
1383 // how to export them from some other block. If this is the first block
1384 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001385 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001386 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1387 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001389 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001390 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001391 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001392 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001393 if (TM.Options.NoNaNsFPMath)
1394 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395 } else {
1396 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001397 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001399
1400 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1402 SwitchCases.push_back(CB);
1403 return;
1404 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001405 }
1406
1407 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001408 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001409 NULL, TBB, FBB, CurBB);
1410 SwitchCases.push_back(CB);
1411}
1412
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001413/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001414void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001415 MachineBasicBlock *TBB,
1416 MachineBasicBlock *FBB,
1417 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001418 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001419 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001420 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001421 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001422 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001423 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1424 BOp->getParent() != CurBB->getBasicBlock() ||
1425 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1426 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001427 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001428 return;
1429 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 // Create TmpBB after CurBB.
1432 MachineFunction::iterator BBI = CurBB;
1433 MachineFunction &MF = DAG.getMachineFunction();
1434 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1435 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 if (Opc == Instruction::Or) {
1438 // Codegen X | Y as:
1439 // jmp_if_X TBB
1440 // jmp TmpBB
1441 // TmpBB:
1442 // jmp_if_Y TBB
1443 // jmp FBB
1444 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001447 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001450 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451 } else {
1452 assert(Opc == Instruction::And && "Unknown merge op!");
1453 // Codegen X & Y as:
1454 // jmp_if_X TmpBB
1455 // jmp FBB
1456 // TmpBB:
1457 // jmp_if_Y TBB
1458 // jmp FBB
1459 //
1460 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001463 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001466 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 }
1468}
1469
1470/// If the set of cases should be emitted as a series of branches, return true.
1471/// If we should emit this as a bunch of and/or'd together conditions, return
1472/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001473bool
Dan Gohman2048b852009-11-23 18:04:58 +00001474SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 // If this is two comparisons of the same values or'd or and'd together, they
1478 // will get folded into a single comparison, so don't emit two blocks.
1479 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1480 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1481 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1482 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1483 return false;
1484 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001485
Chris Lattner133ce872010-01-02 00:00:03 +00001486 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1487 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1488 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1489 Cases[0].CC == Cases[1].CC &&
1490 isa<Constant>(Cases[0].CmpRHS) &&
1491 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1492 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1493 return false;
1494 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1495 return false;
1496 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 return true;
1499}
1500
Dan Gohman46510a72010-04-15 01:51:59 +00001501void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001502 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // Update machine-CFG edges.
1505 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1506
1507 // Figure out which block is immediately after the current one.
1508 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001509 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001510 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 NextBlock = BBI;
1512
1513 if (I.isUnconditional()) {
1514 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001515 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001516
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001518 if (Succ0MBB != NextBlock)
1519 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001521 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001522
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 return;
1524 }
1525
1526 // If this condition is one of the special cases we handle, do special stuff
1527 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001528 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1530
1531 // If this is a series of conditions that are or'd or and'd together, emit
1532 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001533 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534 // For example, instead of something like:
1535 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001536 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001538 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001539 // or C, F
1540 // jnz foo
1541 // Emit:
1542 // cmp A, B
1543 // je foo
1544 // cmp D, E
1545 // jle foo
1546 //
Dan Gohman46510a72010-04-15 01:51:59 +00001547 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001548 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001549 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 (BOp->getOpcode() == Instruction::And ||
1551 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001552 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1553 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 // If the compares in later blocks need to use values not currently
1555 // exported from this block, export them now. This block should always
1556 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001557 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001558
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559 // Allow some cases to be rejected.
1560 if (ShouldEmitAsBranches(SwitchCases)) {
1561 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1562 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1563 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1564 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001567 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 SwitchCases.erase(SwitchCases.begin());
1569 return;
1570 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001571
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572 // Okay, we decided not to do this, remove any inserted MBB's and clear
1573 // SwitchCases.
1574 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001575 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001576
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 SwitchCases.clear();
1578 }
1579 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001582 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001583 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585 // Use visitSwitchCase to actually insert the fast branch sequence for this
1586 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001587 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588}
1589
1590/// visitSwitchCase - Emits the necessary code to represent a single node in
1591/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001592void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1593 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 SDValue Cond;
1595 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001596 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001597
1598 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599 if (CB.CmpMHS == NULL) {
1600 // Fold "(X == true)" to X and "(X == false)" to !X to
1601 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001602 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001603 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001605 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001606 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001608 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001612 assert(CB.CC == ISD::SETCC_INVALID &&
1613 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614
Anton Korobeynikov23218582008-12-23 22:25:27 +00001615 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1616 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
1618 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001619 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001620
1621 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001623 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001625 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001626 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 DAG.getConstant(High-Low, VT), ISD::SETULE);
1629 }
1630 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001631
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001632 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001633 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001634 // TrueBB and FalseBB are always different unless the incoming IR is
1635 // degenerate. This only happens when running llc on weird IR.
1636 if (CB.TrueBB != CB.FalseBB)
1637 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001638
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 // Set NextBlock to be the MBB immediately after the current one, if any.
1640 // This is used to avoid emitting unnecessary branches to the next block.
1641 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001642 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001643 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001645
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646 // If the lhs block is the next block, invert the condition so that we can
1647 // fall through to the lhs instead of the rhs block.
1648 if (CB.TrueBB == NextBlock) {
1649 std::swap(CB.TrueBB, CB.FalseBB);
1650 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001651 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001653
Dale Johannesenf5d97892009-02-04 01:48:28 +00001654 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001655 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001656 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001657
Evan Cheng266a99d2010-09-23 06:51:55 +00001658 // Insert the false branch. Do this even if it's a fall through branch,
1659 // this makes it easier to do DAG optimizations which require inverting
1660 // the branch condition.
1661 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1662 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001663
1664 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665}
1666
1667/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001668void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669 // Emit the code for the jump table
1670 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001671 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001672 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1673 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001674 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001675 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1676 MVT::Other, Index.getValue(1),
1677 Table, Index);
1678 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001679}
1680
1681/// visitJumpTableHeader - This function emits necessary code to produce index
1682/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001683void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001684 JumpTableHeader &JTH,
1685 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001686 // Subtract the lowest switch case value from the value being switched on and
1687 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688 // difference between smallest and largest cases.
1689 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001690 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001691 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001692 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001693
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001694 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001695 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001696 // can be used as an index into the jump table in a subsequent basic block.
1697 // This value may be smaller or larger than the target's pointer type, and
1698 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001699 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001700
Dan Gohman89496d02010-07-02 00:10:16 +00001701 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001702 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1703 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 JT.Reg = JumpTableReg;
1705
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001706 // Emit the range check for the jump table, and branch to the default block
1707 // for the switch statement if the value being switched on exceeds the largest
1708 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001709 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001710 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001711 DAG.getConstant(JTH.Last-JTH.First,VT),
1712 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713
1714 // Set NextBlock to be the MBB immediately after the current one, if any.
1715 // This is used to avoid emitting unnecessary branches to the next block.
1716 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001717 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001718
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001719 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720 NextBlock = BBI;
1721
Dale Johannesen66978ee2009-01-31 02:22:37 +00001722 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001724 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725
Bill Wendling4533cac2010-01-28 21:51:40 +00001726 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001727 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1728 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001729
Bill Wendling87710f02009-12-21 23:47:40 +00001730 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731}
1732
1733/// visitBitTestHeader - This function emits necessary code to produce value
1734/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001735void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1736 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737 // Subtract the minimum value
1738 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglund34525f92012-12-11 11:14:33 +00001739 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001740 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001741 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742
1743 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001744 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001745 TLI.getSetCCResultType(Sub.getValueType()),
1746 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001747 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748
Evan Chengd08e5b42011-01-06 01:02:44 +00001749 // Determine the type of the test operands.
1750 bool UsePtrType = false;
1751 if (!TLI.isTypeLegal(VT))
1752 UsePtrType = true;
1753 else {
1754 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001755 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001756 // Switch table case range are encoded into series of masks.
1757 // Just use pointer type, it's guaranteed to fit.
1758 UsePtrType = true;
1759 break;
1760 }
1761 }
1762 if (UsePtrType) {
1763 VT = TLI.getPointerTy();
1764 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1765 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001767 B.RegVT = VT.getSimpleVT();
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001768 B.Reg = FuncInfo.CreateReg(B.RegVT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001769 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001770 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001771
1772 // Set NextBlock to be the MBB immediately after the current one, if any.
1773 // This is used to avoid emitting unnecessary branches to the next block.
1774 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001775 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001776 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001777 NextBlock = BBI;
1778
1779 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1780
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001781 addSuccessorWithWeight(SwitchBB, B.Default);
1782 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783
Dale Johannesen66978ee2009-01-31 02:22:37 +00001784 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001786 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001787
Evan Cheng8c1f4322010-09-23 18:32:19 +00001788 if (MBB != NextBlock)
1789 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1790 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001791
Bill Wendling87710f02009-12-21 23:47:40 +00001792 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793}
1794
1795/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001796void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1797 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001798 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001799 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001800 BitTestCase &B,
1801 MachineBasicBlock *SwitchBB) {
Patrik Hagglund8963fec2012-12-19 12:23:01 +00001802 MVT VT = BB.RegVT;
Evan Chengd08e5b42011-01-06 01:02:44 +00001803 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1804 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001805 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001806 unsigned PopCount = CountPopulation_64(B.Mask);
1807 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001808 // Testing for a single bit; just compare the shift count with what it
1809 // would need to be to shift a 1 bit in that position.
1810 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001811 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001812 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001813 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001814 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001815 } else if (PopCount == BB.Range) {
1816 // There is only one zero bit in the range, test for it directly.
1817 Cmp = DAG.getSetCC(getCurDebugLoc(),
1818 TLI.getSetCCResultType(VT),
1819 ShiftOp,
1820 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1821 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001822 } else {
1823 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001824 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1825 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001826
Dan Gohman8e0163a2010-06-24 02:06:24 +00001827 // Emit bit tests and jumps
1828 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001829 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001830 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001831 TLI.getSetCCResultType(VT),
1832 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001833 ISD::SETNE);
1834 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001835
Manman Ren1a710fd2012-08-24 18:14:27 +00001836 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1837 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1838 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1839 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001840
Dale Johannesen66978ee2009-01-31 02:22:37 +00001841 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001843 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844
1845 // Set NextBlock to be the MBB immediately after the current one, if any.
1846 // This is used to avoid emitting unnecessary branches to the next block.
1847 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001848 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001849 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 NextBlock = BBI;
1851
Evan Cheng8c1f4322010-09-23 18:32:19 +00001852 if (NextMBB != NextBlock)
1853 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1854 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001855
Bill Wendling87710f02009-12-21 23:47:40 +00001856 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001857}
1858
Dan Gohman46510a72010-04-15 01:51:59 +00001859void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001860 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001861
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 // Retrieve successors.
1863 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1864 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1865
Gabor Greifb67e6b32009-01-15 11:10:44 +00001866 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001867 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001868 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001870 else if (Fn && Fn->isIntrinsic()) {
1871 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001872 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001873 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001874 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875
1876 // If the value of the invoke is used outside of its defining block, make it
1877 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001878 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879
1880 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001881 addSuccessorWithWeight(InvokeMBB, Return);
1882 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883
1884 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001885 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1886 MVT::Other, getControlRoot(),
1887 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888}
1889
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001890void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1891 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1892}
1893
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001894void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1895 assert(FuncInfo.MBB->isLandingPad() &&
1896 "Call to landingpad not in landing pad!");
1897
1898 MachineBasicBlock *MBB = FuncInfo.MBB;
1899 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1900 AddLandingPadInfo(LP, MMI, MBB);
1901
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001902 // If there aren't registers to copy the values into (e.g., during SjLj
1903 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001904 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001905 TLI.getExceptionSelectorRegister() == 0)
1906 return;
1907
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001908 SmallVector<EVT, 2> ValueVTs;
1909 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1910
1911 // Insert the EXCEPTIONADDR instruction.
1912 assert(FuncInfo.MBB->isLandingPad() &&
1913 "Call to eh.exception not in landing pad!");
1914 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1915 SDValue Ops[2];
1916 Ops[0] = DAG.getRoot();
1917 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1918 SDValue Chain = Op1.getValue(1);
1919
1920 // Insert the EHSELECTION instruction.
1921 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1922 Ops[0] = Op1;
1923 Ops[1] = Chain;
1924 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1925 Chain = Op2.getValue(1);
1926 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1927
1928 Ops[0] = Op1;
1929 Ops[1] = Op2;
1930 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1931 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1932 &Ops[0], 2);
1933
1934 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1935 setValue(&LP, RetPair.first);
1936 DAG.setRoot(RetPair.second);
1937}
1938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001939/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1940/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001941bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1942 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001943 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001944 MachineBasicBlock *Default,
1945 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001947 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001948 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001949 return false;
1950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001951 // Get the MachineFunction which holds the current MBB. This is used when
1952 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001953 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954
1955 // Figure out which block is immediately after the current one.
1956 MachineBasicBlock *NextBlock = 0;
1957 MachineFunction::iterator BBI = CR.CaseBB;
1958
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001959 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 NextBlock = BBI;
1961
Manman Ren1a710fd2012-08-24 18:14:27 +00001962 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00001963 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 // is the same as the other, but has one bit unset that the other has set,
1965 // use bit manipulation to do two compares at once. For example:
1966 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001967 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1968 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1969 if (Size == 2 && CR.CaseBB == SwitchBB) {
1970 Case &Small = *CR.Range.first;
1971 Case &Big = *(CR.Range.second-1);
1972
1973 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1974 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1975 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1976
1977 // Check that there is only one bit different.
1978 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1979 (SmallValue | BigValue) == BigValue) {
1980 // Isolate the common bit.
1981 APInt CommonBit = BigValue & ~SmallValue;
1982 assert((SmallValue | CommonBit) == BigValue &&
1983 CommonBit.countPopulation() == 1 && "Not a common bit?");
1984
1985 SDValue CondLHS = getValue(SV);
1986 EVT VT = CondLHS.getValueType();
1987 DebugLoc DL = getCurDebugLoc();
1988
1989 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1990 DAG.getConstant(CommonBit, VT));
1991 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1992 Or, DAG.getConstant(BigValue, VT),
1993 ISD::SETEQ);
1994
1995 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00001996 // Both Small and Big will jump to Small.BB, so we sum up the weights.
1997 addSuccessorWithWeight(SwitchBB, Small.BB,
1998 Small.ExtraWeight + Big.ExtraWeight);
1999 addSuccessorWithWeight(SwitchBB, Default,
2000 // The default destination is the first successor in IR.
2001 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00002002
2003 // Insert the true branch.
2004 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2005 getControlRoot(), Cond,
2006 DAG.getBasicBlock(Small.BB));
2007
2008 // Insert the false branch.
2009 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2010 DAG.getBasicBlock(Default));
2011
2012 DAG.setRoot(BrCond);
2013 return true;
2014 }
2015 }
2016 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002017
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002018 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002019 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002020 if (BPI) {
2021 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002022 uint32_t IWeight = I->ExtraWeight;
2023 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002024 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002025 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002026 if (IWeight > JWeight)
2027 std::swap(*I, *J);
2028 }
2029 }
2030 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002032 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002033 if (Size > 1 &&
2034 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 // The last case block won't fall through into 'NextBlock' if we emit the
2036 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002037 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002038 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 if (I->BB == NextBlock) {
2040 std::swap(*I, BackCase);
2041 break;
2042 }
2043 }
2044 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002046 // Create a CaseBlock record representing a conditional branch to
2047 // the Case's target mbb if the value being switched on SV is equal
2048 // to C.
2049 MachineBasicBlock *CurBlock = CR.CaseBB;
2050 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2051 MachineBasicBlock *FallThrough;
2052 if (I != E-1) {
2053 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2054 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002055
2056 // Put SV in a virtual register to make it available from the new blocks.
2057 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 } else {
2059 // If the last case doesn't match, go to the default block.
2060 FallThrough = Default;
2061 }
2062
Dan Gohman46510a72010-04-15 01:51:59 +00002063 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 ISD::CondCode CC;
2065 if (I->High == I->Low) {
2066 // This is just small small case range :) containing exactly 1 case
2067 CC = ISD::SETEQ;
2068 LHS = SV; RHS = I->High; MHS = NULL;
2069 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002070 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 LHS = I->Low; MHS = SV; RHS = I->High;
2072 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002073
Manman Ren1a710fd2012-08-24 18:14:27 +00002074 // The false weight should be sum of all un-handled cases.
2075 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002076 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2077 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002078 /* trueweight */ I->ExtraWeight,
2079 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002080
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 // If emitting the first comparison, just call visitSwitchCase to emit the
2082 // code into the current block. Otherwise, push the CaseBlock onto the
2083 // vector to be later processed by SDISel, and insert the node's MBB
2084 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002085 if (CurBlock == SwitchBB)
2086 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 else
2088 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 CurBlock = FallThrough;
2091 }
2092
2093 return true;
2094}
2095
2096static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002097 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2099 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002102static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002103 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002104 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002105 return (LastExt - FirstExt + 1ULL);
2106}
2107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002109bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2110 CaseRecVector &WorkList,
2111 const Value *SV,
2112 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002113 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002114 Case& FrontCase = *CR.Range.first;
2115 Case& BackCase = *(CR.Range.second-1);
2116
Chris Lattnere880efe2009-11-07 07:50:34 +00002117 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2118 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119
Chris Lattnere880efe2009-11-07 07:50:34 +00002120 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002121 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 TSize += I->size();
2123
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002124 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002126
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002127 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002128 // The density is TSize / Range. Require at least 40%.
2129 // It should not be possible for IntTSize to saturate for sane code, but make
2130 // sure we handle Range saturation correctly.
2131 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2132 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2133 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134 return false;
2135
David Greene4b69d992010-01-05 01:24:57 +00002136 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002137 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002138 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139
2140 // Get the MachineFunction which holds the current MBB. This is used when
2141 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002142 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143
2144 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002146 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002147
2148 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2149
2150 // Create a new basic block to hold the code for loading the address
2151 // of the jump table, and jumping to it. Update successor information;
2152 // we will either branch to the default case for the switch, or the jump
2153 // table.
2154 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2155 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002156
2157 addSuccessorWithWeight(CR.CaseBB, Default);
2158 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 // Build a vector of destination BBs, corresponding to each target
2161 // of the jump table. If the value of the jump table slot corresponds to
2162 // a case statement, push the case's BB onto the vector, otherwise, push
2163 // the default BB.
2164 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002165 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002167 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2168 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002169
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002170 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 DestBBs.push_back(I->BB);
2172 if (TEI==High)
2173 ++I;
2174 } else {
2175 DestBBs.push_back(Default);
2176 }
2177 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002178
Manman Ren1a710fd2012-08-24 18:14:27 +00002179 // Calculate weight for each unique destination in CR.
2180 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2181 if (FuncInfo.BPI)
2182 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2183 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2184 DestWeights.find(I->BB);
2185 if (Itr != DestWeights.end())
2186 Itr->second += I->ExtraWeight;
2187 else
2188 DestWeights[I->BB] = I->ExtraWeight;
2189 }
2190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2193 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194 E = DestBBs.end(); I != E; ++I) {
2195 if (!SuccsHandled[(*I)->getNumber()]) {
2196 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002197 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2198 DestWeights.find(*I);
2199 addSuccessorWithWeight(JumpTableBB, *I,
2200 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 }
2202 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002203
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002204 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002205 unsigned JTEncoding = TLI.getJumpTableEncoding();
2206 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002207 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002209 // Set the jump table information so that we can codegen it as a second
2210 // MachineBasicBlock
2211 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002212 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2213 if (CR.CaseBB == SwitchBB)
2214 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217 return true;
2218}
2219
2220/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2221/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002222bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2223 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002224 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002225 MachineBasicBlock *Default,
2226 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 // Get the MachineFunction which holds the current MBB. This is used when
2228 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002229 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230
2231 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002233 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234
2235 Case& FrontCase = *CR.Range.first;
2236 Case& BackCase = *(CR.Range.second-1);
2237 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2238
2239 // Size is the number of Cases represented by this range.
2240 unsigned Size = CR.Range.second - CR.Range.first;
2241
Chris Lattnere880efe2009-11-07 07:50:34 +00002242 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2243 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 double FMetric = 0;
2245 CaseItr Pivot = CR.Range.first + Size/2;
2246
2247 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2248 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002249 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2251 I!=E; ++I)
2252 TSize += I->size();
2253
Chris Lattnere880efe2009-11-07 07:50:34 +00002254 APInt LSize = FrontCase.size();
2255 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002256 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002257 << "First: " << First << ", Last: " << Last <<'\n'
2258 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2260 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002261 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2262 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002263 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002264 assert((Range - 2ULL).isNonNegative() &&
2265 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002266 // Use volatile double here to avoid excess precision issues on some hosts,
2267 // e.g. that use 80-bit X87 registers.
2268 volatile double LDensity =
2269 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002270 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002271 volatile double RDensity =
2272 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002273 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002274 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002276 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002277 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2278 << "LDensity: " << LDensity
2279 << ", RDensity: " << RDensity << '\n'
2280 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281 if (FMetric < Metric) {
2282 Pivot = J;
2283 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002284 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285 }
2286
2287 LSize += J->size();
2288 RSize -= J->size();
2289 }
2290 if (areJTsAllowed(TLI)) {
2291 // If our case is dense we *really* should handle it earlier!
2292 assert((FMetric > 0) && "Should handle dense range earlier!");
2293 } else {
2294 Pivot = CR.Range.first + Size/2;
2295 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 CaseRange LHSR(CR.Range.first, Pivot);
2298 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002299 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002303 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002305 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 // Pivot's Value, then we can branch directly to the LHS's Target,
2307 // rather than creating a leaf node for it.
2308 if ((LHSR.second - LHSR.first) == 1 &&
2309 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002310 cast<ConstantInt>(C)->getValue() ==
2311 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 TrueBB = LHSR.first->BB;
2313 } else {
2314 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2315 CurMF->insert(BBI, TrueBB);
2316 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002317
2318 // Put SV in a virtual register to make it available from the new blocks.
2319 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 // Similar to the optimization above, if the Value being switched on is
2323 // known to be less than the Constant CR.LT, and the current Case Value
2324 // is CR.LT - 1, then we can branch directly to the target block for
2325 // the current Case Value, rather than emitting a RHS leaf node for it.
2326 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002327 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2328 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329 FalseBB = RHSR.first->BB;
2330 } else {
2331 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2332 CurMF->insert(BBI, FalseBB);
2333 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002334
2335 // Put SV in a virtual register to make it available from the new blocks.
2336 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 }
2338
2339 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002340 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002342 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343
Dan Gohman99be8ae2010-04-19 22:41:47 +00002344 if (CR.CaseBB == SwitchBB)
2345 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 else
2347 SwitchCases.push_back(CB);
2348
2349 return true;
2350}
2351
2352/// handleBitTestsSwitchCase - if current case range has few destination and
2353/// range span less, than machine word bitwidth, encode case range into series
2354/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002355bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2356 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002357 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002358 MachineBasicBlock* Default,
2359 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002360 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002361 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362
2363 Case& FrontCase = *CR.Range.first;
2364 Case& BackCase = *(CR.Range.second-1);
2365
2366 // Get the MachineFunction which holds the current MBB. This is used when
2367 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002368 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002370 // If target does not have legal shift left, do not emit bit tests at all.
2371 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2372 return false;
2373
Anton Korobeynikov23218582008-12-23 22:25:27 +00002374 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2376 I!=E; ++I) {
2377 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002378 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381 // Count unique destinations
2382 SmallSet<MachineBasicBlock*, 4> Dests;
2383 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2384 Dests.insert(I->BB);
2385 if (Dests.size() > 3)
2386 // Don't bother the code below, if there are too much unique destinations
2387 return false;
2388 }
David Greene4b69d992010-01-05 01:24:57 +00002389 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002390 << Dests.size() << '\n'
2391 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002394 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2395 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002396 APInt cmpRange = maxValue - minValue;
2397
David Greene4b69d992010-01-05 01:24:57 +00002398 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002399 << "Low bound: " << minValue << '\n'
2400 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002401
Dan Gohmane0567812010-04-08 23:03:40 +00002402 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 (!(Dests.size() == 1 && numCmps >= 3) &&
2404 !(Dests.size() == 2 && numCmps >= 5) &&
2405 !(Dests.size() >= 3 && numCmps >= 6)))
2406 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002407
David Greene4b69d992010-01-05 01:24:57 +00002408 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002409 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2410
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411 // Optimize the case where all the case values fit in a
2412 // word without having to subtract minValue. In this case,
2413 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002414 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002415 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002417 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002420 CaseBitsVector CasesBits;
2421 unsigned i, count = 0;
2422
2423 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2424 MachineBasicBlock* Dest = I->BB;
2425 for (i = 0; i < count; ++i)
2426 if (Dest == CasesBits[i].BB)
2427 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429 if (i == count) {
2430 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002431 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432 count++;
2433 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002434
2435 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2436 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2437
2438 uint64_t lo = (lowValue - lowBound).getZExtValue();
2439 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002440 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 for (uint64_t j = lo; j <= hi; j++) {
2443 CasesBits[i].Mask |= 1ULL << j;
2444 CasesBits[i].Bits++;
2445 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 }
2448 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 BitTestInfo BTC;
2451
2452 // Figure out which block is immediately after the current one.
2453 MachineFunction::iterator BBI = CR.CaseBB;
2454 ++BBI;
2455
2456 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2457
David Greene4b69d992010-01-05 01:24:57 +00002458 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002460 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002461 << ", Bits: " << CasesBits[i].Bits
2462 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463
2464 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2465 CurMF->insert(BBI, CaseBB);
2466 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2467 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002468 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002469
2470 // Put SV in a virtual register to make it available from the new blocks.
2471 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002473
2474 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002475 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476 CR.CaseBB, Default, BTC);
2477
Dan Gohman99be8ae2010-04-19 22:41:47 +00002478 if (CR.CaseBB == SwitchBB)
2479 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481 BitTestCases.push_back(BTB);
2482
2483 return true;
2484}
2485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002486/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002487size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2488 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002489
2490 /// Use a shorter form of declaration, and also
2491 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002492 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002493
2494 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495
Manman Ren1a710fd2012-08-24 18:14:27 +00002496 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002498 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002499 i != e; ++i) {
2500 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002501 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2502
Manman Ren1a710fd2012-08-24 18:14:27 +00002503 TheClusterifier.add(i.getCaseValueEx(), SMBB,
2504 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002506
2507 TheClusterifier.optimize();
2508
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002509 size_t numCmps = 0;
2510 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2511 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002512 Clusterifier::Cluster &C = *i;
Manman Ren1a710fd2012-08-24 18:14:27 +00002513 // Update edge weight for the cluster.
2514 unsigned W = C.first.Weight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002516 // FIXME: Currently work with ConstantInt based numbers.
2517 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002518 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2519 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002520
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002521 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002522 // A range counts double, since it requires two compares.
2523 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524 }
2525
2526 return numCmps;
2527}
2528
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002529void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2530 MachineBasicBlock *Last) {
2531 // Update JTCases.
2532 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2533 if (JTCases[i].first.HeaderBB == First)
2534 JTCases[i].first.HeaderBB = Last;
2535
2536 // Update BitTestCases.
2537 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2538 if (BitTestCases[i].Parent == First)
2539 BitTestCases[i].Parent = Last;
2540}
2541
Dan Gohman46510a72010-04-15 01:51:59 +00002542void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002543 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002544
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 // Figure out which block is immediately after the current one.
2546 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002547 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2548
2549 // If there is only the default destination, branch to it if it is not the
2550 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002551 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552 // Update machine-CFG edges.
2553
2554 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002555 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002556 if (Default != NextBlock)
2557 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2558 MVT::Other, getControlRoot(),
2559 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002560
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561 return;
2562 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002563
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564 // If there are any non-default case statements, create a vector of Cases
2565 // representing each one, and sort the vector so that we can efficiently
2566 // create a binary search tree from them.
2567 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002568 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002569 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002570 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002571 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572
2573 // Get the Value to be switched on and default basic blocks, which will be
2574 // inserted into CaseBlock records, representing basic blocks in the binary
2575 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002576 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577
2578 // Push the initial CaseRec onto the worklist
2579 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002580 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2581 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002582
2583 while (!WorkList.empty()) {
2584 // Grab a record representing a case range to process off the worklist
2585 CaseRec CR = WorkList.back();
2586 WorkList.pop_back();
2587
Dan Gohman99be8ae2010-04-19 22:41:47 +00002588 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002590
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 // If the range has few cases (two or less) emit a series of specific
2592 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002593 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002595
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002596 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002597 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002598 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002599 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002600 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002602
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2604 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002605 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 }
2607}
2608
Dan Gohman46510a72010-04-15 01:51:59 +00002609void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002610 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002611
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002612 // Update machine-CFG edges with unique successors.
Nadav Rotemee0ce152012-10-23 21:05:33 +00002613 SmallSet<BasicBlock*, 32> Done;
2614 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2615 BasicBlock *BB = I.getSuccessor(i);
2616 bool Inserted = Done.insert(BB);
2617 if (!Inserted)
2618 continue;
2619
2620 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002621 addSuccessorWithWeight(IndirectBrMBB, Succ);
2622 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002623
Bill Wendling4533cac2010-01-28 21:51:40 +00002624 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2625 MVT::Other, getControlRoot(),
2626 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002627}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002628
Dan Gohman46510a72010-04-15 01:51:59 +00002629void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002630 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002631 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002632 if (isa<Constant>(I.getOperand(0)) &&
2633 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2634 SDValue Op2 = getValue(I.getOperand(1));
2635 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2636 Op2.getValueType(), Op2));
2637 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002638 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002639
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002640 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002641}
2642
Dan Gohman46510a72010-04-15 01:51:59 +00002643void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002644 SDValue Op1 = getValue(I.getOperand(0));
2645 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002646 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2647 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002648}
2649
Dan Gohman46510a72010-04-15 01:51:59 +00002650void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651 SDValue Op1 = getValue(I.getOperand(0));
2652 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002653
2654 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2655
Chris Lattnerd3027732011-02-13 09:02:52 +00002656 // Coerce the shift amount to the right type if we can.
2657 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002658 unsigned ShiftSize = ShiftTy.getSizeInBits();
2659 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002660 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002661
Dan Gohman57fc82d2009-04-09 03:51:29 +00002662 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002663 if (ShiftSize > Op2Size)
2664 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002665
Dan Gohman57fc82d2009-04-09 03:51:29 +00002666 // If the operand is larger than the shift count type but the shift
2667 // count type has enough bits to represent any shift value, truncate
2668 // it now. This is a common case and it exposes the truncate to
2669 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002670 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2671 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2672 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002673 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002674 else
Chris Lattnere0751182011-02-13 19:09:16 +00002675 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002677
Bill Wendling4533cac2010-01-28 21:51:40 +00002678 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2679 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680}
2681
Benjamin Kramer9c640302011-07-08 10:31:30 +00002682void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002683 SDValue Op1 = getValue(I.getOperand(0));
2684 SDValue Op2 = getValue(I.getOperand(1));
2685
2686 // Turn exact SDivs into multiplications.
2687 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2688 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002689 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2690 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002691 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2692 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2693 else
2694 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2695 Op1, Op2));
2696}
2697
Dan Gohman46510a72010-04-15 01:51:59 +00002698void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002700 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002702 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703 predicate = ICmpInst::Predicate(IC->getPredicate());
2704 SDValue Op1 = getValue(I.getOperand(0));
2705 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002706 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002707
Owen Andersone50ed302009-08-10 22:56:29 +00002708 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002709 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002710}
2711
Dan Gohman46510a72010-04-15 01:51:59 +00002712void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002714 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002716 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717 predicate = FCmpInst::Predicate(FC->getPredicate());
2718 SDValue Op1 = getValue(I.getOperand(0));
2719 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002720 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002721 if (TM.Options.NoNaNsFPMath)
2722 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002723 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002724 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725}
2726
Dan Gohman46510a72010-04-15 01:51:59 +00002727void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002728 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002729 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2730 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002731 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002732
Bill Wendling49fcff82009-12-21 22:30:11 +00002733 SmallVector<SDValue, 4> Values(NumValues);
2734 SDValue Cond = getValue(I.getOperand(0));
2735 SDValue TrueVal = getValue(I.getOperand(1));
2736 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002737 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2738 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002739
Bill Wendling4533cac2010-01-28 21:51:40 +00002740 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002741 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2742 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002743 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002744 SDValue(TrueVal.getNode(),
2745 TrueVal.getResNo() + i),
2746 SDValue(FalseVal.getNode(),
2747 FalseVal.getResNo() + i));
2748
Bill Wendling4533cac2010-01-28 21:51:40 +00002749 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2750 DAG.getVTList(&ValueVTs[0], NumValues),
2751 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002752}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753
Dan Gohman46510a72010-04-15 01:51:59 +00002754void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2756 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002757 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002758 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759}
2760
Dan Gohman46510a72010-04-15 01:51:59 +00002761void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2763 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2764 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002765 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002766 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002767}
2768
Dan Gohman46510a72010-04-15 01:51:59 +00002769void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2771 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2772 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002773 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002774 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775}
2776
Dan Gohman46510a72010-04-15 01:51:59 +00002777void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002778 // FPTrunc is never a no-op cast, no need to check
2779 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002780 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002781 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002782 DestVT, N,
2783 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784}
2785
Dan Gohman46510a72010-04-15 01:51:59 +00002786void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002787 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002789 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002790 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002791}
2792
Dan Gohman46510a72010-04-15 01:51:59 +00002793void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794 // FPToUI is never a no-op cast, no need to check
2795 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002796 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002797 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798}
2799
Dan Gohman46510a72010-04-15 01:51:59 +00002800void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801 // FPToSI is never a no-op cast, no need to check
2802 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002803 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002804 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002805}
2806
Dan Gohman46510a72010-04-15 01:51:59 +00002807void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808 // UIToFP is never a no-op cast, no need to check
2809 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002810 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002811 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812}
2813
Dan Gohman46510a72010-04-15 01:51:59 +00002814void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002815 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002816 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002817 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002818 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819}
2820
Dan Gohman46510a72010-04-15 01:51:59 +00002821void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822 // What to do depends on the size of the integer and the size of the pointer.
2823 // We can either truncate, zero extend, or no-op, accordingly.
2824 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002825 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002826 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002827}
2828
Dan Gohman46510a72010-04-15 01:51:59 +00002829void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 // What to do depends on the size of the integer and the size of the pointer.
2831 // We can either truncate, zero extend, or no-op, accordingly.
2832 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002833 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002834 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835}
2836
Dan Gohman46510a72010-04-15 01:51:59 +00002837void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002839 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840
Bill Wendling49fcff82009-12-21 22:30:11 +00002841 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002842 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002843 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002844 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002845 DestVT, N)); // convert types.
2846 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002847 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002848}
2849
Dan Gohman46510a72010-04-15 01:51:59 +00002850void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851 SDValue InVec = getValue(I.getOperand(0));
2852 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002853 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002854 TLI.getPointerTy(),
2855 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002856 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2857 TLI.getValueType(I.getType()),
2858 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859}
2860
Dan Gohman46510a72010-04-15 01:51:59 +00002861void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002863 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002864 TLI.getPointerTy(),
2865 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002866 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2867 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868}
2869
Craig Topper51578342012-01-04 09:23:09 +00002870// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002871// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002872// specified sequential range [L, L+Pos). or is undef.
2873static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002874 unsigned Pos, unsigned Size, int Low) {
2875 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002876 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002878 return true;
2879}
2880
Dan Gohman46510a72010-04-15 01:51:59 +00002881void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002882 SDValue Src1 = getValue(I.getOperand(0));
2883 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884
Chris Lattner56243b82012-01-26 02:51:13 +00002885 SmallVector<int, 8> Mask;
2886 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2887 unsigned MaskNumElts = Mask.size();
2888
Owen Andersone50ed302009-08-10 22:56:29 +00002889 EVT VT = TLI.getValueType(I.getType());
2890 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002891 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002892
Mon P Wangc7849c22008-11-16 05:06:27 +00002893 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002894 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2895 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002896 return;
2897 }
2898
2899 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002900 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2901 // Mask is longer than the source vectors and is a multiple of the source
2902 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002903 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002904 if (SrcNumElts*2 == MaskNumElts) {
2905 // First check for Src1 in low and Src2 in high
2906 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2907 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2908 // The shuffle is concatenating two vectors together.
2909 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2910 VT, Src1, Src2));
2911 return;
2912 }
2913 // Then check for Src2 in low and Src1 in high
2914 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2915 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2916 // The shuffle is concatenating two vectors together.
2917 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2918 VT, Src2, Src1));
2919 return;
2920 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002921 }
2922
Mon P Wangc7849c22008-11-16 05:06:27 +00002923 // Pad both vectors with undefs to make them the same length as the mask.
2924 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2926 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002927 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002928
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2930 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002931 MOps1[0] = Src1;
2932 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002933
2934 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2935 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 &MOps1[0], NumConcat);
2937 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002938 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002940
Mon P Wangaeb06d22008-11-10 04:46:22 +00002941 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002943 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002945 if (Idx >= (int)SrcNumElts)
2946 Idx -= SrcNumElts - MaskNumElts;
2947 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002948 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002949
Bill Wendling4533cac2010-01-28 21:51:40 +00002950 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2951 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002952 return;
2953 }
2954
Mon P Wangc7849c22008-11-16 05:06:27 +00002955 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002956 // Analyze the access pattern of the vector to see if we can extract
2957 // two subvectors and do the shuffle. The analysis is done by calculating
2958 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002959 int MinRange[2] = { static_cast<int>(SrcNumElts),
2960 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002961 int MaxRange[2] = {-1, -1};
2962
Nate Begeman5a5ca152009-04-29 05:20:52 +00002963 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002965 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 if (Idx < 0)
2967 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002968
Nate Begeman5a5ca152009-04-29 05:20:52 +00002969 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 Input = 1;
2971 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002972 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 if (Idx > MaxRange[Input])
2974 MaxRange[Input] = Idx;
2975 if (Idx < MinRange[Input])
2976 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002977 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002978
Mon P Wangc7849c22008-11-16 05:06:27 +00002979 // Check if the access is smaller than the vector size and can we find
2980 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002981 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2982 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002983 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002984 for (unsigned Input = 0; Input < 2; ++Input) {
2985 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002986 RangeUse[Input] = 0; // Unused
2987 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002988 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002989 }
Craig Topperf873dde2012-04-08 17:53:33 +00002990
2991 // Find a good start index that is a multiple of the mask length. Then
2992 // see if the rest of the elements are in range.
2993 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2994 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2995 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2996 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002997 }
2998
Bill Wendling636e2582009-08-21 18:16:06 +00002999 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003000 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00003001 return;
3002 }
Craig Topper10612dc2012-04-08 23:15:04 +00003003 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003004 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00003005 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00003006 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003007 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003008 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003009 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00003010 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003011 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003012 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003013
Mon P Wangc7849c22008-11-16 05:06:27 +00003014 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003016 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003018 if (Idx >= 0) {
3019 if (Idx < (int)SrcNumElts)
3020 Idx -= StartIdx[0];
3021 else
3022 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3023 }
3024 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003025 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003026
Bill Wendling4533cac2010-01-28 21:51:40 +00003027 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
3028 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003029 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003030 }
3031 }
3032
Mon P Wangc7849c22008-11-16 05:06:27 +00003033 // We can't use either concat vectors or extract subvectors so fall back to
3034 // replacing the shuffle with extract and build vector.
3035 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003036 EVT EltVT = VT.getVectorElementType();
3037 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003038 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003039 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003040 int Idx = Mask[i];
3041 SDValue Res;
3042
3043 if (Idx < 0) {
3044 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003045 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003046 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3047 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003048
Craig Topper23de31b2012-04-11 03:06:35 +00003049 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
3050 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003051 }
Craig Topper23de31b2012-04-11 03:06:35 +00003052
3053 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003054 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003055
Bill Wendling4533cac2010-01-28 21:51:40 +00003056 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3057 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003058}
3059
Dan Gohman46510a72010-04-15 01:51:59 +00003060void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061 const Value *Op0 = I.getOperand(0);
3062 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003063 Type *AggTy = I.getType();
3064 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065 bool IntoUndef = isa<UndefValue>(Op0);
3066 bool FromUndef = isa<UndefValue>(Op1);
3067
Jay Foadfc6d3a42011-07-13 10:26:04 +00003068 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069
Owen Andersone50ed302009-08-10 22:56:29 +00003070 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003072 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3074
3075 unsigned NumAggValues = AggValueVTs.size();
3076 unsigned NumValValues = ValValueVTs.size();
3077 SmallVector<SDValue, 4> Values(NumAggValues);
3078
3079 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080 unsigned i = 0;
3081 // Copy the beginning value(s) from the original aggregate.
3082 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003083 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003084 SDValue(Agg.getNode(), Agg.getResNo() + i);
3085 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003086 if (NumValValues) {
3087 SDValue Val = getValue(Op1);
3088 for (; i != LinearIndex + NumValValues; ++i)
3089 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3090 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3091 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 // Copy remaining value(s) from the original aggregate.
3093 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003094 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095 SDValue(Agg.getNode(), Agg.getResNo() + i);
3096
Bill Wendling4533cac2010-01-28 21:51:40 +00003097 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3098 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3099 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100}
3101
Dan Gohman46510a72010-04-15 01:51:59 +00003102void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003104 Type *AggTy = Op0->getType();
3105 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003106 bool OutOfUndef = isa<UndefValue>(Op0);
3107
Jay Foadfc6d3a42011-07-13 10:26:04 +00003108 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109
Owen Andersone50ed302009-08-10 22:56:29 +00003110 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003111 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3112
3113 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003114
3115 // Ignore a extractvalue that produces an empty object
3116 if (!NumValValues) {
3117 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3118 return;
3119 }
3120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003121 SmallVector<SDValue, 4> Values(NumValValues);
3122
3123 SDValue Agg = getValue(Op0);
3124 // Copy out the selected value(s).
3125 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3126 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003127 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003128 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003129 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003130
Bill Wendling4533cac2010-01-28 21:51:40 +00003131 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3132 DAG.getVTList(&ValValueVTs[0], NumValValues),
3133 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003134}
3135
Dan Gohman46510a72010-04-15 01:51:59 +00003136void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003138 // Note that the pointer operand may be a vector of pointers. Take the scalar
3139 // element which holds a pointer.
3140 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141
Dan Gohman46510a72010-04-15 01:51:59 +00003142 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003144 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003145 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003146 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147 if (Field) {
3148 // N = N + Offset
3149 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003150 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003151 DAG.getConstant(Offset, N.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003154 Ty = StTy->getElementType(Field);
3155 } else {
3156 Ty = cast<SequentialType>(Ty)->getElementType();
3157
3158 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003159 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003160 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003161 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003162 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003163 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003164 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003165 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003166 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003167 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3168 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003170 else
Evan Chengb1032a82009-02-09 20:54:38 +00003171 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003172
Dale Johannesen66978ee2009-01-31 02:22:37 +00003173 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003174 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003175 continue;
3176 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003179 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3180 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003181 SDValue IdxN = getValue(Idx);
3182
3183 // If the index is smaller or larger than intptr_t, truncate or extend
3184 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003185 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003186
3187 // If this is a multiply by a power of two, turn it into a shl
3188 // immediately. This is a very common case.
3189 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003190 if (ElementSize.isPowerOf2()) {
3191 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003192 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003193 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003194 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 } else {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003196 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Scott Michelfdc40a02009-02-17 22:15:04 +00003197 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003198 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003199 }
3200 }
3201
Scott Michelfdc40a02009-02-17 22:15:04 +00003202 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003203 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003204 }
3205 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003207 setValue(&I, N);
3208}
3209
Dan Gohman46510a72010-04-15 01:51:59 +00003210void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003211 // If this is a fixed sized alloca in the entry block of the function,
3212 // allocate it statically on the stack.
3213 if (FuncInfo.StaticAllocaMap.count(&I))
3214 return; // getValue will auto-populate this.
3215
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003216 Type *Ty = I.getAllocatedType();
Micah Villmow3574eca2012-10-08 16:38:25 +00003217 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003218 unsigned Align =
Micah Villmow3574eca2012-10-08 16:38:25 +00003219 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003220 I.getAlignment());
3221
3222 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003223
Owen Andersone50ed302009-08-10 22:56:29 +00003224 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003225 if (AllocSize.getValueType() != IntPtr)
3226 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3227
3228 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3229 AllocSize,
3230 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003232 // Handle alignment. If the requested alignment is less than or equal to
3233 // the stack alignment, ignore it. If the size is greater than or equal to
3234 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003235 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003236 if (Align <= StackAlign)
3237 Align = 0;
3238
3239 // Round the size of the allocation up to the stack alignment size
3240 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003241 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003242 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003243 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003245 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003246 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003247 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003248 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3249
3250 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003252 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003253 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003254 setValue(&I, DSA);
3255 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003256
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003257 // Inform the Frame Information that we have just allocated a variable-sized
3258 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003259 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003260}
3261
Dan Gohman46510a72010-04-15 01:51:59 +00003262void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003263 if (I.isAtomic())
3264 return visitAtomicLoad(I);
3265
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003266 const Value *SV = I.getOperand(0);
3267 SDValue Ptr = getValue(SV);
3268
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003269 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003271 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003272 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003273 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003274 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003275 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003276 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003277
Owen Andersone50ed302009-08-10 22:56:29 +00003278 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003279 SmallVector<uint64_t, 4> Offsets;
3280 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3281 unsigned NumValues = ValueVTs.size();
3282 if (NumValues == 0)
3283 return;
3284
3285 SDValue Root;
3286 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003287 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003288 // Serialize volatile loads with other side effects.
3289 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003290 else if (AA->pointsToConstantMemory(
3291 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003292 // Do not serialize (non-volatile) loads of constant memory with anything.
3293 Root = DAG.getEntryNode();
3294 ConstantMemory = true;
3295 } else {
3296 // Do not serialize non-volatile loads against each other.
3297 Root = DAG.getRoot();
3298 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003300 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003301 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3302 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003303 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003304 unsigned ChainI = 0;
3305 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3306 // Serializing loads here may result in excessive register pressure, and
3307 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3308 // could recover a bit by hoisting nodes upward in the chain by recognizing
3309 // they are side-effect free or do not alias. The optimizer should really
3310 // avoid this case by converting large object/array copies to llvm.memcpy
3311 // (MaxParallelChains should always remain as failsafe).
3312 if (ChainI == MaxParallelChains) {
3313 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3314 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3315 MVT::Other, &Chains[0], ChainI);
3316 Root = Chain;
3317 ChainI = 0;
3318 }
Bill Wendling856ff412009-12-22 00:12:37 +00003319 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3320 PtrVT, Ptr,
3321 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003322 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003323 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003324 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3325 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003327 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003328 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003329 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003331 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003332 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003333 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003334 if (isVolatile)
3335 DAG.setRoot(Chain);
3336 else
3337 PendingLoads.push_back(Chain);
3338 }
3339
Bill Wendling4533cac2010-01-28 21:51:40 +00003340 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3341 DAG.getVTList(&ValueVTs[0], NumValues),
3342 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003343}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003344
Dan Gohman46510a72010-04-15 01:51:59 +00003345void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003346 if (I.isAtomic())
3347 return visitAtomicStore(I);
3348
Dan Gohman46510a72010-04-15 01:51:59 +00003349 const Value *SrcV = I.getOperand(0);
3350 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003351
Owen Andersone50ed302009-08-10 22:56:29 +00003352 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003353 SmallVector<uint64_t, 4> Offsets;
3354 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3355 unsigned NumValues = ValueVTs.size();
3356 if (NumValues == 0)
3357 return;
3358
3359 // Get the lowered operands. Note that we do this after
3360 // checking if NumResults is zero, because with zero results
3361 // the operands won't have values in the map.
3362 SDValue Src = getValue(SrcV);
3363 SDValue Ptr = getValue(PtrV);
3364
3365 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003366 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3367 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003368 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003369 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003370 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003371 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003372 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003373
Andrew Trickde91f3c2010-11-12 17:50:46 +00003374 unsigned ChainI = 0;
3375 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3376 // See visitLoad comments.
3377 if (ChainI == MaxParallelChains) {
3378 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3379 MVT::Other, &Chains[0], ChainI);
3380 Root = Chain;
3381 ChainI = 0;
3382 }
Bill Wendling856ff412009-12-22 00:12:37 +00003383 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3384 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003385 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3386 SDValue(Src.getNode(), Src.getResNo() + i),
3387 Add, MachinePointerInfo(PtrV, Offsets[i]),
3388 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3389 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003390 }
3391
Devang Patel7e13efa2010-10-26 22:14:52 +00003392 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003393 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003394 ++SDNodeOrder;
3395 AssignOrderingToNode(StoreNode.getNode());
3396 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003397}
3398
Eli Friedman26689ac2011-08-03 21:06:02 +00003399static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003400 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003401 bool Before, DebugLoc dl,
3402 SelectionDAG &DAG,
3403 const TargetLowering &TLI) {
3404 // Fence, if necessary
3405 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003406 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003407 Order = Release;
3408 else if (Order == Acquire || Order == Monotonic)
3409 return Chain;
3410 } else {
3411 if (Order == AcquireRelease)
3412 Order = Acquire;
3413 else if (Order == Release || Order == Monotonic)
3414 return Chain;
3415 }
3416 SDValue Ops[3];
3417 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003418 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3419 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003420 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3421}
3422
Eli Friedmanff030482011-07-28 21:48:00 +00003423void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003424 DebugLoc dl = getCurDebugLoc();
3425 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003426 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003427
3428 SDValue InChain = getRoot();
3429
3430 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003431 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3432 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003433
Eli Friedman55ba8162011-07-29 03:05:32 +00003434 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003435 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003436 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003437 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003438 getValue(I.getPointerOperand()),
3439 getValue(I.getCompareOperand()),
3440 getValue(I.getNewValOperand()),
3441 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003442 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3443 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003444
3445 SDValue OutChain = L.getValue(1);
3446
3447 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003448 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3449 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003450
Eli Friedman55ba8162011-07-29 03:05:32 +00003451 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003452 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003453}
3454
3455void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003456 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003457 ISD::NodeType NT;
3458 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003459 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003460 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3461 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3462 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3463 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3464 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3465 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3466 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3467 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3468 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3469 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3470 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3471 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003472 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003473 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003474
3475 SDValue InChain = getRoot();
3476
3477 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003478 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3479 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003480
Eli Friedman55ba8162011-07-29 03:05:32 +00003481 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003482 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003483 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003484 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003485 getValue(I.getPointerOperand()),
3486 getValue(I.getValOperand()),
3487 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003488 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003489 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003490
3491 SDValue OutChain = L.getValue(1);
3492
3493 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003494 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3495 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003496
Eli Friedman55ba8162011-07-29 03:05:32 +00003497 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003498 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003499}
3500
Eli Friedman47f35132011-07-25 23:16:38 +00003501void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003502 DebugLoc dl = getCurDebugLoc();
3503 SDValue Ops[3];
3504 Ops[0] = getRoot();
3505 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3506 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3507 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003508}
3509
Eli Friedman327236c2011-08-24 20:50:09 +00003510void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3511 DebugLoc dl = getCurDebugLoc();
3512 AtomicOrdering Order = I.getOrdering();
3513 SynchronizationScope Scope = I.getSynchScope();
3514
3515 SDValue InChain = getRoot();
3516
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003517 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003518
Eli Friedman596f4472011-09-13 22:19:59 +00003519 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003520 report_fatal_error("Cannot generate unaligned atomic load");
3521
Eli Friedman327236c2011-08-24 20:50:09 +00003522 SDValue L =
3523 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3524 getValue(I.getPointerOperand()),
3525 I.getPointerOperand(), I.getAlignment(),
3526 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3527 Scope);
3528
3529 SDValue OutChain = L.getValue(1);
3530
3531 if (TLI.getInsertFencesForAtomic())
3532 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3533 DAG, TLI);
3534
3535 setValue(&I, L);
3536 DAG.setRoot(OutChain);
3537}
3538
3539void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3540 DebugLoc dl = getCurDebugLoc();
3541
3542 AtomicOrdering Order = I.getOrdering();
3543 SynchronizationScope Scope = I.getSynchScope();
3544
3545 SDValue InChain = getRoot();
3546
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003547 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003548
Eli Friedman596f4472011-09-13 22:19:59 +00003549 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003550 report_fatal_error("Cannot generate unaligned atomic store");
3551
Eli Friedman327236c2011-08-24 20:50:09 +00003552 if (TLI.getInsertFencesForAtomic())
3553 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3554 DAG, TLI);
3555
3556 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003557 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003558 InChain,
3559 getValue(I.getPointerOperand()),
3560 getValue(I.getValueOperand()),
3561 I.getPointerOperand(), I.getAlignment(),
3562 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3563 Scope);
3564
3565 if (TLI.getInsertFencesForAtomic())
3566 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3567 DAG, TLI);
3568
3569 DAG.setRoot(OutChain);
3570}
3571
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003572/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3573/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003574void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003575 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003576 bool HasChain = !I.doesNotAccessMemory();
3577 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3578
3579 // Build the operand list.
3580 SmallVector<SDValue, 8> Ops;
3581 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3582 if (OnlyLoad) {
3583 // We don't need to serialize loads against other loads.
3584 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003585 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003586 Ops.push_back(getRoot());
3587 }
3588 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003589
3590 // Info is set by getTgtMemInstrinsic
3591 TargetLowering::IntrinsicInfo Info;
3592 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3593
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003594 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003595 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3596 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003597 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003598
3599 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003600 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3601 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003602 Ops.push_back(Op);
3603 }
3604
Owen Andersone50ed302009-08-10 22:56:29 +00003605 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003606 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003607
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003608 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003610
Bob Wilson8d919552009-07-31 22:41:21 +00003611 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003612
3613 // Create the node.
3614 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003615 if (IsTgtIntrinsic) {
3616 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003617 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003618 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003619 Info.memVT,
3620 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003621 Info.align, Info.vol,
3622 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003623 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003624 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003625 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003626 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003627 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003628 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003629 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003630 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003631 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003632 }
3633
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003634 if (HasChain) {
3635 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3636 if (OnlyLoad)
3637 PendingLoads.push_back(Chain);
3638 else
3639 DAG.setRoot(Chain);
3640 }
Bill Wendling856ff412009-12-22 00:12:37 +00003641
Benjamin Kramerf0127052010-01-05 13:12:22 +00003642 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003643 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003644 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003645 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003646 }
Bill Wendling856ff412009-12-22 00:12:37 +00003647
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003648 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003649 } else {
3650 // Assign order to result here. If the intrinsic does not produce a result,
3651 // it won't be mapped to a SDNode and visit() will not assign it an order
3652 // number.
3653 ++SDNodeOrder;
3654 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003655 }
3656}
3657
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003658/// GetSignificand - Get the significand and build it into a floating-point
3659/// number with exponent of 1:
3660///
3661/// Op = (Op & 0x007fffff) | 0x3f800000;
3662///
3663/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003664static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003665GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3667 DAG.getConstant(0x007fffff, MVT::i32));
3668 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3669 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003670 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003671}
3672
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673/// GetExponent - Get the exponent:
3674///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003675/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676///
3677/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003678static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003679GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003680 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3682 DAG.getConstant(0x7f800000, MVT::i32));
3683 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003684 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3686 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003687 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003688}
3689
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003690/// getF32Constant - Get 32-bit floating point constant.
3691static SDValue
3692getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003694}
3695
Craig Topper538cd482012-11-24 18:52:06 +00003696/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003697/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00003698static SDValue expandExp(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3699 const TargetLowering &TLI) {
3700 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003701 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003702
3703 // Put the exponent in the right bit position for later addition to the
3704 // final result:
3705 //
3706 // #define LOG2OFe 1.4426950f
3707 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003711
3712 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3714 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003715
3716 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003718 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003719
Craig Topperb3157722012-11-24 08:22:37 +00003720 SDValue TwoToFracPartOfX;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003721 if (LimitFloatPrecision <= 6) {
3722 // For floating-point precision of 6:
3723 //
3724 // TwoToFractionalPartOfX =
3725 // 0.997535578f +
3726 // (0.735607626f + 0.252464424f * x) * x;
3727 //
3728 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003732 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00003734 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3735 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00003736 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003737 // For floating-point precision of 12:
3738 //
3739 // TwoToFractionalPartOfX =
3740 // 0.999892986f +
3741 // (0.696457318f +
3742 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3743 //
3744 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003746 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3750 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00003753 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3754 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00003755 } else { // LimitFloatPrecision <= 18
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003756 // For floating-point precision of 18:
3757 //
3758 // TwoToFractionalPartOfX =
3759 // 0.999999982f +
3760 // (0.693148872f +
3761 // (0.240227044f +
3762 // (0.554906021e-1f +
3763 // (0.961591928e-2f +
3764 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3765 //
3766 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003768 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3772 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3775 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3778 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3781 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003782 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00003784 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3785 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003786 }
Craig Topperb3157722012-11-24 08:22:37 +00003787
3788 // Add the exponent into the result in integer domain.
3789 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00003790 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3791 DAG.getNode(ISD::ADD, dl, MVT::i32,
3792 t13, IntegerPartOfX));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003793 }
3794
Craig Topper538cd482012-11-24 18:52:06 +00003795 // No special expansion.
3796 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003797}
3798
Craig Topper5d1e0892012-11-23 18:38:31 +00003799/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendling39150252008-09-09 20:39:27 +00003800/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003801static SDValue expandLog(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3802 const TargetLowering &TLI) {
3803 if (Op.getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003804 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003805 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003806
3807 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003808 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003810 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003811
3812 // Get the significand and build it into a floating-point number with
3813 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003814 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003815
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003816 SDValue LogOfMantissa;
Bill Wendling39150252008-09-09 20:39:27 +00003817 if (LimitFloatPrecision <= 6) {
3818 // For floating-point precision of 6:
3819 //
3820 // LogofMantissa =
3821 // -1.1609546f +
3822 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003823 //
Bill Wendling39150252008-09-09 20:39:27 +00003824 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003830 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3831 getF32Constant(DAG, 0x3f949a29));
Craig Topper08ac4692012-11-16 20:01:39 +00003832 } else if (LimitFloatPrecision <= 12) {
Bill Wendling39150252008-09-09 20:39:27 +00003833 // For floating-point precision of 12:
3834 //
3835 // LogOfMantissa =
3836 // -1.7417939f +
3837 // (2.8212026f +
3838 // (-1.4699568f +
3839 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3840 //
3841 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003843 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3847 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3850 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003851 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003853 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3854 getF32Constant(DAG, 0x3fdef31a));
Craig Topper08ac4692012-11-16 20:01:39 +00003855 } else { // LimitFloatPrecision <= 18
Bill Wendling39150252008-09-09 20:39:27 +00003856 // For floating-point precision of 18:
3857 //
3858 // LogOfMantissa =
3859 // -2.1072184f +
3860 // (4.2372794f +
3861 // (-3.7029485f +
3862 // (2.2781945f +
3863 // (-0.87823314f +
3864 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3865 //
3866 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003868 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003870 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3872 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003873 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3875 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003876 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3878 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003879 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3881 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003882 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003884 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3885 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003886 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003887
Craig Topper5d1e0892012-11-23 18:38:31 +00003888 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003889 }
3890
Craig Topper5d1e0892012-11-23 18:38:31 +00003891 // No special expansion.
3892 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003893}
3894
Craig Topper5d1e0892012-11-23 18:38:31 +00003895/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003896/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003897static SDValue expandLog2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3898 const TargetLowering &TLI) {
3899 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003900 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003901 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003902
Bill Wendling39150252008-09-09 20:39:27 +00003903 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003904 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003905
Bill Wendling3eb59402008-09-09 00:28:24 +00003906 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003907 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003908 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003909
Bill Wendling3eb59402008-09-09 00:28:24 +00003910 // Different possible minimax approximations of significand in
3911 // floating-point for various degrees of accuracy over [1,2].
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003912 SDValue Log2ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00003913 if (LimitFloatPrecision <= 6) {
3914 // For floating-point precision of 6:
3915 //
3916 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3917 //
3918 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003920 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003924 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3925 getF32Constant(DAG, 0x3fd6633d));
Craig Topper08ac4692012-11-16 20:01:39 +00003926 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00003927 // For floating-point precision of 12:
3928 //
3929 // Log2ofMantissa =
3930 // -2.51285454f +
3931 // (4.07009056f +
3932 // (-2.12067489f +
3933 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003934 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003935 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3941 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3944 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003947 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3948 getF32Constant(DAG, 0x4020d29c));
Craig Topper08ac4692012-11-16 20:01:39 +00003949 } else { // LimitFloatPrecision <= 18
Bill Wendling3eb59402008-09-09 00:28:24 +00003950 // For floating-point precision of 18:
3951 //
3952 // Log2ofMantissa =
3953 // -3.0400495f +
3954 // (6.1129976f +
3955 // (-5.3420409f +
3956 // (3.2865683f +
3957 // (-1.2669343f +
3958 // (0.27515199f -
3959 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3960 //
3961 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003963 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003965 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3967 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003968 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3970 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3973 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003974 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3976 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003977 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003979 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3980 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003981 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003982
Craig Topper5d1e0892012-11-23 18:38:31 +00003983 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen853244f2008-09-05 23:49:37 +00003984 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003985
Craig Topper5d1e0892012-11-23 18:38:31 +00003986 // No special expansion.
3987 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003988}
3989
Craig Topper5d1e0892012-11-23 18:38:31 +00003990/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003991/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003992static SDValue expandLog10(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3993 const TargetLowering &TLI) {
3994 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003995 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003996 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003997
Bill Wendling39150252008-09-09 20:39:27 +00003998 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003999 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004001 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004002
4003 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004004 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004005 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004006
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004007 SDValue Log10ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004008 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004009 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004010 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004011 // Log10ofMantissa =
4012 // -0.50419619f +
4013 // (0.60948995f - 0.10380950f * x) * x;
4014 //
4015 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004019 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004021 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4022 getF32Constant(DAG, 0x3f011300));
Craig Topper08ac4692012-11-16 20:01:39 +00004023 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004024 // For floating-point precision of 12:
4025 //
4026 // Log10ofMantissa =
4027 // -0.64831180f +
4028 // (0.91751397f +
4029 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4030 //
4031 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004033 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4037 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004040 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4041 getF32Constant(DAG, 0x3f25f7c3));
Craig Topper08ac4692012-11-16 20:01:39 +00004042 } else { // LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004043 // For floating-point precision of 18:
4044 //
4045 // Log10ofMantissa =
4046 // -0.84299375f +
4047 // (1.5327582f +
4048 // (-1.0688956f +
4049 // (0.49102474f +
4050 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4051 //
4052 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004054 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004056 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4058 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004059 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4061 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004062 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4064 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004067 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4068 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling3eb59402008-09-09 00:28:24 +00004069 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004070
Craig Topper5d1e0892012-11-23 18:38:31 +00004071 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesen852680a2008-09-05 21:27:19 +00004072 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004073
Craig Topper5d1e0892012-11-23 18:38:31 +00004074 // No special expansion.
4075 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004076}
4077
Craig Topper538cd482012-11-24 18:52:06 +00004078/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlinge10c8142008-09-09 22:39:21 +00004079/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00004080static SDValue expandExp2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
4081 const TargetLowering &TLI) {
4082 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004083 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004085
4086 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4088 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004089
4090 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004092 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004093
Craig Topperb3157722012-11-24 08:22:37 +00004094 SDValue TwoToFractionalPartOfX;
Bill Wendlinge10c8142008-09-09 22:39:21 +00004095 if (LimitFloatPrecision <= 6) {
4096 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004097 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004098 // TwoToFractionalPartOfX =
4099 // 0.997535578f +
4100 // (0.735607626f + 0.252464424f * x) * x;
4101 //
4102 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004104 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004106 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00004108 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4109 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004110 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinge10c8142008-09-09 22:39:21 +00004111 // For floating-point precision of 12:
4112 //
4113 // TwoToFractionalPartOfX =
4114 // 0.999892986f +
4115 // (0.696457318f +
4116 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4117 //
4118 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004120 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4124 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004125 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00004127 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4128 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004129 } else { // LimitFloatPrecision <= 18
Bill Wendlinge10c8142008-09-09 22:39:21 +00004130 // For floating-point precision of 18:
4131 //
4132 // TwoToFractionalPartOfX =
4133 // 0.999999982f +
4134 // (0.693148872f +
4135 // (0.240227044f +
4136 // (0.554906021e-1f +
4137 // (0.961591928e-2f +
4138 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4139 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004141 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004143 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4145 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4148 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4151 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4154 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004155 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00004157 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4158 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004159 }
Craig Topperb3157722012-11-24 08:22:37 +00004160
4161 // Add the exponent into the result in integer domain.
4162 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4163 TwoToFractionalPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00004164 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4165 DAG.getNode(ISD::ADD, dl, MVT::i32,
4166 t13, IntegerPartOfX));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004167 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004168
Craig Topper538cd482012-11-24 18:52:06 +00004169 // No special expansion.
4170 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesen601d3c02008-09-05 01:48:15 +00004171}
4172
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004173/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4174/// limited-precision mode with x == 10.0f.
Craig Topper327e4cb2012-11-25 08:08:58 +00004175static SDValue expandPow(DebugLoc dl, SDValue LHS, SDValue RHS,
4176 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004177 bool IsExp10 = false;
Craig Topper327e4cb2012-11-25 08:08:58 +00004178 if (LHS.getValueType() == MVT::f32 && LHS.getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004179 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper327e4cb2012-11-25 08:08:58 +00004180 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4181 APFloat Ten(10.0f);
4182 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183 }
4184 }
4185
Craig Topperc1aa6382012-11-25 00:48:58 +00004186 if (IsExp10) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004187 // Put the exponent in the right bit position for later addition to the
4188 // final result:
4189 //
4190 // #define LOG2OF10 3.3219281f
4191 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper327e4cb2012-11-25 08:08:58 +00004192 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004193 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004195
4196 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4198 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004199
4200 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004202 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004203
Craig Topper915562e2012-11-25 00:15:07 +00004204 SDValue TwoToFractionalPartOfX;
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004205 if (LimitFloatPrecision <= 6) {
4206 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004207 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004208 // twoToFractionalPartOfX =
4209 // 0.997535578f +
4210 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004211 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004212 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004214 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004216 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper915562e2012-11-25 00:15:07 +00004218 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4219 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004220 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004221 // For floating-point precision of 12:
4222 //
4223 // TwoToFractionalPartOfX =
4224 // 0.999892986f +
4225 // (0.696457318f +
4226 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4227 //
4228 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004230 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004232 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4234 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004235 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper915562e2012-11-25 00:15:07 +00004237 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4238 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004239 } else { // LimitFloatPrecision <= 18
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004240 // For floating-point precision of 18:
4241 //
4242 // TwoToFractionalPartOfX =
4243 // 0.999999982f +
4244 // (0.693148872f +
4245 // (0.240227044f +
4246 // (0.554906021e-1f +
4247 // (0.961591928e-2f +
4248 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4249 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004251 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004253 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4255 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004256 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4258 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004259 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4261 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004262 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4264 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004265 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper915562e2012-11-25 00:15:07 +00004267 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4268 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004269 }
Craig Topper915562e2012-11-25 00:15:07 +00004270
4271 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper327e4cb2012-11-25 08:08:58 +00004272 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4273 DAG.getNode(ISD::ADD, dl, MVT::i32,
4274 t13, IntegerPartOfX));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004275 }
4276
Craig Topper327e4cb2012-11-25 08:08:58 +00004277 // No special expansion.
4278 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004279}
4280
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004281
4282/// ExpandPowI - Expand a llvm.powi intrinsic.
4283static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4284 SelectionDAG &DAG) {
4285 // If RHS is a constant, we can expand this out to a multiplication tree,
4286 // otherwise we end up lowering to a call to __powidf2 (for example). When
4287 // optimizing for size, we only want to do this if the expansion would produce
4288 // a small number of multiplies, otherwise we do the full expansion.
4289 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4290 // Get the exponent as a positive value.
4291 unsigned Val = RHSC->getSExtValue();
4292 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004293
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004294 // powi(x, 0) -> 1.0
4295 if (Val == 0)
4296 return DAG.getConstantFP(1.0, LHS.getValueType());
4297
Dan Gohmanae541aa2010-04-15 04:33:49 +00004298 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling034b94b2012-12-19 07:18:57 +00004299 if (!F->getFnAttributes().hasAttribute(Attribute::OptimizeForSize) ||
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004300 // If optimizing for size, don't insert too many multiplies. This
4301 // inserts up to 5 multiplies.
4302 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4303 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004304 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004305 // powi(x,15) generates one more multiply than it should), but this has
4306 // the benefit of being both really simple and much better than a libcall.
4307 SDValue Res; // Logically starts equal to 1.0
4308 SDValue CurSquare = LHS;
4309 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004310 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004311 if (Res.getNode())
4312 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4313 else
4314 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004315 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004316
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004317 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4318 CurSquare, CurSquare);
4319 Val >>= 1;
4320 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004321
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004322 // If the original was negative, invert the result, producing 1/(x*x*x).
4323 if (RHSC->getSExtValue() < 0)
4324 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4325 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4326 return Res;
4327 }
4328 }
4329
4330 // Otherwise, expand to a libcall.
4331 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4332}
4333
Devang Patel227dfdb2011-05-16 21:24:05 +00004334// getTruncatedArgReg - Find underlying register used for an truncated
4335// argument.
4336static unsigned getTruncatedArgReg(const SDValue &N) {
4337 if (N.getOpcode() != ISD::TRUNCATE)
4338 return 0;
4339
4340 const SDValue &Ext = N.getOperand(0);
4341 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4342 const SDValue &CFR = Ext.getOperand(0);
4343 if (CFR.getOpcode() == ISD::CopyFromReg)
4344 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004345 if (CFR.getOpcode() == ISD::TRUNCATE)
4346 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004347 }
4348 return 0;
4349}
4350
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004351/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4352/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4353/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004354bool
Devang Patel78a06e52010-08-25 20:39:26 +00004355SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004356 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004357 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004358 const Argument *Arg = dyn_cast<Argument>(V);
4359 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004360 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004361
Devang Patel719f6a92010-04-29 20:40:36 +00004362 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004363 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4364 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4365
Devang Patela83ce982010-04-29 18:50:36 +00004366 // Ignore inlined function arguments here.
4367 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004368 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004369 return false;
4370
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004371 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004372 // Some arguments' frame index is recorded during argument lowering.
4373 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4374 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004375 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004376
Devang Patel9aee3352011-09-08 22:59:09 +00004377 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004378 if (N.getOpcode() == ISD::CopyFromReg)
4379 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4380 else
4381 Reg = getTruncatedArgReg(N);
4382 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004383 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4384 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4385 if (PR)
4386 Reg = PR;
4387 }
4388 }
4389
Evan Chenga36acad2010-04-29 06:33:38 +00004390 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004391 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004392 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004393 if (VMI != FuncInfo.ValueMap.end())
4394 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004395 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004396
Devang Patel8bc9ef72010-11-02 17:19:03 +00004397 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004398 // Check if frame index is available.
4399 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004400 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004401 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4402 Reg = TRI->getFrameRegister(MF);
4403 Offset = FINode->getIndex();
4404 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004405 }
4406
4407 if (!Reg)
4408 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004409
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004410 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4411 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004412 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004413 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004414 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004415}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004416
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004417// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004418#if defined(_MSC_VER) && defined(setjmp) && \
4419 !defined(setjmp_undefined_for_msvc)
4420# pragma push_macro("setjmp")
4421# undef setjmp
4422# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004423#endif
4424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004425/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4426/// we want to emit this as a call to a named external function, return the name
4427/// otherwise lower it and return null.
4428const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004429SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004430 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004431 SDValue Res;
4432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004433 switch (Intrinsic) {
4434 default:
4435 // By default, turn this into a target intrinsic node.
4436 visitTargetIntrinsic(I, Intrinsic);
4437 return 0;
4438 case Intrinsic::vastart: visitVAStart(I); return 0;
4439 case Intrinsic::vaend: visitVAEnd(I); return 0;
4440 case Intrinsic::vacopy: visitVACopy(I); return 0;
4441 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004442 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004443 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004444 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004445 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004446 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004447 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004448 return 0;
4449 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004450 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004451 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004452 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004453 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004454 // Assert for address < 256 since we support only user defined address
4455 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004456 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004457 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004458 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004459 < 256 &&
4460 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004461 SDValue Op1 = getValue(I.getArgOperand(0));
4462 SDValue Op2 = getValue(I.getArgOperand(1));
4463 SDValue Op3 = getValue(I.getArgOperand(2));
4464 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4465 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004466 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004467 MachinePointerInfo(I.getArgOperand(0)),
4468 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004469 return 0;
4470 }
Chris Lattner824b9582008-11-21 16:42:48 +00004471 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004472 // Assert for address < 256 since we support only user defined address
4473 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004474 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004475 < 256 &&
4476 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004477 SDValue Op1 = getValue(I.getArgOperand(0));
4478 SDValue Op2 = getValue(I.getArgOperand(1));
4479 SDValue Op3 = getValue(I.getArgOperand(2));
4480 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4481 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004482 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004483 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004484 return 0;
4485 }
Chris Lattner824b9582008-11-21 16:42:48 +00004486 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004487 // Assert for address < 256 since we support only user defined address
4488 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004489 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004490 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004491 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004492 < 256 &&
4493 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004494 SDValue Op1 = getValue(I.getArgOperand(0));
4495 SDValue Op2 = getValue(I.getArgOperand(1));
4496 SDValue Op3 = getValue(I.getArgOperand(2));
4497 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4498 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004499 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004500 MachinePointerInfo(I.getArgOperand(0)),
4501 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004502 return 0;
4503 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004504 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004505 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004506 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004507 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004508 if (!Address || !DIVariable(Variable).Verify()) {
4509 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004510 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004511 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004512
4513 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4514 // but do not always have a corresponding SDNode built. The SDNodeOrder
4515 // absolute, but not relative, values are different depending on whether
4516 // debug info exists.
4517 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004518
4519 // Check if address has undef value.
4520 if (isa<UndefValue>(Address) ||
4521 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004522 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004523 return 0;
4524 }
4525
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004526 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004527 if (!N.getNode() && isa<Argument>(Address))
4528 // Check unused arguments map.
4529 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004530 SDDbgValue *SDV;
4531 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004532 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4533 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004534 // Parameters are handled specially.
4535 bool isParameter =
4536 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4537 isa<Argument>(Address));
4538
Devang Patel8e741ed2010-09-02 21:02:27 +00004539 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4540
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004541 if (isParameter && !AI) {
4542 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4543 if (FINode)
4544 // Byval parameter. We have a frame index at this point.
4545 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4546 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004547 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004548 // Address is an argument, so try to emit its dbg value using
4549 // virtual register info from the FuncInfo.ValueMap.
4550 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004551 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004552 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004553 } else if (AI)
4554 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4555 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004556 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004557 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004558 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004559 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4560 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004561 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004562 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004563 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4564 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004565 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004566 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004567 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004568 // If variable is pinned by a alloca in dominating bb then
4569 // use StaticAllocaMap.
4570 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004571 if (AI->getParent() != DI.getParent()) {
4572 DenseMap<const AllocaInst*, int>::iterator SI =
4573 FuncInfo.StaticAllocaMap.find(AI);
4574 if (SI != FuncInfo.StaticAllocaMap.end()) {
4575 SDV = DAG.getDbgValue(Variable, SI->second,
4576 0, dl, SDNodeOrder);
4577 DAG.AddDbgValue(SDV, 0, false);
4578 return 0;
4579 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004580 }
4581 }
Eric Christopher0822e012012-02-23 03:39:43 +00004582 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004583 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004584 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004585 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004586 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004587 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004588 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004589 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004590 return 0;
4591
4592 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004593 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004594 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004595 if (!V)
4596 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004597
4598 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4599 // but do not always have a corresponding SDNode built. The SDNodeOrder
4600 // absolute, but not relative, values are different depending on whether
4601 // debug info exists.
4602 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004603 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004604 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004605 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4606 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004607 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004608 // Do not use getValue() in here; we don't want to generate code at
4609 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004610 SDValue N = NodeMap[V];
4611 if (!N.getNode() && isa<Argument>(V))
4612 // Check unused arguments map.
4613 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004614 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004615 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004616 SDV = DAG.getDbgValue(Variable, N.getNode(),
4617 N.getResNo(), Offset, dl, SDNodeOrder);
4618 DAG.AddDbgValue(SDV, N.getNode(), false);
4619 }
Devang Patela778f5c2011-02-18 22:43:42 +00004620 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004621 // Do not call getValue(V) yet, as we don't want to generate code.
4622 // Remember it for later.
4623 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4624 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004625 } else {
Devang Patel00190342010-03-15 19:15:44 +00004626 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004627 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004628 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004629 }
Devang Patel00190342010-03-15 19:15:44 +00004630 }
4631
4632 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004633 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004634 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004635 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004636 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004637 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004638 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4639 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004640 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004641 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004642 DenseMap<const AllocaInst*, int>::iterator SI =
4643 FuncInfo.StaticAllocaMap.find(AI);
4644 if (SI == FuncInfo.StaticAllocaMap.end())
4645 return 0; // VLAs.
4646 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004647
Chris Lattner512063d2010-04-05 06:19:28 +00004648 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4649 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4650 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004651 return 0;
4652 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004653
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004654 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004655 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004656 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004657 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4658 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004659 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 return 0;
4661 }
4662
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004663 case Intrinsic::eh_return_i32:
4664 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004665 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4666 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4667 MVT::Other,
4668 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004669 getValue(I.getArgOperand(0)),
4670 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004672 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004673 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004674 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004675 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004676 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004677 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004678 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004679 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004680 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004681 TLI.getPointerTy()),
4682 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004683 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004684 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004685 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004686 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4687 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004688 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004690 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004691 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004692 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004693 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004694 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004695
Chris Lattner512063d2010-04-05 06:19:28 +00004696 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004697 return 0;
4698 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004699 case Intrinsic::eh_sjlj_functioncontext: {
4700 // Get and store the index of the function context.
4701 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004702 AllocaInst *FnCtx =
4703 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004704 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4705 MFI->setFunctionContextIndex(FI);
4706 return 0;
4707 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004708 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004709 SDValue Ops[2];
4710 Ops[0] = getRoot();
4711 Ops[1] = getValue(I.getArgOperand(0));
4712 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4713 DAG.getVTList(MVT::i32, MVT::Other),
4714 Ops, 2);
4715 setValue(&I, Op.getValue(0));
4716 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004717 return 0;
4718 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004719 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004720 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004721 getRoot(), getValue(I.getArgOperand(0))));
4722 return 0;
4723 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004724
Dale Johannesen0488fb62010-09-30 23:57:10 +00004725 case Intrinsic::x86_mmx_pslli_w:
4726 case Intrinsic::x86_mmx_pslli_d:
4727 case Intrinsic::x86_mmx_pslli_q:
4728 case Intrinsic::x86_mmx_psrli_w:
4729 case Intrinsic::x86_mmx_psrli_d:
4730 case Intrinsic::x86_mmx_psrli_q:
4731 case Intrinsic::x86_mmx_psrai_w:
4732 case Intrinsic::x86_mmx_psrai_d: {
4733 SDValue ShAmt = getValue(I.getArgOperand(1));
4734 if (isa<ConstantSDNode>(ShAmt)) {
4735 visitTargetIntrinsic(I, Intrinsic);
4736 return 0;
4737 }
4738 unsigned NewIntrinsic = 0;
4739 EVT ShAmtVT = MVT::v2i32;
4740 switch (Intrinsic) {
4741 case Intrinsic::x86_mmx_pslli_w:
4742 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4743 break;
4744 case Intrinsic::x86_mmx_pslli_d:
4745 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4746 break;
4747 case Intrinsic::x86_mmx_pslli_q:
4748 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4749 break;
4750 case Intrinsic::x86_mmx_psrli_w:
4751 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4752 break;
4753 case Intrinsic::x86_mmx_psrli_d:
4754 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4755 break;
4756 case Intrinsic::x86_mmx_psrli_q:
4757 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4758 break;
4759 case Intrinsic::x86_mmx_psrai_w:
4760 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4761 break;
4762 case Intrinsic::x86_mmx_psrai_d:
4763 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4764 break;
4765 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4766 }
4767
4768 // The vector shift intrinsics with scalars uses 32b shift amounts but
4769 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4770 // to be zero.
4771 // We must do this early because v2i32 is not a legal type.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004772 SDValue ShOps[2];
4773 ShOps[0] = ShAmt;
4774 ShOps[1] = DAG.getConstant(0, MVT::i32);
4775 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4776 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004777 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004778 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4779 DAG.getConstant(NewIntrinsic, MVT::i32),
4780 getValue(I.getArgOperand(0)), ShAmt);
4781 setValue(&I, Res);
4782 return 0;
4783 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004784 case Intrinsic::x86_avx_vinsertf128_pd_256:
4785 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004786 case Intrinsic::x86_avx_vinsertf128_si_256:
4787 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004788 EVT DestVT = TLI.getValueType(I.getType());
4789 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4790 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4791 ElVT.getVectorNumElements();
4792 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4793 getValue(I.getArgOperand(0)),
4794 getValue(I.getArgOperand(1)),
Craig Topperf6dc7922012-09-05 05:48:09 +00004795 DAG.getIntPtrConstant(Idx));
4796 setValue(&I, Res);
4797 return 0;
4798 }
4799 case Intrinsic::x86_avx_vextractf128_pd_256:
4800 case Intrinsic::x86_avx_vextractf128_ps_256:
4801 case Intrinsic::x86_avx_vextractf128_si_256:
4802 case Intrinsic::x86_avx2_vextracti128: {
Craig Topperf6dc7922012-09-05 05:48:09 +00004803 EVT DestVT = TLI.getValueType(I.getType());
4804 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4805 DestVT.getVectorNumElements();
4806 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT,
4807 getValue(I.getArgOperand(0)),
4808 DAG.getIntPtrConstant(Idx));
Pete Cooperd18134f2012-02-24 03:51:49 +00004809 setValue(&I, Res);
4810 return 0;
4811 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004812 case Intrinsic::convertff:
4813 case Intrinsic::convertfsi:
4814 case Intrinsic::convertfui:
4815 case Intrinsic::convertsif:
4816 case Intrinsic::convertuif:
4817 case Intrinsic::convertss:
4818 case Intrinsic::convertsu:
4819 case Intrinsic::convertus:
4820 case Intrinsic::convertuu: {
4821 ISD::CvtCode Code = ISD::CVT_INVALID;
4822 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004823 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004824 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4825 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4826 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4827 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4828 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4829 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4830 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4831 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4832 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4833 }
Owen Andersone50ed302009-08-10 22:56:29 +00004834 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004835 const Value *Op1 = I.getArgOperand(0);
Craig Topper134f78c2012-11-24 23:05:23 +00004836 Res = DAG.getConvertRndSat(DestVT, dl, getValue(Op1),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004837 DAG.getValueType(DestVT),
4838 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004839 getValue(I.getArgOperand(1)),
4840 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004841 Code);
4842 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004843 return 0;
4844 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004845 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004846 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4847 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004848 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004849 case Intrinsic::log:
Craig Topper5d1e0892012-11-23 18:38:31 +00004850 setValue(&I, expandLog(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004851 return 0;
4852 case Intrinsic::log2:
Craig Topper5d1e0892012-11-23 18:38:31 +00004853 setValue(&I, expandLog2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004854 return 0;
4855 case Intrinsic::log10:
Craig Topper5d1e0892012-11-23 18:38:31 +00004856 setValue(&I, expandLog10(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004857 return 0;
4858 case Intrinsic::exp:
Craig Topper538cd482012-11-24 18:52:06 +00004859 setValue(&I, expandExp(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004860 return 0;
4861 case Intrinsic::exp2:
Craig Topper538cd482012-11-24 18:52:06 +00004862 setValue(&I, expandExp2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004863 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004864 case Intrinsic::pow:
Craig Topper327e4cb2012-11-25 08:08:58 +00004865 setValue(&I, expandPow(dl, getValue(I.getArgOperand(0)),
4866 getValue(I.getArgOperand(1)), DAG, TLI));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004867 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004868 case Intrinsic::sqrt:
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004869 case Intrinsic::fabs:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004870 case Intrinsic::sin:
4871 case Intrinsic::cos:
Dan Gohman27db99f2012-07-26 17:43:27 +00004872 case Intrinsic::floor:
Craig Topper49010472012-11-15 06:51:10 +00004873 case Intrinsic::ceil:
Craig Topper49010472012-11-15 06:51:10 +00004874 case Intrinsic::trunc:
Craig Topper49010472012-11-15 06:51:10 +00004875 case Intrinsic::rint:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004876 case Intrinsic::nearbyint: {
4877 unsigned Opcode;
4878 switch (Intrinsic) {
4879 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4880 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4881 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4882 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4883 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4884 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4885 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4886 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4887 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4888 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
4889 }
4890
4891 setValue(&I, DAG.getNode(Opcode, dl,
Craig Topper49010472012-11-15 06:51:10 +00004892 getValue(I.getArgOperand(0)).getValueType(),
4893 getValue(I.getArgOperand(0))));
4894 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004895 }
Cameron Zwarich33390842011-07-08 21:39:21 +00004896 case Intrinsic::fma:
4897 setValue(&I, DAG.getNode(ISD::FMA, dl,
4898 getValue(I.getArgOperand(0)).getValueType(),
4899 getValue(I.getArgOperand(0)),
4900 getValue(I.getArgOperand(1)),
4901 getValue(I.getArgOperand(2))));
4902 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004903 case Intrinsic::fmuladd: {
4904 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004905 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Lang Hamesb47ec402012-11-22 03:31:45 +00004906 TLI.isOperationLegalOrCustom(ISD::FMA, VT) &&
Lang Hamese0231412012-06-22 01:09:09 +00004907 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004908 setValue(&I, DAG.getNode(ISD::FMA, dl,
4909 getValue(I.getArgOperand(0)).getValueType(),
4910 getValue(I.getArgOperand(0)),
4911 getValue(I.getArgOperand(1)),
4912 getValue(I.getArgOperand(2))));
4913 } else {
4914 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4915 getValue(I.getArgOperand(0)).getValueType(),
4916 getValue(I.getArgOperand(0)),
4917 getValue(I.getArgOperand(1)));
4918 SDValue Add = DAG.getNode(ISD::FADD, dl,
4919 getValue(I.getArgOperand(0)).getValueType(),
4920 Mul,
4921 getValue(I.getArgOperand(2)));
4922 setValue(&I, Add);
4923 }
4924 return 0;
4925 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004926 case Intrinsic::convert_to_fp16:
4927 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004928 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004929 return 0;
4930 case Intrinsic::convert_from_fp16:
4931 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004932 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004933 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004934 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004935 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004936 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004937 return 0;
4938 }
4939 case Intrinsic::readcyclecounter: {
4940 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004941 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4942 DAG.getVTList(MVT::i64, MVT::Other),
4943 &Op, 1);
4944 setValue(&I, Res);
4945 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946 return 0;
4947 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004949 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004950 getValue(I.getArgOperand(0)).getValueType(),
4951 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004952 return 0;
4953 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004954 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004955 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004956 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004957 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4958 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 return 0;
4960 }
4961 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004962 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004963 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004964 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004965 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4966 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 return 0;
4968 }
4969 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004970 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004971 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004972 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 return 0;
4974 }
4975 case Intrinsic::stacksave: {
4976 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004977 Res = DAG.getNode(ISD::STACKSAVE, dl,
4978 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4979 setValue(&I, Res);
4980 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004981 return 0;
4982 }
4983 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004984 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004985 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004986 return 0;
4987 }
Bill Wendling57344502008-11-18 11:01:33 +00004988 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004989 // Emit code into the DAG to store the stack guard onto the stack.
4990 MachineFunction &MF = DAG.getMachineFunction();
4991 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004992 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004993
Gabor Greif0635f352010-06-25 09:38:13 +00004994 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4995 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004996
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004997 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004998 MFI->setStackProtectorIndex(FI);
4999
5000 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5001
5002 // Store the stack protector onto the stack.
Craig Topper134f78c2012-11-24 23:05:23 +00005003 Res = DAG.getStore(getRoot(), dl, Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005004 MachinePointerInfo::getFixedStack(FI),
5005 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005006 setValue(&I, Res);
5007 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005008 return 0;
5009 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005010 case Intrinsic::objectsize: {
5011 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005012 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005013
5014 assert(CI && "Non-constant type in __builtin_object_size?");
5015
Gabor Greif0635f352010-06-25 09:38:13 +00005016 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005017 EVT Ty = Arg.getValueType();
5018
Dan Gohmane368b462010-06-18 14:22:04 +00005019 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005020 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005021 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005022 Res = DAG.getConstant(0, Ty);
5023
5024 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005025 return 0;
5026 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 case Intrinsic::var_annotation:
5028 // Discard annotate attributes
5029 return 0;
5030
5031 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005032 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005033
5034 SDValue Ops[6];
5035 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005036 Ops[1] = getValue(I.getArgOperand(0));
5037 Ops[2] = getValue(I.getArgOperand(1));
5038 Ops[3] = getValue(I.getArgOperand(2));
5039 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005040 Ops[5] = DAG.getSrcValue(F);
5041
Duncan Sands4a544a72011-09-06 13:37:06 +00005042 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005043
Duncan Sands4a544a72011-09-06 13:37:06 +00005044 DAG.setRoot(Res);
5045 return 0;
5046 }
5047 case Intrinsic::adjust_trampoline: {
5048 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5049 TLI.getPointerTy(),
5050 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051 return 0;
5052 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005053 case Intrinsic::gcroot:
5054 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005055 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005056 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005058 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5059 GFI->addStackRoot(FI->getIndex(), TypeMap);
5060 }
5061 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005062 case Intrinsic::gcread:
5063 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005064 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005065 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005066 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005067 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005068
5069 case Intrinsic::expect: {
5070 // Just replace __builtin_expect(exp, c) with EXP.
5071 setValue(&I, getValue(I.getArgOperand(0)));
5072 return 0;
5073 }
5074
Shuxin Yang970755e2012-10-19 20:11:16 +00005075 case Intrinsic::debugtrap:
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005076 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005077 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005078 if (TrapFuncName.empty()) {
Shuxin Yang970755e2012-10-19 20:11:16 +00005079 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
5080 ISD::TRAP : ISD::DEBUGTRAP;
5081 DAG.setRoot(DAG.getNode(Op, dl,MVT::Other, getRoot()));
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005082 return 0;
5083 }
5084 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005085 TargetLowering::
5086 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005087 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005088 /*isTailCall=*/false,
5089 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005090 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Craig Topper134f78c2012-11-24 23:05:23 +00005091 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005092 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005093 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005094 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005095 }
Shuxin Yang970755e2012-10-19 20:11:16 +00005096
Bill Wendlingef375462008-11-21 02:38:44 +00005097 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005098 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005099 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005100 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005101 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005102 case Intrinsic::smul_with_overflow: {
5103 ISD::NodeType Op;
5104 switch (Intrinsic) {
5105 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5106 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5107 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5108 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5109 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5110 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5111 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5112 }
5113 SDValue Op1 = getValue(I.getArgOperand(0));
5114 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005115
Craig Topperc42e6402012-04-11 04:34:11 +00005116 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Craig Topper134f78c2012-11-24 23:05:23 +00005117 setValue(&I, DAG.getNode(Op, dl, VTs, Op1, Op2));
Craig Topperc42e6402012-04-11 04:34:11 +00005118 return 0;
5119 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005121 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005122 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005123 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005124 Ops[1] = getValue(I.getArgOperand(0));
5125 Ops[2] = getValue(I.getArgOperand(1));
5126 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005127 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005128 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5129 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005130 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005131 EVT::getIntegerVT(*Context, 8),
5132 MachinePointerInfo(I.getArgOperand(0)),
5133 0, /* align */
5134 false, /* volatile */
5135 rw==0, /* read */
5136 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005137 return 0;
5138 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005139 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005140 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005141 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005142 // Stack coloring is not enabled in O0, discard region information.
5143 if (TM.getOptLevel() == CodeGenOpt::None)
5144 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005145
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005146 SmallVector<Value *, 4> Allocas;
5147 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5148
5149 for (SmallVector<Value*, 4>::iterator Object = Allocas.begin(),
5150 E = Allocas.end(); Object != E; ++Object) {
5151 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5152
5153 // Could not find an Alloca.
5154 if (!LifetimeObject)
5155 continue;
5156
5157 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5158
5159 SDValue Ops[2];
5160 Ops[0] = getRoot();
5161 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
5162 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5163
5164 Res = DAG.getNode(Opcode, dl, MVT::Other, Ops, 2);
5165 DAG.setRoot(Res);
5166 }
Nadav Rotemc05d3062012-09-06 09:17:37 +00005167 }
5168 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005169 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005170 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005171 return 0;
5172 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005173 // Discard region information.
5174 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005175 case Intrinsic::donothing:
5176 // ignore
5177 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 }
5179}
5180
Dan Gohman46510a72010-04-15 01:51:59 +00005181void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005182 bool isTailCall,
5183 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005184 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5185 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5186 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005187 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005188 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005189
5190 TargetLowering::ArgListTy Args;
5191 TargetLowering::ArgListEntry Entry;
5192 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005193
5194 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005195 SmallVector<ISD::OutputArg, 4> Outs;
Dan Gohman84023e02010-07-10 09:00:22 +00005196 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005197 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005198
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005199 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005200 DAG.getMachineFunction(),
5201 FTy->isVarArg(), Outs,
5202 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005203
5204 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005205 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005206
5207 if (!CanLowerReturn) {
Micah Villmow3574eca2012-10-08 16:38:25 +00005208 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005209 FTy->getReturnType());
Micah Villmow3574eca2012-10-08 16:38:25 +00005210 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005211 FTy->getReturnType());
5212 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005213 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005214 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005215
Chris Lattnerecf42c42010-09-21 16:36:31 +00005216 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005217 Entry.Node = DemoteStackSlot;
5218 Entry.Ty = StackSlotPtrType;
5219 Entry.isSExt = false;
5220 Entry.isZExt = false;
5221 Entry.isInReg = false;
5222 Entry.isSRet = true;
5223 Entry.isNest = false;
5224 Entry.isByVal = false;
5225 Entry.Alignment = Align;
5226 Args.push_back(Entry);
5227 RetTy = Type::getVoidTy(FTy->getContext());
5228 }
5229
Dan Gohman46510a72010-04-15 01:51:59 +00005230 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005231 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005232 const Value *V = *i;
5233
5234 // Skip empty types
5235 if (V->getType()->isEmptyTy())
5236 continue;
5237
5238 SDValue ArgNode = getValue(V);
5239 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005240
5241 unsigned attrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00005242 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5243 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5244 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5245 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5246 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5247 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005248 Entry.Alignment = CS.getParamAlignment(attrInd);
5249 Args.push_back(Entry);
5250 }
5251
Chris Lattner512063d2010-04-05 06:19:28 +00005252 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005253 // Insert a label before the invoke call to mark the try range. This can be
5254 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005255 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005256
Jim Grosbachca752c92010-01-28 01:45:32 +00005257 // For SjLj, keep track of which landing pads go with which invokes
5258 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005259 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005260 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005261 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005262 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005263
Jim Grosbachca752c92010-01-28 01:45:32 +00005264 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005265 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005266 }
5267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005268 // Both PendingLoads and PendingExports must be flushed here;
5269 // this call might not return.
5270 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005271 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005272 }
5273
Dan Gohman98ca4f22009-08-05 01:29:28 +00005274 // Check if target-independent constraints permit a tail call here.
5275 // Target-dependent constraints are checked within TLI.LowerCallTo.
5276 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005277 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005278 isTailCall = false;
5279
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005280 TargetLowering::
5281 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5282 getCurDebugLoc(), CS);
5283 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005284 assert((isTailCall || Result.second.getNode()) &&
5285 "Non-null chain expected with non-tail call!");
5286 assert((Result.second.getNode() || !Result.first.getNode()) &&
5287 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005288 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005289 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005290 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005291 // The instruction result is the result of loading from the
5292 // hidden sret parameter.
5293 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005294 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005295
5296 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5297 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5298 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005299
5300 SmallVector<EVT, 4> RetTys;
5301 SmallVector<uint64_t, 4> Offsets;
5302 RetTy = FTy->getReturnType();
5303 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5304
5305 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005306 SmallVector<SDValue, 4> Values(NumValues);
5307 SmallVector<SDValue, 4> Chains(NumValues);
5308
5309 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005310 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5311 DemoteStackSlot,
5312 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005313 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005314 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005315 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005316 Values[i] = L;
5317 Chains[i] = L.getValue(1);
5318 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005319
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005320 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5321 MVT::Other, &Chains[0], NumValues);
5322 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005323
Bill Wendling4533cac2010-01-28 21:51:40 +00005324 setValue(CS.getInstruction(),
5325 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5326 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005327 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005328 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005329
Evan Chengc249e482011-04-01 19:57:01 +00005330 // Assign order to nodes here. If the call does not produce a result, it won't
5331 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005332 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005333 // As a special case, a null chain means that a tail call has been emitted and
5334 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005335 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005336 ++SDNodeOrder;
5337 AssignOrderingToNode(DAG.getRoot().getNode());
5338 } else {
5339 DAG.setRoot(Result.second);
5340 ++SDNodeOrder;
5341 AssignOrderingToNode(Result.second.getNode());
5342 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343
Chris Lattner512063d2010-04-05 06:19:28 +00005344 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005345 // Insert a label at the end of the invoke call to mark the try range. This
5346 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005347 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005348 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005349
5350 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005351 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005352 }
5353}
5354
Chris Lattner8047d9a2009-12-24 00:37:38 +00005355/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5356/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005357static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5358 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005359 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005360 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005361 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005362 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005363 if (C->isNullValue())
5364 continue;
5365 // Unknown instruction.
5366 return false;
5367 }
5368 return true;
5369}
5370
Dan Gohman46510a72010-04-15 01:51:59 +00005371static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005372 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005373 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005374
Chris Lattner8047d9a2009-12-24 00:37:38 +00005375 // Check to see if this load can be trivially constant folded, e.g. if the
5376 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005377 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005378 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005379 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005380 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005381
Dan Gohman46510a72010-04-15 01:51:59 +00005382 if (const Constant *LoadCst =
5383 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5384 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005385 return Builder.getValue(LoadCst);
5386 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005387
Chris Lattner8047d9a2009-12-24 00:37:38 +00005388 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5389 // still constant memory, the input chain can be the entry node.
5390 SDValue Root;
5391 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005392
Chris Lattner8047d9a2009-12-24 00:37:38 +00005393 // Do not serialize (non-volatile) loads of constant memory with anything.
5394 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5395 Root = Builder.DAG.getEntryNode();
5396 ConstantMemory = true;
5397 } else {
5398 // Do not serialize non-volatile loads against each other.
5399 Root = Builder.DAG.getRoot();
5400 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005401
Chris Lattner8047d9a2009-12-24 00:37:38 +00005402 SDValue Ptr = Builder.getValue(PtrVal);
5403 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005404 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005405 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005406 false /*nontemporal*/,
5407 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005408
Chris Lattner8047d9a2009-12-24 00:37:38 +00005409 if (!ConstantMemory)
5410 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5411 return LoadVal;
5412}
5413
5414
5415/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5416/// If so, return true and lower it, otherwise return false and it will be
5417/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005418bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005419 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005420 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005421 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005422
Gabor Greif0635f352010-06-25 09:38:13 +00005423 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005424 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005425 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005426 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005427 return false;
5428
Gabor Greif0635f352010-06-25 09:38:13 +00005429 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005430
Chris Lattner8047d9a2009-12-24 00:37:38 +00005431 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5432 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005433 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5434 bool ActuallyDoIt = true;
5435 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005436 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005437 switch (Size->getZExtValue()) {
5438 default:
5439 LoadVT = MVT::Other;
5440 LoadTy = 0;
5441 ActuallyDoIt = false;
5442 break;
5443 case 2:
5444 LoadVT = MVT::i16;
5445 LoadTy = Type::getInt16Ty(Size->getContext());
5446 break;
5447 case 4:
5448 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005449 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005450 break;
5451 case 8:
5452 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005453 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005454 break;
5455 /*
5456 case 16:
5457 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005458 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005459 LoadTy = VectorType::get(LoadTy, 4);
5460 break;
5461 */
5462 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005463
Chris Lattner04b091a2009-12-24 01:07:17 +00005464 // This turns into unaligned loads. We only do this if the target natively
5465 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5466 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005467
Chris Lattner04b091a2009-12-24 01:07:17 +00005468 // Require that we can find a legal MVT, and only do this if the target
5469 // supports unaligned loads of that type. Expanding into byte loads would
5470 // bloat the code.
5471 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5472 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5473 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5474 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5475 ActuallyDoIt = false;
5476 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005477
Chris Lattner04b091a2009-12-24 01:07:17 +00005478 if (ActuallyDoIt) {
5479 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5480 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005481
Chris Lattner04b091a2009-12-24 01:07:17 +00005482 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5483 ISD::SETNE);
5484 EVT CallVT = TLI.getValueType(I.getType(), true);
5485 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5486 return true;
5487 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005488 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005489
5490
Chris Lattner8047d9a2009-12-24 00:37:38 +00005491 return false;
5492}
5493
Bob Wilson53624a22012-08-03 23:29:17 +00005494/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5495/// operation (as expected), translate it to an SDNode with the specified opcode
5496/// and return true.
5497bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5498 unsigned Opcode) {
5499 // Sanity check that it really is a unary floating-point call.
5500 if (I.getNumArgOperands() != 1 ||
5501 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5502 I.getType() != I.getArgOperand(0)->getType() ||
5503 !I.onlyReadsMemory())
5504 return false;
5505
5506 SDValue Tmp = getValue(I.getArgOperand(0));
5507 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), Tmp.getValueType(), Tmp));
5508 return true;
5509}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005510
Dan Gohman46510a72010-04-15 01:51:59 +00005511void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005512 // Handle inline assembly differently.
5513 if (isa<InlineAsm>(I.getCalledValue())) {
5514 visitInlineAsm(&I);
5515 return;
5516 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005517
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005518 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005519 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 const char *RenameFn = 0;
5522 if (Function *F = I.getCalledFunction()) {
5523 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005524 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005525 if (unsigned IID = II->getIntrinsicID(F)) {
5526 RenameFn = visitIntrinsicCall(I, IID);
5527 if (!RenameFn)
5528 return;
5529 }
5530 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 if (unsigned IID = F->getIntrinsicID()) {
5532 RenameFn = visitIntrinsicCall(I, IID);
5533 if (!RenameFn)
5534 return;
5535 }
5536 }
5537
5538 // Check for well-known libc/libm calls. If the function is internal, it
5539 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005540 LibFunc::Func Func;
5541 if (!F->hasLocalLinkage() && F->hasName() &&
5542 LibInfo->getLibFunc(F->getName(), Func) &&
5543 LibInfo->hasOptimizedCodeGen(Func)) {
5544 switch (Func) {
5545 default: break;
5546 case LibFunc::copysign:
5547 case LibFunc::copysignf:
5548 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005549 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005550 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5551 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005552 I.getType() == I.getArgOperand(1)->getType() &&
5553 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005554 SDValue LHS = getValue(I.getArgOperand(0));
5555 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005556 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5557 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 return;
5559 }
Bob Wilson982dc842012-08-03 21:26:24 +00005560 break;
5561 case LibFunc::fabs:
5562 case LibFunc::fabsf:
5563 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005564 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005566 break;
5567 case LibFunc::sin:
5568 case LibFunc::sinf:
5569 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005570 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005572 break;
5573 case LibFunc::cos:
5574 case LibFunc::cosf:
5575 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005576 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005577 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005578 break;
5579 case LibFunc::sqrt:
5580 case LibFunc::sqrtf:
5581 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005582 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005583 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005584 break;
5585 case LibFunc::floor:
5586 case LibFunc::floorf:
5587 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005588 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005589 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005590 break;
5591 case LibFunc::nearbyint:
5592 case LibFunc::nearbyintf:
5593 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005594 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005595 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005596 break;
5597 case LibFunc::ceil:
5598 case LibFunc::ceilf:
5599 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005600 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005601 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005602 break;
5603 case LibFunc::rint:
5604 case LibFunc::rintf:
5605 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005606 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005607 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005608 break;
5609 case LibFunc::trunc:
5610 case LibFunc::truncf:
5611 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005612 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005613 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005614 break;
5615 case LibFunc::log2:
5616 case LibFunc::log2f:
5617 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005618 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005619 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005620 break;
5621 case LibFunc::exp2:
5622 case LibFunc::exp2f:
5623 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005624 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005625 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005626 break;
5627 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005628 if (visitMemCmpCall(I))
5629 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005630 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 }
5632 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005633 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005635 SDValue Callee;
5636 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005637 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005638 else
Bill Wendling056292f2008-09-16 21:48:12 +00005639 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640
Bill Wendling0d580132009-12-23 01:28:19 +00005641 // Check if we can potentially perform a tail call. More detailed checking is
5642 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005643 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644}
5645
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005646namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005647
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648/// AsmOperandInfo - This contains information for each constraint that we are
5649/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005650class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005651public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 /// CallOperand - If this is the result output operand or a clobber
5653 /// this is null, otherwise it is the incoming operand to the CallInst.
5654 /// This gets modified as the asm is processed.
5655 SDValue CallOperand;
5656
5657 /// AssignedRegs - If this is a register or register class operand, this
5658 /// contains the set of register corresponding to the operand.
5659 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005660
John Thompsoneac6e1d2010-09-13 18:15:37 +00005661 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5663 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005664
Owen Andersone50ed302009-08-10 22:56:29 +00005665 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005666 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005668 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005669 const TargetLowering &TLI,
Micah Villmow3574eca2012-10-08 16:38:25 +00005670 const DataLayout *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005672
Chris Lattner81249c92008-10-17 17:05:25 +00005673 if (isa<BasicBlock>(CallOperandVal))
5674 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005675
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005676 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677
Eric Christophercef81b72011-05-09 20:04:43 +00005678 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005679 // If this is an indirect operand, the operand is a pointer to the
5680 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005681 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005682 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005683 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005684 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005685 OpTy = PtrTy->getElementType();
5686 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005687
Eric Christophercef81b72011-05-09 20:04:43 +00005688 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005689 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005690 if (STy->getNumElements() == 1)
5691 OpTy = STy->getElementType(0);
5692
Chris Lattner81249c92008-10-17 17:05:25 +00005693 // If OpTy is not a single value, it may be a struct/union that we
5694 // can tile with integers.
5695 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5696 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5697 switch (BitSize) {
5698 default: break;
5699 case 1:
5700 case 8:
5701 case 16:
5702 case 32:
5703 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005704 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005705 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005706 break;
5707 }
5708 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005709
Chris Lattner81249c92008-10-17 17:05:25 +00005710 return TLI.getValueType(OpTy, true);
5711 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005712};
Dan Gohman462f6b52010-05-29 17:53:24 +00005713
John Thompson44ab89e2010-10-29 17:29:13 +00005714typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5715
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005716} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005718/// GetRegistersForValue - Assign registers (virtual or physical) for the
5719/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005720/// register allocator to handle the assignment process. However, if the asm
5721/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722/// allocation. This produces generally horrible, but correct, code.
5723///
5724/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005725///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005726static void GetRegistersForValue(SelectionDAG &DAG,
5727 const TargetLowering &TLI,
5728 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005729 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005730 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005731
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005732 MachineFunction &MF = DAG.getMachineFunction();
5733 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 // If this is a constraint for a single physreg, or a constraint for a
5736 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005737 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5739 OpInfo.ConstraintVT);
5740
5741 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005743 // If this is a FP input in an integer register (or visa versa) insert a bit
5744 // cast of the input value. More generally, handle any case where the input
5745 // value disagrees with the register class we plan to stick this in.
5746 if (OpInfo.Type == InlineAsm::isInput &&
5747 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005748 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005749 // types are identical size, use a bitcast to convert (e.g. two differing
5750 // vector types).
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005751 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005752 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005753 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005754 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005755 OpInfo.ConstraintVT = RegVT;
5756 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5757 // If the input is a FP value and we want it in FP registers, do a
5758 // bitcast to the corresponding integer type. This turns an f64 value
5759 // into i64, which can be passed with two i32 values on a 32-bit
5760 // machine.
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005761 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005762 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005763 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005764 OpInfo.ConstraintVT = RegVT;
5765 }
5766 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005767
Owen Anderson23b9b192009-08-12 00:36:31 +00005768 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005769 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005770
Patrik Hagglund8963fec2012-12-19 12:23:01 +00005771 MVT RegVT;
Owen Andersone50ed302009-08-10 22:56:29 +00005772 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773
5774 // If this is a constraint for a specific physical register, like {r17},
5775 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005776 if (unsigned AssignedReg = PhysReg.first) {
5777 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005779 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005780
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781 // Get the actual register value type. This is important, because the user
5782 // may have asked for (e.g.) the AX register in i32 type. We need to
5783 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005784 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005785
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005787 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788
5789 // If this is an expanded reference, add the rest of the regs to Regs.
5790 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005791 TargetRegisterClass::iterator I = RC->begin();
5792 for (; *I != AssignedReg; ++I)
5793 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // Already added the first reg.
5796 --NumRegs; ++I;
5797 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005798 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 Regs.push_back(*I);
5800 }
5801 }
Bill Wendling651ad132009-12-22 01:25:10 +00005802
Dan Gohman7451d3e2010-05-29 17:03:36 +00005803 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 return;
5805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005806
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005807 // Otherwise, if this was a reference to an LLVM register class, create vregs
5808 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005809 if (const TargetRegisterClass *RC = PhysReg.second) {
5810 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005812 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813
Evan Chengfb112882009-03-23 08:01:15 +00005814 // Create the appropriate number of virtual registers.
5815 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5816 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005817 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005818
Dan Gohman7451d3e2010-05-29 17:03:36 +00005819 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005820 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 // Otherwise, we couldn't allocate enough registers for this.
5824}
5825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826/// visitInlineAsm - Handle a call to an InlineAsm object.
5827///
Dan Gohman46510a72010-04-15 01:51:59 +00005828void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5829 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005830
5831 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005832 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005833
Evan Chengce1cdac2011-05-06 20:52:23 +00005834 TargetLowering::AsmOperandInfoVector
5835 TargetConstraints = TLI.ParseConstraints(CS);
5836
John Thompsoneac6e1d2010-09-13 18:15:37 +00005837 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005838
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5840 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005841 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5842 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005844
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005845 MVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846
5847 // Compute the value type for each operand.
5848 switch (OpInfo.Type) {
5849 case InlineAsm::isOutput:
5850 // Indirect outputs just consume an argument.
5851 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005852 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 break;
5854 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 // The return value of the call is this value. As such, there is no
5857 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005858 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005859 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005860 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 } else {
5862 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005863 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 }
5865 ++ResNo;
5866 break;
5867 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005868 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005869 break;
5870 case InlineAsm::isClobber:
5871 // Nothing to do.
5872 break;
5873 }
5874
5875 // If this is an input or an indirect output, process the call argument.
5876 // BasicBlocks are labels, currently appearing only in asm's.
5877 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005878 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005880 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005883
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00005884 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD).
5885 getSimpleVT();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005889
John Thompsoneac6e1d2010-09-13 18:15:37 +00005890 // Indirect operand accesses access memory.
5891 if (OpInfo.isIndirect)
5892 hasMemory = true;
5893 else {
5894 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005895 TargetLowering::ConstraintType
5896 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005897 if (CType == TargetLowering::C_Memory) {
5898 hasMemory = true;
5899 break;
5900 }
5901 }
5902 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005904
John Thompsoneac6e1d2010-09-13 18:15:37 +00005905 SDValue Chain, Flag;
5906
5907 // We won't need to flush pending loads if this asm doesn't touch
5908 // memory and is nonvolatile.
5909 if (hasMemory || IA->hasSideEffects())
5910 Chain = getRoot();
5911 else
5912 Chain = DAG.getRoot();
5913
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005914 // Second pass over the constraints: compute which constraint option to use
5915 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005916 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005917 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005918
John Thompson54584742010-09-24 22:24:05 +00005919 // If this is an output operand with a matching input operand, look up the
5920 // matching input. If their types mismatch, e.g. one is an integer, the
5921 // other is floating point, or their sizes are different, flag it as an
5922 // error.
5923 if (OpInfo.hasMatchingInput()) {
5924 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005925
John Thompson54584742010-09-24 22:24:05 +00005926 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00005927 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5928 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005929 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00005930 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5931 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005932 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005933 if ((OpInfo.ConstraintVT.isInteger() !=
5934 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005935 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005936 report_fatal_error("Unsupported asm: input constraint"
5937 " with a matching output constraint of"
5938 " incompatible type!");
5939 }
5940 Input.ConstraintVT = OpInfo.ConstraintVT;
5941 }
5942 }
5943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005944 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005945 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947 // If this is a memory input, and if the operand is not indirect, do what we
5948 // need to to provide an address for the memory input.
5949 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5950 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005951 assert((OpInfo.isMultipleAlternative ||
5952 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005953 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 // Memory operands really want the address of the value. If we don't have
5956 // an indirect input, put it in the constpool if we can, otherwise spill
5957 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005958 // TODO: This isn't quite right. We need to handle these according to
5959 // the addressing mode that the constraint wants. Also, this may take
5960 // an additional register for the computation and we don't want that
5961 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 // If the operand is a float, integer, or vector constant, spill to a
5964 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005965 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005966 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005967 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5969 TLI.getPointerTy());
5970 } else {
5971 // Otherwise, create a stack slot and emit a store to it before the
5972 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005973 Type *Ty = OpVal->getType();
Micah Villmow3574eca2012-10-08 16:38:25 +00005974 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5975 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005977 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005979 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005980 OpInfo.CallOperand, StackSlot,
5981 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005982 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983 OpInfo.CallOperand = StackSlot;
5984 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 // There is no longer a Value* corresponding to this operand.
5987 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 // It is now an indirect operand.
5990 OpInfo.isIndirect = true;
5991 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 // If this constraint is for a specific register, allocate it before
5994 // anything else.
5995 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005996 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006000 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6002 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 // C_Register operands have already been allocated, Other/Memory don't need
6005 // to be.
6006 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006007 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006008 }
6009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6011 std::vector<SDValue> AsmNodeOperands;
6012 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6013 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006014 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6015 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Chris Lattnerdecc2672010-04-07 05:20:54 +00006017 // If we have a !srcloc metadata node associated with it, we want to attach
6018 // this to the ultimately generated inline asm machineinstr. To do this, we
6019 // pass in the third operand as this (potentially null) inline asm MDNode.
6020 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6021 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006022
Chad Rosier3d716882012-10-30 19:11:54 +00006023 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6024 // bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006025 unsigned ExtraInfo = 0;
6026 if (IA->hasSideEffects())
6027 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6028 if (IA->isAlignStack())
6029 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006030 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006031 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier3d716882012-10-30 19:11:54 +00006032
6033 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6034 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6035 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6036
6037 // Compute the constraint code and ConstraintType to use.
6038 TLI.ComputeConstraintToUse(OpInfo, SDValue());
6039
Chad Rosierdfa4cec2012-10-30 20:01:12 +00006040 // Ideally, we would only check against memory constraints. However, the
6041 // meaning of an other constraint can be target-specific and we can't easily
6042 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6043 // for other constriants as well.
Chad Rosier3d716882012-10-30 19:11:54 +00006044 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6045 OpInfo.ConstraintType == TargetLowering::C_Other) {
6046 if (OpInfo.Type == InlineAsm::isInput)
6047 ExtraInfo |= InlineAsm::Extra_MayLoad;
6048 else if (OpInfo.Type == InlineAsm::isOutput)
6049 ExtraInfo |= InlineAsm::Extra_MayStore;
6050 }
6051 }
6052
Evan Chengc36b7062011-01-07 23:50:32 +00006053 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6054 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 // Loop over all of the inputs, copying the operand values into the
6057 // appropriate registers and processing the output regs.
6058 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6061 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6064 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6065
6066 switch (OpInfo.Type) {
6067 case InlineAsm::isOutput: {
6068 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6069 OpInfo.ConstraintType != TargetLowering::C_Register) {
6070 // Memory output, or 'other' output (e.g. 'X' constraint).
6071 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6072
6073 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006074 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6075 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 TLI.getPointerTy()));
6077 AsmNodeOperands.push_back(OpInfo.CallOperand);
6078 break;
6079 }
6080
6081 // Otherwise, this is a register or register class output.
6082
6083 // Copy the output from the appropriate register. Find a register that
6084 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006085 if (OpInfo.AssignedRegs.Regs.empty()) {
6086 LLVMContext &Ctx = *DAG.getContext();
6087 Ctx.emitError(CS.getInstruction(),
6088 "couldn't allocate output register for constraint '" +
6089 Twine(OpInfo.ConstraintCode) + "'");
6090 break;
6091 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006092
6093 // If this is an indirect operand, store through the pointer after the
6094 // asm.
6095 if (OpInfo.isIndirect) {
6096 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6097 OpInfo.CallOperandVal));
6098 } else {
6099 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006100 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 // Concatenate this output onto the outputs list.
6102 RetValRegs.append(OpInfo.AssignedRegs);
6103 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105 // Add information to the INLINEASM node to know that this register is
6106 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006107 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006108 InlineAsm::Kind_RegDefEarlyClobber :
6109 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006110 false,
6111 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006112 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006113 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 break;
6115 }
6116 case InlineAsm::isInput: {
6117 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006118
Chris Lattner6bdcda32008-10-17 16:47:46 +00006119 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 // If this is required to match an output register we have already set,
6121 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006122 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 // Scan until we find the definition we already emitted of this operand.
6125 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006126 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 for (; OperandNo; --OperandNo) {
6128 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006129 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006130 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006131 assert((InlineAsm::isRegDefKind(OpFlag) ||
6132 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6133 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006134 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135 }
6136
Evan Cheng697cbbf2009-03-20 18:03:34 +00006137 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006138 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006139 if (InlineAsm::isRegDefKind(OpFlag) ||
6140 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006141 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006142 if (OpInfo.isIndirect) {
6143 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006144 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006145 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6146 " don't know how to handle tied "
6147 "indirect register inputs");
6148 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006152 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006153 MatchedRegs.RegVTs.push_back(RegVT);
6154 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006155 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006156 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006157 MatchedRegs.Regs.push_back
6158 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006159
6160 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006161 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006162 Chain, &Flag, CS.getInstruction());
Chris Lattnerdecc2672010-04-07 05:20:54 +00006163 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006164 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006165 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006166 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006167 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006168
Chris Lattnerdecc2672010-04-07 05:20:54 +00006169 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6170 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6171 "Unexpected number of operands");
6172 // Add information to the INLINEASM node to know about this input.
6173 // See InlineAsm.h isUseOperandTiedToDef.
6174 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6175 OpInfo.getMatchedOperand());
6176 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6177 TLI.getPointerTy()));
6178 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6179 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006181
Dale Johannesenb5611a62010-07-13 20:17:05 +00006182 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006183 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6184 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006185 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006186
Dale Johannesenb5611a62010-07-13 20:17:05 +00006187 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006189 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006190 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006191 if (Ops.empty()) {
6192 LLVMContext &Ctx = *DAG.getContext();
6193 Ctx.emitError(CS.getInstruction(),
6194 "invalid operand for inline asm constraint '" +
6195 Twine(OpInfo.ConstraintCode) + "'");
6196 break;
6197 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006199 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006200 unsigned ResOpType =
6201 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006202 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 TLI.getPointerTy()));
6204 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6205 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006206 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006207
Chris Lattnerdecc2672010-04-07 05:20:54 +00006208 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6210 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6211 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006214 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006215 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 TLI.getPointerTy()));
6217 AsmNodeOperands.push_back(InOperandVal);
6218 break;
6219 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6222 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6223 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006224
6225 // TODO: Support this.
6226 if (OpInfo.isIndirect) {
6227 LLVMContext &Ctx = *DAG.getContext();
6228 Ctx.emitError(CS.getInstruction(),
6229 "Don't know how to handle indirect register inputs yet "
6230 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6231 break;
6232 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233
6234 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006235 if (OpInfo.AssignedRegs.Regs.empty()) {
6236 LLVMContext &Ctx = *DAG.getContext();
6237 Ctx.emitError(CS.getInstruction(),
6238 "couldn't allocate input reg for constraint '" +
6239 Twine(OpInfo.ConstraintCode) + "'");
6240 break;
6241 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242
Dale Johannesen66978ee2009-01-31 02:22:37 +00006243 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006244 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006245
Chris Lattnerdecc2672010-04-07 05:20:54 +00006246 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006247 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006248 break;
6249 }
6250 case InlineAsm::isClobber: {
6251 // Add the clobbered value to the operand list, so that the register
6252 // allocator is aware that the physreg got clobbered.
6253 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006254 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006255 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006256 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 break;
6258 }
6259 }
6260 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006261
Chris Lattnerdecc2672010-04-07 05:20:54 +00006262 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006263 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006265
Dale Johannesen66978ee2009-01-31 02:22:37 +00006266 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006267 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006268 &AsmNodeOperands[0], AsmNodeOperands.size());
6269 Flag = Chain.getValue(1);
6270
6271 // If this asm returns a register value, copy the result from that register
6272 // and set it as the value of the call.
6273 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006274 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006275 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006276
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006277 // FIXME: Why don't we do this for inline asms with MRVs?
6278 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006279 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006280
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006281 // If any of the results of the inline asm is a vector, it may have the
6282 // wrong width/num elts. This can happen for register classes that can
6283 // contain multiple different value types. The preg or vreg allocated may
6284 // not have the same VT as was expected. Convert it to the right type
6285 // with bit_convert.
6286 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006287 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006288 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006289
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006290 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006291 ResultType.isInteger() && Val.getValueType().isInteger()) {
6292 // If a result value was tied to an input value, the computed result may
6293 // have a wider width than the expected result. Extract the relevant
6294 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006295 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006296 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006297
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006298 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006299 }
Dan Gohman95915732008-10-18 01:03:45 +00006300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006301 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006302 // Don't need to use this as a chain in this case.
6303 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6304 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006306
Dan Gohman46510a72010-04-15 01:51:59 +00006307 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006309 // Process indirect outputs, first output all of the flagged copies out of
6310 // physregs.
6311 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6312 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006313 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006314 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006315 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006316 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6317 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319 // Emit the non-flagged stores from the physregs.
6320 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006321 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6322 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6323 StoresToEmit[i].first,
6324 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006325 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006326 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006327 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006328 }
6329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006334 DAG.setRoot(Chain);
6335}
6336
Dan Gohman46510a72010-04-15 01:51:59 +00006337void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006338 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6339 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006340 getValue(I.getArgOperand(0)),
6341 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006342}
6343
Dan Gohman46510a72010-04-15 01:51:59 +00006344void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Micah Villmow3574eca2012-10-08 16:38:25 +00006345 const DataLayout &TD = *TLI.getDataLayout();
Dale Johannesena04b7572009-02-03 23:04:43 +00006346 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6347 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006348 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006349 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006350 setValue(&I, V);
6351 DAG.setRoot(V.getValue(1));
6352}
6353
Dan Gohman46510a72010-04-15 01:51:59 +00006354void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006355 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6356 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006357 getValue(I.getArgOperand(0)),
6358 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006359}
6360
Dan Gohman46510a72010-04-15 01:51:59 +00006361void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006362 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6363 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006364 getValue(I.getArgOperand(0)),
6365 getValue(I.getArgOperand(1)),
6366 DAG.getSrcValue(I.getArgOperand(0)),
6367 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006368}
6369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006371/// implementation, which just calls LowerCall.
6372/// FIXME: When all targets are
6373/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006374std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006375TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006377 CLI.Outs.clear();
6378 CLI.OutVals.clear();
6379 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006380 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006381 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006382 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6383 for (unsigned Value = 0, NumValues = ValueVTs.size();
6384 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006385 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006386 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006387 SDValue Op = SDValue(Args[i].Node.getNode(),
6388 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006389 ISD::ArgFlagsTy Flags;
6390 unsigned OriginalAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +00006391 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392
6393 if (Args[i].isZExt)
6394 Flags.setZExt();
6395 if (Args[i].isSExt)
6396 Flags.setSExt();
6397 if (Args[i].isInReg)
6398 Flags.setInReg();
6399 if (Args[i].isSRet)
6400 Flags.setSRet();
6401 if (Args[i].isByVal) {
6402 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006403 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6404 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +00006405 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 // For ByVal, alignment should come from FE. BE will guess if this
6407 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006408 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 if (Args[i].Alignment)
6410 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006411 else
6412 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006414 }
6415 if (Args[i].isNest)
6416 Flags.setNest();
6417 Flags.setOrigAlign(OriginalAlignment);
6418
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006419 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006420 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006421 SmallVector<SDValue, 4> Parts(NumParts);
6422 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6423
6424 if (Args[i].isSExt)
6425 ExtendKind = ISD::SIGN_EXTEND;
6426 else if (Args[i].isZExt)
6427 ExtendKind = ISD::ZERO_EXTEND;
6428
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006429 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +00006430 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006431
Dan Gohman98ca4f22009-08-05 01:29:28 +00006432 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006433 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006434 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00006435 i < CLI.NumFixedArgs,
6436 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006437 if (NumParts > 1 && j == 0)
6438 MyFlags.Flags.setSplit();
6439 else if (j != 0)
6440 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006441
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006442 CLI.Outs.push_back(MyFlags);
6443 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006444 }
6445 }
6446 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006447
Dan Gohman98ca4f22009-08-05 01:29:28 +00006448 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006449 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006450 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006451 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006452 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006453 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006454 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006455 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006456 for (unsigned i = 0; i != NumRegs; ++i) {
6457 ISD::InputArg MyFlags;
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006458 MyFlags.VT = RegisterVT;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006459 MyFlags.Used = CLI.IsReturnValueUsed;
6460 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006462 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006463 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006464 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006465 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006466 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006467 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 }
6469
Dan Gohman98ca4f22009-08-05 01:29:28 +00006470 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006471 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006472
6473 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006474 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006475 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006476 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006477 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006478 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006479 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006480
6481 // For a tail call, the return value is merely live-out and there aren't
6482 // any nodes in the DAG representing it. Return a special value to
6483 // indicate that a tail call has been emitted and no more Instructions
6484 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006485 if (CLI.IsTailCall) {
6486 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006487 return std::make_pair(SDValue(), SDValue());
6488 }
6489
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006490 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006491 assert(InVals[i].getNode() &&
6492 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006493 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006494 "LowerCall emitted a value with the wrong type!");
6495 });
6496
Dan Gohman98ca4f22009-08-05 01:29:28 +00006497 // Collect the legal value parts into potentially illegal values
6498 // that correspond to the original function's return values.
6499 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006500 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006501 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006502 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006503 AssertOp = ISD::AssertZext;
6504 SmallVector<SDValue, 4> ReturnValues;
6505 unsigned CurReg = 0;
6506 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006507 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006508 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006509 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006510
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006511 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling12931302012-09-26 04:04:19 +00006512 NumRegs, RegisterVT, VT, NULL,
Bill Wendling4533cac2010-01-28 21:51:40 +00006513 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006514 CurReg += NumRegs;
6515 }
6516
6517 // For a function returning void, there is no return value. We can't create
6518 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006519 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006520 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006521 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006522
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006523 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6524 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006525 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006526 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006527}
6528
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006529void TargetLowering::LowerOperationWrapper(SDNode *N,
6530 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006531 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006532 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006533 if (Res.getNode())
6534 Results.push_back(Res);
6535}
6536
Dan Gohmand858e902010-04-17 15:26:15 +00006537SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006538 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006539}
6540
Dan Gohman46510a72010-04-15 01:51:59 +00006541void
6542SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006543 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006544 assert((Op.getOpcode() != ISD::CopyFromReg ||
6545 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6546 "Copy from a reg to the same reg!");
6547 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6548
Owen Anderson23b9b192009-08-12 00:36:31 +00006549 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006550 SDValue Chain = DAG.getEntryNode();
Bill Wendlingf18eb582012-09-26 06:16:18 +00006551 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006552 PendingExports.push_back(Chain);
6553}
6554
6555#include "llvm/CodeGen/SelectionDAGISel.h"
6556
Eli Friedman23d32432011-05-05 16:53:34 +00006557/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6558/// entry block, return true. This includes arguments used by switches, since
6559/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006560static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006561 // With FastISel active, we may be splitting blocks, so force creation
6562 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006563 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006564 return A->use_empty();
6565
6566 const BasicBlock *Entry = A->getParent()->begin();
6567 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6568 UI != E; ++UI) {
6569 const User *U = *UI;
6570 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6571 return false; // Use not in entry block.
6572 }
6573 return true;
6574}
6575
Dan Gohman46510a72010-04-15 01:51:59 +00006576void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006577 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006578 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006579 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006580 DebugLoc dl = SDB->getCurDebugLoc();
Micah Villmow3574eca2012-10-08 16:38:25 +00006581 const DataLayout *TD = TLI.getDataLayout();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006582 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006583
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006584 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006585 SmallVector<ISD::OutputArg, 4> Outs;
6586 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6587 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006588
Dan Gohman7451d3e2010-05-29 17:03:36 +00006589 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006590 // Put in an sret pointer parameter before all the other parameters.
6591 SmallVector<EVT, 1> ValueVTs;
6592 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6593
6594 // NOTE: Assuming that a pointer will never break down to more than one VT
6595 // or one register.
6596 ISD::ArgFlagsTy Flags;
6597 Flags.setSRet();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006598 MVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006599 ISD::InputArg RetArg(Flags, RegisterVT, true, 0, 0);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006600 Ins.push_back(RetArg);
6601 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006602
Dan Gohman98ca4f22009-08-05 01:29:28 +00006603 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006604 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006605 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006606 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006607 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006608 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6609 bool isArgValueUsed = !I->use_empty();
6610 for (unsigned Value = 0, NumValues = ValueVTs.size();
6611 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006612 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006613 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006614 ISD::ArgFlagsTy Flags;
6615 unsigned OriginalAlignment =
6616 TD->getABITypeAlignment(ArgTy);
6617
Bill Wendling034b94b2012-12-19 07:18:57 +00006618 if (F.getParamAttributes(Idx).hasAttribute(Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006619 Flags.setZExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00006620 if (F.getParamAttributes(Idx).hasAttribute(Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006621 Flags.setSExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00006622 if (F.getParamAttributes(Idx).hasAttribute(Attribute::InReg))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006623 Flags.setInReg();
Bill Wendling034b94b2012-12-19 07:18:57 +00006624 if (F.getParamAttributes(Idx).hasAttribute(Attribute::StructRet))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006625 Flags.setSRet();
Bill Wendling034b94b2012-12-19 07:18:57 +00006626 if (F.getParamAttributes(Idx).hasAttribute(Attribute::ByVal)) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00006627 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006628 PointerType *Ty = cast<PointerType>(I->getType());
6629 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006630 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006631 // For ByVal, alignment should be passed from FE. BE will guess if
6632 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006633 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 if (F.getParamAlignment(Idx))
6635 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006636 else
6637 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006638 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006639 }
Bill Wendling034b94b2012-12-19 07:18:57 +00006640 if (F.getParamAttributes(Idx).hasAttribute(Attribute::Nest))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006641 Flags.setNest();
6642 Flags.setOrigAlign(OriginalAlignment);
6643
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006644 MVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006645 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006646 for (unsigned i = 0; i != NumRegs; ++i) {
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006647 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed,
6648 Idx-1, i*RegisterVT.getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006649 if (NumRegs > 1 && i == 0)
6650 MyFlags.Flags.setSplit();
6651 // if it isn't first piece, alignment must be 1
6652 else if (i > 0)
6653 MyFlags.Flags.setOrigAlign(1);
6654 Ins.push_back(MyFlags);
6655 }
6656 }
6657 }
6658
6659 // Call the target to set up the argument values.
6660 SmallVector<SDValue, 8> InVals;
6661 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6662 F.isVarArg(), Ins,
6663 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006664
6665 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006667 "LowerFormalArguments didn't return a valid chain!");
6668 assert(InVals.size() == Ins.size() &&
6669 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006670 DEBUG({
6671 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6672 assert(InVals[i].getNode() &&
6673 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006674 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006675 "LowerFormalArguments emitted a value with the wrong type!");
6676 }
6677 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006678
Dan Gohman5e866062009-08-06 15:37:27 +00006679 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006680 DAG.setRoot(NewRoot);
6681
6682 // Set up the argument values.
6683 unsigned i = 0;
6684 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006685 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006686 // Create a virtual register for the sret pointer, and put in a copy
6687 // from the sret argument into it.
6688 SmallVector<EVT, 1> ValueVTs;
6689 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006690 MVT VT = ValueVTs[0].getSimpleVT();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006691 MVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006692 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006693 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling12931302012-09-26 04:04:19 +00006694 RegVT, VT, NULL, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006695
Dan Gohman2048b852009-11-23 18:04:58 +00006696 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006697 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6698 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006699 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006700 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6701 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006702 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006703
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006704 // i indexes lowered arguments. Bump it past the hidden sret argument.
6705 // Idx indexes LLVM arguments. Don't touch it.
6706 ++i;
6707 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006708
Dan Gohman46510a72010-04-15 01:51:59 +00006709 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006710 ++I, ++Idx) {
6711 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006712 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006713 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006714 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006715
6716 // If this argument is unused then remember its value. It is used to generate
6717 // debugging information.
6718 if (I->use_empty() && NumValues)
6719 SDB->setUnusedArgValue(I, InVals[i]);
6720
Eli Friedman23d32432011-05-05 16:53:34 +00006721 for (unsigned Val = 0; Val != NumValues; ++Val) {
6722 EVT VT = ValueVTs[Val];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006723 MVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006724 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006725
6726 if (!I->use_empty()) {
6727 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling034b94b2012-12-19 07:18:57 +00006728 if (F.getParamAttributes(Idx).hasAttribute(Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006729 AssertOp = ISD::AssertSext;
Bill Wendling034b94b2012-12-19 07:18:57 +00006730 else if (F.getParamAttributes(Idx).hasAttribute(Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006731 AssertOp = ISD::AssertZext;
6732
Bill Wendling46ada192010-03-02 01:55:18 +00006733 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006734 NumParts, PartVT, VT,
Bill Wendling12931302012-09-26 04:04:19 +00006735 NULL, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006736 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006737
Dan Gohman98ca4f22009-08-05 01:29:28 +00006738 i += NumParts;
6739 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006740
Eli Friedman23d32432011-05-05 16:53:34 +00006741 // We don't need to do anything else for unused arguments.
6742 if (ArgValues.empty())
6743 continue;
6744
Devang Patel9aee3352011-09-08 22:59:09 +00006745 // Note down frame index.
6746 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006747 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006748 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006749
Eli Friedman23d32432011-05-05 16:53:34 +00006750 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6751 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006752
Eli Friedman23d32432011-05-05 16:53:34 +00006753 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006754 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006755 if (LoadSDNode *LNode =
6756 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6757 if (FrameIndexSDNode *FI =
6758 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6759 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6760 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006761
Eli Friedman23d32432011-05-05 16:53:34 +00006762 // If this argument is live outside of the entry block, insert a copy from
6763 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006764 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006765 // If we can, though, try to skip creating an unnecessary vreg.
6766 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006767 // general. It's also subtly incompatible with the hacks FastISel
6768 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006769 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6770 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6771 FuncInfo->ValueMap[I] = Reg;
6772 continue;
6773 }
6774 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006775 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006776 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006777 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006778 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006779 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006780
Dan Gohman98ca4f22009-08-05 01:29:28 +00006781 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006782
6783 // Finally, if the target has anything special to do, allow it to do so.
6784 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006785 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006786}
6787
6788/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6789/// ensure constants are generated when needed. Remember the virtual registers
6790/// that need to be added to the Machine PHI nodes as input. We cannot just
6791/// directly add them, because expansion might result in multiple MBB's for one
6792/// BB. As such, the start of the BB might correspond to a different MBB than
6793/// the end.
6794///
6795void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006796SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006797 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006798
6799 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6800
6801 // Check successor nodes' PHI nodes that expect a constant to be available
6802 // from this block.
6803 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006804 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006805 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006806 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006808 // If this terminator has multiple identical successors (common for
6809 // switches), only handle each succ once.
6810 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006812 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006813
6814 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6815 // nodes and Machine PHI nodes, but the incoming operands have not been
6816 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006817 for (BasicBlock::const_iterator I = SuccBB->begin();
6818 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006819 // Ignore dead phi's.
6820 if (PN->use_empty()) continue;
6821
Rafael Espindola3fa82832011-05-13 15:18:06 +00006822 // Skip empty types
6823 if (PN->getType()->isEmptyTy())
6824 continue;
6825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006826 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006827 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006828
Dan Gohman46510a72010-04-15 01:51:59 +00006829 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006830 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006831 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006832 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006833 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006834 }
6835 Reg = RegOut;
6836 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006837 DenseMap<const Value *, unsigned>::iterator I =
6838 FuncInfo.ValueMap.find(PHIOp);
6839 if (I != FuncInfo.ValueMap.end())
6840 Reg = I->second;
6841 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006842 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006843 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006844 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006845 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006846 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006847 }
6848 }
6849
6850 // Remember that this register needs to added to the machine PHI node as
6851 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006852 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006853 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6854 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006855 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006856 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006857 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006858 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006859 Reg += NumRegisters;
6860 }
6861 }
6862 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006863 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006864}