blob: 047fe5d9827eb574265a39a536abae8660e9d227 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000023#include "llvm/Constants.h"
24#include "llvm/CallingConv.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000025#include "llvm/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000026#include "llvm/DerivedTypes.h"
27#include "llvm/Function.h"
28#include "llvm/GlobalVariable.h"
29#include "llvm/InlineAsm.h"
30#include "llvm/Instructions.h"
31#include "llvm/Intrinsics.h"
32#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000033#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000034#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000035#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000037#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000038#include "llvm/CodeGen/GCStrategy.h"
39#include "llvm/CodeGen/GCMetadata.h"
40#include "llvm/CodeGen/MachineFunction.h"
41#include "llvm/CodeGen/MachineFrameInfo.h"
42#include "llvm/CodeGen/MachineInstrBuilder.h"
43#include "llvm/CodeGen/MachineJumpTableInfo.h"
44#include "llvm/CodeGen/MachineModuleInfo.h"
45#include "llvm/CodeGen/MachineRegisterInfo.h"
46#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000051#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Stepan Dyatkovskiy0aa32d52012-05-29 12:26:47 +000055#include "llvm/Support/IntegersSubsetMapping.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000088static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000089
Chris Lattner3ac18842010-08-24 23:20:40 +000090static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
91 const SDValue *Parts, unsigned NumParts,
Bill Wendling12931302012-09-26 04:04:19 +000092 EVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000094/// getCopyFromParts - Create a value that contains the specified legal parts
95/// combined into the value they represent. If the parts combine to a type
96/// larger then ValueVT then AssertOp can be used to specify whether the extra
97/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
98/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000099static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000100 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000101 unsigned NumParts, EVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000102 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
106 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000130 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000132 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000204 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213}
214
Bill Wendling12931302012-09-26 04:04:19 +0000215/// getCopyFromPartsVector - Create a value that contains the specified legal
216/// parts combined into the value they represent. If the parts combine to a
217/// type larger then ValueVT then AssertOp can be used to specify whether the
218/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
219/// ValueVT (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
Bill Wendling12931302012-09-26 04:04:19 +0000222 EVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
230 EVT IntermediateVT, RegisterVT;
231 unsigned NumIntermediates;
232 unsigned NumRegs =
233 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
234 NumIntermediates, RegisterVT);
235 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
236 NumParts = NumRegs; // Silence a compiler warning.
237 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
238 assert(RegisterVT == Parts[0].getValueType() &&
239 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000240
Chris Lattner3ac18842010-08-24 23:20:40 +0000241 // Assemble the parts into intermediate operands.
242 SmallVector<SDValue, 8> Ops(NumIntermediates);
243 if (NumIntermediates == NumParts) {
244 // If the register was not expanded, truncate or copy the value,
245 // as appropriate.
246 for (unsigned i = 0; i != NumParts; ++i)
247 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000248 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000249 } else if (NumParts > 0) {
250 // If the intermediate type was expanded, build the intermediate
251 // operands from the parts.
252 assert(NumParts % NumIntermediates == 0 &&
253 "Must expand into a divisible number of parts!");
254 unsigned Factor = NumParts / NumIntermediates;
255 for (unsigned i = 0; i != NumIntermediates; ++i)
256 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000257 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000258 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000259
Chris Lattner3ac18842010-08-24 23:20:40 +0000260 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
261 // intermediate operands.
262 Val = DAG.getNode(IntermediateVT.isVector() ?
263 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
264 ValueVT, &Ops[0], NumIntermediates);
265 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 // There is now one part, held in Val. Correct it to match ValueVT.
268 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattner3ac18842010-08-24 23:20:40 +0000270 if (PartVT == ValueVT)
271 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000272
Chris Lattnere6f7c262010-08-25 22:49:25 +0000273 if (PartVT.isVector()) {
274 // If the element type of the source/dest vectors are the same, but the
275 // parts vector has more elements than the value vector, then we have a
276 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
277 // elements we want.
278 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
279 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
280 "Cannot narrow, it would be a lossy transformation");
281 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
282 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000283 }
284
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000286 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
287 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
288
289 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
290 "Cannot handle this kind of promotion");
291 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000292 bool Smaller = ValueVT.bitsLE(PartVT);
293 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
294 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000295
Chris Lattnere6f7c262010-08-25 22:49:25 +0000296 }
Eric Christopher471e4222011-06-08 23:55:35 +0000297
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000298 // Trivial bitcast if the types are the same size and the destination
299 // vector type is legal.
300 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
301 TLI.isTypeLegal(ValueVT))
302 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000303
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000305 if (ValueVT.getVectorNumElements() != 1) {
306 LLVMContext &Ctx = *DAG.getContext();
307 Twine ErrMsg("non-trivial scalar-to-vector conversion");
308 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
309 if (const CallInst *CI = dyn_cast<CallInst>(I))
310 if (isa<InlineAsm>(CI->getCalledValue()))
311 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
312 Ctx.emitError(I, ErrMsg);
313 } else {
314 Ctx.emitError(ErrMsg);
315 }
316 report_fatal_error("Cannot handle scalar-to-vector conversion!");
317 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000318
319 if (ValueVT.getVectorNumElements() == 1 &&
320 ValueVT.getVectorElementType() != PartVT) {
321 bool Smaller = ValueVT.bitsLE(PartVT);
322 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
323 DL, ValueVT.getScalarType(), Val);
324 }
325
Chris Lattner3ac18842010-08-24 23:20:40 +0000326 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
327}
328
Chris Lattnera13b8602010-08-24 23:10:06 +0000329static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
330 SDValue Val, SDValue *Parts, unsigned NumParts,
331 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000333/// getCopyToParts - Create a series of nodes that contain the specified value
334/// split into legal parts. If the parts contain more bits than Val, then, for
335/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000336static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000337 SDValue Val, SDValue *Parts, unsigned NumParts,
338 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000339 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000340 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000341
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 // Handle the vector case separately.
343 if (ValueVT.isVector())
344 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000345
Chris Lattnera13b8602010-08-24 23:10:06 +0000346 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000347 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000348 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000349 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
350
Chris Lattnera13b8602010-08-24 23:10:06 +0000351 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000352 return;
353
Chris Lattnera13b8602010-08-24 23:10:06 +0000354 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
355 if (PartVT == ValueVT) {
356 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000357 Parts[0] = Val;
358 return;
359 }
360
Chris Lattnera13b8602010-08-24 23:10:06 +0000361 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
362 // If the parts cover more bits than the value has, promote the value.
363 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
364 assert(NumParts == 1 && "Do not know what to promote to!");
365 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
366 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000367 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
368 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000369 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000370 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
371 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000372 if (PartVT == MVT::x86mmx)
373 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000374 }
375 } else if (PartBits == ValueVT.getSizeInBits()) {
376 // Different types of the same size.
377 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000378 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000379 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
380 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000381 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
382 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000383 "Unknown mismatch!");
384 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
385 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000386 if (PartVT == MVT::x86mmx)
387 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000388 }
389
390 // The value may have changed - recompute ValueVT.
391 ValueVT = Val.getValueType();
392 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
393 "Failed to tile the value with PartVT!");
394
395 if (NumParts == 1) {
396 assert(PartVT == ValueVT && "Type conversion failed!");
397 Parts[0] = Val;
398 return;
399 }
400
401 // Expand the value into multiple parts.
402 if (NumParts & (NumParts - 1)) {
403 // The number of parts is not a power of 2. Split off and copy the tail.
404 assert(PartVT.isInteger() && ValueVT.isInteger() &&
405 "Do not know what to expand to!");
406 unsigned RoundParts = 1 << Log2_32(NumParts);
407 unsigned RoundBits = RoundParts * PartBits;
408 unsigned OddParts = NumParts - RoundParts;
409 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
410 DAG.getIntPtrConstant(RoundBits));
411 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
412
413 if (TLI.isBigEndian())
414 // The odd parts were reversed by getCopyToParts - unreverse them.
415 std::reverse(Parts + RoundParts, Parts + NumParts);
416
417 NumParts = RoundParts;
418 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
419 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
420 }
421
422 // The number of parts is a power of 2. Repeatedly bisect the value using
423 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000424 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000425 EVT::getIntegerVT(*DAG.getContext(),
426 ValueVT.getSizeInBits()),
427 Val);
428
429 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
430 for (unsigned i = 0; i < NumParts; i += StepSize) {
431 unsigned ThisBits = StepSize * PartBits / 2;
432 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
433 SDValue &Part0 = Parts[i];
434 SDValue &Part1 = Parts[i+StepSize/2];
435
436 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
437 ThisVT, Part0, DAG.getIntPtrConstant(1));
438 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
439 ThisVT, Part0, DAG.getIntPtrConstant(0));
440
441 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000442 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
443 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000444 }
445 }
446 }
447
448 if (TLI.isBigEndian())
449 std::reverse(Parts, Parts + OrigNumParts);
450}
451
452
453/// getCopyToPartsVector - Create a series of nodes that contain the specified
454/// value split into legal parts.
455static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
456 SDValue Val, SDValue *Parts, unsigned NumParts,
457 EVT PartVT) {
458 EVT ValueVT = Val.getValueType();
459 assert(ValueVT.isVector() && "Not a vector");
460 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000463 if (PartVT == ValueVT) {
464 // Nothing to do.
465 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
466 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000467 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000469 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
471 EVT ElementVT = PartVT.getVectorElementType();
472 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
473 // undef elements.
474 SmallVector<SDValue, 16> Ops;
475 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
476 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
477 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000478
Chris Lattnere6f7c262010-08-25 22:49:25 +0000479 for (unsigned i = ValueVT.getVectorNumElements(),
480 e = PartVT.getVectorNumElements(); i != e; ++i)
481 Ops.push_back(DAG.getUNDEF(ElementVT));
482
483 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
484
485 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000486
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
488 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000489 } else if (PartVT.isVector() &&
490 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000491 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000492 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
493
494 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000495 bool Smaller = PartVT.bitsLE(ValueVT);
496 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
497 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000498 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000499 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000500 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000501 "Only trivial vector-to-scalar conversions should get here!");
502 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
503 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000504
505 bool Smaller = ValueVT.bitsLE(PartVT);
506 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
507 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000508 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000509
Chris Lattnera13b8602010-08-24 23:10:06 +0000510 Parts[0] = Val;
511 return;
512 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000515 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000517 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000518 IntermediateVT,
519 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000522 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
523 NumParts = NumRegs; // Silence a compiler warning.
524 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 // Split the vector into intermediate operands.
527 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000528 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000529 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000530 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000531 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000532 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000533 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000535 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000536 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538 // Split the intermediate operands into legal parts.
539 if (NumParts == NumIntermediates) {
540 // If the register was not expanded, promote or copy the value,
541 // as appropriate.
542 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000543 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 } else if (NumParts > 0) {
545 // If the intermediate type was expanded, split each the value into
546 // legal parts.
547 assert(NumParts % NumIntermediates == 0 &&
548 "Must expand into a divisible number of parts!");
549 unsigned Factor = NumParts / NumIntermediates;
550 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000551 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000552 }
553}
554
Chris Lattnera13b8602010-08-24 23:10:06 +0000555
556
557
Dan Gohman462f6b52010-05-29 17:53:24 +0000558namespace {
559 /// RegsForValue - This struct represents the registers (physical or virtual)
560 /// that a particular set of values is assigned, and the type information
561 /// about the value. The most common situation is to represent one value at a
562 /// time, but struct or array values are handled element-wise as multiple
563 /// values. The splitting of aggregates is performed recursively, so that we
564 /// never have aggregate-typed registers. The values at this point do not
565 /// necessarily have legal types, so each value may require one or more
566 /// registers of some legal type.
567 ///
568 struct RegsForValue {
569 /// ValueVTs - The value types of the values, which may not be legal, and
570 /// may need be promoted or synthesized from one or more registers.
571 ///
572 SmallVector<EVT, 4> ValueVTs;
573
574 /// RegVTs - The value types of the registers. This is the same size as
575 /// ValueVTs and it records, for each value, what the type of the assigned
576 /// register or registers are. (Individual values are never synthesized
577 /// from more than one type of register.)
578 ///
579 /// With virtual registers, the contents of RegVTs is redundant with TLI's
580 /// getRegisterType member function, however when with physical registers
581 /// it is necessary to have a separate record of the types.
582 ///
583 SmallVector<EVT, 4> RegVTs;
584
585 /// Regs - This list holds the registers assigned to the values.
586 /// Each legal or promoted value requires one register, and each
587 /// expanded value requires multiple registers.
588 ///
589 SmallVector<unsigned, 4> Regs;
590
591 RegsForValue() {}
592
593 RegsForValue(const SmallVector<unsigned, 4> &regs,
594 EVT regvt, EVT valuevt)
595 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
596
Dan Gohman462f6b52010-05-29 17:53:24 +0000597 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000598 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000599 ComputeValueVTs(tli, Ty, ValueVTs);
600
601 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
602 EVT ValueVT = ValueVTs[Value];
603 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
604 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
605 for (unsigned i = 0; i != NumRegs; ++i)
606 Regs.push_back(Reg + i);
607 RegVTs.push_back(RegisterVT);
608 Reg += NumRegs;
609 }
610 }
611
612 /// areValueTypesLegal - Return true if types of all the values are legal.
613 bool areValueTypesLegal(const TargetLowering &TLI) {
614 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
615 EVT RegisterVT = RegVTs[Value];
616 if (!TLI.isTypeLegal(RegisterVT))
617 return false;
618 }
619 return true;
620 }
621
622 /// append - Add the specified values to this one.
623 void append(const RegsForValue &RHS) {
624 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
625 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
626 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
627 }
628
629 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
630 /// this value and returns the result as a ValueVTs value. This uses
631 /// Chain/Flag as the input and updates them for the output Chain/Flag.
632 /// If the Flag pointer is NULL, no flag is used.
633 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
634 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000635 SDValue &Chain, SDValue *Flag,
636 const Value *V = 0) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000637
638 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
639 /// specified value into the registers specified by this object. This uses
640 /// Chain/Flag as the input and updates them for the output Chain/Flag.
641 /// If the Flag pointer is NULL, no flag is used.
642 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
643 SDValue &Chain, SDValue *Flag) const;
644
645 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
646 /// operand list. This adds the code marker, matching input operand index
647 /// (if applicable), and includes the number of values added into it.
648 void AddInlineAsmOperands(unsigned Kind,
649 bool HasMatching, unsigned MatchingIdx,
650 SelectionDAG &DAG,
651 std::vector<SDValue> &Ops) const;
652 };
653}
654
655/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
656/// this value and returns the result as a ValueVT value. This uses
657/// Chain/Flag as the input and updates them for the output Chain/Flag.
658/// If the Flag pointer is NULL, no flag is used.
659SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
660 FunctionLoweringInfo &FuncInfo,
661 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000662 SDValue &Chain, SDValue *Flag,
663 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000664 // A Value with type {} or [0 x %t] needs no registers.
665 if (ValueVTs.empty())
666 return SDValue();
667
Dan Gohman462f6b52010-05-29 17:53:24 +0000668 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
669
670 // Assemble the legal parts into the final values.
671 SmallVector<SDValue, 4> Values(ValueVTs.size());
672 SmallVector<SDValue, 8> Parts;
673 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
674 // Copy the legal parts from the registers.
675 EVT ValueVT = ValueVTs[Value];
676 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
677 EVT RegisterVT = RegVTs[Value];
678
679 Parts.resize(NumRegs);
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 SDValue P;
682 if (Flag == 0) {
683 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
684 } else {
685 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
686 *Flag = P.getValue(2);
687 }
688
689 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000690 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000691
692 // If the source register was virtual and if we know something about it,
693 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000694 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000695 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000696 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000697
698 const FunctionLoweringInfo::LiveOutInfo *LOI =
699 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
700 if (!LOI)
701 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000702
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000703 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000704 unsigned NumSignBits = LOI->NumSignBits;
705 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000706
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000707 // FIXME: We capture more information than the dag can represent. For
708 // now, just use the tightest assertzext/assertsext possible.
709 bool isSExt = true;
710 EVT FromVT(MVT::Other);
711 if (NumSignBits == RegSize)
712 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
713 else if (NumZeroBits >= RegSize-1)
714 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
715 else if (NumSignBits > RegSize-8)
716 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
717 else if (NumZeroBits >= RegSize-8)
718 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
719 else if (NumSignBits > RegSize-16)
720 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
721 else if (NumZeroBits >= RegSize-16)
722 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
723 else if (NumSignBits > RegSize-32)
724 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
725 else if (NumZeroBits >= RegSize-32)
726 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
727 else
728 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000729
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000730 // Add an assertion node.
731 assert(FromVT != MVT::Other);
732 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
733 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000734 }
735
736 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000737 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000738 Part += NumRegs;
739 Parts.clear();
740 }
741
742 return DAG.getNode(ISD::MERGE_VALUES, dl,
743 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
744 &Values[0], ValueVTs.size());
745}
746
747/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
748/// specified value into the registers specified by this object. This uses
749/// Chain/Flag as the input and updates them for the output Chain/Flag.
750/// If the Flag pointer is NULL, no flag is used.
751void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
752 SDValue &Chain, SDValue *Flag) const {
753 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
754
755 // Get the list of the values's legal parts.
756 unsigned NumRegs = Regs.size();
757 SmallVector<SDValue, 8> Parts(NumRegs);
758 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
759 EVT ValueVT = ValueVTs[Value];
760 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
761 EVT RegisterVT = RegVTs[Value];
762
Chris Lattner3ac18842010-08-24 23:20:40 +0000763 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000764 &Parts[Part], NumParts, RegisterVT);
765 Part += NumParts;
766 }
767
768 // Copy the parts into the registers.
769 SmallVector<SDValue, 8> Chains(NumRegs);
770 for (unsigned i = 0; i != NumRegs; ++i) {
771 SDValue Part;
772 if (Flag == 0) {
773 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
774 } else {
775 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
776 *Flag = Part.getValue(1);
777 }
778
779 Chains[i] = Part.getValue(0);
780 }
781
782 if (NumRegs == 1 || Flag)
783 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
784 // flagged to it. That is the CopyToReg nodes and the user are considered
785 // a single scheduling unit. If we create a TokenFactor and return it as
786 // chain, then the TokenFactor is both a predecessor (operand) of the
787 // user as well as a successor (the TF operands are flagged to the user).
788 // c1, f1 = CopyToReg
789 // c2, f2 = CopyToReg
790 // c3 = TokenFactor c1, c2
791 // ...
792 // = op c3, ..., f2
793 Chain = Chains[NumRegs-1];
794 else
795 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
796}
797
798/// AddInlineAsmOperands - Add this value to the specified inlineasm node
799/// operand list. This adds the code marker and includes the number of
800/// values added into it.
801void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
802 unsigned MatchingIdx,
803 SelectionDAG &DAG,
804 std::vector<SDValue> &Ops) const {
805 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
806
807 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
808 if (HasMatching)
809 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000810 else if (!Regs.empty() &&
811 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
812 // Put the register class of the virtual registers in the flag word. That
813 // way, later passes can recompute register class constraints for inline
814 // assembly as well as normal instructions.
815 // Don't do this for tied operands that can use the regclass information
816 // from the def.
817 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
818 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
819 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
820 }
821
Dan Gohman462f6b52010-05-29 17:53:24 +0000822 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
823 Ops.push_back(Res);
824
825 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
826 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
827 EVT RegisterVT = RegVTs[Value];
828 for (unsigned i = 0; i != NumRegs; ++i) {
829 assert(Reg < Regs.size() && "Mismatch in # registers expected");
830 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
831 }
832 }
833}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834
Owen Anderson243eb9e2011-12-08 22:15:21 +0000835void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
836 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837 AA = &aa;
838 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000839 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840 TD = DAG.getTarget().getTargetData();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000841 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000842 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000843}
844
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000845/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000846/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000847/// for a new block. This doesn't clear out information about
848/// additional blocks that are needed to complete switch lowering
849/// or PHI node updating; that information is cleared out as it is
850/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000851void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000852 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000853 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000854 PendingLoads.clear();
855 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000856 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000857 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000858}
859
Devang Patel23385752011-05-23 17:44:13 +0000860/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000861/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000862/// information that is dangling in a basic block can be properly
863/// resolved in a different basic block. This allows the
864/// SelectionDAG to resolve dangling debug information attached
865/// to PHI nodes.
866void SelectionDAGBuilder::clearDanglingDebugInfo() {
867 DanglingDebugInfoMap.clear();
868}
869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870/// getRoot - Return the current virtual root of the Selection DAG,
871/// flushing any PendingLoad items. This must be done before emitting
872/// a store or any other node that may need to be ordered after any
873/// prior load instructions.
874///
Dan Gohman2048b852009-11-23 18:04:58 +0000875SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 if (PendingLoads.empty())
877 return DAG.getRoot();
878
879 if (PendingLoads.size() == 1) {
880 SDValue Root = PendingLoads[0];
881 DAG.setRoot(Root);
882 PendingLoads.clear();
883 return Root;
884 }
885
886 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000888 &PendingLoads[0], PendingLoads.size());
889 PendingLoads.clear();
890 DAG.setRoot(Root);
891 return Root;
892}
893
894/// getControlRoot - Similar to getRoot, but instead of flushing all the
895/// PendingLoad items, flush all the PendingExports items. It is necessary
896/// to do this before emitting a terminator instruction.
897///
Dan Gohman2048b852009-11-23 18:04:58 +0000898SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000899 SDValue Root = DAG.getRoot();
900
901 if (PendingExports.empty())
902 return Root;
903
904 // Turn all of the CopyToReg chains into one factored node.
905 if (Root.getOpcode() != ISD::EntryToken) {
906 unsigned i = 0, e = PendingExports.size();
907 for (; i != e; ++i) {
908 assert(PendingExports[i].getNode()->getNumOperands() > 1);
909 if (PendingExports[i].getNode()->getOperand(0) == Root)
910 break; // Don't add the root if we already indirectly depend on it.
911 }
912
913 if (i == e)
914 PendingExports.push_back(Root);
915 }
916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 &PendingExports[0],
919 PendingExports.size());
920 PendingExports.clear();
921 DAG.setRoot(Root);
922 return Root;
923}
924
Bill Wendling4533cac2010-01-28 21:51:40 +0000925void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
926 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
927 DAG.AssignOrdering(Node, SDNodeOrder);
928
929 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
930 AssignOrderingToNode(Node->getOperand(I).getNode());
931}
932
Dan Gohman46510a72010-04-15 01:51:59 +0000933void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000934 // Set up outgoing PHI node register values before emitting the terminator.
935 if (isa<TerminatorInst>(&I))
936 HandlePHINodesInSuccessorBlocks(I.getParent());
937
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000938 CurDebugLoc = I.getDebugLoc();
939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000940 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000941
Dan Gohman92884f72010-04-20 15:03:56 +0000942 if (!isa<TerminatorInst>(&I) && !HasTailCall)
943 CopyToExportRegsIfNeeded(&I);
944
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000945 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946}
947
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000948void SelectionDAGBuilder::visitPHI(const PHINode &) {
949 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
950}
951
Dan Gohman46510a72010-04-15 01:51:59 +0000952void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000953 // Note: this doesn't use InstVisitor, because it has to work with
954 // ConstantExpr's in addition to instructions.
955 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000956 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000957 // Build the switch statement using the Instruction.def file.
958#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000959 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000960#include "llvm/Instruction.def"
961 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000962
963 // Assign the ordering to the freshly created DAG nodes.
964 if (NodeMap.count(&I)) {
965 ++SDNodeOrder;
966 AssignOrderingToNode(getValue(&I).getNode());
967 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000968}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000970// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
971// generate the debug data structures now that we've seen its definition.
972void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
973 SDValue Val) {
974 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000975 if (DDI.getDI()) {
976 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000977 DebugLoc dl = DDI.getdl();
978 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000979 MDNode *Variable = DI->getVariable();
980 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000981 SDDbgValue *SDV;
982 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000983 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000984 SDV = DAG.getDbgValue(Variable, Val.getNode(),
985 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
986 DAG.AddDbgValue(SDV, Val.getNode(), false);
987 }
Owen Anderson95771af2011-02-25 21:41:48 +0000988 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000989 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000990 DanglingDebugInfoMap[V] = DanglingDebugInfo();
991 }
992}
993
Nick Lewycky8de34002011-09-30 22:19:53 +0000994/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000995SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000996 // If we already have an SDValue for this value, use it. It's important
997 // to do this first, so that we don't create a CopyFromReg if we already
998 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 SDValue &N = NodeMap[V];
1000 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001001
Dan Gohman28a17352010-07-01 01:59:43 +00001002 // If there's a virtual register allocated and initialized for this
1003 // value, use it.
1004 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1005 if (It != FuncInfo.ValueMap.end()) {
1006 unsigned InReg = It->second;
1007 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
1008 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001009 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Devang Patel8f314282011-01-25 18:09:58 +00001010 resolveDanglingDebugInfo(V, N);
1011 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001012 }
1013
1014 // Otherwise create a new SDValue and remember it.
1015 SDValue Val = getValueImpl(V);
1016 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001017 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001018 return Val;
1019}
1020
1021/// getNonRegisterValue - Return an SDValue for the given Value, but
1022/// don't look in FuncInfo.ValueMap for a virtual register.
1023SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1024 // If we already have an SDValue for this value, use it.
1025 SDValue &N = NodeMap[V];
1026 if (N.getNode()) return N;
1027
1028 // Otherwise create a new SDValue and remember it.
1029 SDValue Val = getValueImpl(V);
1030 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001031 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001032 return Val;
1033}
1034
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001035/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001036/// Create an SDValue for the given value.
1037SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001038 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001039 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001040
Dan Gohman383b5f62010-04-17 15:32:28 +00001041 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001042 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043
Dan Gohman383b5f62010-04-17 15:32:28 +00001044 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001045 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001047 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001048 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001049
Dan Gohman383b5f62010-04-17 15:32:28 +00001050 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001051 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001052
Nate Begeman9008ca62009-04-27 18:41:29 +00001053 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001054 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055
Dan Gohman383b5f62010-04-17 15:32:28 +00001056 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 visit(CE->getOpcode(), *CE);
1058 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001059 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001060 return N1;
1061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1064 SmallVector<SDValue, 4> Constants;
1065 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1066 OI != OE; ++OI) {
1067 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001068 // If the operand is an empty aggregate, there are no values.
1069 if (!Val) continue;
1070 // Add each leaf value from the operand to the Constants list
1071 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001072 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1073 Constants.push_back(SDValue(Val, i));
1074 }
Bill Wendling87710f02009-12-21 23:47:40 +00001075
Bill Wendling4533cac2010-01-28 21:51:40 +00001076 return DAG.getMergeValues(&Constants[0], Constants.size(),
1077 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001078 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001079
1080 if (const ConstantDataSequential *CDS =
1081 dyn_cast<ConstantDataSequential>(C)) {
1082 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001083 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001084 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1085 // Add each leaf value from the operand to the Constants list
1086 // to form a flattened list of all the values.
1087 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1088 Ops.push_back(SDValue(Val, i));
1089 }
1090
1091 if (isa<ArrayType>(CDS->getType()))
1092 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1093 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1094 VT, &Ops[0], Ops.size());
1095 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096
Duncan Sands1df98592010-02-16 11:11:14 +00001097 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1099 "Unknown struct or array constant!");
1100
Owen Andersone50ed302009-08-10 22:56:29 +00001101 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001102 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1103 unsigned NumElts = ValueVTs.size();
1104 if (NumElts == 0)
1105 return SDValue(); // empty struct
1106 SmallVector<SDValue, 4> Constants(NumElts);
1107 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001108 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001109 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001110 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 else if (EltVT.isFloatingPoint())
1112 Constants[i] = DAG.getConstantFP(0, EltVT);
1113 else
1114 Constants[i] = DAG.getConstant(0, EltVT);
1115 }
Bill Wendling87710f02009-12-21 23:47:40 +00001116
Bill Wendling4533cac2010-01-28 21:51:40 +00001117 return DAG.getMergeValues(&Constants[0], NumElts,
1118 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001119 }
1120
Dan Gohman383b5f62010-04-17 15:32:28 +00001121 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001122 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001123
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001124 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001127 // Now that we know the number and type of the elements, get that number of
1128 // elements into the Ops array based on what kind of constant it is.
1129 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001130 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001131 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001132 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001133 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001134 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001135 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136
1137 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001138 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001139 Op = DAG.getConstantFP(0, EltVT);
1140 else
1141 Op = DAG.getConstant(0, EltVT);
1142 Ops.assign(NumElements, Op);
1143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001145 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001146 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1147 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001150 // If this is a static alloca, generate it as the frameindex instead of
1151 // computation.
1152 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1153 DenseMap<const AllocaInst*, int>::iterator SI =
1154 FuncInfo.StaticAllocaMap.find(AI);
1155 if (SI != FuncInfo.StaticAllocaMap.end())
1156 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1157 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001158
Dan Gohman28a17352010-07-01 01:59:43 +00001159 // If this is an instruction which fast-isel has deferred, select it now.
1160 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001161 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1162 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1163 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001164 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001165 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001166
Dan Gohman28a17352010-07-01 01:59:43 +00001167 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001168}
1169
Dan Gohman46510a72010-04-15 01:51:59 +00001170void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171 SDValue Chain = getControlRoot();
1172 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001173 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001174
Dan Gohman7451d3e2010-05-29 17:03:36 +00001175 if (!FuncInfo.CanLowerReturn) {
1176 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001177 const Function *F = I.getParent()->getParent();
1178
1179 // Emit a store of the return value through the virtual register.
1180 // Leave Outs empty so that LowerReturn won't try to load return
1181 // registers the usual way.
1182 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001183 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001184 PtrValueVTs);
1185
1186 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1187 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001188
Owen Andersone50ed302009-08-10 22:56:29 +00001189 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001190 SmallVector<uint64_t, 4> Offsets;
1191 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001192 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001193
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001194 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001195 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001196 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1197 RetPtr.getValueType(), RetPtr,
1198 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001199 Chains[i] =
1200 DAG.getStore(Chain, getCurDebugLoc(),
1201 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001202 // FIXME: better loc info would be nice.
1203 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001204 }
1205
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1207 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001208 } else if (I.getNumOperands() != 0) {
1209 SmallVector<EVT, 4> ValueVTs;
1210 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1211 unsigned NumValues = ValueVTs.size();
1212 if (NumValues) {
1213 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001214 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1215 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001217 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001218
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001219 const Function *F = I.getParent()->getParent();
1220 if (F->paramHasAttr(0, Attribute::SExt))
1221 ExtendKind = ISD::SIGN_EXTEND;
1222 else if (F->paramHasAttr(0, Attribute::ZExt))
1223 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001225 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1226 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001227
1228 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1229 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1230 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001231 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001232 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1233 &Parts[0], NumParts, PartVT, ExtendKind);
1234
1235 // 'inreg' on function refers to return value
1236 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1237 if (F->paramHasAttr(0, Attribute::InReg))
1238 Flags.setInReg();
1239
1240 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001241 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001242 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001243 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001244 Flags.setZExt();
1245
Dan Gohmanc9403652010-07-07 15:54:55 +00001246 for (unsigned i = 0; i < NumParts; ++i) {
1247 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1248 /*isfixed=*/true));
1249 OutVals.push_back(Parts[i]);
1250 }
Evan Cheng3927f432009-03-25 20:20:11 +00001251 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 }
1253 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001254
1255 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001256 CallingConv::ID CallConv =
1257 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001259 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001260
1261 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001263 "LowerReturn didn't return a valid chain!");
1264
1265 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001267}
1268
Dan Gohmanad62f532009-04-23 23:13:24 +00001269/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1270/// created for it, emit nodes to copy the value into the virtual
1271/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001272void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001273 // Skip empty types
1274 if (V->getType()->isEmptyTy())
1275 return;
1276
Dan Gohman33b7a292010-04-16 17:15:02 +00001277 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1278 if (VMI != FuncInfo.ValueMap.end()) {
1279 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1280 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001281 }
1282}
1283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001284/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1285/// the current basic block, add it to ValueMap now so that we'll get a
1286/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001287void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 // No need to export constants.
1289 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001291 // Already exported?
1292 if (FuncInfo.isExportedInst(V)) return;
1293
1294 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1295 CopyValueToVirtualRegister(V, Reg);
1296}
1297
Dan Gohman46510a72010-04-15 01:51:59 +00001298bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001299 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 // The operands of the setcc have to be in this block. We don't know
1301 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001302 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 // Can export from current BB.
1304 if (VI->getParent() == FromBB)
1305 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // Is already exported, noop.
1308 return FuncInfo.isExportedInst(V);
1309 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 // If this is an argument, we can export it if the BB is the entry block or
1312 // if it is already exported.
1313 if (isa<Argument>(V)) {
1314 if (FromBB == &FromBB->getParent()->getEntryBlock())
1315 return true;
1316
1317 // Otherwise, can only export this if it is already exported.
1318 return FuncInfo.isExportedInst(V);
1319 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 // Otherwise, constants can always be exported.
1322 return true;
1323}
1324
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001325/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001326uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1327 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001328 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1329 if (!BPI)
1330 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001331 const BasicBlock *SrcBB = Src->getBasicBlock();
1332 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001333 return BPI->getEdgeWeight(SrcBB, DstBB);
1334}
1335
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001336void SelectionDAGBuilder::
1337addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1338 uint32_t Weight /* = 0 */) {
1339 if (!Weight)
1340 Weight = getEdgeWeight(Src, Dst);
1341 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001342}
1343
1344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345static bool InBlock(const Value *V, const BasicBlock *BB) {
1346 if (const Instruction *I = dyn_cast<Instruction>(V))
1347 return I->getParent() == BB;
1348 return true;
1349}
1350
Dan Gohmanc2277342008-10-17 21:16:08 +00001351/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1352/// This function emits a branch and is used at the leaves of an OR or an
1353/// AND operator tree.
1354///
1355void
Dan Gohman46510a72010-04-15 01:51:59 +00001356SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001357 MachineBasicBlock *TBB,
1358 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001359 MachineBasicBlock *CurBB,
1360 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001361 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362
Dan Gohmanc2277342008-10-17 21:16:08 +00001363 // If the leaf of the tree is a comparison, merge the condition into
1364 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001365 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001366 // The operands of the cmp have to be in this block. We don't know
1367 // how to export them from some other block. If this is the first block
1368 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001369 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001370 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1371 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001373 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001374 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001375 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001376 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001377 if (TM.Options.NoNaNsFPMath)
1378 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379 } else {
1380 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001381 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001383
1384 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1386 SwitchCases.push_back(CB);
1387 return;
1388 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001389 }
1390
1391 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001392 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001393 NULL, TBB, FBB, CurBB);
1394 SwitchCases.push_back(CB);
1395}
1396
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001397/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001398void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001399 MachineBasicBlock *TBB,
1400 MachineBasicBlock *FBB,
1401 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001402 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001403 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001404 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001405 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001407 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1408 BOp->getParent() != CurBB->getBasicBlock() ||
1409 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1410 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001411 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 return;
1413 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 // Create TmpBB after CurBB.
1416 MachineFunction::iterator BBI = CurBB;
1417 MachineFunction &MF = DAG.getMachineFunction();
1418 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1419 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 if (Opc == Instruction::Or) {
1422 // Codegen X | Y as:
1423 // jmp_if_X TBB
1424 // jmp TmpBB
1425 // TmpBB:
1426 // jmp_if_Y TBB
1427 // jmp FBB
1428 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001431 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001434 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 } else {
1436 assert(Opc == Instruction::And && "Unknown merge op!");
1437 // Codegen X & Y as:
1438 // jmp_if_X TmpBB
1439 // jmp FBB
1440 // TmpBB:
1441 // jmp_if_Y TBB
1442 // jmp FBB
1443 //
1444 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001447 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001450 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451 }
1452}
1453
1454/// If the set of cases should be emitted as a series of branches, return true.
1455/// If we should emit this as a bunch of and/or'd together conditions, return
1456/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001457bool
Dan Gohman2048b852009-11-23 18:04:58 +00001458SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 // If this is two comparisons of the same values or'd or and'd together, they
1462 // will get folded into a single comparison, so don't emit two blocks.
1463 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1464 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1465 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1466 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1467 return false;
1468 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001469
Chris Lattner133ce872010-01-02 00:00:03 +00001470 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1471 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1472 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1473 Cases[0].CC == Cases[1].CC &&
1474 isa<Constant>(Cases[0].CmpRHS) &&
1475 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1476 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1477 return false;
1478 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1479 return false;
1480 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 return true;
1483}
1484
Dan Gohman46510a72010-04-15 01:51:59 +00001485void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001486 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 // Update machine-CFG edges.
1489 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1490
1491 // Figure out which block is immediately after the current one.
1492 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001493 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001494 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 NextBlock = BBI;
1496
1497 if (I.isUnconditional()) {
1498 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001499 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001502 if (Succ0MBB != NextBlock)
1503 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001505 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 return;
1508 }
1509
1510 // If this condition is one of the special cases we handle, do special stuff
1511 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001512 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1514
1515 // If this is a series of conditions that are or'd or and'd together, emit
1516 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001517 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // For example, instead of something like:
1519 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001520 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001522 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 // or C, F
1524 // jnz foo
1525 // Emit:
1526 // cmp A, B
1527 // je foo
1528 // cmp D, E
1529 // jle foo
1530 //
Dan Gohman46510a72010-04-15 01:51:59 +00001531 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001532 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001533 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534 (BOp->getOpcode() == Instruction::And ||
1535 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001536 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1537 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 // If the compares in later blocks need to use values not currently
1539 // exported from this block, export them now. This block should always
1540 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001541 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001542
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 // Allow some cases to be rejected.
1544 if (ShouldEmitAsBranches(SwitchCases)) {
1545 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1546 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1547 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1548 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001549
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001551 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 SwitchCases.erase(SwitchCases.begin());
1553 return;
1554 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001555
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556 // Okay, we decided not to do this, remove any inserted MBB's and clear
1557 // SwitchCases.
1558 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001559 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001560
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001561 SwitchCases.clear();
1562 }
1563 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001564
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001565 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001566 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001567 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 // Use visitSwitchCase to actually insert the fast branch sequence for this
1570 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001571 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572}
1573
1574/// visitSwitchCase - Emits the necessary code to represent a single node in
1575/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001576void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1577 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 SDValue Cond;
1579 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001580 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001581
1582 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583 if (CB.CmpMHS == NULL) {
1584 // Fold "(X == true)" to X and "(X == false)" to !X to
1585 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001586 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001587 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001589 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001590 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001592 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001596 assert(CB.CC == ISD::SETCC_INVALID &&
1597 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598
Anton Korobeynikov23218582008-12-23 22:25:27 +00001599 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1600 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601
1602 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001603 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001604
1605 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001607 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001609 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001610 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612 DAG.getConstant(High-Low, VT), ISD::SETULE);
1613 }
1614 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001616 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001617 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001618 // TrueBB and FalseBB are always different unless the incoming IR is
1619 // degenerate. This only happens when running llc on weird IR.
1620 if (CB.TrueBB != CB.FalseBB)
1621 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001622
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001623 // Set NextBlock to be the MBB immediately after the current one, if any.
1624 // This is used to avoid emitting unnecessary branches to the next block.
1625 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001626 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001627 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001629
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630 // If the lhs block is the next block, invert the condition so that we can
1631 // fall through to the lhs instead of the rhs block.
1632 if (CB.TrueBB == NextBlock) {
1633 std::swap(CB.TrueBB, CB.FalseBB);
1634 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001635 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001637
Dale Johannesenf5d97892009-02-04 01:48:28 +00001638 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001640 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001641
Evan Cheng266a99d2010-09-23 06:51:55 +00001642 // Insert the false branch. Do this even if it's a fall through branch,
1643 // this makes it easier to do DAG optimizations which require inverting
1644 // the branch condition.
1645 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1646 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001647
1648 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649}
1650
1651/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001652void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653 // Emit the code for the jump table
1654 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001655 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001656 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1657 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001659 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1660 MVT::Other, Index.getValue(1),
1661 Table, Index);
1662 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001663}
1664
1665/// visitJumpTableHeader - This function emits necessary code to produce index
1666/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001667void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001668 JumpTableHeader &JTH,
1669 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001670 // Subtract the lowest switch case value from the value being switched on and
1671 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001672 // difference between smallest and largest cases.
1673 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001674 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001675 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001676 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001677
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001678 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001679 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001680 // can be used as an index into the jump table in a subsequent basic block.
1681 // This value may be smaller or larger than the target's pointer type, and
1682 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001683 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001684
Dan Gohman89496d02010-07-02 00:10:16 +00001685 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001686 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1687 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688 JT.Reg = JumpTableReg;
1689
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001690 // Emit the range check for the jump table, and branch to the default block
1691 // for the switch statement if the value being switched on exceeds the largest
1692 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001693 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001694 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001695 DAG.getConstant(JTH.Last-JTH.First,VT),
1696 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001697
1698 // Set NextBlock to be the MBB immediately after the current one, if any.
1699 // This is used to avoid emitting unnecessary branches to the next block.
1700 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001701 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001702
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001703 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 NextBlock = BBI;
1705
Dale Johannesen66978ee2009-01-31 02:22:37 +00001706 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001708 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709
Bill Wendling4533cac2010-01-28 21:51:40 +00001710 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001711 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1712 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001713
Bill Wendling87710f02009-12-21 23:47:40 +00001714 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715}
1716
1717/// visitBitTestHeader - This function emits necessary code to produce value
1718/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001719void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1720 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 // Subtract the minimum value
1722 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001723 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001724 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001725 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726
1727 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001728 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001729 TLI.getSetCCResultType(Sub.getValueType()),
1730 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001731 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732
Evan Chengd08e5b42011-01-06 01:02:44 +00001733 // Determine the type of the test operands.
1734 bool UsePtrType = false;
1735 if (!TLI.isTypeLegal(VT))
1736 UsePtrType = true;
1737 else {
1738 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001739 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001740 // Switch table case range are encoded into series of masks.
1741 // Just use pointer type, it's guaranteed to fit.
1742 UsePtrType = true;
1743 break;
1744 }
1745 }
1746 if (UsePtrType) {
1747 VT = TLI.getPointerTy();
1748 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1749 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750
Evan Chengd08e5b42011-01-06 01:02:44 +00001751 B.RegVT = VT;
1752 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001753 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001754 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001755
1756 // Set NextBlock to be the MBB immediately after the current one, if any.
1757 // This is used to avoid emitting unnecessary branches to the next block.
1758 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001759 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001760 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761 NextBlock = BBI;
1762
1763 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1764
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001765 addSuccessorWithWeight(SwitchBB, B.Default);
1766 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767
Dale Johannesen66978ee2009-01-31 02:22:37 +00001768 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001770 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001771
Evan Cheng8c1f4322010-09-23 18:32:19 +00001772 if (MBB != NextBlock)
1773 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1774 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001775
Bill Wendling87710f02009-12-21 23:47:40 +00001776 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001777}
1778
1779/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001780void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1781 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001782 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001783 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001784 BitTestCase &B,
1785 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001786 EVT VT = BB.RegVT;
1787 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1788 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001789 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001790 unsigned PopCount = CountPopulation_64(B.Mask);
1791 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001792 // Testing for a single bit; just compare the shift count with what it
1793 // would need to be to shift a 1 bit in that position.
1794 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001795 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001796 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001797 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001798 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001799 } else if (PopCount == BB.Range) {
1800 // There is only one zero bit in the range, test for it directly.
1801 Cmp = DAG.getSetCC(getCurDebugLoc(),
1802 TLI.getSetCCResultType(VT),
1803 ShiftOp,
1804 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1805 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001806 } else {
1807 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001808 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1809 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001810
Dan Gohman8e0163a2010-06-24 02:06:24 +00001811 // Emit bit tests and jumps
1812 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001813 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001814 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001815 TLI.getSetCCResultType(VT),
1816 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001817 ISD::SETNE);
1818 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001819
Manman Ren1a710fd2012-08-24 18:14:27 +00001820 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1821 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1822 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1823 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001824
Dale Johannesen66978ee2009-01-31 02:22:37 +00001825 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001827 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001828
1829 // Set NextBlock to be the MBB immediately after the current one, if any.
1830 // This is used to avoid emitting unnecessary branches to the next block.
1831 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001832 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001833 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 NextBlock = BBI;
1835
Evan Cheng8c1f4322010-09-23 18:32:19 +00001836 if (NextMBB != NextBlock)
1837 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1838 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001839
Bill Wendling87710f02009-12-21 23:47:40 +00001840 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841}
1842
Dan Gohman46510a72010-04-15 01:51:59 +00001843void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001844 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 // Retrieve successors.
1847 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1848 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1849
Gabor Greifb67e6b32009-01-15 11:10:44 +00001850 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001851 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001852 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001854 else if (Fn && Fn->isIntrinsic()) {
1855 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001856 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001857 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001858 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001859
1860 // If the value of the invoke is used outside of its defining block, make it
1861 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001862 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863
1864 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001865 addSuccessorWithWeight(InvokeMBB, Return);
1866 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867
1868 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001869 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1870 MVT::Other, getControlRoot(),
1871 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872}
1873
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001874void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1875 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1876}
1877
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001878void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1879 assert(FuncInfo.MBB->isLandingPad() &&
1880 "Call to landingpad not in landing pad!");
1881
1882 MachineBasicBlock *MBB = FuncInfo.MBB;
1883 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1884 AddLandingPadInfo(LP, MMI, MBB);
1885
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001886 // If there aren't registers to copy the values into (e.g., during SjLj
1887 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001888 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001889 TLI.getExceptionSelectorRegister() == 0)
1890 return;
1891
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001892 SmallVector<EVT, 2> ValueVTs;
1893 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1894
1895 // Insert the EXCEPTIONADDR instruction.
1896 assert(FuncInfo.MBB->isLandingPad() &&
1897 "Call to eh.exception not in landing pad!");
1898 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1899 SDValue Ops[2];
1900 Ops[0] = DAG.getRoot();
1901 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1902 SDValue Chain = Op1.getValue(1);
1903
1904 // Insert the EHSELECTION instruction.
1905 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1906 Ops[0] = Op1;
1907 Ops[1] = Chain;
1908 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1909 Chain = Op2.getValue(1);
1910 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1911
1912 Ops[0] = Op1;
1913 Ops[1] = Op2;
1914 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1915 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1916 &Ops[0], 2);
1917
1918 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1919 setValue(&LP, RetPair.first);
1920 DAG.setRoot(RetPair.second);
1921}
1922
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1924/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001925bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1926 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001927 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001928 MachineBasicBlock *Default,
1929 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001931 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001933 return false;
1934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935 // Get the MachineFunction which holds the current MBB. This is used when
1936 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001937 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001938
1939 // Figure out which block is immediately after the current one.
1940 MachineBasicBlock *NextBlock = 0;
1941 MachineFunction::iterator BBI = CR.CaseBB;
1942
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001943 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 NextBlock = BBI;
1945
Manman Ren1a710fd2012-08-24 18:14:27 +00001946 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00001947 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001948 // is the same as the other, but has one bit unset that the other has set,
1949 // use bit manipulation to do two compares at once. For example:
1950 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001951 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1952 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1953 if (Size == 2 && CR.CaseBB == SwitchBB) {
1954 Case &Small = *CR.Range.first;
1955 Case &Big = *(CR.Range.second-1);
1956
1957 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1958 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1959 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1960
1961 // Check that there is only one bit different.
1962 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1963 (SmallValue | BigValue) == BigValue) {
1964 // Isolate the common bit.
1965 APInt CommonBit = BigValue & ~SmallValue;
1966 assert((SmallValue | CommonBit) == BigValue &&
1967 CommonBit.countPopulation() == 1 && "Not a common bit?");
1968
1969 SDValue CondLHS = getValue(SV);
1970 EVT VT = CondLHS.getValueType();
1971 DebugLoc DL = getCurDebugLoc();
1972
1973 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1974 DAG.getConstant(CommonBit, VT));
1975 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1976 Or, DAG.getConstant(BigValue, VT),
1977 ISD::SETEQ);
1978
1979 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00001980 // Both Small and Big will jump to Small.BB, so we sum up the weights.
1981 addSuccessorWithWeight(SwitchBB, Small.BB,
1982 Small.ExtraWeight + Big.ExtraWeight);
1983 addSuccessorWithWeight(SwitchBB, Default,
1984 // The default destination is the first successor in IR.
1985 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001986
1987 // Insert the true branch.
1988 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1989 getControlRoot(), Cond,
1990 DAG.getBasicBlock(Small.BB));
1991
1992 // Insert the false branch.
1993 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1994 DAG.getBasicBlock(Default));
1995
1996 DAG.setRoot(BrCond);
1997 return true;
1998 }
1999 }
2000 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002001
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002002 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002003 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002004 if (BPI) {
2005 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002006 uint32_t IWeight = I->ExtraWeight;
2007 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002008 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002009 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002010 if (IWeight > JWeight)
2011 std::swap(*I, *J);
2012 }
2013 }
2014 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002016 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002017 if (Size > 1 &&
2018 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 // The last case block won't fall through into 'NextBlock' if we emit the
2020 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002021 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002022 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 if (I->BB == NextBlock) {
2024 std::swap(*I, BackCase);
2025 break;
2026 }
2027 }
2028 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 // Create a CaseBlock record representing a conditional branch to
2031 // the Case's target mbb if the value being switched on SV is equal
2032 // to C.
2033 MachineBasicBlock *CurBlock = CR.CaseBB;
2034 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2035 MachineBasicBlock *FallThrough;
2036 if (I != E-1) {
2037 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2038 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002039
2040 // Put SV in a virtual register to make it available from the new blocks.
2041 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 } else {
2043 // If the last case doesn't match, go to the default block.
2044 FallThrough = Default;
2045 }
2046
Dan Gohman46510a72010-04-15 01:51:59 +00002047 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048 ISD::CondCode CC;
2049 if (I->High == I->Low) {
2050 // This is just small small case range :) containing exactly 1 case
2051 CC = ISD::SETEQ;
2052 LHS = SV; RHS = I->High; MHS = NULL;
2053 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002054 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 LHS = I->Low; MHS = SV; RHS = I->High;
2056 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002057
Manman Ren1a710fd2012-08-24 18:14:27 +00002058 // The false weight should be sum of all un-handled cases.
2059 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002060 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2061 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002062 /* trueweight */ I->ExtraWeight,
2063 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 // If emitting the first comparison, just call visitSwitchCase to emit the
2066 // code into the current block. Otherwise, push the CaseBlock onto the
2067 // vector to be later processed by SDISel, and insert the node's MBB
2068 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002069 if (CurBlock == SwitchBB)
2070 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 else
2072 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002073
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074 CurBlock = FallThrough;
2075 }
2076
2077 return true;
2078}
2079
2080static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002081 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2083 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002085
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002086static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002087 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002088 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002089 return (LastExt - FirstExt + 1ULL);
2090}
2091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002093bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2094 CaseRecVector &WorkList,
2095 const Value *SV,
2096 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002097 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 Case& FrontCase = *CR.Range.first;
2099 Case& BackCase = *(CR.Range.second-1);
2100
Chris Lattnere880efe2009-11-07 07:50:34 +00002101 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2102 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103
Chris Lattnere880efe2009-11-07 07:50:34 +00002104 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002105 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106 TSize += I->size();
2107
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002108 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002110
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002111 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002112 // The density is TSize / Range. Require at least 40%.
2113 // It should not be possible for IntTSize to saturate for sane code, but make
2114 // sure we handle Range saturation correctly.
2115 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2116 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2117 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 return false;
2119
David Greene4b69d992010-01-05 01:24:57 +00002120 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002121 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002122 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123
2124 // Get the MachineFunction which holds the current MBB. This is used when
2125 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002126 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127
2128 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002130 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131
2132 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2133
2134 // Create a new basic block to hold the code for loading the address
2135 // of the jump table, and jumping to it. Update successor information;
2136 // we will either branch to the default case for the switch, or the jump
2137 // table.
2138 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2139 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002140
2141 addSuccessorWithWeight(CR.CaseBB, Default);
2142 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002143
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144 // Build a vector of destination BBs, corresponding to each target
2145 // of the jump table. If the value of the jump table slot corresponds to
2146 // a case statement, push the case's BB onto the vector, otherwise, push
2147 // the default BB.
2148 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002151 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2152 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002153
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002154 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 DestBBs.push_back(I->BB);
2156 if (TEI==High)
2157 ++I;
2158 } else {
2159 DestBBs.push_back(Default);
2160 }
2161 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162
Manman Ren1a710fd2012-08-24 18:14:27 +00002163 // Calculate weight for each unique destination in CR.
2164 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2165 if (FuncInfo.BPI)
2166 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2167 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2168 DestWeights.find(I->BB);
2169 if (Itr != DestWeights.end())
2170 Itr->second += I->ExtraWeight;
2171 else
2172 DestWeights[I->BB] = I->ExtraWeight;
2173 }
2174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2177 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 E = DestBBs.end(); I != E; ++I) {
2179 if (!SuccsHandled[(*I)->getNumber()]) {
2180 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002181 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2182 DestWeights.find(*I);
2183 addSuccessorWithWeight(JumpTableBB, *I,
2184 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185 }
2186 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002187
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002188 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002189 unsigned JTEncoding = TLI.getJumpTableEncoding();
2190 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002191 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 // Set the jump table information so that we can codegen it as a second
2194 // MachineBasicBlock
2195 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002196 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2197 if (CR.CaseBB == SwitchBB)
2198 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 return true;
2202}
2203
2204/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2205/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002206bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2207 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002208 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002209 MachineBasicBlock *Default,
2210 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 // Get the MachineFunction which holds the current MBB. This is used when
2212 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002213 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214
2215 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002217 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218
2219 Case& FrontCase = *CR.Range.first;
2220 Case& BackCase = *(CR.Range.second-1);
2221 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2222
2223 // Size is the number of Cases represented by this range.
2224 unsigned Size = CR.Range.second - CR.Range.first;
2225
Chris Lattnere880efe2009-11-07 07:50:34 +00002226 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2227 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 double FMetric = 0;
2229 CaseItr Pivot = CR.Range.first + Size/2;
2230
2231 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2232 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002233 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2235 I!=E; ++I)
2236 TSize += I->size();
2237
Chris Lattnere880efe2009-11-07 07:50:34 +00002238 APInt LSize = FrontCase.size();
2239 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002240 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002241 << "First: " << First << ", Last: " << Last <<'\n'
2242 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2244 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002245 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2246 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002247 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002248 assert((Range - 2ULL).isNonNegative() &&
2249 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002250 // Use volatile double here to avoid excess precision issues on some hosts,
2251 // e.g. that use 80-bit X87 registers.
2252 volatile double LDensity =
2253 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002254 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002255 volatile double RDensity =
2256 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002257 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002258 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002260 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002261 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2262 << "LDensity: " << LDensity
2263 << ", RDensity: " << RDensity << '\n'
2264 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 if (FMetric < Metric) {
2266 Pivot = J;
2267 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002268 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 }
2270
2271 LSize += J->size();
2272 RSize -= J->size();
2273 }
2274 if (areJTsAllowed(TLI)) {
2275 // If our case is dense we *really* should handle it earlier!
2276 assert((FMetric > 0) && "Should handle dense range earlier!");
2277 } else {
2278 Pivot = CR.Range.first + Size/2;
2279 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281 CaseRange LHSR(CR.Range.first, Pivot);
2282 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002283 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002287 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002289 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002290 // Pivot's Value, then we can branch directly to the LHS's Target,
2291 // rather than creating a leaf node for it.
2292 if ((LHSR.second - LHSR.first) == 1 &&
2293 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002294 cast<ConstantInt>(C)->getValue() ==
2295 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 TrueBB = LHSR.first->BB;
2297 } else {
2298 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2299 CurMF->insert(BBI, TrueBB);
2300 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002301
2302 // Put SV in a virtual register to make it available from the new blocks.
2303 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 // Similar to the optimization above, if the Value being switched on is
2307 // known to be less than the Constant CR.LT, and the current Case Value
2308 // is CR.LT - 1, then we can branch directly to the target block for
2309 // the current Case Value, rather than emitting a RHS leaf node for it.
2310 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002311 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2312 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002313 FalseBB = RHSR.first->BB;
2314 } else {
2315 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2316 CurMF->insert(BBI, FalseBB);
2317 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002318
2319 // Put SV in a virtual register to make it available from the new blocks.
2320 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 }
2322
2323 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002324 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002326 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327
Dan Gohman99be8ae2010-04-19 22:41:47 +00002328 if (CR.CaseBB == SwitchBB)
2329 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330 else
2331 SwitchCases.push_back(CB);
2332
2333 return true;
2334}
2335
2336/// handleBitTestsSwitchCase - if current case range has few destination and
2337/// range span less, than machine word bitwidth, encode case range into series
2338/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002339bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2340 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002341 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002342 MachineBasicBlock* Default,
2343 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002344 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002345 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346
2347 Case& FrontCase = *CR.Range.first;
2348 Case& BackCase = *(CR.Range.second-1);
2349
2350 // Get the MachineFunction which holds the current MBB. This is used when
2351 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002352 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002354 // If target does not have legal shift left, do not emit bit tests at all.
2355 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2356 return false;
2357
Anton Korobeynikov23218582008-12-23 22:25:27 +00002358 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2360 I!=E; ++I) {
2361 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002362 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365 // Count unique destinations
2366 SmallSet<MachineBasicBlock*, 4> Dests;
2367 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2368 Dests.insert(I->BB);
2369 if (Dests.size() > 3)
2370 // Don't bother the code below, if there are too much unique destinations
2371 return false;
2372 }
David Greene4b69d992010-01-05 01:24:57 +00002373 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002374 << Dests.size() << '\n'
2375 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002378 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2379 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002380 APInt cmpRange = maxValue - minValue;
2381
David Greene4b69d992010-01-05 01:24:57 +00002382 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002383 << "Low bound: " << minValue << '\n'
2384 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002385
Dan Gohmane0567812010-04-08 23:03:40 +00002386 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 (!(Dests.size() == 1 && numCmps >= 3) &&
2388 !(Dests.size() == 2 && numCmps >= 5) &&
2389 !(Dests.size() >= 3 && numCmps >= 6)))
2390 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002391
David Greene4b69d992010-01-05 01:24:57 +00002392 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002393 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 // Optimize the case where all the case values fit in a
2396 // word without having to subtract minValue. In this case,
2397 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002398 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002399 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002401 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002403
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 CaseBitsVector CasesBits;
2405 unsigned i, count = 0;
2406
2407 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2408 MachineBasicBlock* Dest = I->BB;
2409 for (i = 0; i < count; ++i)
2410 if (Dest == CasesBits[i].BB)
2411 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 if (i == count) {
2414 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002415 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 count++;
2417 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002418
2419 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2420 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2421
2422 uint64_t lo = (lowValue - lowBound).getZExtValue();
2423 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002424 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426 for (uint64_t j = lo; j <= hi; j++) {
2427 CasesBits[i].Mask |= 1ULL << j;
2428 CasesBits[i].Bits++;
2429 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431 }
2432 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434 BitTestInfo BTC;
2435
2436 // Figure out which block is immediately after the current one.
2437 MachineFunction::iterator BBI = CR.CaseBB;
2438 ++BBI;
2439
2440 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2441
David Greene4b69d992010-01-05 01:24:57 +00002442 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002444 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002445 << ", Bits: " << CasesBits[i].Bits
2446 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447
2448 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2449 CurMF->insert(BBI, CaseBB);
2450 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2451 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002452 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002453
2454 // Put SV in a virtual register to make it available from the new blocks.
2455 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002457
2458 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002459 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 CR.CaseBB, Default, BTC);
2461
Dan Gohman99be8ae2010-04-19 22:41:47 +00002462 if (CR.CaseBB == SwitchBB)
2463 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465 BitTestCases.push_back(BTB);
2466
2467 return true;
2468}
2469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002471size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2472 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002473
2474 /// Use a shorter form of declaration, and also
2475 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002476 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002477
2478 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479
Manman Ren1a710fd2012-08-24 18:14:27 +00002480 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002482 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002483 i != e; ++i) {
2484 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002485 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2486
Manman Ren1a710fd2012-08-24 18:14:27 +00002487 TheClusterifier.add(i.getCaseValueEx(), SMBB,
2488 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002490
2491 TheClusterifier.optimize();
2492
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002493 size_t numCmps = 0;
2494 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2495 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002496 Clusterifier::Cluster &C = *i;
Manman Ren1a710fd2012-08-24 18:14:27 +00002497 // Update edge weight for the cluster.
2498 unsigned W = C.first.Weight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002500 // FIXME: Currently work with ConstantInt based numbers.
2501 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002502 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2503 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002504
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002505 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002506 // A range counts double, since it requires two compares.
2507 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 }
2509
2510 return numCmps;
2511}
2512
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002513void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2514 MachineBasicBlock *Last) {
2515 // Update JTCases.
2516 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2517 if (JTCases[i].first.HeaderBB == First)
2518 JTCases[i].first.HeaderBB = Last;
2519
2520 // Update BitTestCases.
2521 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2522 if (BitTestCases[i].Parent == First)
2523 BitTestCases[i].Parent = Last;
2524}
2525
Dan Gohman46510a72010-04-15 01:51:59 +00002526void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002527 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529 // Figure out which block is immediately after the current one.
2530 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2532
2533 // If there is only the default destination, branch to it if it is not the
2534 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002535 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536 // Update machine-CFG edges.
2537
2538 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002539 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002540 if (Default != NextBlock)
2541 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2542 MVT::Other, getControlRoot(),
2543 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002544
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 return;
2546 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 // If there are any non-default case statements, create a vector of Cases
2549 // representing each one, and sort the vector so that we can efficiently
2550 // create a binary search tree from them.
2551 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002552 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002553 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002554 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002555 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556
2557 // Get the Value to be switched on and default basic blocks, which will be
2558 // inserted into CaseBlock records, representing basic blocks in the binary
2559 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002560 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561
2562 // Push the initial CaseRec onto the worklist
2563 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002564 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2565 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002566
2567 while (!WorkList.empty()) {
2568 // Grab a record representing a case range to process off the worklist
2569 CaseRec CR = WorkList.back();
2570 WorkList.pop_back();
2571
Dan Gohman99be8ae2010-04-19 22:41:47 +00002572 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575 // If the range has few cases (two or less) emit a series of specific
2576 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002577 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002579
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002580 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002581 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002582 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002583 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002584 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002586
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2588 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002589 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 }
2591}
2592
Dan Gohman46510a72010-04-15 01:51:59 +00002593void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002594 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002595
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002596 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002597 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002598 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002599 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002600 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002601 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002602 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002603 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2604 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2605 addSuccessorWithWeight(IndirectBrMBB, Succ);
2606 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002607
Bill Wendling4533cac2010-01-28 21:51:40 +00002608 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2609 MVT::Other, getControlRoot(),
2610 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002611}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612
Dan Gohman46510a72010-04-15 01:51:59 +00002613void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002615 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002616 if (isa<Constant>(I.getOperand(0)) &&
2617 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2618 SDValue Op2 = getValue(I.getOperand(1));
2619 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2620 Op2.getValueType(), Op2));
2621 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002623
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002624 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625}
2626
Dan Gohman46510a72010-04-15 01:51:59 +00002627void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002628 SDValue Op1 = getValue(I.getOperand(0));
2629 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002630 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2631 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002632}
2633
Dan Gohman46510a72010-04-15 01:51:59 +00002634void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002635 SDValue Op1 = getValue(I.getOperand(0));
2636 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002637
2638 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2639
Chris Lattnerd3027732011-02-13 09:02:52 +00002640 // Coerce the shift amount to the right type if we can.
2641 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002642 unsigned ShiftSize = ShiftTy.getSizeInBits();
2643 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002644 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002645
Dan Gohman57fc82d2009-04-09 03:51:29 +00002646 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002647 if (ShiftSize > Op2Size)
2648 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002649
Dan Gohman57fc82d2009-04-09 03:51:29 +00002650 // If the operand is larger than the shift count type but the shift
2651 // count type has enough bits to represent any shift value, truncate
2652 // it now. This is a common case and it exposes the truncate to
2653 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002654 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2655 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2656 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002657 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002658 else
Chris Lattnere0751182011-02-13 19:09:16 +00002659 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002661
Bill Wendling4533cac2010-01-28 21:51:40 +00002662 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2663 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002664}
2665
Benjamin Kramer9c640302011-07-08 10:31:30 +00002666void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002667 SDValue Op1 = getValue(I.getOperand(0));
2668 SDValue Op2 = getValue(I.getOperand(1));
2669
2670 // Turn exact SDivs into multiplications.
2671 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2672 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002673 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2674 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002675 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2676 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2677 else
2678 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2679 Op1, Op2));
2680}
2681
Dan Gohman46510a72010-04-15 01:51:59 +00002682void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002684 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002685 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002686 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687 predicate = ICmpInst::Predicate(IC->getPredicate());
2688 SDValue Op1 = getValue(I.getOperand(0));
2689 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002690 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002691
Owen Andersone50ed302009-08-10 22:56:29 +00002692 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002693 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002694}
2695
Dan Gohman46510a72010-04-15 01:51:59 +00002696void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002697 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002698 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002700 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701 predicate = FCmpInst::Predicate(FC->getPredicate());
2702 SDValue Op1 = getValue(I.getOperand(0));
2703 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002704 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002705 if (TM.Options.NoNaNsFPMath)
2706 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002708 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709}
2710
Dan Gohman46510a72010-04-15 01:51:59 +00002711void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002712 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002713 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2714 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002715 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002716
Bill Wendling49fcff82009-12-21 22:30:11 +00002717 SmallVector<SDValue, 4> Values(NumValues);
2718 SDValue Cond = getValue(I.getOperand(0));
2719 SDValue TrueVal = getValue(I.getOperand(1));
2720 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002721 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2722 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002723
Bill Wendling4533cac2010-01-28 21:51:40 +00002724 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002725 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2726 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002727 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002728 SDValue(TrueVal.getNode(),
2729 TrueVal.getResNo() + i),
2730 SDValue(FalseVal.getNode(),
2731 FalseVal.getResNo() + i));
2732
Bill Wendling4533cac2010-01-28 21:51:40 +00002733 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2734 DAG.getVTList(&ValueVTs[0], NumValues),
2735 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002736}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737
Dan Gohman46510a72010-04-15 01:51:59 +00002738void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002739 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2740 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002741 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002742 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002743}
2744
Dan Gohman46510a72010-04-15 01:51:59 +00002745void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2747 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2748 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002749 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002750 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751}
2752
Dan Gohman46510a72010-04-15 01:51:59 +00002753void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002754 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2755 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2756 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002757 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002758 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759}
2760
Dan Gohman46510a72010-04-15 01:51:59 +00002761void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 // FPTrunc is never a no-op cast, no need to check
2763 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002764 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002765 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002766 DestVT, N,
2767 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768}
2769
Dan Gohman46510a72010-04-15 01:51:59 +00002770void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002771 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002773 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002774 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775}
2776
Dan Gohman46510a72010-04-15 01:51:59 +00002777void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002778 // FPToUI is never a no-op cast, no need to check
2779 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002780 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002781 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002782}
2783
Dan Gohman46510a72010-04-15 01:51:59 +00002784void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785 // FPToSI is never a no-op cast, no need to check
2786 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002787 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002788 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002789}
2790
Dan Gohman46510a72010-04-15 01:51:59 +00002791void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792 // UIToFP is never a no-op cast, no need to check
2793 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002794 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002795 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796}
2797
Dan Gohman46510a72010-04-15 01:51:59 +00002798void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002799 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002801 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002802 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803}
2804
Dan Gohman46510a72010-04-15 01:51:59 +00002805void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806 // What to do depends on the size of the integer and the size of the pointer.
2807 // We can either truncate, zero extend, or no-op, accordingly.
2808 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002809 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002810 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811}
2812
Dan Gohman46510a72010-04-15 01:51:59 +00002813void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 // What to do depends on the size of the integer and the size of the pointer.
2815 // We can either truncate, zero extend, or no-op, accordingly.
2816 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002817 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002818 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819}
2820
Dan Gohman46510a72010-04-15 01:51:59 +00002821void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002823 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824
Bill Wendling49fcff82009-12-21 22:30:11 +00002825 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002826 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002827 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002828 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002829 DestVT, N)); // convert types.
2830 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002831 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832}
2833
Dan Gohman46510a72010-04-15 01:51:59 +00002834void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835 SDValue InVec = getValue(I.getOperand(0));
2836 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002837 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002838 TLI.getPointerTy(),
2839 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002840 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2841 TLI.getValueType(I.getType()),
2842 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843}
2844
Dan Gohman46510a72010-04-15 01:51:59 +00002845void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002847 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002848 TLI.getPointerTy(),
2849 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002850 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2851 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852}
2853
Craig Topper51578342012-01-04 09:23:09 +00002854// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002855// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002856// specified sequential range [L, L+Pos). or is undef.
2857static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002858 unsigned Pos, unsigned Size, int Low) {
2859 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002860 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002862 return true;
2863}
2864
Dan Gohman46510a72010-04-15 01:51:59 +00002865void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002866 SDValue Src1 = getValue(I.getOperand(0));
2867 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868
Chris Lattner56243b82012-01-26 02:51:13 +00002869 SmallVector<int, 8> Mask;
2870 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2871 unsigned MaskNumElts = Mask.size();
2872
Owen Andersone50ed302009-08-10 22:56:29 +00002873 EVT VT = TLI.getValueType(I.getType());
2874 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002875 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002876
Mon P Wangc7849c22008-11-16 05:06:27 +00002877 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002878 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2879 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002880 return;
2881 }
2882
2883 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002884 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2885 // Mask is longer than the source vectors and is a multiple of the source
2886 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002887 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002888 if (SrcNumElts*2 == MaskNumElts) {
2889 // First check for Src1 in low and Src2 in high
2890 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2891 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2892 // The shuffle is concatenating two vectors together.
2893 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2894 VT, Src1, Src2));
2895 return;
2896 }
2897 // Then check for Src2 in low and Src1 in high
2898 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2899 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2900 // The shuffle is concatenating two vectors together.
2901 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2902 VT, Src2, Src1));
2903 return;
2904 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002905 }
2906
Mon P Wangc7849c22008-11-16 05:06:27 +00002907 // Pad both vectors with undefs to make them the same length as the mask.
2908 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2910 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002911 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002912
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2914 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002915 MOps1[0] = Src1;
2916 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002917
2918 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2919 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 &MOps1[0], NumConcat);
2921 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002922 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002924
Mon P Wangaeb06d22008-11-10 04:46:22 +00002925 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002927 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002929 if (Idx >= (int)SrcNumElts)
2930 Idx -= SrcNumElts - MaskNumElts;
2931 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002932 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002933
Bill Wendling4533cac2010-01-28 21:51:40 +00002934 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2935 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002936 return;
2937 }
2938
Mon P Wangc7849c22008-11-16 05:06:27 +00002939 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002940 // Analyze the access pattern of the vector to see if we can extract
2941 // two subvectors and do the shuffle. The analysis is done by calculating
2942 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002943 int MinRange[2] = { static_cast<int>(SrcNumElts),
2944 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002945 int MaxRange[2] = {-1, -1};
2946
Nate Begeman5a5ca152009-04-29 05:20:52 +00002947 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002949 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 if (Idx < 0)
2951 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002952
Nate Begeman5a5ca152009-04-29 05:20:52 +00002953 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 Input = 1;
2955 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002956 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 if (Idx > MaxRange[Input])
2958 MaxRange[Input] = Idx;
2959 if (Idx < MinRange[Input])
2960 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002961 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002962
Mon P Wangc7849c22008-11-16 05:06:27 +00002963 // Check if the access is smaller than the vector size and can we find
2964 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002965 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2966 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002967 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002968 for (unsigned Input = 0; Input < 2; ++Input) {
2969 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002970 RangeUse[Input] = 0; // Unused
2971 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002972 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002973 }
Craig Topperf873dde2012-04-08 17:53:33 +00002974
2975 // Find a good start index that is a multiple of the mask length. Then
2976 // see if the rest of the elements are in range.
2977 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2978 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2979 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2980 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002981 }
2982
Bill Wendling636e2582009-08-21 18:16:06 +00002983 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002984 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002985 return;
2986 }
Craig Topper10612dc2012-04-08 23:15:04 +00002987 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002988 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00002989 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002990 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002991 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002992 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002993 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002994 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002995 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002996 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002997
Mon P Wangc7849c22008-11-16 05:06:27 +00002998 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003000 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003002 if (Idx >= 0) {
3003 if (Idx < (int)SrcNumElts)
3004 Idx -= StartIdx[0];
3005 else
3006 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3007 }
3008 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003009 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003010
Bill Wendling4533cac2010-01-28 21:51:40 +00003011 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
3012 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003013 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003014 }
3015 }
3016
Mon P Wangc7849c22008-11-16 05:06:27 +00003017 // We can't use either concat vectors or extract subvectors so fall back to
3018 // replacing the shuffle with extract and build vector.
3019 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003020 EVT EltVT = VT.getVectorElementType();
3021 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003022 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003023 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003024 int Idx = Mask[i];
3025 SDValue Res;
3026
3027 if (Idx < 0) {
3028 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003029 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003030 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3031 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003032
Craig Topper23de31b2012-04-11 03:06:35 +00003033 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
3034 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003035 }
Craig Topper23de31b2012-04-11 03:06:35 +00003036
3037 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003038 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003039
Bill Wendling4533cac2010-01-28 21:51:40 +00003040 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3041 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042}
3043
Dan Gohman46510a72010-04-15 01:51:59 +00003044void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 const Value *Op0 = I.getOperand(0);
3046 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003047 Type *AggTy = I.getType();
3048 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003049 bool IntoUndef = isa<UndefValue>(Op0);
3050 bool FromUndef = isa<UndefValue>(Op1);
3051
Jay Foadfc6d3a42011-07-13 10:26:04 +00003052 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053
Owen Andersone50ed302009-08-10 22:56:29 +00003054 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003056 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3058
3059 unsigned NumAggValues = AggValueVTs.size();
3060 unsigned NumValValues = ValValueVTs.size();
3061 SmallVector<SDValue, 4> Values(NumAggValues);
3062
3063 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064 unsigned i = 0;
3065 // Copy the beginning value(s) from the original aggregate.
3066 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003067 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 SDValue(Agg.getNode(), Agg.getResNo() + i);
3069 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003070 if (NumValValues) {
3071 SDValue Val = getValue(Op1);
3072 for (; i != LinearIndex + NumValValues; ++i)
3073 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3074 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3075 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 // Copy remaining value(s) from the original aggregate.
3077 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003078 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 SDValue(Agg.getNode(), Agg.getResNo() + i);
3080
Bill Wendling4533cac2010-01-28 21:51:40 +00003081 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3082 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3083 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003084}
3085
Dan Gohman46510a72010-04-15 01:51:59 +00003086void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003088 Type *AggTy = Op0->getType();
3089 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090 bool OutOfUndef = isa<UndefValue>(Op0);
3091
Jay Foadfc6d3a42011-07-13 10:26:04 +00003092 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093
Owen Andersone50ed302009-08-10 22:56:29 +00003094 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3096
3097 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003098
3099 // Ignore a extractvalue that produces an empty object
3100 if (!NumValValues) {
3101 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3102 return;
3103 }
3104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 SmallVector<SDValue, 4> Values(NumValValues);
3106
3107 SDValue Agg = getValue(Op0);
3108 // Copy out the selected value(s).
3109 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3110 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003111 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003112 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003113 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003114
Bill Wendling4533cac2010-01-28 21:51:40 +00003115 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3116 DAG.getVTList(&ValValueVTs[0], NumValValues),
3117 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118}
3119
Dan Gohman46510a72010-04-15 01:51:59 +00003120void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003121 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003122 // Note that the pointer operand may be a vector of pointers. Take the scalar
3123 // element which holds a pointer.
3124 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003125
Dan Gohman46510a72010-04-15 01:51:59 +00003126 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003127 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003128 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003129 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003130 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3131 if (Field) {
3132 // N = N + Offset
3133 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003134 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003135 DAG.getIntPtrConstant(Offset));
3136 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003138 Ty = StTy->getElementType(Field);
3139 } else {
3140 Ty = cast<SequentialType>(Ty)->getElementType();
3141
3142 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003143 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003144 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003145 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003146 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003147 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003148 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003149 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003150 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003151 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3152 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003154 else
Evan Chengb1032a82009-02-09 20:54:38 +00003155 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003156
Dale Johannesen66978ee2009-01-31 02:22:37 +00003157 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003158 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003159 continue;
3160 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003163 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3164 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165 SDValue IdxN = getValue(Idx);
3166
3167 // If the index is smaller or larger than intptr_t, truncate or extend
3168 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003169 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003170
3171 // If this is a multiply by a power of two, turn it into a shl
3172 // immediately. This is a very common case.
3173 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003174 if (ElementSize.isPowerOf2()) {
3175 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003176 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003177 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003178 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003180 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003181 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003182 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003183 }
3184 }
3185
Scott Michelfdc40a02009-02-17 22:15:04 +00003186 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003187 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188 }
3189 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 setValue(&I, N);
3192}
3193
Dan Gohman46510a72010-04-15 01:51:59 +00003194void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 // If this is a fixed sized alloca in the entry block of the function,
3196 // allocate it statically on the stack.
3197 if (FuncInfo.StaticAllocaMap.count(&I))
3198 return; // getValue will auto-populate this.
3199
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003200 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003201 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202 unsigned Align =
3203 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3204 I.getAlignment());
3205
3206 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003207
Owen Andersone50ed302009-08-10 22:56:29 +00003208 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003209 if (AllocSize.getValueType() != IntPtr)
3210 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3211
3212 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3213 AllocSize,
3214 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003216 // Handle alignment. If the requested alignment is less than or equal to
3217 // the stack alignment, ignore it. If the size is greater than or equal to
3218 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003219 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003220 if (Align <= StackAlign)
3221 Align = 0;
3222
3223 // Round the size of the allocation up to the stack alignment size
3224 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003225 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003226 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003227 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003229 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003230 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003231 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003232 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3233
3234 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003236 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003237 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003238 setValue(&I, DSA);
3239 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003241 // Inform the Frame Information that we have just allocated a variable-sized
3242 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003243 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003244}
3245
Dan Gohman46510a72010-04-15 01:51:59 +00003246void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003247 if (I.isAtomic())
3248 return visitAtomicLoad(I);
3249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003250 const Value *SV = I.getOperand(0);
3251 SDValue Ptr = getValue(SV);
3252
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003253 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003255 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003256 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003257 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003258 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003259 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003260 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003261
Owen Andersone50ed302009-08-10 22:56:29 +00003262 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003263 SmallVector<uint64_t, 4> Offsets;
3264 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3265 unsigned NumValues = ValueVTs.size();
3266 if (NumValues == 0)
3267 return;
3268
3269 SDValue Root;
3270 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003271 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003272 // Serialize volatile loads with other side effects.
3273 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003274 else if (AA->pointsToConstantMemory(
3275 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003276 // Do not serialize (non-volatile) loads of constant memory with anything.
3277 Root = DAG.getEntryNode();
3278 ConstantMemory = true;
3279 } else {
3280 // Do not serialize non-volatile loads against each other.
3281 Root = DAG.getRoot();
3282 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003284 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003285 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3286 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003287 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003288 unsigned ChainI = 0;
3289 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3290 // Serializing loads here may result in excessive register pressure, and
3291 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3292 // could recover a bit by hoisting nodes upward in the chain by recognizing
3293 // they are side-effect free or do not alias. The optimizer should really
3294 // avoid this case by converting large object/array copies to llvm.memcpy
3295 // (MaxParallelChains should always remain as failsafe).
3296 if (ChainI == MaxParallelChains) {
3297 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3298 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3299 MVT::Other, &Chains[0], ChainI);
3300 Root = Chain;
3301 ChainI = 0;
3302 }
Bill Wendling856ff412009-12-22 00:12:37 +00003303 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3304 PtrVT, Ptr,
3305 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003306 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003307 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003308 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3309 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003311 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003312 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003313 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003315 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003316 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003317 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003318 if (isVolatile)
3319 DAG.setRoot(Chain);
3320 else
3321 PendingLoads.push_back(Chain);
3322 }
3323
Bill Wendling4533cac2010-01-28 21:51:40 +00003324 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3325 DAG.getVTList(&ValueVTs[0], NumValues),
3326 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003327}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003328
Dan Gohman46510a72010-04-15 01:51:59 +00003329void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003330 if (I.isAtomic())
3331 return visitAtomicStore(I);
3332
Dan Gohman46510a72010-04-15 01:51:59 +00003333 const Value *SrcV = I.getOperand(0);
3334 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003335
Owen Andersone50ed302009-08-10 22:56:29 +00003336 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003337 SmallVector<uint64_t, 4> Offsets;
3338 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3339 unsigned NumValues = ValueVTs.size();
3340 if (NumValues == 0)
3341 return;
3342
3343 // Get the lowered operands. Note that we do this after
3344 // checking if NumResults is zero, because with zero results
3345 // the operands won't have values in the map.
3346 SDValue Src = getValue(SrcV);
3347 SDValue Ptr = getValue(PtrV);
3348
3349 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003350 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3351 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003352 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003353 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003354 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003355 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003356 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003357
Andrew Trickde91f3c2010-11-12 17:50:46 +00003358 unsigned ChainI = 0;
3359 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3360 // See visitLoad comments.
3361 if (ChainI == MaxParallelChains) {
3362 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3363 MVT::Other, &Chains[0], ChainI);
3364 Root = Chain;
3365 ChainI = 0;
3366 }
Bill Wendling856ff412009-12-22 00:12:37 +00003367 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3368 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003369 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3370 SDValue(Src.getNode(), Src.getResNo() + i),
3371 Add, MachinePointerInfo(PtrV, Offsets[i]),
3372 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3373 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003374 }
3375
Devang Patel7e13efa2010-10-26 22:14:52 +00003376 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003377 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003378 ++SDNodeOrder;
3379 AssignOrderingToNode(StoreNode.getNode());
3380 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003381}
3382
Eli Friedman26689ac2011-08-03 21:06:02 +00003383static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003384 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003385 bool Before, DebugLoc dl,
3386 SelectionDAG &DAG,
3387 const TargetLowering &TLI) {
3388 // Fence, if necessary
3389 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003390 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003391 Order = Release;
3392 else if (Order == Acquire || Order == Monotonic)
3393 return Chain;
3394 } else {
3395 if (Order == AcquireRelease)
3396 Order = Acquire;
3397 else if (Order == Release || Order == Monotonic)
3398 return Chain;
3399 }
3400 SDValue Ops[3];
3401 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003402 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3403 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003404 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3405}
3406
Eli Friedmanff030482011-07-28 21:48:00 +00003407void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003408 DebugLoc dl = getCurDebugLoc();
3409 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003410 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003411
3412 SDValue InChain = getRoot();
3413
3414 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003415 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3416 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003417
Eli Friedman55ba8162011-07-29 03:05:32 +00003418 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003419 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003420 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003421 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003422 getValue(I.getPointerOperand()),
3423 getValue(I.getCompareOperand()),
3424 getValue(I.getNewValOperand()),
3425 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003426 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3427 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003428
3429 SDValue OutChain = L.getValue(1);
3430
3431 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003432 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3433 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003434
Eli Friedman55ba8162011-07-29 03:05:32 +00003435 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003436 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003437}
3438
3439void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003440 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003441 ISD::NodeType NT;
3442 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003443 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003444 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3445 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3446 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3447 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3448 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3449 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3450 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3451 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3452 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3453 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3454 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3455 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003456 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003457 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003458
3459 SDValue InChain = getRoot();
3460
3461 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003462 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3463 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003464
Eli Friedman55ba8162011-07-29 03:05:32 +00003465 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003466 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003467 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003468 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003469 getValue(I.getPointerOperand()),
3470 getValue(I.getValOperand()),
3471 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003472 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003473 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003474
3475 SDValue OutChain = L.getValue(1);
3476
3477 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003478 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3479 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003480
Eli Friedman55ba8162011-07-29 03:05:32 +00003481 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003482 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003483}
3484
Eli Friedman47f35132011-07-25 23:16:38 +00003485void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003486 DebugLoc dl = getCurDebugLoc();
3487 SDValue Ops[3];
3488 Ops[0] = getRoot();
3489 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3490 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3491 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003492}
3493
Eli Friedman327236c2011-08-24 20:50:09 +00003494void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3495 DebugLoc dl = getCurDebugLoc();
3496 AtomicOrdering Order = I.getOrdering();
3497 SynchronizationScope Scope = I.getSynchScope();
3498
3499 SDValue InChain = getRoot();
3500
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003501 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003502
Eli Friedman596f4472011-09-13 22:19:59 +00003503 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003504 report_fatal_error("Cannot generate unaligned atomic load");
3505
Eli Friedman327236c2011-08-24 20:50:09 +00003506 SDValue L =
3507 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3508 getValue(I.getPointerOperand()),
3509 I.getPointerOperand(), I.getAlignment(),
3510 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3511 Scope);
3512
3513 SDValue OutChain = L.getValue(1);
3514
3515 if (TLI.getInsertFencesForAtomic())
3516 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3517 DAG, TLI);
3518
3519 setValue(&I, L);
3520 DAG.setRoot(OutChain);
3521}
3522
3523void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3524 DebugLoc dl = getCurDebugLoc();
3525
3526 AtomicOrdering Order = I.getOrdering();
3527 SynchronizationScope Scope = I.getSynchScope();
3528
3529 SDValue InChain = getRoot();
3530
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003531 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003532
Eli Friedman596f4472011-09-13 22:19:59 +00003533 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003534 report_fatal_error("Cannot generate unaligned atomic store");
3535
Eli Friedman327236c2011-08-24 20:50:09 +00003536 if (TLI.getInsertFencesForAtomic())
3537 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3538 DAG, TLI);
3539
3540 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003541 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003542 InChain,
3543 getValue(I.getPointerOperand()),
3544 getValue(I.getValueOperand()),
3545 I.getPointerOperand(), I.getAlignment(),
3546 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3547 Scope);
3548
3549 if (TLI.getInsertFencesForAtomic())
3550 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3551 DAG, TLI);
3552
3553 DAG.setRoot(OutChain);
3554}
3555
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003556/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3557/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003558void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003559 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003560 bool HasChain = !I.doesNotAccessMemory();
3561 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3562
3563 // Build the operand list.
3564 SmallVector<SDValue, 8> Ops;
3565 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3566 if (OnlyLoad) {
3567 // We don't need to serialize loads against other loads.
3568 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003569 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003570 Ops.push_back(getRoot());
3571 }
3572 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003573
3574 // Info is set by getTgtMemInstrinsic
3575 TargetLowering::IntrinsicInfo Info;
3576 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3577
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003578 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003579 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3580 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003581 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003582
3583 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003584 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3585 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003586 Ops.push_back(Op);
3587 }
3588
Owen Andersone50ed302009-08-10 22:56:29 +00003589 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003590 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003591
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003592 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003594
Bob Wilson8d919552009-07-31 22:41:21 +00003595 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003596
3597 // Create the node.
3598 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003599 if (IsTgtIntrinsic) {
3600 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003601 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003602 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003603 Info.memVT,
3604 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003605 Info.align, Info.vol,
3606 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003607 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003608 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003609 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003610 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003611 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003612 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003613 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003614 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003615 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003616 }
3617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003618 if (HasChain) {
3619 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3620 if (OnlyLoad)
3621 PendingLoads.push_back(Chain);
3622 else
3623 DAG.setRoot(Chain);
3624 }
Bill Wendling856ff412009-12-22 00:12:37 +00003625
Benjamin Kramerf0127052010-01-05 13:12:22 +00003626 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003627 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003628 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003629 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003630 }
Bill Wendling856ff412009-12-22 00:12:37 +00003631
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003632 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003633 } else {
3634 // Assign order to result here. If the intrinsic does not produce a result,
3635 // it won't be mapped to a SDNode and visit() will not assign it an order
3636 // number.
3637 ++SDNodeOrder;
3638 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003639 }
3640}
3641
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003642/// GetSignificand - Get the significand and build it into a floating-point
3643/// number with exponent of 1:
3644///
3645/// Op = (Op & 0x007fffff) | 0x3f800000;
3646///
3647/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003648static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003649GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3651 DAG.getConstant(0x007fffff, MVT::i32));
3652 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3653 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003654 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003655}
3656
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657/// GetExponent - Get the exponent:
3658///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003659/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660///
3661/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003662static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003663GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003664 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3666 DAG.getConstant(0x7f800000, MVT::i32));
3667 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003668 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3670 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003671 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003672}
3673
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003674/// getF32Constant - Get 32-bit floating point constant.
3675static SDValue
3676getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003678}
3679
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003680/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3681/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003682void
Dan Gohman46510a72010-04-15 01:51:59 +00003683SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003684 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003685 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003686
Gabor Greif0635f352010-06-25 09:38:13 +00003687 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003688 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003689 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003690
3691 // Put the exponent in the right bit position for later addition to the
3692 // final result:
3693 //
3694 // #define LOG2OFe 1.4426950f
3695 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003699
3700 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3702 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003703
3704 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003706 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003707
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003708 if (LimitFloatPrecision <= 6) {
3709 // For floating-point precision of 6:
3710 //
3711 // TwoToFractionalPartOfX =
3712 // 0.997535578f +
3713 // (0.735607626f + 0.252464424f * x) * x;
3714 //
3715 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003719 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3721 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003723 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003724
3725 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003727 TwoToFracPartOfX, IntegerPartOfX);
3728
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003729 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003730 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3731 // For floating-point precision of 12:
3732 //
3733 // TwoToFractionalPartOfX =
3734 // 0.999892986f +
3735 // (0.696457318f +
3736 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3737 //
3738 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003740 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3744 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003745 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3747 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003749 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003750
3751 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003753 TwoToFracPartOfX, IntegerPartOfX);
3754
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003755 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003756 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3757 // For floating-point precision of 18:
3758 //
3759 // TwoToFractionalPartOfX =
3760 // 0.999999982f +
3761 // (0.693148872f +
3762 // (0.240227044f +
3763 // (0.554906021e-1f +
3764 // (0.961591928e-2f +
3765 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3766 //
3767 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3773 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003774 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3776 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3779 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3782 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3785 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003786 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003787 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003789
3790 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003792 TwoToFracPartOfX, IntegerPartOfX);
3793
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003794 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003795 }
3796 } else {
3797 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003798 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003799 getValue(I.getArgOperand(0)).getValueType(),
3800 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003801 }
3802
Dale Johannesen59e577f2008-09-05 18:38:42 +00003803 setValue(&I, result);
3804}
3805
Bill Wendling39150252008-09-09 20:39:27 +00003806/// visitLog - Lower a log intrinsic. Handles the special sequences for
3807/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003808void
Dan Gohman46510a72010-04-15 01:51:59 +00003809SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003810 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003811 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003812
Gabor Greif0635f352010-06-25 09:38:13 +00003813 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003814 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003815 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003816 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003817
3818 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003819 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003822
3823 // Get the significand and build it into a floating-point number with
3824 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003825 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003826
3827 if (LimitFloatPrecision <= 6) {
3828 // For floating-point precision of 6:
3829 //
3830 // LogofMantissa =
3831 // -1.1609546f +
3832 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003833 //
Bill Wendling39150252008-09-09 20:39:27 +00003834 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003836 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003838 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3840 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003842
Scott Michelfdc40a02009-02-17 22:15:04 +00003843 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003845 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3846 // For floating-point precision of 12:
3847 //
3848 // LogOfMantissa =
3849 // -1.7417939f +
3850 // (2.8212026f +
3851 // (-1.4699568f +
3852 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3853 //
3854 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003856 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3860 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003861 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3863 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3866 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003867 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003868
Scott Michelfdc40a02009-02-17 22:15:04 +00003869 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003871 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3872 // For floating-point precision of 18:
3873 //
3874 // LogOfMantissa =
3875 // -2.1072184f +
3876 // (4.2372794f +
3877 // (-3.7029485f +
3878 // (2.2781945f +
3879 // (-0.87823314f +
3880 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3881 //
3882 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3888 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003889 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3891 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003892 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3894 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003895 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3897 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003898 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3900 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003901 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003902
Scott Michelfdc40a02009-02-17 22:15:04 +00003903 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003905 }
3906 } else {
3907 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003908 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003909 getValue(I.getArgOperand(0)).getValueType(),
3910 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003911 }
3912
Dale Johannesen59e577f2008-09-05 18:38:42 +00003913 setValue(&I, result);
3914}
3915
Bill Wendling3eb59402008-09-09 00:28:24 +00003916/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3917/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003918void
Dan Gohman46510a72010-04-15 01:51:59 +00003919SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003920 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003921 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003922
Gabor Greif0635f352010-06-25 09:38:13 +00003923 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003924 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003925 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003926 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003927
Bill Wendling39150252008-09-09 20:39:27 +00003928 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003929 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003930
Bill Wendling3eb59402008-09-09 00:28:24 +00003931 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003932 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003933 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003934
Bill Wendling3eb59402008-09-09 00:28:24 +00003935 // Different possible minimax approximations of significand in
3936 // floating-point for various degrees of accuracy over [1,2].
3937 if (LimitFloatPrecision <= 6) {
3938 // For floating-point precision of 6:
3939 //
3940 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3941 //
3942 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3948 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003950
Scott Michelfdc40a02009-02-17 22:15:04 +00003951 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003953 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3954 // For floating-point precision of 12:
3955 //
3956 // Log2ofMantissa =
3957 // -2.51285454f +
3958 // (4.07009056f +
3959 // (-2.12067489f +
3960 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003961 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003962 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003964 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3968 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3971 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003972 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3974 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003976
Scott Michelfdc40a02009-02-17 22:15:04 +00003977 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003979 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3980 // For floating-point precision of 18:
3981 //
3982 // Log2ofMantissa =
3983 // -3.0400495f +
3984 // (6.1129976f +
3985 // (-5.3420409f +
3986 // (3.2865683f +
3987 // (-1.2669343f +
3988 // (0.27515199f -
3989 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3990 //
3991 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003993 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003995 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3997 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003998 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4000 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004001 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4003 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004004 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4006 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004007 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4009 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004010 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00004011
Scott Michelfdc40a02009-02-17 22:15:04 +00004012 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004014 }
Dale Johannesen853244f2008-09-05 23:49:37 +00004015 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004016 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004017 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004018 getValue(I.getArgOperand(0)).getValueType(),
4019 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00004020 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004021
Dale Johannesen59e577f2008-09-05 18:38:42 +00004022 setValue(&I, result);
4023}
4024
Bill Wendling3eb59402008-09-09 00:28:24 +00004025/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
4026/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00004027void
Dan Gohman46510a72010-04-15 01:51:59 +00004028SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00004029 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004030 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00004031
Gabor Greif0635f352010-06-25 09:38:13 +00004032 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004033 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004034 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004035 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004036
Bill Wendling39150252008-09-09 20:39:27 +00004037 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004038 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004041
4042 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004043 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004044 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004045
4046 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004047 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004048 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004049 // Log10ofMantissa =
4050 // -0.50419619f +
4051 // (0.60948995f - 0.10380950f * x) * x;
4052 //
4053 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4059 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004060 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004061
Scott Michelfdc40a02009-02-17 22:15:04 +00004062 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004064 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4065 // For floating-point precision of 12:
4066 //
4067 // Log10ofMantissa =
4068 // -0.64831180f +
4069 // (0.91751397f +
4070 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4071 //
4072 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004074 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004076 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4078 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004079 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4081 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004082 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004083
Scott Michelfdc40a02009-02-17 22:15:04 +00004084 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004085 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004086 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004087 // For floating-point precision of 18:
4088 //
4089 // Log10ofMantissa =
4090 // -0.84299375f +
4091 // (1.5327582f +
4092 // (-1.0688956f +
4093 // (0.49102474f +
4094 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4095 //
4096 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004098 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004100 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4102 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004103 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4105 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004106 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4108 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4111 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004113
Scott Michelfdc40a02009-02-17 22:15:04 +00004114 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004116 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004117 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004118 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004119 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004120 getValue(I.getArgOperand(0)).getValueType(),
4121 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004122 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004123
Dale Johannesen59e577f2008-09-05 18:38:42 +00004124 setValue(&I, result);
4125}
4126
Bill Wendlinge10c8142008-09-09 22:39:21 +00004127/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4128/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004129void
Dan Gohman46510a72010-04-15 01:51:59 +00004130SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004131 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004132 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004133
Gabor Greif0635f352010-06-25 09:38:13 +00004134 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004135 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004136 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004137
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004139
4140 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4142 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004143
4144 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004146 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004147
4148 if (LimitFloatPrecision <= 6) {
4149 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004150 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004151 // TwoToFractionalPartOfX =
4152 // 0.997535578f +
4153 // (0.735607626f + 0.252464424f * x) * x;
4154 //
4155 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004157 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004159 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4161 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004162 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004163 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004164 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004166
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004167 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004169 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4170 // For floating-point precision of 12:
4171 //
4172 // TwoToFractionalPartOfX =
4173 // 0.999892986f +
4174 // (0.696457318f +
4175 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4176 //
4177 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004179 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004181 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4183 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004184 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4186 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004187 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004188 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004189 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004191
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004192 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004194 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4195 // For floating-point precision of 18:
4196 //
4197 // TwoToFractionalPartOfX =
4198 // 0.999999982f +
4199 // (0.693148872f +
4200 // (0.240227044f +
4201 // (0.554906021e-1f +
4202 // (0.961591928e-2f +
4203 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4204 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004206 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004208 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4210 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004211 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4213 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004214 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4216 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004217 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4219 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004220 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4222 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004223 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004224 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004225 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004227
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004228 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004230 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004231 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004232 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004233 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004234 getValue(I.getArgOperand(0)).getValueType(),
4235 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004236 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004237
Dale Johannesen601d3c02008-09-05 01:48:15 +00004238 setValue(&I, result);
4239}
4240
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004241/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4242/// limited-precision mode with x == 10.0f.
4243void
Dan Gohman46510a72010-04-15 01:51:59 +00004244SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004245 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004246 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004247 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004248 bool IsExp10 = false;
4249
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004251 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004252 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4253 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4254 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4255 APFloat Ten(10.0f);
4256 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4257 }
4258 }
4259 }
4260
4261 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004262 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004263
4264 // Put the exponent in the right bit position for later addition to the
4265 // final result:
4266 //
4267 // #define LOG2OF10 3.3219281f
4268 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004270 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004272
4273 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4275 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004276
4277 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004279 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004280
4281 if (LimitFloatPrecision <= 6) {
4282 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004283 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004284 // twoToFractionalPartOfX =
4285 // 0.997535578f +
4286 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004287 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004288 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004290 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004292 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4294 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004295 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004296 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004297 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004299
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004300 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004302 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4303 // For floating-point precision of 12:
4304 //
4305 // TwoToFractionalPartOfX =
4306 // 0.999892986f +
4307 // (0.696457318f +
4308 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4309 //
4310 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004312 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004314 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4316 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004317 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4319 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004320 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004321 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004322 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004324
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004325 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004327 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4328 // For floating-point precision of 18:
4329 //
4330 // TwoToFractionalPartOfX =
4331 // 0.999999982f +
4332 // (0.693148872f +
4333 // (0.240227044f +
4334 // (0.554906021e-1f +
4335 // (0.961591928e-2f +
4336 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4337 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004338 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004339 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004341 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4343 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004344 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4346 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004347 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4349 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004350 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4352 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004353 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4355 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004356 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004357 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004358 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004359 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004360
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004361 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004363 }
4364 } else {
4365 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004366 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004367 getValue(I.getArgOperand(0)).getValueType(),
4368 getValue(I.getArgOperand(0)),
4369 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004370 }
4371
4372 setValue(&I, result);
4373}
4374
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004375
4376/// ExpandPowI - Expand a llvm.powi intrinsic.
4377static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4378 SelectionDAG &DAG) {
4379 // If RHS is a constant, we can expand this out to a multiplication tree,
4380 // otherwise we end up lowering to a call to __powidf2 (for example). When
4381 // optimizing for size, we only want to do this if the expansion would produce
4382 // a small number of multiplies, otherwise we do the full expansion.
4383 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4384 // Get the exponent as a positive value.
4385 unsigned Val = RHSC->getSExtValue();
4386 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004387
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004388 // powi(x, 0) -> 1.0
4389 if (Val == 0)
4390 return DAG.getConstantFP(1.0, LHS.getValueType());
4391
Dan Gohmanae541aa2010-04-15 04:33:49 +00004392 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004393 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4394 // If optimizing for size, don't insert too many multiplies. This
4395 // inserts up to 5 multiplies.
4396 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4397 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004398 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004399 // powi(x,15) generates one more multiply than it should), but this has
4400 // the benefit of being both really simple and much better than a libcall.
4401 SDValue Res; // Logically starts equal to 1.0
4402 SDValue CurSquare = LHS;
4403 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004404 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004405 if (Res.getNode())
4406 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4407 else
4408 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004409 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004410
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004411 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4412 CurSquare, CurSquare);
4413 Val >>= 1;
4414 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004415
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004416 // If the original was negative, invert the result, producing 1/(x*x*x).
4417 if (RHSC->getSExtValue() < 0)
4418 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4419 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4420 return Res;
4421 }
4422 }
4423
4424 // Otherwise, expand to a libcall.
4425 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4426}
4427
Devang Patel227dfdb2011-05-16 21:24:05 +00004428// getTruncatedArgReg - Find underlying register used for an truncated
4429// argument.
4430static unsigned getTruncatedArgReg(const SDValue &N) {
4431 if (N.getOpcode() != ISD::TRUNCATE)
4432 return 0;
4433
4434 const SDValue &Ext = N.getOperand(0);
4435 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4436 const SDValue &CFR = Ext.getOperand(0);
4437 if (CFR.getOpcode() == ISD::CopyFromReg)
4438 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004439 if (CFR.getOpcode() == ISD::TRUNCATE)
4440 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004441 }
4442 return 0;
4443}
4444
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004445/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4446/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4447/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004448bool
Devang Patel78a06e52010-08-25 20:39:26 +00004449SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004450 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004451 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004452 const Argument *Arg = dyn_cast<Argument>(V);
4453 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004454 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004455
Devang Patel719f6a92010-04-29 20:40:36 +00004456 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004457 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4458 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4459
Devang Patela83ce982010-04-29 18:50:36 +00004460 // Ignore inlined function arguments here.
4461 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004462 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004463 return false;
4464
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004465 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004466 // Some arguments' frame index is recorded during argument lowering.
4467 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4468 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004469 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004470
Devang Patel9aee3352011-09-08 22:59:09 +00004471 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004472 if (N.getOpcode() == ISD::CopyFromReg)
4473 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4474 else
4475 Reg = getTruncatedArgReg(N);
4476 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004477 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4478 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4479 if (PR)
4480 Reg = PR;
4481 }
4482 }
4483
Evan Chenga36acad2010-04-29 06:33:38 +00004484 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004485 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004486 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004487 if (VMI != FuncInfo.ValueMap.end())
4488 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004489 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004490
Devang Patel8bc9ef72010-11-02 17:19:03 +00004491 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004492 // Check if frame index is available.
4493 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004494 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004495 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4496 Reg = TRI->getFrameRegister(MF);
4497 Offset = FINode->getIndex();
4498 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004499 }
4500
4501 if (!Reg)
4502 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004503
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004504 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4505 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004506 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004507 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004508 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004509}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004510
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004511// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004512#if defined(_MSC_VER) && defined(setjmp) && \
4513 !defined(setjmp_undefined_for_msvc)
4514# pragma push_macro("setjmp")
4515# undef setjmp
4516# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004517#endif
4518
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004519/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4520/// we want to emit this as a call to a named external function, return the name
4521/// otherwise lower it and return null.
4522const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004523SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004524 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004525 SDValue Res;
4526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004527 switch (Intrinsic) {
4528 default:
4529 // By default, turn this into a target intrinsic node.
4530 visitTargetIntrinsic(I, Intrinsic);
4531 return 0;
4532 case Intrinsic::vastart: visitVAStart(I); return 0;
4533 case Intrinsic::vaend: visitVAEnd(I); return 0;
4534 case Intrinsic::vacopy: visitVACopy(I); return 0;
4535 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004536 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004537 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004538 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004539 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004540 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004541 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004542 return 0;
4543 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004544 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004545 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004546 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004547 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004548 // Assert for address < 256 since we support only user defined address
4549 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004550 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004551 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004552 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004553 < 256 &&
4554 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004555 SDValue Op1 = getValue(I.getArgOperand(0));
4556 SDValue Op2 = getValue(I.getArgOperand(1));
4557 SDValue Op3 = getValue(I.getArgOperand(2));
4558 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4559 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004560 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004561 MachinePointerInfo(I.getArgOperand(0)),
4562 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004563 return 0;
4564 }
Chris Lattner824b9582008-11-21 16:42:48 +00004565 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004566 // Assert for address < 256 since we support only user defined address
4567 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004568 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004569 < 256 &&
4570 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004571 SDValue Op1 = getValue(I.getArgOperand(0));
4572 SDValue Op2 = getValue(I.getArgOperand(1));
4573 SDValue Op3 = getValue(I.getArgOperand(2));
4574 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4575 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004576 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004577 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004578 return 0;
4579 }
Chris Lattner824b9582008-11-21 16:42:48 +00004580 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004581 // Assert for address < 256 since we support only user defined address
4582 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004583 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004584 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004585 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004586 < 256 &&
4587 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004588 SDValue Op1 = getValue(I.getArgOperand(0));
4589 SDValue Op2 = getValue(I.getArgOperand(1));
4590 SDValue Op3 = getValue(I.getArgOperand(2));
4591 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4592 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004593 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004594 MachinePointerInfo(I.getArgOperand(0)),
4595 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004596 return 0;
4597 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004598 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004599 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004600 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004601 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004602 if (!Address || !DIVariable(Variable).Verify()) {
4603 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004604 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004605 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004606
4607 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4608 // but do not always have a corresponding SDNode built. The SDNodeOrder
4609 // absolute, but not relative, values are different depending on whether
4610 // debug info exists.
4611 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004612
4613 // Check if address has undef value.
4614 if (isa<UndefValue>(Address) ||
4615 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004616 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004617 return 0;
4618 }
4619
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004620 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004621 if (!N.getNode() && isa<Argument>(Address))
4622 // Check unused arguments map.
4623 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004624 SDDbgValue *SDV;
4625 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004626 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4627 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004628 // Parameters are handled specially.
4629 bool isParameter =
4630 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4631 isa<Argument>(Address));
4632
Devang Patel8e741ed2010-09-02 21:02:27 +00004633 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4634
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004635 if (isParameter && !AI) {
4636 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4637 if (FINode)
4638 // Byval parameter. We have a frame index at this point.
4639 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4640 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004641 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004642 // Address is an argument, so try to emit its dbg value using
4643 // virtual register info from the FuncInfo.ValueMap.
4644 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004645 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004646 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004647 } else if (AI)
4648 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4649 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004650 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004651 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004652 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004653 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4654 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004655 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004656 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004657 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4658 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004659 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004660 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004661 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004662 // If variable is pinned by a alloca in dominating bb then
4663 // use StaticAllocaMap.
4664 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004665 if (AI->getParent() != DI.getParent()) {
4666 DenseMap<const AllocaInst*, int>::iterator SI =
4667 FuncInfo.StaticAllocaMap.find(AI);
4668 if (SI != FuncInfo.StaticAllocaMap.end()) {
4669 SDV = DAG.getDbgValue(Variable, SI->second,
4670 0, dl, SDNodeOrder);
4671 DAG.AddDbgValue(SDV, 0, false);
4672 return 0;
4673 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004674 }
4675 }
Eric Christopher0822e012012-02-23 03:39:43 +00004676 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004677 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004678 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004680 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004681 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004682 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004683 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004684 return 0;
4685
4686 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004687 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004688 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004689 if (!V)
4690 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004691
4692 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4693 // but do not always have a corresponding SDNode built. The SDNodeOrder
4694 // absolute, but not relative, values are different depending on whether
4695 // debug info exists.
4696 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004697 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004698 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004699 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4700 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004701 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004702 // Do not use getValue() in here; we don't want to generate code at
4703 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004704 SDValue N = NodeMap[V];
4705 if (!N.getNode() && isa<Argument>(V))
4706 // Check unused arguments map.
4707 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004708 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004709 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004710 SDV = DAG.getDbgValue(Variable, N.getNode(),
4711 N.getResNo(), Offset, dl, SDNodeOrder);
4712 DAG.AddDbgValue(SDV, N.getNode(), false);
4713 }
Devang Patela778f5c2011-02-18 22:43:42 +00004714 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004715 // Do not call getValue(V) yet, as we don't want to generate code.
4716 // Remember it for later.
4717 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4718 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004719 } else {
Devang Patel00190342010-03-15 19:15:44 +00004720 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004721 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004722 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004723 }
Devang Patel00190342010-03-15 19:15:44 +00004724 }
4725
4726 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004727 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004728 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004729 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004730 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004731 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004732 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4733 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004734 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004735 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004736 DenseMap<const AllocaInst*, int>::iterator SI =
4737 FuncInfo.StaticAllocaMap.find(AI);
4738 if (SI == FuncInfo.StaticAllocaMap.end())
4739 return 0; // VLAs.
4740 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004741
Chris Lattner512063d2010-04-05 06:19:28 +00004742 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4743 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4744 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004745 return 0;
4746 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004748 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004749 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004750 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004751 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4752 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004753 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 return 0;
4755 }
4756
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004757 case Intrinsic::eh_return_i32:
4758 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004759 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4760 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4761 MVT::Other,
4762 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004763 getValue(I.getArgOperand(0)),
4764 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004765 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004766 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004767 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004768 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004769 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004770 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004771 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004772 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004773 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004774 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004775 TLI.getPointerTy()),
4776 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004777 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004778 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004779 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004780 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4781 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004782 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004783 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004784 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004785 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004786 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004787 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004788 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004789
Chris Lattner512063d2010-04-05 06:19:28 +00004790 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004791 return 0;
4792 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004793 case Intrinsic::eh_sjlj_functioncontext: {
4794 // Get and store the index of the function context.
4795 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004796 AllocaInst *FnCtx =
4797 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004798 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4799 MFI->setFunctionContextIndex(FI);
4800 return 0;
4801 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004802 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004803 SDValue Ops[2];
4804 Ops[0] = getRoot();
4805 Ops[1] = getValue(I.getArgOperand(0));
4806 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4807 DAG.getVTList(MVT::i32, MVT::Other),
4808 Ops, 2);
4809 setValue(&I, Op.getValue(0));
4810 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004811 return 0;
4812 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004813 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004814 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004815 getRoot(), getValue(I.getArgOperand(0))));
4816 return 0;
4817 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004818
Dale Johannesen0488fb62010-09-30 23:57:10 +00004819 case Intrinsic::x86_mmx_pslli_w:
4820 case Intrinsic::x86_mmx_pslli_d:
4821 case Intrinsic::x86_mmx_pslli_q:
4822 case Intrinsic::x86_mmx_psrli_w:
4823 case Intrinsic::x86_mmx_psrli_d:
4824 case Intrinsic::x86_mmx_psrli_q:
4825 case Intrinsic::x86_mmx_psrai_w:
4826 case Intrinsic::x86_mmx_psrai_d: {
4827 SDValue ShAmt = getValue(I.getArgOperand(1));
4828 if (isa<ConstantSDNode>(ShAmt)) {
4829 visitTargetIntrinsic(I, Intrinsic);
4830 return 0;
4831 }
4832 unsigned NewIntrinsic = 0;
4833 EVT ShAmtVT = MVT::v2i32;
4834 switch (Intrinsic) {
4835 case Intrinsic::x86_mmx_pslli_w:
4836 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4837 break;
4838 case Intrinsic::x86_mmx_pslli_d:
4839 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4840 break;
4841 case Intrinsic::x86_mmx_pslli_q:
4842 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4843 break;
4844 case Intrinsic::x86_mmx_psrli_w:
4845 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4846 break;
4847 case Intrinsic::x86_mmx_psrli_d:
4848 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4849 break;
4850 case Intrinsic::x86_mmx_psrli_q:
4851 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4852 break;
4853 case Intrinsic::x86_mmx_psrai_w:
4854 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4855 break;
4856 case Intrinsic::x86_mmx_psrai_d:
4857 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4858 break;
4859 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4860 }
4861
4862 // The vector shift intrinsics with scalars uses 32b shift amounts but
4863 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4864 // to be zero.
4865 // We must do this early because v2i32 is not a legal type.
4866 DebugLoc dl = getCurDebugLoc();
4867 SDValue ShOps[2];
4868 ShOps[0] = ShAmt;
4869 ShOps[1] = DAG.getConstant(0, MVT::i32);
4870 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4871 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004872 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004873 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4874 DAG.getConstant(NewIntrinsic, MVT::i32),
4875 getValue(I.getArgOperand(0)), ShAmt);
4876 setValue(&I, Res);
4877 return 0;
4878 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004879 case Intrinsic::x86_avx_vinsertf128_pd_256:
4880 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004881 case Intrinsic::x86_avx_vinsertf128_si_256:
4882 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004883 DebugLoc dl = getCurDebugLoc();
4884 EVT DestVT = TLI.getValueType(I.getType());
4885 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4886 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4887 ElVT.getVectorNumElements();
4888 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4889 getValue(I.getArgOperand(0)),
4890 getValue(I.getArgOperand(1)),
Craig Topperf6dc7922012-09-05 05:48:09 +00004891 DAG.getIntPtrConstant(Idx));
4892 setValue(&I, Res);
4893 return 0;
4894 }
4895 case Intrinsic::x86_avx_vextractf128_pd_256:
4896 case Intrinsic::x86_avx_vextractf128_ps_256:
4897 case Intrinsic::x86_avx_vextractf128_si_256:
4898 case Intrinsic::x86_avx2_vextracti128: {
4899 DebugLoc dl = getCurDebugLoc();
4900 EVT DestVT = TLI.getValueType(I.getType());
4901 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4902 DestVT.getVectorNumElements();
4903 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT,
4904 getValue(I.getArgOperand(0)),
4905 DAG.getIntPtrConstant(Idx));
Pete Cooperd18134f2012-02-24 03:51:49 +00004906 setValue(&I, Res);
4907 return 0;
4908 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004909 case Intrinsic::convertff:
4910 case Intrinsic::convertfsi:
4911 case Intrinsic::convertfui:
4912 case Intrinsic::convertsif:
4913 case Intrinsic::convertuif:
4914 case Intrinsic::convertss:
4915 case Intrinsic::convertsu:
4916 case Intrinsic::convertus:
4917 case Intrinsic::convertuu: {
4918 ISD::CvtCode Code = ISD::CVT_INVALID;
4919 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004920 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004921 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4922 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4923 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4924 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4925 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4926 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4927 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4928 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4929 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4930 }
Owen Andersone50ed302009-08-10 22:56:29 +00004931 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004932 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004933 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4934 DAG.getValueType(DestVT),
4935 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004936 getValue(I.getArgOperand(1)),
4937 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004938 Code);
4939 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004940 return 0;
4941 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004943 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004944 getValue(I.getArgOperand(0)).getValueType(),
4945 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946 return 0;
4947 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004948 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4949 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004950 return 0;
4951 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004952 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004953 getValue(I.getArgOperand(0)).getValueType(),
4954 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 return 0;
4956 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004957 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004958 getValue(I.getArgOperand(0)).getValueType(),
4959 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004961 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004962 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004963 return 0;
4964 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004965 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004966 return 0;
4967 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004968 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004969 return 0;
4970 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004971 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004972 return 0;
4973 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004974 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004975 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004976 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004977 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978 return 0;
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004979 case Intrinsic::fabs:
4980 setValue(&I, DAG.getNode(ISD::FABS, dl,
4981 getValue(I.getArgOperand(0)).getValueType(),
4982 getValue(I.getArgOperand(0))));
4983 return 0;
Dan Gohman27db99f2012-07-26 17:43:27 +00004984 case Intrinsic::floor:
4985 setValue(&I, DAG.getNode(ISD::FFLOOR, dl,
4986 getValue(I.getArgOperand(0)).getValueType(),
4987 getValue(I.getArgOperand(0))));
4988 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004989 case Intrinsic::fma:
4990 setValue(&I, DAG.getNode(ISD::FMA, dl,
4991 getValue(I.getArgOperand(0)).getValueType(),
4992 getValue(I.getArgOperand(0)),
4993 getValue(I.getArgOperand(1)),
4994 getValue(I.getArgOperand(2))));
4995 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004996 case Intrinsic::fmuladd: {
4997 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004998 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
4999 TLI.isOperationLegal(ISD::FMA, VT) &&
5000 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00005001 setValue(&I, DAG.getNode(ISD::FMA, dl,
5002 getValue(I.getArgOperand(0)).getValueType(),
5003 getValue(I.getArgOperand(0)),
5004 getValue(I.getArgOperand(1)),
5005 getValue(I.getArgOperand(2))));
5006 } else {
5007 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
5008 getValue(I.getArgOperand(0)).getValueType(),
5009 getValue(I.getArgOperand(0)),
5010 getValue(I.getArgOperand(1)));
5011 SDValue Add = DAG.getNode(ISD::FADD, dl,
5012 getValue(I.getArgOperand(0)).getValueType(),
5013 Mul,
5014 getValue(I.getArgOperand(2)));
5015 setValue(&I, Add);
5016 }
5017 return 0;
5018 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00005019 case Intrinsic::convert_to_fp16:
5020 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00005021 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00005022 return 0;
5023 case Intrinsic::convert_from_fp16:
5024 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00005025 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00005026 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00005028 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00005029 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030 return 0;
5031 }
5032 case Intrinsic::readcyclecounter: {
5033 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005034 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
5035 DAG.getVTList(MVT::i64, MVT::Other),
5036 &Op, 1);
5037 setValue(&I, Res);
5038 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039 return 0;
5040 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005041 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00005042 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00005043 getValue(I.getArgOperand(0)).getValueType(),
5044 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005045 return 0;
5046 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005047 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005048 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005049 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005050 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
5051 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 return 0;
5053 }
5054 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005055 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005056 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005057 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005058 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
5059 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005060 return 0;
5061 }
5062 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00005063 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00005064 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00005065 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005066 return 0;
5067 }
5068 case Intrinsic::stacksave: {
5069 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005070 Res = DAG.getNode(ISD::STACKSAVE, dl,
5071 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
5072 setValue(&I, Res);
5073 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005074 return 0;
5075 }
5076 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00005077 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00005078 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005079 return 0;
5080 }
Bill Wendling57344502008-11-18 11:01:33 +00005081 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005082 // Emit code into the DAG to store the stack guard onto the stack.
5083 MachineFunction &MF = DAG.getMachineFunction();
5084 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005085 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005086
Gabor Greif0635f352010-06-25 09:38:13 +00005087 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5088 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005089
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005090 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005091 MFI->setStackProtectorIndex(FI);
5092
5093 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5094
5095 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005096 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005097 MachinePointerInfo::getFixedStack(FI),
5098 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005099 setValue(&I, Res);
5100 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005101 return 0;
5102 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005103 case Intrinsic::objectsize: {
5104 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005105 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005106
5107 assert(CI && "Non-constant type in __builtin_object_size?");
5108
Gabor Greif0635f352010-06-25 09:38:13 +00005109 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005110 EVT Ty = Arg.getValueType();
5111
Dan Gohmane368b462010-06-18 14:22:04 +00005112 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005113 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005114 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005115 Res = DAG.getConstant(0, Ty);
5116
5117 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005118 return 0;
5119 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120 case Intrinsic::var_annotation:
5121 // Discard annotate attributes
5122 return 0;
5123
5124 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005125 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005126
5127 SDValue Ops[6];
5128 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005129 Ops[1] = getValue(I.getArgOperand(0));
5130 Ops[2] = getValue(I.getArgOperand(1));
5131 Ops[3] = getValue(I.getArgOperand(2));
5132 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005133 Ops[5] = DAG.getSrcValue(F);
5134
Duncan Sands4a544a72011-09-06 13:37:06 +00005135 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005136
Duncan Sands4a544a72011-09-06 13:37:06 +00005137 DAG.setRoot(Res);
5138 return 0;
5139 }
5140 case Intrinsic::adjust_trampoline: {
5141 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5142 TLI.getPointerTy(),
5143 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144 return 0;
5145 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005146 case Intrinsic::gcroot:
5147 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005148 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005149 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005150
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005151 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5152 GFI->addStackRoot(FI->getIndex(), TypeMap);
5153 }
5154 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005155 case Intrinsic::gcread:
5156 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005157 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005158 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005159 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005160 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005161
5162 case Intrinsic::expect: {
5163 // Just replace __builtin_expect(exp, c) with EXP.
5164 setValue(&I, getValue(I.getArgOperand(0)));
5165 return 0;
5166 }
5167
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005168 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005169 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005170 if (TrapFuncName.empty()) {
5171 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5172 return 0;
5173 }
5174 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005175 TargetLowering::
5176 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005177 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005178 /*isTailCall=*/false,
5179 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005180 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5181 Args, DAG, getCurDebugLoc());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005182 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005183 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005184 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005185 }
Dan Gohmana6063c62012-05-14 18:58:10 +00005186 case Intrinsic::debugtrap: {
5187 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, dl,MVT::Other, getRoot()));
Dan Gohmand4347e12012-05-11 00:19:32 +00005188 return 0;
5189 }
Bill Wendlingef375462008-11-21 02:38:44 +00005190 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005191 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005192 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005193 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005194 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005195 case Intrinsic::smul_with_overflow: {
5196 ISD::NodeType Op;
5197 switch (Intrinsic) {
5198 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5199 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5200 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5201 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5202 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5203 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5204 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5205 }
5206 SDValue Op1 = getValue(I.getArgOperand(0));
5207 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005208
Craig Topperc42e6402012-04-11 04:34:11 +00005209 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
5210 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
5211 return 0;
5212 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005213 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005214 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005215 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005217 Ops[1] = getValue(I.getArgOperand(0));
5218 Ops[2] = getValue(I.getArgOperand(1));
5219 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005220 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005221 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5222 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005223 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005224 EVT::getIntegerVT(*Context, 8),
5225 MachinePointerInfo(I.getArgOperand(0)),
5226 0, /* align */
5227 false, /* volatile */
5228 rw==0, /* read */
5229 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230 return 0;
5231 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005232 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005233 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005234 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005235 // Stack coloring is not enabled in O0, discard region information.
5236 if (TM.getOptLevel() == CodeGenOpt::None)
5237 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005238
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005239 SmallVector<Value *, 4> Allocas;
5240 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5241
5242 for (SmallVector<Value*, 4>::iterator Object = Allocas.begin(),
5243 E = Allocas.end(); Object != E; ++Object) {
5244 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5245
5246 // Could not find an Alloca.
5247 if (!LifetimeObject)
5248 continue;
5249
5250 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5251
5252 SDValue Ops[2];
5253 Ops[0] = getRoot();
5254 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
5255 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5256
5257 Res = DAG.getNode(Opcode, dl, MVT::Other, Ops, 2);
5258 DAG.setRoot(Res);
5259 }
Nadav Rotemc05d3062012-09-06 09:17:37 +00005260 }
5261 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005262 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005263 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005264 return 0;
5265 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005266 // Discard region information.
5267 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005268 case Intrinsic::donothing:
5269 // ignore
5270 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005271 }
5272}
5273
Dan Gohman46510a72010-04-15 01:51:59 +00005274void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005275 bool isTailCall,
5276 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005277 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5278 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5279 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005280 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005281 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005282
5283 TargetLowering::ArgListTy Args;
5284 TargetLowering::ArgListEntry Entry;
5285 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005286
5287 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005288 SmallVector<ISD::OutputArg, 4> Outs;
Dan Gohman84023e02010-07-10 09:00:22 +00005289 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005290 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005291
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005292 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005293 DAG.getMachineFunction(),
5294 FTy->isVarArg(), Outs,
5295 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005296
5297 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005298 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005299
5300 if (!CanLowerReturn) {
5301 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5302 FTy->getReturnType());
5303 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5304 FTy->getReturnType());
5305 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005306 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005307 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005308
Chris Lattnerecf42c42010-09-21 16:36:31 +00005309 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005310 Entry.Node = DemoteStackSlot;
5311 Entry.Ty = StackSlotPtrType;
5312 Entry.isSExt = false;
5313 Entry.isZExt = false;
5314 Entry.isInReg = false;
5315 Entry.isSRet = true;
5316 Entry.isNest = false;
5317 Entry.isByVal = false;
5318 Entry.Alignment = Align;
5319 Args.push_back(Entry);
5320 RetTy = Type::getVoidTy(FTy->getContext());
5321 }
5322
Dan Gohman46510a72010-04-15 01:51:59 +00005323 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005324 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005325 const Value *V = *i;
5326
5327 // Skip empty types
5328 if (V->getType()->isEmptyTy())
5329 continue;
5330
5331 SDValue ArgNode = getValue(V);
5332 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005333
5334 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005335 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5336 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5337 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5338 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5339 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5340 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341 Entry.Alignment = CS.getParamAlignment(attrInd);
5342 Args.push_back(Entry);
5343 }
5344
Chris Lattner512063d2010-04-05 06:19:28 +00005345 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005346 // Insert a label before the invoke call to mark the try range. This can be
5347 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005348 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005349
Jim Grosbachca752c92010-01-28 01:45:32 +00005350 // For SjLj, keep track of which landing pads go with which invokes
5351 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005352 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005353 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005354 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005355 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005356
Jim Grosbachca752c92010-01-28 01:45:32 +00005357 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005358 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005359 }
5360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 // Both PendingLoads and PendingExports must be flushed here;
5362 // this call might not return.
5363 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005364 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 }
5366
Dan Gohman98ca4f22009-08-05 01:29:28 +00005367 // Check if target-independent constraints permit a tail call here.
5368 // Target-dependent constraints are checked within TLI.LowerCallTo.
5369 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005370 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005371 isTailCall = false;
5372
Dan Gohmanbadcda42010-08-28 00:51:03 +00005373 // If there's a possibility that fast-isel has already selected some amount
5374 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005375 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005376 isTailCall = false;
5377
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005378 TargetLowering::
5379 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5380 getCurDebugLoc(), CS);
5381 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005382 assert((isTailCall || Result.second.getNode()) &&
5383 "Non-null chain expected with non-tail call!");
5384 assert((Result.second.getNode() || !Result.first.getNode()) &&
5385 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005386 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005387 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005388 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005389 // The instruction result is the result of loading from the
5390 // hidden sret parameter.
5391 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005392 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005393
5394 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5395 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5396 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005397
5398 SmallVector<EVT, 4> RetTys;
5399 SmallVector<uint64_t, 4> Offsets;
5400 RetTy = FTy->getReturnType();
5401 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5402
5403 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005404 SmallVector<SDValue, 4> Values(NumValues);
5405 SmallVector<SDValue, 4> Chains(NumValues);
5406
5407 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005408 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5409 DemoteStackSlot,
5410 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005411 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005412 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005413 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005414 Values[i] = L;
5415 Chains[i] = L.getValue(1);
5416 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005417
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005418 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5419 MVT::Other, &Chains[0], NumValues);
5420 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005421
Bill Wendling4533cac2010-01-28 21:51:40 +00005422 setValue(CS.getInstruction(),
5423 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5424 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005425 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005426 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005427
Evan Chengc249e482011-04-01 19:57:01 +00005428 // Assign order to nodes here. If the call does not produce a result, it won't
5429 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005430 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005431 // As a special case, a null chain means that a tail call has been emitted and
5432 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005433 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005434 ++SDNodeOrder;
5435 AssignOrderingToNode(DAG.getRoot().getNode());
5436 } else {
5437 DAG.setRoot(Result.second);
5438 ++SDNodeOrder;
5439 AssignOrderingToNode(Result.second.getNode());
5440 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005441
Chris Lattner512063d2010-04-05 06:19:28 +00005442 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005443 // Insert a label at the end of the invoke call to mark the try range. This
5444 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005445 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005446 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005447
5448 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005449 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 }
5451}
5452
Chris Lattner8047d9a2009-12-24 00:37:38 +00005453/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5454/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005455static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5456 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005457 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005458 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005459 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005460 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005461 if (C->isNullValue())
5462 continue;
5463 // Unknown instruction.
5464 return false;
5465 }
5466 return true;
5467}
5468
Dan Gohman46510a72010-04-15 01:51:59 +00005469static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005470 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005471 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005472
Chris Lattner8047d9a2009-12-24 00:37:38 +00005473 // Check to see if this load can be trivially constant folded, e.g. if the
5474 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005475 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005476 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005477 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005478 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005479
Dan Gohman46510a72010-04-15 01:51:59 +00005480 if (const Constant *LoadCst =
5481 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5482 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005483 return Builder.getValue(LoadCst);
5484 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005485
Chris Lattner8047d9a2009-12-24 00:37:38 +00005486 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5487 // still constant memory, the input chain can be the entry node.
5488 SDValue Root;
5489 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005490
Chris Lattner8047d9a2009-12-24 00:37:38 +00005491 // Do not serialize (non-volatile) loads of constant memory with anything.
5492 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5493 Root = Builder.DAG.getEntryNode();
5494 ConstantMemory = true;
5495 } else {
5496 // Do not serialize non-volatile loads against each other.
5497 Root = Builder.DAG.getRoot();
5498 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005499
Chris Lattner8047d9a2009-12-24 00:37:38 +00005500 SDValue Ptr = Builder.getValue(PtrVal);
5501 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005502 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005503 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005504 false /*nontemporal*/,
5505 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005506
Chris Lattner8047d9a2009-12-24 00:37:38 +00005507 if (!ConstantMemory)
5508 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5509 return LoadVal;
5510}
5511
5512
5513/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5514/// If so, return true and lower it, otherwise return false and it will be
5515/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005516bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005517 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005518 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005519 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005520
Gabor Greif0635f352010-06-25 09:38:13 +00005521 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005522 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005523 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005524 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005525 return false;
5526
Gabor Greif0635f352010-06-25 09:38:13 +00005527 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005528
Chris Lattner8047d9a2009-12-24 00:37:38 +00005529 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5530 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005531 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5532 bool ActuallyDoIt = true;
5533 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005534 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005535 switch (Size->getZExtValue()) {
5536 default:
5537 LoadVT = MVT::Other;
5538 LoadTy = 0;
5539 ActuallyDoIt = false;
5540 break;
5541 case 2:
5542 LoadVT = MVT::i16;
5543 LoadTy = Type::getInt16Ty(Size->getContext());
5544 break;
5545 case 4:
5546 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005547 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005548 break;
5549 case 8:
5550 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005551 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005552 break;
5553 /*
5554 case 16:
5555 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005556 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005557 LoadTy = VectorType::get(LoadTy, 4);
5558 break;
5559 */
5560 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005561
Chris Lattner04b091a2009-12-24 01:07:17 +00005562 // This turns into unaligned loads. We only do this if the target natively
5563 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5564 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005565
Chris Lattner04b091a2009-12-24 01:07:17 +00005566 // Require that we can find a legal MVT, and only do this if the target
5567 // supports unaligned loads of that type. Expanding into byte loads would
5568 // bloat the code.
5569 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5570 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5571 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5572 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5573 ActuallyDoIt = false;
5574 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005575
Chris Lattner04b091a2009-12-24 01:07:17 +00005576 if (ActuallyDoIt) {
5577 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5578 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005579
Chris Lattner04b091a2009-12-24 01:07:17 +00005580 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5581 ISD::SETNE);
5582 EVT CallVT = TLI.getValueType(I.getType(), true);
5583 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5584 return true;
5585 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005586 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005587
5588
Chris Lattner8047d9a2009-12-24 00:37:38 +00005589 return false;
5590}
5591
Bob Wilson53624a22012-08-03 23:29:17 +00005592/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5593/// operation (as expected), translate it to an SDNode with the specified opcode
5594/// and return true.
5595bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5596 unsigned Opcode) {
5597 // Sanity check that it really is a unary floating-point call.
5598 if (I.getNumArgOperands() != 1 ||
5599 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5600 I.getType() != I.getArgOperand(0)->getType() ||
5601 !I.onlyReadsMemory())
5602 return false;
5603
5604 SDValue Tmp = getValue(I.getArgOperand(0));
5605 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), Tmp.getValueType(), Tmp));
5606 return true;
5607}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005608
Dan Gohman46510a72010-04-15 01:51:59 +00005609void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005610 // Handle inline assembly differently.
5611 if (isa<InlineAsm>(I.getCalledValue())) {
5612 visitInlineAsm(&I);
5613 return;
5614 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005615
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005616 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005617 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005618
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005619 const char *RenameFn = 0;
5620 if (Function *F = I.getCalledFunction()) {
5621 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005622 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005623 if (unsigned IID = II->getIntrinsicID(F)) {
5624 RenameFn = visitIntrinsicCall(I, IID);
5625 if (!RenameFn)
5626 return;
5627 }
5628 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005629 if (unsigned IID = F->getIntrinsicID()) {
5630 RenameFn = visitIntrinsicCall(I, IID);
5631 if (!RenameFn)
5632 return;
5633 }
5634 }
5635
5636 // Check for well-known libc/libm calls. If the function is internal, it
5637 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005638 LibFunc::Func Func;
5639 if (!F->hasLocalLinkage() && F->hasName() &&
5640 LibInfo->getLibFunc(F->getName(), Func) &&
5641 LibInfo->hasOptimizedCodeGen(Func)) {
5642 switch (Func) {
5643 default: break;
5644 case LibFunc::copysign:
5645 case LibFunc::copysignf:
5646 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005647 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005648 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5649 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005650 I.getType() == I.getArgOperand(1)->getType() &&
5651 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005652 SDValue LHS = getValue(I.getArgOperand(0));
5653 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005654 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5655 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 return;
5657 }
Bob Wilson982dc842012-08-03 21:26:24 +00005658 break;
5659 case LibFunc::fabs:
5660 case LibFunc::fabsf:
5661 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005662 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005664 break;
5665 case LibFunc::sin:
5666 case LibFunc::sinf:
5667 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005668 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005670 break;
5671 case LibFunc::cos:
5672 case LibFunc::cosf:
5673 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005674 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005676 break;
5677 case LibFunc::sqrt:
5678 case LibFunc::sqrtf:
5679 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005680 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005681 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005682 break;
5683 case LibFunc::floor:
5684 case LibFunc::floorf:
5685 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005686 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005687 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005688 break;
5689 case LibFunc::nearbyint:
5690 case LibFunc::nearbyintf:
5691 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005692 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005693 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005694 break;
5695 case LibFunc::ceil:
5696 case LibFunc::ceilf:
5697 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005698 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005699 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005700 break;
5701 case LibFunc::rint:
5702 case LibFunc::rintf:
5703 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005704 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005705 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005706 break;
5707 case LibFunc::trunc:
5708 case LibFunc::truncf:
5709 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005710 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005711 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005712 break;
5713 case LibFunc::log2:
5714 case LibFunc::log2f:
5715 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005716 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005717 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005718 break;
5719 case LibFunc::exp2:
5720 case LibFunc::exp2f:
5721 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005722 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005723 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005724 break;
5725 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005726 if (visitMemCmpCall(I))
5727 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005728 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 }
5730 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 SDValue Callee;
5734 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005735 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 else
Bill Wendling056292f2008-09-16 21:48:12 +00005737 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738
Bill Wendling0d580132009-12-23 01:28:19 +00005739 // Check if we can potentially perform a tail call. More detailed checking is
5740 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005741 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742}
5743
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005744namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005746/// AsmOperandInfo - This contains information for each constraint that we are
5747/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005748class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005749public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005750 /// CallOperand - If this is the result output operand or a clobber
5751 /// this is null, otherwise it is the incoming operand to the CallInst.
5752 /// This gets modified as the asm is processed.
5753 SDValue CallOperand;
5754
5755 /// AssignedRegs - If this is a register or register class operand, this
5756 /// contains the set of register corresponding to the operand.
5757 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005758
John Thompsoneac6e1d2010-09-13 18:15:37 +00005759 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5761 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005762
Owen Andersone50ed302009-08-10 22:56:29 +00005763 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005764 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005766 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005767 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005768 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005770
Chris Lattner81249c92008-10-17 17:05:25 +00005771 if (isa<BasicBlock>(CallOperandVal))
5772 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005773
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005774 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005775
Eric Christophercef81b72011-05-09 20:04:43 +00005776 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005777 // If this is an indirect operand, the operand is a pointer to the
5778 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005779 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005780 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005781 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005782 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005783 OpTy = PtrTy->getElementType();
5784 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005785
Eric Christophercef81b72011-05-09 20:04:43 +00005786 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005787 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005788 if (STy->getNumElements() == 1)
5789 OpTy = STy->getElementType(0);
5790
Chris Lattner81249c92008-10-17 17:05:25 +00005791 // If OpTy is not a single value, it may be a struct/union that we
5792 // can tile with integers.
5793 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5794 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5795 switch (BitSize) {
5796 default: break;
5797 case 1:
5798 case 8:
5799 case 16:
5800 case 32:
5801 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005802 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005803 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005804 break;
5805 }
5806 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005807
Chris Lattner81249c92008-10-17 17:05:25 +00005808 return TLI.getValueType(OpTy, true);
5809 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810};
Dan Gohman462f6b52010-05-29 17:53:24 +00005811
John Thompson44ab89e2010-10-29 17:29:13 +00005812typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5813
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005814} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005815
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005816/// GetRegistersForValue - Assign registers (virtual or physical) for the
5817/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005818/// register allocator to handle the assignment process. However, if the asm
5819/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820/// allocation. This produces generally horrible, but correct, code.
5821///
5822/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005824static void GetRegistersForValue(SelectionDAG &DAG,
5825 const TargetLowering &TLI,
5826 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005827 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005828 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005830 MachineFunction &MF = DAG.getMachineFunction();
5831 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005832
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005833 // If this is a constraint for a single physreg, or a constraint for a
5834 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005835 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5837 OpInfo.ConstraintVT);
5838
5839 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005841 // If this is a FP input in an integer register (or visa versa) insert a bit
5842 // cast of the input value. More generally, handle any case where the input
5843 // value disagrees with the register class we plan to stick this in.
5844 if (OpInfo.Type == InlineAsm::isInput &&
5845 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005846 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005847 // types are identical size, use a bitcast to convert (e.g. two differing
5848 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005849 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005850 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005851 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005852 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005853 OpInfo.ConstraintVT = RegVT;
5854 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5855 // If the input is a FP value and we want it in FP registers, do a
5856 // bitcast to the corresponding integer type. This turns an f64 value
5857 // into i64, which can be passed with two i32 values on a 32-bit
5858 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005859 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005860 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005861 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005862 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005863 OpInfo.ConstraintVT = RegVT;
5864 }
5865 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866
Owen Anderson23b9b192009-08-12 00:36:31 +00005867 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005868 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005869
Owen Andersone50ed302009-08-10 22:56:29 +00005870 EVT RegVT;
5871 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872
5873 // If this is a constraint for a specific physical register, like {r17},
5874 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005875 if (unsigned AssignedReg = PhysReg.first) {
5876 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005878 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 // Get the actual register value type. This is important, because the user
5881 // may have asked for (e.g.) the AX register in i32 type. We need to
5882 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005883 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005886 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005887
5888 // If this is an expanded reference, add the rest of the regs to Regs.
5889 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005890 TargetRegisterClass::iterator I = RC->begin();
5891 for (; *I != AssignedReg; ++I)
5892 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 // Already added the first reg.
5895 --NumRegs; ++I;
5896 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005897 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898 Regs.push_back(*I);
5899 }
5900 }
Bill Wendling651ad132009-12-22 01:25:10 +00005901
Dan Gohman7451d3e2010-05-29 17:03:36 +00005902 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903 return;
5904 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906 // Otherwise, if this was a reference to an LLVM register class, create vregs
5907 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005908 if (const TargetRegisterClass *RC = PhysReg.second) {
5909 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005911 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005912
Evan Chengfb112882009-03-23 08:01:15 +00005913 // Create the appropriate number of virtual registers.
5914 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5915 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005916 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005917
Dan Gohman7451d3e2010-05-29 17:03:36 +00005918 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005919 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005921
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922 // Otherwise, we couldn't allocate enough registers for this.
5923}
5924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005925/// visitInlineAsm - Handle a call to an InlineAsm object.
5926///
Dan Gohman46510a72010-04-15 01:51:59 +00005927void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5928 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005929
5930 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005931 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005932
Evan Chengce1cdac2011-05-06 20:52:23 +00005933 TargetLowering::AsmOperandInfoVector
5934 TargetConstraints = TLI.ParseConstraints(CS);
5935
John Thompsoneac6e1d2010-09-13 18:15:37 +00005936 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5939 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005940 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5941 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005942 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005943
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945
5946 // Compute the value type for each operand.
5947 switch (OpInfo.Type) {
5948 case InlineAsm::isOutput:
5949 // Indirect outputs just consume an argument.
5950 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005951 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 break;
5953 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 // The return value of the call is this value. As such, there is no
5956 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005957 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005958 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005959 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5960 } else {
5961 assert(ResNo == 0 && "Asm only has one result!");
5962 OpVT = TLI.getValueType(CS.getType());
5963 }
5964 ++ResNo;
5965 break;
5966 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005967 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 break;
5969 case InlineAsm::isClobber:
5970 // Nothing to do.
5971 break;
5972 }
5973
5974 // If this is an input or an indirect output, process the call argument.
5975 // BasicBlocks are labels, currently appearing only in asm's.
5976 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005977 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005979 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005980 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005982
Owen Anderson1d0be152009-08-13 21:58:54 +00005983 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005984 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005987
John Thompsoneac6e1d2010-09-13 18:15:37 +00005988 // Indirect operand accesses access memory.
5989 if (OpInfo.isIndirect)
5990 hasMemory = true;
5991 else {
5992 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005993 TargetLowering::ConstraintType
5994 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005995 if (CType == TargetLowering::C_Memory) {
5996 hasMemory = true;
5997 break;
5998 }
5999 }
6000 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006001 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006002
John Thompsoneac6e1d2010-09-13 18:15:37 +00006003 SDValue Chain, Flag;
6004
6005 // We won't need to flush pending loads if this asm doesn't touch
6006 // memory and is nonvolatile.
6007 if (hasMemory || IA->hasSideEffects())
6008 Chain = getRoot();
6009 else
6010 Chain = DAG.getRoot();
6011
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006012 // Second pass over the constraints: compute which constraint option to use
6013 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00006014 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006015 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
John Thompson54584742010-09-24 22:24:05 +00006017 // If this is an output operand with a matching input operand, look up the
6018 // matching input. If their types mismatch, e.g. one is an integer, the
6019 // other is floating point, or their sizes are different, flag it as an
6020 // error.
6021 if (OpInfo.hasMatchingInput()) {
6022 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00006023
John Thompson54584742010-09-24 22:24:05 +00006024 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00006025 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
6026 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00006027 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00006028 std::pair<unsigned, const TargetRegisterClass*> InputRC =
6029 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00006030 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00006031 if ((OpInfo.ConstraintVT.isInteger() !=
6032 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00006033 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00006034 report_fatal_error("Unsupported asm: input constraint"
6035 " with a matching output constraint of"
6036 " incompatible type!");
6037 }
6038 Input.ConstraintVT = OpInfo.ConstraintVT;
6039 }
6040 }
6041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00006043 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006045 // If this is a memory input, and if the operand is not indirect, do what we
6046 // need to to provide an address for the memory input.
6047 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6048 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006049 assert((OpInfo.isMultipleAlternative ||
6050 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006051 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 // Memory operands really want the address of the value. If we don't have
6054 // an indirect input, put it in the constpool if we can, otherwise spill
6055 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006056 // TODO: This isn't quite right. We need to handle these according to
6057 // the addressing mode that the constraint wants. Also, this may take
6058 // an additional register for the computation and we don't want that
6059 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006060
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006061 // If the operand is a float, integer, or vector constant, spill to a
6062 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006063 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006064 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00006065 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6067 TLI.getPointerTy());
6068 } else {
6069 // Otherwise, create a stack slot and emit a store to it before the
6070 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006071 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006072 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6074 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006075 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006077 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006078 OpInfo.CallOperand, StackSlot,
6079 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006080 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006081 OpInfo.CallOperand = StackSlot;
6082 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006084 // There is no longer a Value* corresponding to this operand.
6085 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 // It is now an indirect operand.
6088 OpInfo.isIndirect = true;
6089 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091 // If this constraint is for a specific register, allocate it before
6092 // anything else.
6093 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006094 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006097 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006098 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6100 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 // C_Register operands have already been allocated, Other/Memory don't need
6103 // to be.
6104 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006105 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006106 }
6107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6109 std::vector<SDValue> AsmNodeOperands;
6110 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6111 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006112 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6113 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006114
Chris Lattnerdecc2672010-04-07 05:20:54 +00006115 // If we have a !srcloc metadata node associated with it, we want to attach
6116 // this to the ultimately generated inline asm machineinstr. To do this, we
6117 // pass in the third operand as this (potentially null) inline asm MDNode.
6118 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6119 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006120
Chad Rosier576cd112012-09-05 21:00:58 +00006121 // Remember the HasSideEffect, AlignStack and AsmDialect bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006122 unsigned ExtraInfo = 0;
6123 if (IA->hasSideEffects())
6124 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6125 if (IA->isAlignStack())
6126 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006127 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006128 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Evan Chengc36b7062011-01-07 23:50:32 +00006129 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6130 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 // Loop over all of the inputs, copying the operand values into the
6133 // appropriate registers and processing the output regs.
6134 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006136 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6137 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6140 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6141
6142 switch (OpInfo.Type) {
6143 case InlineAsm::isOutput: {
6144 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6145 OpInfo.ConstraintType != TargetLowering::C_Register) {
6146 // Memory output, or 'other' output (e.g. 'X' constraint).
6147 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6148
6149 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006150 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6151 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006152 TLI.getPointerTy()));
6153 AsmNodeOperands.push_back(OpInfo.CallOperand);
6154 break;
6155 }
6156
6157 // Otherwise, this is a register or register class output.
6158
6159 // Copy the output from the appropriate register. Find a register that
6160 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006161 if (OpInfo.AssignedRegs.Regs.empty()) {
6162 LLVMContext &Ctx = *DAG.getContext();
6163 Ctx.emitError(CS.getInstruction(),
6164 "couldn't allocate output register for constraint '" +
6165 Twine(OpInfo.ConstraintCode) + "'");
6166 break;
6167 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168
6169 // If this is an indirect operand, store through the pointer after the
6170 // asm.
6171 if (OpInfo.isIndirect) {
6172 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6173 OpInfo.CallOperandVal));
6174 } else {
6175 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006176 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177 // Concatenate this output onto the outputs list.
6178 RetValRegs.append(OpInfo.AssignedRegs);
6179 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006181 // Add information to the INLINEASM node to know that this register is
6182 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006183 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006184 InlineAsm::Kind_RegDefEarlyClobber :
6185 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006186 false,
6187 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006188 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006189 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006190 break;
6191 }
6192 case InlineAsm::isInput: {
6193 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006194
Chris Lattner6bdcda32008-10-17 16:47:46 +00006195 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 // If this is required to match an output register we have already set,
6197 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006198 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006200 // Scan until we find the definition we already emitted of this operand.
6201 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006202 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 for (; OperandNo; --OperandNo) {
6204 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006205 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006206 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006207 assert((InlineAsm::isRegDefKind(OpFlag) ||
6208 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6209 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006210 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006211 }
6212
Evan Cheng697cbbf2009-03-20 18:03:34 +00006213 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006214 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006215 if (InlineAsm::isRegDefKind(OpFlag) ||
6216 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006217 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006218 if (OpInfo.isIndirect) {
6219 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006220 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006221 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6222 " don't know how to handle tied "
6223 "indirect register inputs");
6224 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006226 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006227 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006228 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006229 MatchedRegs.RegVTs.push_back(RegVT);
6230 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006231 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006232 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006233 MatchedRegs.Regs.push_back
6234 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006235
6236 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006237 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006238 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006239 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006240 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006241 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006243 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006244
Chris Lattnerdecc2672010-04-07 05:20:54 +00006245 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6246 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6247 "Unexpected number of operands");
6248 // Add information to the INLINEASM node to know about this input.
6249 // See InlineAsm.h isUseOperandTiedToDef.
6250 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6251 OpInfo.getMatchedOperand());
6252 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6253 TLI.getPointerTy()));
6254 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6255 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006256 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006257
Dale Johannesenb5611a62010-07-13 20:17:05 +00006258 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006259 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6260 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006261 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006262
Dale Johannesenb5611a62010-07-13 20:17:05 +00006263 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006265 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006266 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006267 if (Ops.empty()) {
6268 LLVMContext &Ctx = *DAG.getContext();
6269 Ctx.emitError(CS.getInstruction(),
6270 "invalid operand for inline asm constraint '" +
6271 Twine(OpInfo.ConstraintCode) + "'");
6272 break;
6273 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006275 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006276 unsigned ResOpType =
6277 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006278 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006279 TLI.getPointerTy()));
6280 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6281 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006282 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006283
Chris Lattnerdecc2672010-04-07 05:20:54 +00006284 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006285 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6286 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6287 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006288
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006289 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006290 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006291 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006292 TLI.getPointerTy()));
6293 AsmNodeOperands.push_back(InOperandVal);
6294 break;
6295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006297 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6298 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6299 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006300
6301 // TODO: Support this.
6302 if (OpInfo.isIndirect) {
6303 LLVMContext &Ctx = *DAG.getContext();
6304 Ctx.emitError(CS.getInstruction(),
6305 "Don't know how to handle indirect register inputs yet "
6306 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6307 break;
6308 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006309
6310 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006311 if (OpInfo.AssignedRegs.Regs.empty()) {
6312 LLVMContext &Ctx = *DAG.getContext();
6313 Ctx.emitError(CS.getInstruction(),
6314 "couldn't allocate input reg for constraint '" +
6315 Twine(OpInfo.ConstraintCode) + "'");
6316 break;
6317 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006318
Dale Johannesen66978ee2009-01-31 02:22:37 +00006319 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006320 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006321
Chris Lattnerdecc2672010-04-07 05:20:54 +00006322 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006323 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006324 break;
6325 }
6326 case InlineAsm::isClobber: {
6327 // Add the clobbered value to the operand list, so that the register
6328 // allocator is aware that the physreg got clobbered.
6329 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006330 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006331 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006332 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006333 break;
6334 }
6335 }
6336 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006337
Chris Lattnerdecc2672010-04-07 05:20:54 +00006338 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006339 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006340 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006341
Dale Johannesen66978ee2009-01-31 02:22:37 +00006342 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006343 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006344 &AsmNodeOperands[0], AsmNodeOperands.size());
6345 Flag = Chain.getValue(1);
6346
6347 // If this asm returns a register value, copy the result from that register
6348 // and set it as the value of the call.
6349 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006350 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006351 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006352
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006353 // FIXME: Why don't we do this for inline asms with MRVs?
6354 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006355 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006356
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006357 // If any of the results of the inline asm is a vector, it may have the
6358 // wrong width/num elts. This can happen for register classes that can
6359 // contain multiple different value types. The preg or vreg allocated may
6360 // not have the same VT as was expected. Convert it to the right type
6361 // with bit_convert.
6362 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006363 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006364 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006365
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006366 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006367 ResultType.isInteger() && Val.getValueType().isInteger()) {
6368 // If a result value was tied to an input value, the computed result may
6369 // have a wider width than the expected result. Extract the relevant
6370 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006371 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006372 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006373
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006374 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006375 }
Dan Gohman95915732008-10-18 01:03:45 +00006376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006377 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006378 // Don't need to use this as a chain in this case.
6379 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6380 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006381 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006382
Dan Gohman46510a72010-04-15 01:51:59 +00006383 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006385 // Process indirect outputs, first output all of the flagged copies out of
6386 // physregs.
6387 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6388 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006389 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006390 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006391 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6393 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006395 // Emit the non-flagged stores from the physregs.
6396 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006397 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6398 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6399 StoresToEmit[i].first,
6400 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006401 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006402 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006403 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006404 }
6405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006407 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006410 DAG.setRoot(Chain);
6411}
6412
Dan Gohman46510a72010-04-15 01:51:59 +00006413void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006414 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6415 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006416 getValue(I.getArgOperand(0)),
6417 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006418}
6419
Dan Gohman46510a72010-04-15 01:51:59 +00006420void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006421 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006422 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6423 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006424 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006425 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006426 setValue(&I, V);
6427 DAG.setRoot(V.getValue(1));
6428}
6429
Dan Gohman46510a72010-04-15 01:51:59 +00006430void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006431 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6432 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006433 getValue(I.getArgOperand(0)),
6434 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006435}
6436
Dan Gohman46510a72010-04-15 01:51:59 +00006437void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006438 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6439 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006440 getValue(I.getArgOperand(0)),
6441 getValue(I.getArgOperand(1)),
6442 DAG.getSrcValue(I.getArgOperand(0)),
6443 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006444}
6445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006447/// implementation, which just calls LowerCall.
6448/// FIXME: When all targets are
6449/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006451TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006452 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006453 CLI.Outs.clear();
6454 CLI.OutVals.clear();
6455 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006456 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006457 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006458 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6459 for (unsigned Value = 0, NumValues = ValueVTs.size();
6460 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006461 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006462 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006463 SDValue Op = SDValue(Args[i].Node.getNode(),
6464 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 ISD::ArgFlagsTy Flags;
6466 unsigned OriginalAlignment =
6467 getTargetData()->getABITypeAlignment(ArgTy);
6468
6469 if (Args[i].isZExt)
6470 Flags.setZExt();
6471 if (Args[i].isSExt)
6472 Flags.setSExt();
6473 if (Args[i].isInReg)
6474 Flags.setInReg();
6475 if (Args[i].isSRet)
6476 Flags.setSRet();
6477 if (Args[i].isByVal) {
6478 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006479 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6480 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006481 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006482 // For ByVal, alignment should come from FE. BE will guess if this
6483 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006484 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006485 if (Args[i].Alignment)
6486 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006487 else
6488 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006489 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006490 }
6491 if (Args[i].isNest)
6492 Flags.setNest();
6493 Flags.setOrigAlign(OriginalAlignment);
6494
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006495 EVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
6496 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006497 SmallVector<SDValue, 4> Parts(NumParts);
6498 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6499
6500 if (Args[i].isSExt)
6501 ExtendKind = ISD::SIGN_EXTEND;
6502 else if (Args[i].isZExt)
6503 ExtendKind = ISD::ZERO_EXTEND;
6504
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006505 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006506 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006507
Dan Gohman98ca4f22009-08-05 01:29:28 +00006508 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006509 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006510 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006511 i < CLI.NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006512 if (NumParts > 1 && j == 0)
6513 MyFlags.Flags.setSplit();
6514 else if (j != 0)
6515 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006516
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006517 CLI.Outs.push_back(MyFlags);
6518 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006519 }
6520 }
6521 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006522
Dan Gohman98ca4f22009-08-05 01:29:28 +00006523 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006524 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006525 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006526 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006527 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006528 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006529 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6530 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006531 for (unsigned i = 0; i != NumRegs; ++i) {
6532 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006533 MyFlags.VT = RegisterVT.getSimpleVT();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006534 MyFlags.Used = CLI.IsReturnValueUsed;
6535 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006536 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006537 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006538 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006539 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006540 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006541 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006542 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006543 }
6544
Dan Gohman98ca4f22009-08-05 01:29:28 +00006545 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006546 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006547
6548 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006549 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006550 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006551 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006552 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006553 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006554 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006555
6556 // For a tail call, the return value is merely live-out and there aren't
6557 // any nodes in the DAG representing it. Return a special value to
6558 // indicate that a tail call has been emitted and no more Instructions
6559 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006560 if (CLI.IsTailCall) {
6561 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006562 return std::make_pair(SDValue(), SDValue());
6563 }
6564
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006565 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006566 assert(InVals[i].getNode() &&
6567 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006568 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006569 "LowerCall emitted a value with the wrong type!");
6570 });
6571
Dan Gohman98ca4f22009-08-05 01:29:28 +00006572 // Collect the legal value parts into potentially illegal values
6573 // that correspond to the original function's return values.
6574 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006575 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006576 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006577 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006578 AssertOp = ISD::AssertZext;
6579 SmallVector<SDValue, 4> ReturnValues;
6580 unsigned CurReg = 0;
6581 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006582 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006583 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6584 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006585
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006586 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling12931302012-09-26 04:04:19 +00006587 NumRegs, RegisterVT, VT, NULL,
Bill Wendling4533cac2010-01-28 21:51:40 +00006588 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006589 CurReg += NumRegs;
6590 }
6591
6592 // For a function returning void, there is no return value. We can't create
6593 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006594 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006595 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006596 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006597
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006598 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6599 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006600 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006601 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006602}
6603
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006604void TargetLowering::LowerOperationWrapper(SDNode *N,
6605 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006606 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006607 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006608 if (Res.getNode())
6609 Results.push_back(Res);
6610}
6611
Dan Gohmand858e902010-04-17 15:26:15 +00006612SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006613 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006614}
6615
Dan Gohman46510a72010-04-15 01:51:59 +00006616void
6617SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006618 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006619 assert((Op.getOpcode() != ISD::CopyFromReg ||
6620 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6621 "Copy from a reg to the same reg!");
6622 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6623
Owen Anderson23b9b192009-08-12 00:36:31 +00006624 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006625 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006626 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006627 PendingExports.push_back(Chain);
6628}
6629
6630#include "llvm/CodeGen/SelectionDAGISel.h"
6631
Eli Friedman23d32432011-05-05 16:53:34 +00006632/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6633/// entry block, return true. This includes arguments used by switches, since
6634/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006635static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006636 // With FastISel active, we may be splitting blocks, so force creation
6637 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006638 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006639 return A->use_empty();
6640
6641 const BasicBlock *Entry = A->getParent()->begin();
6642 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6643 UI != E; ++UI) {
6644 const User *U = *UI;
6645 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6646 return false; // Use not in entry block.
6647 }
6648 return true;
6649}
6650
Dan Gohman46510a72010-04-15 01:51:59 +00006651void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006652 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006653 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006654 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006655 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006656 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006657 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006658
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006659 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006660 SmallVector<ISD::OutputArg, 4> Outs;
6661 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6662 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006663
Dan Gohman7451d3e2010-05-29 17:03:36 +00006664 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006665 // Put in an sret pointer parameter before all the other parameters.
6666 SmallVector<EVT, 1> ValueVTs;
6667 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6668
6669 // NOTE: Assuming that a pointer will never break down to more than one VT
6670 // or one register.
6671 ISD::ArgFlagsTy Flags;
6672 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006673 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006674 ISD::InputArg RetArg(Flags, RegisterVT, true);
6675 Ins.push_back(RetArg);
6676 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006677
Dan Gohman98ca4f22009-08-05 01:29:28 +00006678 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006679 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006680 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006681 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006682 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006683 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6684 bool isArgValueUsed = !I->use_empty();
6685 for (unsigned Value = 0, NumValues = ValueVTs.size();
6686 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006687 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006688 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006689 ISD::ArgFlagsTy Flags;
6690 unsigned OriginalAlignment =
6691 TD->getABITypeAlignment(ArgTy);
6692
6693 if (F.paramHasAttr(Idx, Attribute::ZExt))
6694 Flags.setZExt();
6695 if (F.paramHasAttr(Idx, Attribute::SExt))
6696 Flags.setSExt();
6697 if (F.paramHasAttr(Idx, Attribute::InReg))
6698 Flags.setInReg();
6699 if (F.paramHasAttr(Idx, Attribute::StructRet))
6700 Flags.setSRet();
6701 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6702 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006703 PointerType *Ty = cast<PointerType>(I->getType());
6704 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006705 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006706 // For ByVal, alignment should be passed from FE. BE will guess if
6707 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006708 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006709 if (F.getParamAlignment(Idx))
6710 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006711 else
6712 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006713 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006714 }
6715 if (F.paramHasAttr(Idx, Attribute::Nest))
6716 Flags.setNest();
6717 Flags.setOrigAlign(OriginalAlignment);
6718
Owen Anderson23b9b192009-08-12 00:36:31 +00006719 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6720 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006721 for (unsigned i = 0; i != NumRegs; ++i) {
6722 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6723 if (NumRegs > 1 && i == 0)
6724 MyFlags.Flags.setSplit();
6725 // if it isn't first piece, alignment must be 1
6726 else if (i > 0)
6727 MyFlags.Flags.setOrigAlign(1);
6728 Ins.push_back(MyFlags);
6729 }
6730 }
6731 }
6732
6733 // Call the target to set up the argument values.
6734 SmallVector<SDValue, 8> InVals;
6735 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6736 F.isVarArg(), Ins,
6737 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006738
6739 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006740 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006741 "LowerFormalArguments didn't return a valid chain!");
6742 assert(InVals.size() == Ins.size() &&
6743 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006744 DEBUG({
6745 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6746 assert(InVals[i].getNode() &&
6747 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006748 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006749 "LowerFormalArguments emitted a value with the wrong type!");
6750 }
6751 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006752
Dan Gohman5e866062009-08-06 15:37:27 +00006753 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006754 DAG.setRoot(NewRoot);
6755
6756 // Set up the argument values.
6757 unsigned i = 0;
6758 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006759 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006760 // Create a virtual register for the sret pointer, and put in a copy
6761 // from the sret argument into it.
6762 SmallVector<EVT, 1> ValueVTs;
6763 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6764 EVT VT = ValueVTs[0];
6765 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6766 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006767 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling12931302012-09-26 04:04:19 +00006768 RegVT, VT, NULL, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006769
Dan Gohman2048b852009-11-23 18:04:58 +00006770 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006771 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6772 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006773 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006774 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6775 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006776 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006777
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006778 // i indexes lowered arguments. Bump it past the hidden sret argument.
6779 // Idx indexes LLVM arguments. Don't touch it.
6780 ++i;
6781 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006782
Dan Gohman46510a72010-04-15 01:51:59 +00006783 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006784 ++I, ++Idx) {
6785 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006786 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006787 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006788 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006789
6790 // If this argument is unused then remember its value. It is used to generate
6791 // debugging information.
6792 if (I->use_empty() && NumValues)
6793 SDB->setUnusedArgValue(I, InVals[i]);
6794
Eli Friedman23d32432011-05-05 16:53:34 +00006795 for (unsigned Val = 0; Val != NumValues; ++Val) {
6796 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006797 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6798 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006799
6800 if (!I->use_empty()) {
6801 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6802 if (F.paramHasAttr(Idx, Attribute::SExt))
6803 AssertOp = ISD::AssertSext;
6804 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6805 AssertOp = ISD::AssertZext;
6806
Bill Wendling46ada192010-03-02 01:55:18 +00006807 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006808 NumParts, PartVT, VT,
Bill Wendling12931302012-09-26 04:04:19 +00006809 NULL, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006810 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006811
Dan Gohman98ca4f22009-08-05 01:29:28 +00006812 i += NumParts;
6813 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006814
Eli Friedman23d32432011-05-05 16:53:34 +00006815 // We don't need to do anything else for unused arguments.
6816 if (ArgValues.empty())
6817 continue;
6818
Devang Patel9aee3352011-09-08 22:59:09 +00006819 // Note down frame index.
6820 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006821 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006822 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006823
Eli Friedman23d32432011-05-05 16:53:34 +00006824 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6825 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006826
Eli Friedman23d32432011-05-05 16:53:34 +00006827 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006828 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006829 if (LoadSDNode *LNode =
6830 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6831 if (FrameIndexSDNode *FI =
6832 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6833 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6834 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006835
Eli Friedman23d32432011-05-05 16:53:34 +00006836 // If this argument is live outside of the entry block, insert a copy from
6837 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006838 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006839 // If we can, though, try to skip creating an unnecessary vreg.
6840 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006841 // general. It's also subtly incompatible with the hacks FastISel
6842 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006843 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6844 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6845 FuncInfo->ValueMap[I] = Reg;
6846 continue;
6847 }
6848 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006849 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006850 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006851 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006852 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006853 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006854
Dan Gohman98ca4f22009-08-05 01:29:28 +00006855 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006856
6857 // Finally, if the target has anything special to do, allow it to do so.
6858 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006859 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006860}
6861
6862/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6863/// ensure constants are generated when needed. Remember the virtual registers
6864/// that need to be added to the Machine PHI nodes as input. We cannot just
6865/// directly add them, because expansion might result in multiple MBB's for one
6866/// BB. As such, the start of the BB might correspond to a different MBB than
6867/// the end.
6868///
6869void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006870SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006871 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006872
6873 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6874
6875 // Check successor nodes' PHI nodes that expect a constant to be available
6876 // from this block.
6877 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006878 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006879 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006880 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006882 // If this terminator has multiple identical successors (common for
6883 // switches), only handle each succ once.
6884 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006886 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006887
6888 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6889 // nodes and Machine PHI nodes, but the incoming operands have not been
6890 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006891 for (BasicBlock::const_iterator I = SuccBB->begin();
6892 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006893 // Ignore dead phi's.
6894 if (PN->use_empty()) continue;
6895
Rafael Espindola3fa82832011-05-13 15:18:06 +00006896 // Skip empty types
6897 if (PN->getType()->isEmptyTy())
6898 continue;
6899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006900 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006901 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006902
Dan Gohman46510a72010-04-15 01:51:59 +00006903 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006904 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006905 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006906 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006907 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006908 }
6909 Reg = RegOut;
6910 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006911 DenseMap<const Value *, unsigned>::iterator I =
6912 FuncInfo.ValueMap.find(PHIOp);
6913 if (I != FuncInfo.ValueMap.end())
6914 Reg = I->second;
6915 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006916 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006917 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006918 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006919 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006920 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006921 }
6922 }
6923
6924 // Remember that this register needs to added to the machine PHI node as
6925 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006926 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006927 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6928 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006929 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006930 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006931 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006932 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006933 Reg += NumRegisters;
6934 }
6935 }
6936 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006937 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006938}